blob: d7f4fafc751533e16e1fc758643ffdfbd5c4fe90 [file] [log] [blame]
Paul Mackerras9994a332005-10-10 22:36:14 +10001/*
Paul Mackerras9994a332005-10-10 22:36:14 +10002 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Adapted for Power Macintosh by Paul Mackerras.
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains the system call entry code, context switch
13 * code, and exception/interrupt return code for PowerPC.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
Paul Mackerras9994a332005-10-10 22:36:14 +100021#include <linux/errno.h>
22#include <asm/unistd.h>
23#include <asm/processor.h>
24#include <asm/page.h>
25#include <asm/mmu.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
29#include <asm/cputable.h>
Stephen Rothwell3f639ee2006-09-25 18:19:00 +100030#include <asm/firmware.h>
David Woodhouse007d88d2007-01-01 18:45:34 +000031#include <asm/bug.h>
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100032#include <asm/ptrace.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100033#include <asm/irqflags.h>
Abhishek Sagar395a59d2008-06-21 23:47:27 +053034#include <asm/ftrace.h>
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +110035#include <asm/hw_irq.h>
Paul Mackerras9994a332005-10-10 22:36:14 +100036
37/*
38 * System calls.
39 */
40 .section ".toc","aw"
41.SYS_CALL_TABLE:
42 .tc .sys_call_table[TC],.sys_call_table
43
44/* This value is used to mark exception frames on the stack. */
45exception_marker:
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100046 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
Paul Mackerras9994a332005-10-10 22:36:14 +100047
48 .section ".text"
49 .align 7
50
51#undef SHOW_SYSCALLS
52
53 .globl system_call_common
54system_call_common:
55 andi. r10,r12,MSR_PR
56 mr r10,r1
57 addi r1,r1,-INT_FRAME_SIZE
58 beq- 1f
59 ld r1,PACAKSAVE(r13)
601: std r10,0(r1)
61 std r11,_NIP(r1)
62 std r12,_MSR(r1)
63 std r0,GPR0(r1)
64 std r10,GPR1(r1)
Paul Mackerrasc6622f62006-02-24 10:06:59 +110065 ACCOUNT_CPU_USER_ENTRY(r10, r11)
Paul Mackerras9994a332005-10-10 22:36:14 +100066 std r2,GPR2(r1)
67 std r3,GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000068 mfcr r2
Paul Mackerras9994a332005-10-10 22:36:14 +100069 std r4,GPR4(r1)
70 std r5,GPR5(r1)
71 std r6,GPR6(r1)
72 std r7,GPR7(r1)
73 std r8,GPR8(r1)
74 li r11,0
75 std r11,GPR9(r1)
76 std r11,GPR10(r1)
77 std r11,GPR11(r1)
78 std r11,GPR12(r1)
Anton Blanchard823df432012-04-04 18:24:29 +000079 std r11,_XER(r1)
Anton Blanchard82087412012-04-04 18:26:39 +000080 std r11,_CTR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100081 std r9,GPR13(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100082 mflr r10
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000083 /*
84 * This clears CR0.SO (bit 28), which is the error indication on
85 * return from this system call.
86 */
87 rldimi r2,r11,28,(63-28)
Paul Mackerras9994a332005-10-10 22:36:14 +100088 li r11,0xc01
Paul Mackerras9994a332005-10-10 22:36:14 +100089 std r10,_LINK(r1)
90 std r11,_TRAP(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100091 std r3,ORIG_GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000092 std r2,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100093 ld r2,PACATOC(r13)
94 addi r9,r1,STACK_FRAME_OVERHEAD
95 ld r11,exception_marker@toc(r2)
96 std r11,-16(r9) /* "regshere" marker */
Paul Mackerrascf9efce2010-08-26 19:56:43 +000097#if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR)
98BEGIN_FW_FTR_SECTION
99 beq 33f
100 /* if from user, see if there are any DTL entries to process */
101 ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
102 ld r11,PACA_DTL_RIDX(r13) /* get log read index */
103 ld r10,LPPACA_DTLIDX(r10) /* get log write index */
104 cmpd cr1,r11,r10
105 beq+ cr1,33f
106 bl .accumulate_stolen_time
107 REST_GPR(0,r1)
108 REST_4GPRS(3,r1)
109 REST_2GPRS(7,r1)
110 addi r9,r1,STACK_FRAME_OVERHEAD
11133:
112END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
113#endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */
114
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100115 /*
116 * A syscall should always be called with interrupts enabled
117 * so we just unconditionally hard-enable here. When some kind
118 * of irq tracing is used, we additionally check that condition
119 * is correct
120 */
121#if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
122 lbz r10,PACASOFTIRQEN(r13)
123 xori r10,r10,1
1241: tdnei r10,0
125 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
126#endif
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000127
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000128#ifdef CONFIG_PPC_BOOK3E
129 wrteei 1
130#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100131 ld r11,PACAKMSR(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000132 ori r11,r11,MSR_EE
133 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000134#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000135
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100136 /* We do need to set SOFTE in the stack frame or the return
137 * from interrupt will be painful
138 */
139 li r10,1
140 std r10,SOFTE(r1)
141
Paul Mackerras9994a332005-10-10 22:36:14 +1000142#ifdef SHOW_SYSCALLS
143 bl .do_show_syscall
144 REST_GPR(0,r1)
145 REST_4GPRS(3,r1)
146 REST_2GPRS(7,r1)
147 addi r9,r1,STACK_FRAME_OVERHEAD
148#endif
Stuart Yoder9778b692012-07-05 04:41:35 +0000149 CURRENT_THREAD_INFO(r11, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000150 ld r10,TI_FLAGS(r11)
Paul Mackerras9994a332005-10-10 22:36:14 +1000151 andi. r11,r10,_TIF_SYSCALL_T_OR_A
152 bne- syscall_dotrace
Anton Blanchardd14299d2012-04-04 18:23:27 +0000153.Lsyscall_dotrace_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000154 cmpldi 0,r0,NR_syscalls
155 bge- syscall_enosys
156
157system_call: /* label this so stack traces look sane */
158/*
159 * Need to vector to 32 Bit or default sys_call_table here,
160 * based on caller's run-mode / personality.
161 */
162 ld r11,.SYS_CALL_TABLE@toc(2)
163 andi. r10,r10,_TIF_32BIT
164 beq 15f
165 addi r11,r11,8 /* use 32-bit syscall entries */
166 clrldi r3,r3,32
167 clrldi r4,r4,32
168 clrldi r5,r5,32
169 clrldi r6,r6,32
170 clrldi r7,r7,32
171 clrldi r8,r8,32
17215:
173 slwi r0,r0,4
174 ldx r10,r11,r0 /* Fetch system call handler [ptr] */
175 mtctr r10
176 bctrl /* Call handler */
177
178syscall_exit:
Paul Mackerras9994a332005-10-10 22:36:14 +1000179 std r3,RESULT(r1)
David Woodhouse401d1f02005-11-15 18:52:18 +0000180#ifdef SHOW_SYSCALLS
181 bl .do_show_syscall_exit
182 ld r3,RESULT(r1)
183#endif
Stuart Yoder9778b692012-07-05 04:41:35 +0000184 CURRENT_THREAD_INFO(r12, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000185
Paul Mackerras9994a332005-10-10 22:36:14 +1000186 ld r8,_MSR(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000187#ifdef CONFIG_PPC_BOOK3S
188 /* No MSR:RI on BookE */
Paul Mackerras9994a332005-10-10 22:36:14 +1000189 andi. r10,r8,MSR_RI
190 beq- unrecov_restore
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000191#endif
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100192 /*
193 * Disable interrupts so current_thread_info()->flags can't change,
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000194 * and so that we don't get interrupted after loading SRR0/1.
195 */
196#ifdef CONFIG_PPC_BOOK3E
197 wrteei 0
198#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100199 ld r10,PACAKMSR(r13)
Anton Blanchardac1dc362012-05-29 12:22:00 +0000200 /*
201 * For performance reasons we clear RI the same time that we
202 * clear EE. We only need to clear RI just before we restore r13
203 * below, but batching it with EE saves us one expensive mtmsrd call.
204 * We have to be careful to restore RI if we branch anywhere from
205 * here (eg syscall_exit_work).
206 */
207 li r9,MSR_RI
208 andc r11,r10,r9
209 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000210#endif /* CONFIG_PPC_BOOK3E */
211
Paul Mackerras9994a332005-10-10 22:36:14 +1000212 ld r9,TI_FLAGS(r12)
David Woodhouse401d1f02005-11-15 18:52:18 +0000213 li r11,-_LAST_ERRNO
Paul Mackerras1bd79332006-03-08 13:24:22 +1100214 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
Paul Mackerras9994a332005-10-10 22:36:14 +1000215 bne- syscall_exit_work
David Woodhouse401d1f02005-11-15 18:52:18 +0000216 cmpld r3,r11
217 ld r5,_CCR(r1)
218 bge- syscall_error
Anton Blanchardd14299d2012-04-04 18:23:27 +0000219.Lsyscall_error_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000220 ld r7,_NIP(r1)
Anton Blanchardf89451f2010-08-11 01:40:27 +0000221BEGIN_FTR_SECTION
Paul Mackerras9994a332005-10-10 22:36:14 +1000222 stdcx. r0,0,r1 /* to clear the reservation */
Anton Blanchardf89451f2010-08-11 01:40:27 +0000223END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
Paul Mackerras9994a332005-10-10 22:36:14 +1000224 andi. r6,r8,MSR_PR
225 ld r4,_LINK(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000226
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100227 beq- 1f
228 ACCOUNT_CPU_USER_EXIT(r11, r12)
229 ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
Paul Mackerras9994a332005-10-10 22:36:14 +10002301: ld r2,GPR2(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000231 ld r1,GPR1(r1)
232 mtlr r4
233 mtcr r5
234 mtspr SPRN_SRR0,r7
235 mtspr SPRN_SRR1,r8
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000236 RFI
Paul Mackerras9994a332005-10-10 22:36:14 +1000237 b . /* prevent speculative execution */
238
David Woodhouse401d1f02005-11-15 18:52:18 +0000239syscall_error:
Paul Mackerras9994a332005-10-10 22:36:14 +1000240 oris r5,r5,0x1000 /* Set SO bit in CR */
David Woodhouse401d1f02005-11-15 18:52:18 +0000241 neg r3,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000242 std r5,_CCR(r1)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000243 b .Lsyscall_error_cont
David Woodhouse401d1f02005-11-15 18:52:18 +0000244
Paul Mackerras9994a332005-10-10 22:36:14 +1000245/* Traced system call support */
246syscall_dotrace:
247 bl .save_nvgprs
248 addi r3,r1,STACK_FRAME_OVERHEAD
249 bl .do_syscall_trace_enter
Roland McGrath4f72c422008-07-27 16:51:03 +1000250 /*
251 * Restore argument registers possibly just changed.
252 * We use the return value of do_syscall_trace_enter
253 * for the call number to look up in the table (r0).
254 */
255 mr r0,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000256 ld r3,GPR3(r1)
257 ld r4,GPR4(r1)
258 ld r5,GPR5(r1)
259 ld r6,GPR6(r1)
260 ld r7,GPR7(r1)
261 ld r8,GPR8(r1)
262 addi r9,r1,STACK_FRAME_OVERHEAD
Stuart Yoder9778b692012-07-05 04:41:35 +0000263 CURRENT_THREAD_INFO(r10, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000264 ld r10,TI_FLAGS(r10)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000265 b .Lsyscall_dotrace_cont
Paul Mackerras9994a332005-10-10 22:36:14 +1000266
David Woodhouse401d1f02005-11-15 18:52:18 +0000267syscall_enosys:
268 li r3,-ENOSYS
269 b syscall_exit
270
271syscall_exit_work:
Anton Blanchardac1dc362012-05-29 12:22:00 +0000272#ifdef CONFIG_PPC_BOOK3S
273 mtmsrd r10,1 /* Restore RI */
274#endif
David Woodhouse401d1f02005-11-15 18:52:18 +0000275 /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
276 If TIF_NOERROR is set, just save r3 as it is. */
277
278 andi. r0,r9,_TIF_RESTOREALL
Paul Mackerras1bd79332006-03-08 13:24:22 +1100279 beq+ 0f
280 REST_NVGPRS(r1)
281 b 2f
2820: cmpld r3,r11 /* r10 is -LAST_ERRNO */
David Woodhouse401d1f02005-11-15 18:52:18 +0000283 blt+ 1f
284 andi. r0,r9,_TIF_NOERROR
285 bne- 1f
286 ld r5,_CCR(r1)
287 neg r3,r3
288 oris r5,r5,0x1000 /* Set SO bit in CR */
289 std r5,_CCR(r1)
2901: std r3,GPR3(r1)
2912: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
292 beq 4f
293
Paul Mackerras1bd79332006-03-08 13:24:22 +1100294 /* Clear per-syscall TIF flags if any are set. */
David Woodhouse401d1f02005-11-15 18:52:18 +0000295
296 li r11,_TIF_PERSYSCALL_MASK
297 addi r12,r12,TI_FLAGS
2983: ldarx r10,0,r12
299 andc r10,r10,r11
300 stdcx. r10,0,r12
301 bne- 3b
302 subi r12,r12,TI_FLAGS
Paul Mackerras1bd79332006-03-08 13:24:22 +1100303
3044: /* Anything else left to do? */
305 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
David Woodhouse401d1f02005-11-15 18:52:18 +0000306 beq .ret_from_except_lite
307
308 /* Re-enable interrupts */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000309#ifdef CONFIG_PPC_BOOK3E
310 wrteei 1
311#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100312 ld r10,PACAKMSR(r13)
David Woodhouse401d1f02005-11-15 18:52:18 +0000313 ori r10,r10,MSR_EE
314 mtmsrd r10,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000315#endif /* CONFIG_PPC_BOOK3E */
David Woodhouse401d1f02005-11-15 18:52:18 +0000316
Paul Mackerras1bd79332006-03-08 13:24:22 +1100317 bl .save_nvgprs
Paul Mackerras9994a332005-10-10 22:36:14 +1000318 addi r3,r1,STACK_FRAME_OVERHEAD
319 bl .do_syscall_trace_leave
Paul Mackerras1bd79332006-03-08 13:24:22 +1100320 b .ret_from_except
Paul Mackerras9994a332005-10-10 22:36:14 +1000321
322/* Save non-volatile GPRs, if not already saved. */
323_GLOBAL(save_nvgprs)
324 ld r11,_TRAP(r1)
325 andi. r0,r11,1
326 beqlr-
327 SAVE_NVGPRS(r1)
328 clrrdi r0,r11,1
329 std r0,_TRAP(r1)
330 blr
331
David Woodhouse401d1f02005-11-15 18:52:18 +0000332
Paul Mackerras9994a332005-10-10 22:36:14 +1000333/*
334 * The sigsuspend and rt_sigsuspend system calls can call do_signal
335 * and thus put the process into the stopped state where we might
336 * want to examine its user state with ptrace. Therefore we need
337 * to save all the nonvolatile registers (r14 - r31) before calling
338 * the C code. Similarly, fork, vfork and clone need the full
339 * register state on the stack so that it can be copied to the child.
340 */
Paul Mackerras9994a332005-10-10 22:36:14 +1000341
342_GLOBAL(ppc_fork)
343 bl .save_nvgprs
344 bl .sys_fork
345 b syscall_exit
346
347_GLOBAL(ppc_vfork)
348 bl .save_nvgprs
349 bl .sys_vfork
350 b syscall_exit
351
352_GLOBAL(ppc_clone)
353 bl .save_nvgprs
354 bl .sys_clone
355 b syscall_exit
356
Paul Mackerras1bd79332006-03-08 13:24:22 +1100357_GLOBAL(ppc32_swapcontext)
358 bl .save_nvgprs
359 bl .compat_sys_swapcontext
360 b syscall_exit
361
362_GLOBAL(ppc64_swapcontext)
363 bl .save_nvgprs
364 bl .sys_swapcontext
365 b syscall_exit
366
Paul Mackerras9994a332005-10-10 22:36:14 +1000367_GLOBAL(ret_from_fork)
368 bl .schedule_tail
369 REST_NVGPRS(r1)
370 li r3,0
371 b syscall_exit
372
Al Viro58254e12012-09-12 18:32:42 -0400373_GLOBAL(ret_from_kernel_thread)
374 bl .schedule_tail
375 REST_NVGPRS(r1)
376 REST_GPR(2,r1)
377 mtlr r14
378 mr r3,r15
379 blrl
380 li r3,0
381 b .do_exit # no return
382
Anton Blanchard71433282012-09-03 16:51:10 +0000383 .section ".toc","aw"
384DSCR_DEFAULT:
385 .tc dscr_default[TC],dscr_default
386
387 .section ".text"
388
Paul Mackerras9994a332005-10-10 22:36:14 +1000389/*
390 * This routine switches between two different tasks. The process
391 * state of one is saved on its kernel stack. Then the state
392 * of the other is restored from its kernel stack. The memory
393 * management hardware is updated to the second process's state.
394 * Finally, we can return to the second process, via ret_from_except.
395 * On entry, r3 points to the THREAD for the current task, r4
396 * points to the THREAD for the new task.
397 *
398 * Note: there are two ways to get to the "going out" portion
399 * of this code; either by coming in via the entry (_switch)
400 * or via "fork" which must set up an environment equivalent
401 * to the "_switch" path. If you change this you'll have to change
402 * the fork code also.
403 *
404 * The code which creates the new task context is in 'copy_thread'
Jon Mason2ef94812006-01-23 10:58:20 -0600405 * in arch/powerpc/kernel/process.c
Paul Mackerras9994a332005-10-10 22:36:14 +1000406 */
407 .align 7
408_GLOBAL(_switch)
409 mflr r0
410 std r0,16(r1)
411 stdu r1,-SWITCH_FRAME_SIZE(r1)
412 /* r3-r13 are caller saved -- Cort */
413 SAVE_8GPRS(14, r1)
414 SAVE_10GPRS(22, r1)
415 mflr r20 /* Return to switch caller */
416 mfmsr r22
417 li r0, MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000418#ifdef CONFIG_VSX
419BEGIN_FTR_SECTION
420 oris r0,r0,MSR_VSX@h /* Disable VSX */
421END_FTR_SECTION_IFSET(CPU_FTR_VSX)
422#endif /* CONFIG_VSX */
Paul Mackerras9994a332005-10-10 22:36:14 +1000423#ifdef CONFIG_ALTIVEC
424BEGIN_FTR_SECTION
425 oris r0,r0,MSR_VEC@h /* Disable altivec */
426 mfspr r24,SPRN_VRSAVE /* save vrsave register value */
427 std r24,THREAD_VRSAVE(r3)
428END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
429#endif /* CONFIG_ALTIVEC */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000430#ifdef CONFIG_PPC64
431BEGIN_FTR_SECTION
432 mfspr r25,SPRN_DSCR
433 std r25,THREAD_DSCR(r3)
434END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
435#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000436 and. r0,r0,r22
437 beq+ 1f
438 andc r22,r22,r0
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000439 MTMSRD(r22)
Paul Mackerras9994a332005-10-10 22:36:14 +1000440 isync
4411: std r20,_NIP(r1)
442 mfcr r23
443 std r23,_CCR(r1)
444 std r1,KSP(r3) /* Set old stack pointer */
445
446#ifdef CONFIG_SMP
447 /* We need a sync somewhere here to make sure that if the
448 * previous task gets rescheduled on another CPU, it sees all
449 * stores it has performed on this one.
450 */
451 sync
452#endif /* CONFIG_SMP */
453
Anton Blanchardf89451f2010-08-11 01:40:27 +0000454 /*
455 * If we optimise away the clear of the reservation in system
456 * calls because we know the CPU tracks the address of the
457 * reservation, then we need to clear it here to cover the
458 * case that the kernel context switch path has no larx
459 * instructions.
460 */
461BEGIN_FTR_SECTION
462 ldarx r6,0,r1
463END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
464
Paul Mackerras9994a332005-10-10 22:36:14 +1000465 addi r6,r4,-THREAD /* Convert THREAD to 'current' */
466 std r6,PACACURRENT(r13) /* Set new 'current' */
467
468 ld r8,KSP(r4) /* new stack pointer */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000469#ifdef CONFIG_PPC_BOOK3S
Paul Mackerras9994a332005-10-10 22:36:14 +1000470BEGIN_FTR_SECTION
Michael Ellermanc2303282008-06-24 11:33:05 +1000471 BEGIN_FTR_SECTION_NESTED(95)
Paul Mackerras9994a332005-10-10 22:36:14 +1000472 clrrdi r6,r8,28 /* get its ESID */
473 clrrdi r9,r1,28 /* get current sp ESID */
Michael Ellermanc2303282008-06-24 11:33:05 +1000474 FTR_SECTION_ELSE_NESTED(95)
Paul Mackerras1189be62007-10-11 20:37:10 +1000475 clrrdi r6,r8,40 /* get its 1T ESID */
476 clrrdi r9,r1,40 /* get current sp 1T ESID */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000477 ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
Michael Ellermanc2303282008-06-24 11:33:05 +1000478FTR_SECTION_ELSE
479 b 2f
Matt Evans44ae3ab2011-04-06 19:48:50 +0000480ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
Paul Mackerras9994a332005-10-10 22:36:14 +1000481 clrldi. r0,r6,2 /* is new ESID c00000000? */
482 cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
483 cror eq,4*cr1+eq,eq
484 beq 2f /* if yes, don't slbie it */
485
486 /* Bolt in the new stack SLB entry */
487 ld r7,KSP_VSID(r4) /* Get new stack's VSID */
488 oris r0,r6,(SLB_ESID_V)@h
489 ori r0,r0,(SLB_NUM_BOLTED-1)@l
Paul Mackerras1189be62007-10-11 20:37:10 +1000490BEGIN_FTR_SECTION
491 li r9,MMU_SEGSIZE_1T /* insert B field */
492 oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
493 rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
Matt Evans44ae3ab2011-04-06 19:48:50 +0000494END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Michael Neuling2f6093c2006-08-07 16:19:19 +1000495
Michael Neuling00efee72007-08-24 16:58:37 +1000496 /* Update the last bolted SLB. No write barriers are needed
497 * here, provided we only update the current CPU's SLB shadow
498 * buffer.
499 */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000500 ld r9,PACA_SLBSHADOWPTR(r13)
Michael Neuling11a27ad2006-08-09 17:00:30 +1000501 li r12,0
502 std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
503 std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */
504 std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000505
Matt Evans44ae3ab2011-04-06 19:48:50 +0000506 /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
Olof Johanssonf66bce52007-10-16 00:58:59 +1000507 * we have 1TB segments, the only CPUs known to have the errata
508 * only support less than 1TB of system memory and we'll never
509 * actually hit this code path.
510 */
511
Paul Mackerras9994a332005-10-10 22:36:14 +1000512 slbie r6
513 slbie r6 /* Workaround POWER5 < DD2.1 issue */
514 slbmte r7,r0
515 isync
Paul Mackerras9994a332005-10-10 22:36:14 +10005162:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000517#endif /* !CONFIG_PPC_BOOK3S */
518
Stuart Yoder9778b692012-07-05 04:41:35 +0000519 CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
Paul Mackerras9994a332005-10-10 22:36:14 +1000520 /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
521 because we don't need to leave the 288-byte ABI gap at the
522 top of the kernel stack. */
523 addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
524
525 mr r1,r8 /* start using new stack pointer */
526 std r7,PACAKSAVE(r13)
527
Paul Mackerras9994a332005-10-10 22:36:14 +1000528#ifdef CONFIG_ALTIVEC
529BEGIN_FTR_SECTION
530 ld r0,THREAD_VRSAVE(r4)
531 mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
532END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
533#endif /* CONFIG_ALTIVEC */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000534#ifdef CONFIG_PPC64
535BEGIN_FTR_SECTION
Anton Blanchard71433282012-09-03 16:51:10 +0000536 lwz r6,THREAD_DSCR_INHERIT(r4)
537 ld r7,DSCR_DEFAULT@toc(2)
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000538 ld r0,THREAD_DSCR(r4)
Anton Blanchard71433282012-09-03 16:51:10 +0000539 cmpwi r6,0
540 bne 1f
541 ld r0,0(r7)
5421: cmpd r0,r25
543 beq 2f
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000544 mtspr SPRN_DSCR,r0
Anton Blanchard71433282012-09-03 16:51:10 +00005452:
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000546END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
547#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000548
Anton Blanchard71433282012-09-03 16:51:10 +0000549 ld r6,_CCR(r1)
550 mtcrf 0xFF,r6
551
Paul Mackerras9994a332005-10-10 22:36:14 +1000552 /* r3-r13 are destroyed -- Cort */
553 REST_8GPRS(14, r1)
554 REST_10GPRS(22, r1)
555
556 /* convert old thread to its task_struct for return value */
557 addi r3,r3,-THREAD
558 ld r7,_NIP(r1) /* Return to _switch caller in new task */
559 mtlr r7
560 addi r1,r1,SWITCH_FRAME_SIZE
561 blr
562
563 .align 7
564_GLOBAL(ret_from_except)
565 ld r11,_TRAP(r1)
566 andi. r0,r11,1
567 bne .ret_from_except_lite
568 REST_NVGPRS(r1)
569
570_GLOBAL(ret_from_except_lite)
571 /*
572 * Disable interrupts so that current_thread_info()->flags
573 * can't change between when we test it and when we return
574 * from the interrupt.
575 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000576#ifdef CONFIG_PPC_BOOK3E
577 wrteei 0
578#else
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100579 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
580 mtmsrd r10,1 /* Update machine state */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000581#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000582
Stuart Yoder9778b692012-07-05 04:41:35 +0000583 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000584 ld r3,_MSR(r1)
585 ld r4,TI_FLAGS(r9)
Paul Mackerras9994a332005-10-10 22:36:14 +1000586 andi. r3,r3,MSR_PR
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000587 beq resume_kernel
Paul Mackerras9994a332005-10-10 22:36:14 +1000588
589 /* Check current_thread_info()->flags */
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000590 andi. r0,r4,_TIF_USER_WORK_MASK
591 beq restore
592
593 andi. r0,r4,_TIF_NEED_RESCHED
594 beq 1f
595 bl .restore_interrupts
596 bl .schedule
597 b .ret_from_except_lite
598
5991: bl .save_nvgprs
600 bl .restore_interrupts
601 addi r3,r1,STACK_FRAME_OVERHEAD
602 bl .do_notify_resume
603 b .ret_from_except
604
605resume_kernel:
606#ifdef CONFIG_PREEMPT
607 /* Check if we need to preempt */
608 andi. r0,r4,_TIF_NEED_RESCHED
609 beq+ restore
610 /* Check that preempt_count() == 0 and interrupts are enabled */
611 lwz r8,TI_PREEMPT(r9)
612 cmpwi cr1,r8,0
613 ld r0,SOFTE(r1)
614 cmpdi r0,0
615 crandc eq,cr1*4+eq,eq
616 bne restore
617
618 /*
619 * Here we are preempting the current task. We want to make
620 * sure we are soft-disabled first
621 */
622 SOFT_DISABLE_INTS(r3,r4)
6231: bl .preempt_schedule_irq
624
625 /* Re-test flags and eventually loop */
Stuart Yoder9778b692012-07-05 04:41:35 +0000626 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000627 ld r4,TI_FLAGS(r9)
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000628 andi. r0,r4,_TIF_NEED_RESCHED
629 bne 1b
630#endif /* CONFIG_PREEMPT */
Paul Mackerras9994a332005-10-10 22:36:14 +1000631
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100632 .globl fast_exc_return_irq
633fast_exc_return_irq:
Paul Mackerras9994a332005-10-10 22:36:14 +1000634restore:
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100635 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000636 * This is the main kernel exit path. First we check if we
637 * are about to re-enable interrupts
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100638 */
Michael Ellerman01f3880d2008-07-16 14:21:34 +1000639 ld r5,SOFTE(r1)
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100640 lbz r6,PACASOFTIRQEN(r13)
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000641 cmpwi cr0,r5,0
642 beq restore_irq_off
Paul Mackerras9994a332005-10-10 22:36:14 +1000643
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000644 /* We are enabling, were we already enabled ? Yes, just return */
645 cmpwi cr0,r6,1
646 beq cr0,do_restore
Paul Mackerrasb0a779d2006-10-18 10:11:22 +1000647
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000648 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100649 * We are about to soft-enable interrupts (we are hard disabled
650 * at this point). We check if there's anything that needs to
651 * be replayed first.
652 */
653 lbz r0,PACAIRQHAPPENED(r13)
654 cmpwi cr0,r0,0
655 bne- restore_check_irq_replay
656
657 /*
658 * Get here when nothing happened while soft-disabled, just
659 * soft-enable and move-on. We will hard-enable as a side
660 * effect of rfi
661 */
662restore_no_replay:
663 TRACE_ENABLE_INTS
664 li r0,1
665 stb r0,PACASOFTIRQEN(r13);
666
667 /*
668 * Final return path. BookE is handled in a different file
669 */
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000670do_restore:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000671#ifdef CONFIG_PPC_BOOK3E
672 b .exception_return_book3e
673#else
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100674 /*
675 * Clear the reservation. If we know the CPU tracks the address of
676 * the reservation then we can potentially save some cycles and use
677 * a larx. On POWER6 and POWER7 this is significantly faster.
678 */
679BEGIN_FTR_SECTION
680 stdcx. r0,0,r1 /* to clear the reservation */
681FTR_SECTION_ELSE
682 ldarx r4,0,r1
683ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
684
685 /*
686 * Some code path such as load_up_fpu or altivec return directly
687 * here. They run entirely hard disabled and do not alter the
688 * interrupt state. They also don't use lwarx/stwcx. and thus
689 * are known not to leave dangling reservations.
690 */
691 .globl fast_exception_return
692fast_exception_return:
693 ld r3,_MSR(r1)
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100694 ld r4,_CTR(r1)
695 ld r0,_LINK(r1)
696 mtctr r4
697 mtlr r0
698 ld r4,_XER(r1)
699 mtspr SPRN_XER,r4
700
701 REST_8GPRS(5, r1)
702
703 andi. r0,r3,MSR_RI
704 beq- unrecov_restore
705
Anton Blanchardf89451f2010-08-11 01:40:27 +0000706 /*
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100707 * Clear RI before restoring r13. If we are returning to
708 * userspace and we take an exception after restoring r13,
709 * we end up corrupting the userspace r13 value.
710 */
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100711 ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
712 andc r4,r4,r0 /* r0 contains MSR_RI here */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100713 mtmsrd r4,1
Paul Mackerras9994a332005-10-10 22:36:14 +1000714
715 /*
716 * r13 is our per cpu area, only restore it if we are returning to
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100717 * userspace the value stored in the stack frame may belong to
718 * another CPU.
Paul Mackerras9994a332005-10-10 22:36:14 +1000719 */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100720 andi. r0,r3,MSR_PR
Paul Mackerras9994a332005-10-10 22:36:14 +1000721 beq 1f
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100722 ACCOUNT_CPU_USER_EXIT(r2, r4)
Paul Mackerras9994a332005-10-10 22:36:14 +1000723 REST_GPR(13, r1)
7241:
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100725 mtspr SPRN_SRR1,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000726
727 ld r2,_CCR(r1)
728 mtcrf 0xFF,r2
729 ld r2,_NIP(r1)
730 mtspr SPRN_SRR0,r2
731
732 ld r0,GPR0(r1)
733 ld r2,GPR2(r1)
734 ld r3,GPR3(r1)
735 ld r4,GPR4(r1)
736 ld r1,GPR1(r1)
737
738 rfid
739 b . /* prevent speculative execution */
740
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000741#endif /* CONFIG_PPC_BOOK3E */
742
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100743 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000744 * We are returning to a context with interrupts soft disabled.
745 *
746 * However, we may also about to hard enable, so we need to
747 * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
748 * or that bit can get out of sync and bad things will happen
749 */
750restore_irq_off:
751 ld r3,_MSR(r1)
752 lbz r7,PACAIRQHAPPENED(r13)
753 andi. r0,r3,MSR_EE
754 beq 1f
755 rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
756 stb r7,PACAIRQHAPPENED(r13)
7571: li r0,0
758 stb r0,PACASOFTIRQEN(r13);
759 TRACE_DISABLE_INTS
760 b do_restore
761
762 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100763 * Something did happen, check if a re-emit is needed
764 * (this also clears paca->irq_happened)
765 */
766restore_check_irq_replay:
767 /* XXX: We could implement a fast path here where we check
768 * for irq_happened being just 0x01, in which case we can
769 * clear it and return. That means that we would potentially
770 * miss a decrementer having wrapped all the way around.
771 *
772 * Still, this might be useful for things like hash_page
773 */
774 bl .__check_irq_replay
775 cmpwi cr0,r3,0
776 beq restore_no_replay
777
778 /*
779 * We need to re-emit an interrupt. We do so by re-using our
780 * existing exception frame. We first change the trap value,
781 * but we need to ensure we preserve the low nibble of it
782 */
783 ld r4,_TRAP(r1)
784 clrldi r4,r4,60
785 or r4,r4,r3
786 std r4,_TRAP(r1)
787
788 /*
789 * Then find the right handler and call it. Interrupts are
790 * still soft-disabled and we keep them that way.
791 */
792 cmpwi cr0,r3,0x500
793 bne 1f
794 addi r3,r1,STACK_FRAME_OVERHEAD;
795 bl .do_IRQ
796 b .ret_from_except
7971: cmpwi cr0,r3,0x900
798 bne 1f
799 addi r3,r1,STACK_FRAME_OVERHEAD;
800 bl .timer_interrupt
801 b .ret_from_except
802#ifdef CONFIG_PPC_BOOK3E
8031: cmpwi cr0,r3,0x280
804 bne 1f
805 addi r3,r1,STACK_FRAME_OVERHEAD;
806 bl .doorbell_exception
807 b .ret_from_except
808#endif /* CONFIG_PPC_BOOK3E */
8091: b .ret_from_except /* What else to do here ? */
810
Paul Mackerras9994a332005-10-10 22:36:14 +1000811unrecov_restore:
812 addi r3,r1,STACK_FRAME_OVERHEAD
813 bl .unrecoverable_exception
814 b unrecov_restore
815
816#ifdef CONFIG_PPC_RTAS
817/*
818 * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
819 * called with the MMU off.
820 *
821 * In addition, we need to be in 32b mode, at least for now.
822 *
823 * Note: r3 is an input parameter to rtas, so don't trash it...
824 */
825_GLOBAL(enter_rtas)
826 mflr r0
827 std r0,16(r1)
828 stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
829
830 /* Because RTAS is running in 32b mode, it clobbers the high order half
831 * of all registers that it saves. We therefore save those registers
832 * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
833 */
834 SAVE_GPR(2, r1) /* Save the TOC */
835 SAVE_GPR(13, r1) /* Save paca */
836 SAVE_8GPRS(14, r1) /* Save the non-volatiles */
837 SAVE_10GPRS(22, r1) /* ditto */
838
839 mfcr r4
840 std r4,_CCR(r1)
841 mfctr r5
842 std r5,_CTR(r1)
843 mfspr r6,SPRN_XER
844 std r6,_XER(r1)
845 mfdar r7
846 std r7,_DAR(r1)
847 mfdsisr r8
848 std r8,_DSISR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000849
Mike Kravetz9fe901d2006-03-27 15:20:00 -0800850 /* Temporary workaround to clear CR until RTAS can be modified to
851 * ignore all bits.
852 */
853 li r0,0
854 mtcr r0
855
David Woodhouse007d88d2007-01-01 18:45:34 +0000856#ifdef CONFIG_BUG
Paul Mackerras9994a332005-10-10 22:36:14 +1000857 /* There is no way it is acceptable to get here with interrupts enabled,
858 * check it with the asm equivalent of WARN_ON
859 */
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000860 lbz r0,PACASOFTIRQEN(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +10008611: tdnei r0,0
David Woodhouse007d88d2007-01-01 18:45:34 +0000862 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
863#endif
864
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000865 /* Hard-disable interrupts */
866 mfmsr r6
867 rldicl r7,r6,48,1
868 rotldi r7,r7,16
869 mtmsrd r7,1
870
Paul Mackerras9994a332005-10-10 22:36:14 +1000871 /* Unfortunately, the stack pointer and the MSR are also clobbered,
872 * so they are saved in the PACA which allows us to restore
873 * our original state after RTAS returns.
874 */
875 std r1,PACAR1(r13)
876 std r6,PACASAVEDMSR(r13)
877
878 /* Setup our real return addr */
David Gibsone58c3492006-01-13 14:56:25 +1100879 LOAD_REG_ADDR(r4,.rtas_return_loc)
880 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +1000881 mtlr r4
882
883 li r0,0
884 ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
885 andc r0,r6,r0
886
887 li r9,1
888 rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
Anton Blanchard44c9f3c2010-02-07 19:37:29 +0000889 ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI
Paul Mackerras9994a332005-10-10 22:36:14 +1000890 andc r6,r0,r9
Paul Mackerras9994a332005-10-10 22:36:14 +1000891 sync /* disable interrupts so SRR0/1 */
892 mtmsrd r0 /* don't get trashed */
893
David Gibsone58c3492006-01-13 14:56:25 +1100894 LOAD_REG_ADDR(r4, rtas)
Paul Mackerras9994a332005-10-10 22:36:14 +1000895 ld r5,RTASENTRY(r4) /* get the rtas->entry value */
896 ld r4,RTASBASE(r4) /* get the rtas->base value */
897
898 mtspr SPRN_SRR0,r5
899 mtspr SPRN_SRR1,r6
900 rfid
901 b . /* prevent speculative execution */
902
903_STATIC(rtas_return_loc)
904 /* relocation is off at this point */
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100905 GET_PACA(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100906 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +1000907
Paul Mackerrase31aa452008-08-30 11:41:12 +1000908 bcl 20,31,$+4
9090: mflr r3
910 ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
911
Paul Mackerras9994a332005-10-10 22:36:14 +1000912 mfmsr r6
913 li r0,MSR_RI
914 andc r6,r6,r0
915 sync
916 mtmsrd r6
917
918 ld r1,PACAR1(r4) /* Restore our SP */
Paul Mackerras9994a332005-10-10 22:36:14 +1000919 ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
920
921 mtspr SPRN_SRR0,r3
922 mtspr SPRN_SRR1,r4
923 rfid
924 b . /* prevent speculative execution */
925
Paul Mackerrase31aa452008-08-30 11:41:12 +1000926 .align 3
9271: .llong .rtas_restore_regs
928
Paul Mackerras9994a332005-10-10 22:36:14 +1000929_STATIC(rtas_restore_regs)
930 /* relocation is on at this point */
931 REST_GPR(2, r1) /* Restore the TOC */
932 REST_GPR(13, r1) /* Restore paca */
933 REST_8GPRS(14, r1) /* Restore the non-volatiles */
934 REST_10GPRS(22, r1) /* ditto */
935
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100936 GET_PACA(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000937
938 ld r4,_CCR(r1)
939 mtcr r4
940 ld r5,_CTR(r1)
941 mtctr r5
942 ld r6,_XER(r1)
943 mtspr SPRN_XER,r6
944 ld r7,_DAR(r1)
945 mtdar r7
946 ld r8,_DSISR(r1)
947 mtdsisr r8
Paul Mackerras9994a332005-10-10 22:36:14 +1000948
949 addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
950 ld r0,16(r1) /* get return address */
951
952 mtlr r0
953 blr /* return to caller */
954
955#endif /* CONFIG_PPC_RTAS */
956
Paul Mackerras9994a332005-10-10 22:36:14 +1000957_GLOBAL(enter_prom)
958 mflr r0
959 std r0,16(r1)
960 stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
961
962 /* Because PROM is running in 32b mode, it clobbers the high order half
963 * of all registers that it saves. We therefore save those registers
964 * PROM might touch to the stack. (r0, r3-r13 are caller saved)
965 */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000966 SAVE_GPR(2, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000967 SAVE_GPR(13, r1)
968 SAVE_8GPRS(14, r1)
969 SAVE_10GPRS(22, r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000970 mfcr r10
Paul Mackerras9994a332005-10-10 22:36:14 +1000971 mfmsr r11
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000972 std r10,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000973 std r11,_MSR(r1)
974
975 /* Get the PROM entrypoint */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000976 mtlr r4
Paul Mackerras9994a332005-10-10 22:36:14 +1000977
978 /* Switch MSR to 32 bits mode
979 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000980#ifdef CONFIG_PPC_BOOK3E
981 rlwinm r11,r11,0,1,31
982 mtmsr r11
983#else /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000984 mfmsr r11
985 li r12,1
986 rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
987 andc r11,r11,r12
988 li r12,1
989 rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
990 andc r11,r11,r12
991 mtmsrd r11
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000992#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000993 isync
994
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000995 /* Enter PROM here... */
Paul Mackerras9994a332005-10-10 22:36:14 +1000996 blrl
997
998 /* Just make sure that r1 top 32 bits didn't get
999 * corrupt by OF
1000 */
1001 rldicl r1,r1,0,32
1002
1003 /* Restore the MSR (back to 64 bits) */
1004 ld r0,_MSR(r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001005 MTMSRD(r0)
Paul Mackerras9994a332005-10-10 22:36:14 +10001006 isync
1007
1008 /* Restore other registers */
1009 REST_GPR(2, r1)
1010 REST_GPR(13, r1)
1011 REST_8GPRS(14, r1)
1012 REST_10GPRS(22, r1)
1013 ld r4,_CCR(r1)
1014 mtcr r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001015
1016 addi r1,r1,PROM_FRAME_SIZE
1017 ld r0,16(r1)
1018 mtlr r0
1019 blr
Steven Rostedt4e491d12008-05-14 23:49:44 -04001020
Steven Rostedt606576c2008-10-06 19:06:12 -04001021#ifdef CONFIG_FUNCTION_TRACER
Steven Rostedt4e491d12008-05-14 23:49:44 -04001022#ifdef CONFIG_DYNAMIC_FTRACE
1023_GLOBAL(mcount)
1024_GLOBAL(_mcount)
Steven Rostedt4e491d12008-05-14 23:49:44 -04001025 blr
1026
1027_GLOBAL(ftrace_caller)
1028 /* Taken from output of objdump from lib64/glibc */
1029 mflr r3
1030 ld r11, 0(r1)
1031 stdu r1, -112(r1)
1032 std r3, 128(r1)
1033 ld r4, 16(r11)
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301034 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001035.globl ftrace_call
1036ftrace_call:
1037 bl ftrace_stub
1038 nop
Steven Rostedt46542882009-02-10 22:19:54 -08001039#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1040.globl ftrace_graph_call
1041ftrace_graph_call:
1042 b ftrace_graph_stub
1043_GLOBAL(ftrace_graph_stub)
1044#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001045 ld r0, 128(r1)
1046 mtlr r0
1047 addi r1, r1, 112
1048_GLOBAL(ftrace_stub)
1049 blr
1050#else
1051_GLOBAL(mcount)
1052 blr
1053
1054_GLOBAL(_mcount)
1055 /* Taken from output of objdump from lib64/glibc */
1056 mflr r3
1057 ld r11, 0(r1)
1058 stdu r1, -112(r1)
1059 std r3, 128(r1)
1060 ld r4, 16(r11)
1061
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301062 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001063 LOAD_REG_ADDR(r5,ftrace_trace_function)
1064 ld r5,0(r5)
1065 ld r5,0(r5)
1066 mtctr r5
1067 bctrl
Steven Rostedt4e491d12008-05-14 23:49:44 -04001068 nop
Steven Rostedt6794c782009-02-09 21:10:27 -08001069
1070
1071#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1072 b ftrace_graph_caller
1073#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001074 ld r0, 128(r1)
1075 mtlr r0
1076 addi r1, r1, 112
1077_GLOBAL(ftrace_stub)
1078 blr
1079
Steven Rostedt6794c782009-02-09 21:10:27 -08001080#endif /* CONFIG_DYNAMIC_FTRACE */
1081
1082#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Steven Rostedt46542882009-02-10 22:19:54 -08001083_GLOBAL(ftrace_graph_caller)
Steven Rostedt6794c782009-02-09 21:10:27 -08001084 /* load r4 with local address */
1085 ld r4, 128(r1)
1086 subi r4, r4, MCOUNT_INSN_SIZE
1087
1088 /* get the parent address */
1089 ld r11, 112(r1)
1090 addi r3, r11, 16
1091
1092 bl .prepare_ftrace_return
1093 nop
1094
1095 ld r0, 128(r1)
1096 mtlr r0
1097 addi r1, r1, 112
1098 blr
1099
1100_GLOBAL(return_to_handler)
1101 /* need to save return values */
Steven Rostedtbb725342009-02-11 12:45:49 -08001102 std r4, -24(r1)
1103 std r3, -16(r1)
1104 std r31, -8(r1)
1105 mr r31, r1
1106 stdu r1, -112(r1)
1107
1108 bl .ftrace_return_to_handler
1109 nop
1110
1111 /* return value has real return address */
1112 mtlr r3
1113
1114 ld r1, 0(r1)
1115 ld r4, -24(r1)
1116 ld r3, -16(r1)
1117 ld r31, -8(r1)
1118
1119 /* Jump back to real return address */
1120 blr
1121
1122_GLOBAL(mod_return_to_handler)
1123 /* need to save return values */
Steven Rostedt6794c782009-02-09 21:10:27 -08001124 std r4, -32(r1)
1125 std r3, -24(r1)
1126 /* save TOC */
1127 std r2, -16(r1)
1128 std r31, -8(r1)
1129 mr r31, r1
1130 stdu r1, -112(r1)
1131
Steven Rostedtbb725342009-02-11 12:45:49 -08001132 /*
1133 * We are in a module using the module's TOC.
1134 * Switch to our TOC to run inside the core kernel.
1135 */
Steven Rostedtbe10ab12009-09-15 08:30:14 -07001136 ld r2, PACATOC(r13)
Steven Rostedt6794c782009-02-09 21:10:27 -08001137
1138 bl .ftrace_return_to_handler
1139 nop
1140
1141 /* return value has real return address */
1142 mtlr r3
1143
1144 ld r1, 0(r1)
1145 ld r4, -32(r1)
1146 ld r3, -24(r1)
1147 ld r2, -16(r1)
1148 ld r31, -8(r1)
1149
1150 /* Jump back to real return address */
1151 blr
1152#endif /* CONFIG_FUNCTION_GRAPH_TRACER */
1153#endif /* CONFIG_FUNCTION_TRACER */