blob: f99ec6f7d7c07728bc6de1822f20aea3a95e7d0d [file] [log] [blame]
Thomas Gleixner3e0a4e82019-05-23 11:14:55 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Tejun Heoedb33662005-07-28 10:36:22 +09002/*
3 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
4 *
5 * Copyright 2005 Tejun Heo
6 *
7 * Based on preview driver from Silicon Image.
Tejun Heoedb33662005-07-28 10:36:22 +09008 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090012#include <linux/gfp.h>
Tejun Heoedb33662005-07-28 10:36:22 +090013#include <linux/pci.h>
14#include <linux/blkdev.h>
15#include <linux/delay.h>
16#include <linux/interrupt.h>
17#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050018#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090019#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050020#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090021#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090022
23#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090024#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090025
Tejun Heoedb33662005-07-28 10:36:22 +090026/*
27 * Port request block (PRB) 32 bytes
28 */
29struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040030 __le16 ctrl;
31 __le16 prot;
32 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090033 u8 fis[6 * 4];
34};
35
36/*
37 * Scatter gather entry (SGE) 16 bytes
38 */
39struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040040 __le64 addr;
41 __le32 cnt;
42 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090043};
44
Tejun Heoedb33662005-07-28 10:36:22 +090045
46enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090047 SIL24_HOST_BAR = 0,
48 SIL24_PORT_BAR = 2,
49
Tejun Heo93e26182007-11-22 18:46:57 +090050 /* sil24 fetches in chunks of 64bytes. The first block
51 * contains the PRB and two SGEs. From the second block, it's
52 * consisted of four SGEs and called SGT. Calculate the
53 * number of SGTs that fit into one page.
54 */
55 SIL24_PRB_SZ = sizeof(struct sil24_prb)
56 + 2 * sizeof(struct sil24_sge),
57 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
58 / (4 * sizeof(struct sil24_sge)),
59
60 /* This will give us one unused SGEs for ATA. This extra SGE
61 * will be used to store CDB for ATAPI devices.
62 */
63 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
64
Tejun Heoedb33662005-07-28 10:36:22 +090065 /*
66 * Global controller registers (128 bytes @ BAR0)
67 */
68 /* 32 bit regs */
69 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
70 HOST_CTRL = 0x40,
71 HOST_IRQ_STAT = 0x44,
72 HOST_PHY_CFG = 0x48,
73 HOST_BIST_CTRL = 0x50,
74 HOST_BIST_PTRN = 0x54,
75 HOST_BIST_STAT = 0x58,
76 HOST_MEM_BIST_STAT = 0x5c,
77 HOST_FLASH_CMD = 0x70,
78 /* 8 bit regs */
79 HOST_FLASH_DATA = 0x74,
80 HOST_TRANSITION_DETECT = 0x75,
81 HOST_GPIO_CTRL = 0x76,
82 HOST_I2C_ADDR = 0x78, /* 32 bit */
83 HOST_I2C_DATA = 0x7c,
84 HOST_I2C_XFER_CNT = 0x7e,
85 HOST_I2C_CTRL = 0x7f,
86
87 /* HOST_SLOT_STAT bits */
88 HOST_SSTAT_ATTN = (1 << 31),
89
Tejun Heo7dafc3f2006-04-11 22:32:18 +090090 /* HOST_CTRL bits */
91 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
92 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
93 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
94 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
95 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090096 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090097
Tejun Heoedb33662005-07-28 10:36:22 +090098 /*
99 * Port registers
100 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
101 */
102 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900103
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900104 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900105 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900106
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900107 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900108 PORT_PMP_STATUS = 0x0000, /* port device status offset */
109 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
110 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
111
Tejun Heoedb33662005-07-28 10:36:22 +0900112 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900113 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
114 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
115 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
116 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
117 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900118 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900119 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
120 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900121 PORT_FIS_CFG = 0x1028,
122 PORT_FIFO_THRES = 0x102c,
123 /* 16 bit regs */
124 PORT_DECODE_ERR_CNT = 0x1040,
125 PORT_DECODE_ERR_THRESH = 0x1042,
126 PORT_CRC_ERR_CNT = 0x1044,
127 PORT_CRC_ERR_THRESH = 0x1046,
128 PORT_HSHK_ERR_CNT = 0x1048,
129 PORT_HSHK_ERR_THRESH = 0x104a,
130 /* 32 bit regs */
131 PORT_PHY_CFG = 0x1050,
132 PORT_SLOT_STAT = 0x1800,
133 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900134 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900135 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
136 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
137 PORT_SCONTROL = 0x1f00,
138 PORT_SSTATUS = 0x1f04,
139 PORT_SERROR = 0x1f08,
140 PORT_SACTIVE = 0x1f0c,
141
142 /* PORT_CTRL_STAT bits */
143 PORT_CS_PORT_RST = (1 << 0), /* port reset */
144 PORT_CS_DEV_RST = (1 << 1), /* device reset */
145 PORT_CS_INIT = (1 << 2), /* port initialize */
146 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900147 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900148 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900149 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900150 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900151 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900152
153 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
154 /* bits[11:0] are masked */
155 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
156 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
157 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
158 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
159 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
160 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900161 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
162 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
163 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
164 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
165 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900166 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900167
Tejun Heo88ce7552006-05-15 20:58:32 +0900168 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900169 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900170 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900171
Tejun Heoedb33662005-07-28 10:36:22 +0900172 /* bits[27:16] are unmasked (raw) */
173 PORT_IRQ_RAW_SHIFT = 16,
174 PORT_IRQ_MASKED_MASK = 0x7ff,
175 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
176
177 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
178 PORT_IRQ_STEER_SHIFT = 30,
179 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
180
181 /* PORT_CMD_ERR constants */
182 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
183 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
184 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
185 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
186 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
187 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
188 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
189 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
190 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
191 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
192 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
193 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
194 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
195 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
196 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
197 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
198 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
199 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
200 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900201 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900202 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900203 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900204
Tejun Heod10cb352005-11-16 16:56:49 +0900205 /* bits of PRB control field */
206 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
207 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
208 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
209 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
210 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
211
212 /* PRB protocol field */
213 PRB_PROT_PACKET = (1 << 0),
214 PRB_PROT_TCQ = (1 << 1),
215 PRB_PROT_NCQ = (1 << 2),
216 PRB_PROT_READ = (1 << 3),
217 PRB_PROT_WRITE = (1 << 4),
218 PRB_PROT_TRANSPARENT = (1 << 5),
219
Tejun Heoedb33662005-07-28 10:36:22 +0900220 /*
221 * Other constants
222 */
223 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900224 SGE_LNK = (1 << 30), /* linked list
225 Points to SGT, not SGE */
226 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
227 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900228
Tejun Heoaee10a02006-05-15 21:03:56 +0900229 SIL24_MAX_CMDS = 31,
230
Tejun Heoedb33662005-07-28 10:36:22 +0900231 /* board id */
232 BID_SIL3124 = 0,
233 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400234 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900235
Tejun Heo9466d852006-04-11 22:32:18 +0900236 /* host flags */
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300237 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
238 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3a028242015-03-24 14:14:18 -0400239 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900240 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900241
Tejun Heoedb33662005-07-28 10:36:22 +0900242 IRQ_STAT_4PORTS = 0xf,
243};
244
Tejun Heo69ad1852005-11-18 14:16:45 +0900245struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900246 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900247 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900248};
249
Tejun Heo69ad1852005-11-18 14:16:45 +0900250struct sil24_atapi_block {
251 struct sil24_prb prb;
252 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900253 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900254};
255
256union sil24_cmd_block {
257 struct sil24_ata_block ata;
258 struct sil24_atapi_block atapi;
259};
260
Joe Perchesfc8cc1d2011-08-05 19:38:17 -0700261static const struct sil24_cerr_info {
Tejun Heo88ce7552006-05-15 20:58:32 +0900262 unsigned int err_mask, action;
263 const char *desc;
264} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900265 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900266 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900267 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900268 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900269 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900270 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900271 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900272 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900273 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900274 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900275 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900276 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900277 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Colin Ian King7e437d62018-04-29 13:01:11 +0100278 "data direction mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900279 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900280 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900281 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900282 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900283 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Colin Ian King7e437d62018-04-29 13:01:11 +0100284 "invalid data direction for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900285 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900286 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900287 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900288 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900289 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900290 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900291 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900292 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900293 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900294 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900295 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900296 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900297 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900298 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900299 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900300 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900301 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900302 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900303 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900304 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900305 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900306 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900307 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900308 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900309 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900310 "FIS received while sending service FIS" },
311};
312
Tejun Heoedb33662005-07-28 10:36:22 +0900313/*
314 * ap->private_data
315 *
316 * The preview driver always returned 0 for status. We emulate it
317 * here from the previous interrupt.
318 */
319struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900320 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900321 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo23818032007-09-23 13:19:54 +0900322 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900323};
324
Alancd0d3bb2007-03-02 00:56:15 +0000325static void sil24_dev_config(struct ata_device *dev);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900326static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
327static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
Tejun Heo3454dc62007-09-23 13:19:54 +0900328static int sil24_qc_defer(struct ata_queued_cmd *qc);
Jiri Slaby95364f32019-10-31 10:59:45 +0100329static enum ata_completion_errors sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900330static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo79f97da2008-04-07 22:47:20 +0900331static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
Tejun Heo3454dc62007-09-23 13:19:54 +0900332static void sil24_pmp_attach(struct ata_port *ap);
333static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900334static void sil24_freeze(struct ata_port *ap);
335static void sil24_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900336static int sil24_softreset(struct ata_link *link, unsigned int *class,
337 unsigned long deadline);
338static int sil24_hardreset(struct ata_link *link, unsigned int *class,
339 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900340static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
341 unsigned long deadline);
Tejun Heo88ce7552006-05-15 20:58:32 +0900342static void sil24_error_handler(struct ata_port *ap);
343static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900344static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900345static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200346#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +0900347static int sil24_pci_device_resume(struct pci_dev *pdev);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200348#endif
349#ifdef CONFIG_PM
Tejun Heo3454dc62007-09-23 13:19:54 +0900350static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700351#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900352
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500353static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400354 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
355 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
356 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800357 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Tejun Heo464b3282008-07-02 17:50:23 +0900358 { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400359 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
360 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
361
Tejun Heo1fcce8392005-10-09 09:31:33 -0400362 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900363};
364
365static struct pci_driver sil24_pci_driver = {
366 .name = DRV_NAME,
367 .id_table = sil24_pci_tbl,
368 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900369 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200370#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +0900371 .suspend = ata_pci_device_suspend,
372 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700373#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900374};
375
Jeff Garzik193515d2005-11-07 00:59:37 -0500376static struct scsi_host_template sil24_sht = {
Lee Jones945a0e22021-05-28 10:04:54 +0100377 __ATA_BASE_SHT(DRV_NAME),
Tejun Heoaee10a02006-05-15 21:03:56 +0900378 .can_queue = SIL24_MAX_CMDS,
Tejun Heo93e26182007-11-22 18:46:57 +0900379 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900380 .dma_boundary = ATA_DMA_BOUNDARY,
Shaohua Li9269e232015-01-23 20:17:59 -0800381 .tag_alloc_policy = BLK_TAG_ALLOC_FIFO,
Bart Van Asschec3f69c72021-10-12 16:35:14 -0700382 .sdev_groups = ata_ncq_sdev_groups,
Lee Jones945a0e22021-05-28 10:04:54 +0100383 .change_queue_depth = ata_scsi_change_queue_depth,
384 .slave_configure = ata_scsi_slave_config
Tejun Heoedb33662005-07-28 10:36:22 +0900385};
386
Tejun Heo029cfd62008-03-25 12:22:49 +0900387static struct ata_port_operations sil24_ops = {
388 .inherits = &sata_pmp_port_ops,
Tejun Heo69ad1852005-11-18 14:16:45 +0900389
Tejun Heo3454dc62007-09-23 13:19:54 +0900390 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900391 .qc_prep = sil24_qc_prep,
392 .qc_issue = sil24_qc_issue,
Tejun Heo79f97da2008-04-07 22:47:20 +0900393 .qc_fill_rtf = sil24_qc_fill_rtf,
Tejun Heoedb33662005-07-28 10:36:22 +0900394
Tejun Heo88ce7552006-05-15 20:58:32 +0900395 .freeze = sil24_freeze,
396 .thaw = sil24_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900397 .softreset = sil24_softreset,
398 .hardreset = sil24_hardreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900399 .pmp_softreset = sil24_softreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900400 .pmp_hardreset = sil24_pmp_hardreset,
Tejun Heo88ce7552006-05-15 20:58:32 +0900401 .error_handler = sil24_error_handler,
402 .post_internal_cmd = sil24_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900403 .dev_config = sil24_dev_config,
404
405 .scr_read = sil24_scr_read,
406 .scr_write = sil24_scr_write,
407 .pmp_attach = sil24_pmp_attach,
408 .pmp_detach = sil24_pmp_detach,
Tejun Heo88ce7552006-05-15 20:58:32 +0900409
Tejun Heoedb33662005-07-28 10:36:22 +0900410 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900411#ifdef CONFIG_PM
412 .port_resume = sil24_port_resume,
413#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900414};
415
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030416static bool sata_sil24_msi; /* Disable MSI */
Vivek Mahajandae77212009-11-16 11:49:22 +0530417module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
418MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
419
Tejun Heo042c21f2005-10-09 09:35:46 -0400420/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400421 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400422 * Current maxium is 4.
423 */
424#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
425#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
426
Tejun Heo4447d352007-04-17 23:44:08 +0900427static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900428 /* sil_3124 */
429 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400430 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900431 SIL24_FLAG_PCIX_IRQ_WOC,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100432 .pio_mask = ATA_PIO4,
433 .mwdma_mask = ATA_MWDMA2,
434 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900435 .port_ops = &sil24_ops,
436 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500437 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900438 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400439 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100440 .pio_mask = ATA_PIO4,
441 .mwdma_mask = ATA_MWDMA2,
442 .udma_mask = ATA_UDMA5,
Tejun Heo042c21f2005-10-09 09:35:46 -0400443 .port_ops = &sil24_ops,
444 },
445 /* sil_3131/sil_3531 */
446 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400447 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100448 .pio_mask = ATA_PIO4,
449 .mwdma_mask = ATA_MWDMA2,
450 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900451 .port_ops = &sil24_ops,
452 },
453};
454
Tejun Heoaee10a02006-05-15 21:03:56 +0900455static int sil24_tag(int tag)
456{
457 if (unlikely(ata_tag_internal(tag)))
458 return 0;
459 return tag;
460}
461
Tejun Heo350756f2008-04-07 22:47:21 +0900462static unsigned long sil24_port_offset(struct ata_port *ap)
463{
464 return ap->port_no * PORT_REGS_SIZE;
465}
466
467static void __iomem *sil24_port_base(struct ata_port *ap)
468{
469 return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
470}
471
Alancd0d3bb2007-03-02 00:56:15 +0000472static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900473{
Tejun Heo350756f2008-04-07 22:47:21 +0900474 void __iomem *port = sil24_port_base(dev->link->ap);
Tejun Heo69ad1852005-11-18 14:16:45 +0900475
Tejun Heo6e7846e2006-02-12 23:32:58 +0900476 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900477 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
478 else
479 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
480}
481
Tejun Heoe59f0da2007-07-16 14:29:39 +0900482static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900483{
Tejun Heo350756f2008-04-07 22:47:21 +0900484 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900485 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100486 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900487
Tejun Heoe59f0da2007-07-16 14:29:39 +0900488 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
489 memcpy_fromio(fis, prb->fis, sizeof(fis));
490 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900491}
492
Tejun Heoedb33662005-07-28 10:36:22 +0900493static int sil24_scr_map[] = {
494 [SCR_CONTROL] = 0,
495 [SCR_STATUS] = 1,
496 [SCR_ERROR] = 2,
497 [SCR_ACTIVE] = 3,
498};
499
Tejun Heo82ef04f2008-07-31 17:02:40 +0900500static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900501{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900502 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900503
Tejun Heoedb33662005-07-28 10:36:22 +0900504 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Tejun Heoda3dbb12007-07-16 14:29:40 +0900505 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
506 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900507 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900508 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900509}
510
Tejun Heo82ef04f2008-07-31 17:02:40 +0900511static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900512{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900513 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900514
Tejun Heoedb33662005-07-28 10:36:22 +0900515 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Tejun Heoedb33662005-07-28 10:36:22 +0900516 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900517 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900518 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900519 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900520}
521
Tejun Heo23818032007-09-23 13:19:54 +0900522static void sil24_config_port(struct ata_port *ap)
523{
Tejun Heo350756f2008-04-07 22:47:21 +0900524 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900525
526 /* configure IRQ WoC */
527 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
528 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
529 else
530 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
531
532 /* zero error counters. */
Colin Tuckley7a4f8762010-06-04 16:19:51 +0200533 writew(0x8000, port + PORT_DECODE_ERR_THRESH);
534 writew(0x8000, port + PORT_CRC_ERR_THRESH);
535 writew(0x8000, port + PORT_HSHK_ERR_THRESH);
536 writew(0x0000, port + PORT_DECODE_ERR_CNT);
537 writew(0x0000, port + PORT_CRC_ERR_CNT);
538 writew(0x0000, port + PORT_HSHK_ERR_CNT);
Tejun Heo23818032007-09-23 13:19:54 +0900539
540 /* always use 64bit activation */
541 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
542
543 /* clear port multiplier enable and resume bits */
544 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
545}
546
Tejun Heo3454dc62007-09-23 13:19:54 +0900547static void sil24_config_pmp(struct ata_port *ap, int attached)
548{
Tejun Heo350756f2008-04-07 22:47:21 +0900549 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900550
551 if (attached)
552 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
553 else
554 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
555}
556
557static void sil24_clear_pmp(struct ata_port *ap)
558{
Tejun Heo350756f2008-04-07 22:47:21 +0900559 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900560 int i;
561
562 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
563
564 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
565 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
566
567 writel(0, pmp_base + PORT_PMP_STATUS);
568 writel(0, pmp_base + PORT_PMP_QACTIVE);
569 }
570}
571
Tejun Heob5bc4212006-04-11 22:32:19 +0900572static int sil24_init_port(struct ata_port *ap)
573{
Tejun Heo350756f2008-04-07 22:47:21 +0900574 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900575 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900576 u32 tmp;
577
Tejun Heo3454dc62007-09-23 13:19:54 +0900578 /* clear PMP error status */
Tejun Heo071f44b2008-04-07 22:47:22 +0900579 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +0900580 sil24_clear_pmp(ap);
581
Tejun Heob5bc4212006-04-11 22:32:19 +0900582 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200583 ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900584 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
Tejun Heo97750ce2010-09-06 17:56:29 +0200585 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900586 PORT_CS_RDY, 0, 10, 100);
587
Tejun Heo23818032007-09-23 13:19:54 +0900588 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
589 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900590 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900591 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900592 }
593
Tejun Heob5bc4212006-04-11 22:32:19 +0900594 return 0;
595}
596
Tejun Heo37b99cb2007-07-16 14:29:39 +0900597static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
598 const struct ata_taskfile *tf,
599 int is_cmd, u32 ctrl,
600 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900601{
Tejun Heo350756f2008-04-07 22:47:21 +0900602 void __iomem *port = sil24_port_base(ap);
Tejun Heoca451602005-11-18 14:14:01 +0900603 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900604 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900605 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900606 u32 irq_enabled, irq_mask, irq_stat;
607 int rc;
608
609 prb->ctrl = cpu_to_le16(ctrl);
610 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
611
612 /* temporarily plug completion and error interrupts */
613 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
614 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
615
Catalin Marinas10823452010-06-10 17:02:12 +0100616 /*
617 * The barrier is required to ensure that writes to cmd_block reach
618 * the memory before the write to PORT_CMD_ACTIVATE.
619 */
620 wmb();
Tejun Heo37b99cb2007-07-16 14:29:39 +0900621 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
622 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
623
624 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
Tejun Heo97750ce2010-09-06 17:56:29 +0200625 irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
Tejun Heo37b99cb2007-07-16 14:29:39 +0900626 10, timeout_msec);
627
628 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
629 irq_stat >>= PORT_IRQ_RAW_SHIFT;
630
631 if (irq_stat & PORT_IRQ_COMPLETE)
632 rc = 0;
633 else {
634 /* force port into known state */
635 sil24_init_port(ap);
636
637 if (irq_stat & PORT_IRQ_ERROR)
638 rc = -EIO;
639 else
640 rc = -EBUSY;
641 }
642
643 /* restore IRQ enabled */
644 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
645
646 return rc;
647}
648
Tejun Heo071f44b2008-04-07 22:47:22 +0900649static int sil24_softreset(struct ata_link *link, unsigned int *class,
650 unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900651{
Tejun Heocc0680a2007-08-06 18:36:23 +0900652 struct ata_port *ap = link->ap;
Tejun Heo071f44b2008-04-07 22:47:22 +0900653 int pmp = sata_srst_pmp(link);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900654 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900655 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900656 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900657 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900658
Tejun Heo07b73472006-02-10 23:58:48 +0900659 DPRINTK("ENTER\n");
660
Tejun Heo2555d6c2006-04-11 22:32:19 +0900661 /* put the port into known state */
662 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400663 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900664 goto err;
665 }
666
Tejun Heo0eaa6052006-04-11 22:32:19 +0900667 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900668 if (time_after(deadline, jiffies))
669 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900670
Tejun Heocc0680a2007-08-06 18:36:23 +0900671 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900672 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
673 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900674 if (rc == -EBUSY) {
675 reason = "timeout";
676 goto err;
677 } else if (rc) {
678 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900679 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900680 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900681
Tejun Heoe59f0da2007-07-16 14:29:39 +0900682 sil24_read_tf(ap, 0, &tf);
683 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900684
Tejun Heo07b73472006-02-10 23:58:48 +0900685 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900686 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900687
688 err:
Joe Perchesa9a79df2011-04-15 15:51:59 -0700689 ata_link_err(link, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900690 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900691}
692
Tejun Heocc0680a2007-08-06 18:36:23 +0900693static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900694 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900695{
Tejun Heocc0680a2007-08-06 18:36:23 +0900696 struct ata_port *ap = link->ap;
Tejun Heo350756f2008-04-07 22:47:21 +0900697 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900698 struct sil24_port_priv *pp = ap->private_data;
699 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900700 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900701 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900702 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900703
Tejun Heo23818032007-09-23 13:19:54 +0900704 retry:
705 /* Sometimes, DEV_RST is not enough to recover the controller.
706 * This happens often after PM DMA CS errata.
707 */
708 if (pp->do_port_rst) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700709 ata_port_warn(ap,
710 "controller in dubious state, performing PORT_RST\n");
Tejun Heo23818032007-09-23 13:19:54 +0900711
712 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200713 ata_msleep(ap, 10);
Tejun Heo23818032007-09-23 13:19:54 +0900714 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +0200715 ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
Tejun Heo23818032007-09-23 13:19:54 +0900716 10, 5000);
717
718 /* restore port configuration */
719 sil24_config_port(ap);
720 sil24_config_pmp(ap, ap->nr_pmp_links);
721
722 pp->do_port_rst = 0;
723 did_port_rst = 1;
724 }
725
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900726 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900727 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900728
729 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900730 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900731 tout_msec = 5000;
732
733 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200734 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400735 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
736 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900737
Tejun Heoe8e008e2006-05-31 18:27:59 +0900738 /* SStatus oscillates between zero and valid status after
739 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900740 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900741 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900742 if (rc) {
743 reason = "PHY debouncing failed";
744 goto err;
745 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900746
747 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900748 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900749 return 0;
750 reason = "link not ready";
751 goto err;
752 }
753
Tejun Heoe8e008e2006-05-31 18:27:59 +0900754 /* Sil24 doesn't store signature FIS after hardreset, so we
755 * can't wait for BSY to clear. Some devices take a long time
756 * to get ready and those devices will choke if we don't wait
757 * for BSY clearance here. Tell libata to perform follow-up
758 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900759 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900760 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900761
762 err:
Tejun Heo23818032007-09-23 13:19:54 +0900763 if (!did_port_rst) {
764 pp->do_port_rst = 1;
765 goto retry;
766 }
767
Joe Perchesa9a79df2011-04-15 15:51:59 -0700768 ata_link_err(link, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900769 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900770}
771
Tejun Heoedb33662005-07-28 10:36:22 +0900772static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900773 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900774{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400775 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400776 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900777 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900778
Tejun Heoff2aeb12007-12-05 16:43:11 +0900779 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900780 sge->addr = cpu_to_le64(sg_dma_address(sg));
781 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400782 sge->flags = 0;
783
784 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400785 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900786 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400787
Tejun Heoff2aeb12007-12-05 16:43:11 +0900788 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900789}
790
Tejun Heo3454dc62007-09-23 13:19:54 +0900791static int sil24_qc_defer(struct ata_queued_cmd *qc)
792{
793 struct ata_link *link = qc->dev->link;
794 struct ata_port *ap = link->ap;
795 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900796
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900797 /*
798 * There is a bug in the chip:
799 * Port LRAM Causes the PRB/SGT Data to be Corrupted
800 * If the host issues a read request for LRAM and SActive registers
801 * while active commands are available in the port, PRB/SGT data in
802 * the LRAM can become corrupted. This issue applies only when
803 * reading from, but not writing to, the LRAM.
804 *
805 * Therefore, reading LRAM when there is no particular error [and
806 * other commands may be outstanding] is prohibited.
807 *
808 * To avoid this bug there are two situations where a command must run
809 * exclusive of any other commands on the port:
810 *
811 * - ATAPI commands which check the sense data
812 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
813 * set.
814 *
815 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900816 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900817 (qc->flags & ATA_QCFLAG_RESULT_TF));
818
Tejun Heo3454dc62007-09-23 13:19:54 +0900819 if (unlikely(ap->excl_link)) {
820 if (link == ap->excl_link) {
821 if (ap->nr_active_links)
822 return ATA_DEFER_PORT;
823 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
824 } else
825 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900826 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900827 ap->excl_link = link;
828 if (ap->nr_active_links)
829 return ATA_DEFER_PORT;
830 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
831 }
832
833 return ata_std_qc_defer(qc);
834}
835
Jiri Slaby95364f32019-10-31 10:59:45 +0100836static enum ata_completion_errors sil24_qc_prep(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900837{
838 struct ata_port *ap = qc->ap;
839 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900840 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900841 struct sil24_prb *prb;
842 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900843 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900844
Jens Axboe4e5b6262018-05-11 12:51:04 -0600845 cb = &pp->cmd_block[sil24_tag(qc->hw_tag)];
Tejun Heoaee10a02006-05-15 21:03:56 +0900846
Tejun Heo405e66b2007-11-27 19:28:53 +0900847 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900848 prb = &cb->ata.prb;
849 sge = cb->ata.sge;
Robert Hancock4f1a0ee2009-07-30 14:11:29 -0600850 if (ata_is_data(qc->tf.protocol)) {
851 u16 prot = 0;
852 ctrl = PRB_CTRL_PROTOCOL;
853 if (ata_is_ncq(qc->tf.protocol))
854 prot |= PRB_PROT_NCQ;
855 if (qc->tf.flags & ATA_TFLAG_WRITE)
856 prot |= PRB_PROT_WRITE;
857 else
858 prot |= PRB_PROT_READ;
859 prb->prot = cpu_to_le16(prot);
860 }
Tejun Heo405e66b2007-11-27 19:28:53 +0900861 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900862 prb = &cb->atapi.prb;
863 sge = cb->atapi.sge;
Dan Carpenter14e45c12010-06-09 14:01:54 +0200864 memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
Tejun Heo6e7846e2006-02-12 23:32:58 +0900865 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900866
Tejun Heo405e66b2007-11-27 19:28:53 +0900867 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900868 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900869 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900870 else
Tejun Heobad28a32006-04-11 22:32:19 +0900871 ctrl = PRB_CTRL_PACKET_READ;
872 }
Tejun Heoedb33662005-07-28 10:36:22 +0900873 }
874
Tejun Heobad28a32006-04-11 22:32:19 +0900875 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900876 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900877
878 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900879 sil24_fill_sg(qc, sge);
Jiri Slaby95364f32019-10-31 10:59:45 +0100880
881 return AC_ERR_OK;
Tejun Heoedb33662005-07-28 10:36:22 +0900882}
883
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900884static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900885{
886 struct ata_port *ap = qc->ap;
887 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo350756f2008-04-07 22:47:21 +0900888 void __iomem *port = sil24_port_base(ap);
Jens Axboe4e5b6262018-05-11 12:51:04 -0600889 unsigned int tag = sil24_tag(qc->hw_tag);
Tejun Heoaee10a02006-05-15 21:03:56 +0900890 dma_addr_t paddr;
891 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900892
Tejun Heoaee10a02006-05-15 21:03:56 +0900893 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
894 activate = port + PORT_CMD_ACTIVATE + tag * 8;
895
Catalin Marinas10823452010-06-10 17:02:12 +0100896 /*
897 * The barrier is required to ensure that writes to cmd_block reach
898 * the memory before the write to PORT_CMD_ACTIVATE.
899 */
900 wmb();
Tejun Heoaee10a02006-05-15 21:03:56 +0900901 writel((u32)paddr, activate);
902 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900903
Tejun Heoedb33662005-07-28 10:36:22 +0900904 return 0;
905}
906
Tejun Heo79f97da2008-04-07 22:47:20 +0900907static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
908{
Jens Axboe4e5b6262018-05-11 12:51:04 -0600909 sil24_read_tf(qc->ap, qc->hw_tag, &qc->result_tf);
Tejun Heo79f97da2008-04-07 22:47:20 +0900910 return true;
911}
912
Tejun Heo3454dc62007-09-23 13:19:54 +0900913static void sil24_pmp_attach(struct ata_port *ap)
914{
Tejun Heo906c1ff2008-05-19 01:15:13 +0900915 u32 *gscr = ap->link.device->gscr;
916
Tejun Heo3454dc62007-09-23 13:19:54 +0900917 sil24_config_pmp(ap, 1);
918 sil24_init_port(ap);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900919
920 if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
921 sata_pmp_gscr_devid(gscr) == 0x4140) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700922 ata_port_info(ap,
Tejun Heo906c1ff2008-05-19 01:15:13 +0900923 "disabling NCQ support due to sil24-mv4140 quirk\n");
924 ap->flags &= ~ATA_FLAG_NCQ;
925 }
Tejun Heo3454dc62007-09-23 13:19:54 +0900926}
927
928static void sil24_pmp_detach(struct ata_port *ap)
929{
930 sil24_init_port(ap);
931 sil24_config_pmp(ap, 0);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900932
933 ap->flags |= ATA_FLAG_NCQ;
Tejun Heo3454dc62007-09-23 13:19:54 +0900934}
935
Tejun Heo3454dc62007-09-23 13:19:54 +0900936static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
937 unsigned long deadline)
938{
939 int rc;
940
941 rc = sil24_init_port(link->ap);
942 if (rc) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700943 ata_link_err(link, "hardreset failed (port not ready)\n");
Tejun Heo3454dc62007-09-23 13:19:54 +0900944 return rc;
945 }
946
Tejun Heo5958e302008-04-07 22:47:20 +0900947 return sata_std_hardreset(link, class, deadline);
Tejun Heo3454dc62007-09-23 13:19:54 +0900948}
949
Tejun Heo88ce7552006-05-15 20:58:32 +0900950static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900951{
Tejun Heo350756f2008-04-07 22:47:21 +0900952 void __iomem *port = sil24_port_base(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900953
Tejun Heo88ce7552006-05-15 20:58:32 +0900954 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
955 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900956 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900957 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
958}
Tejun Heo87466182005-08-17 13:08:57 +0900959
Tejun Heo88ce7552006-05-15 20:58:32 +0900960static void sil24_thaw(struct ata_port *ap)
961{
Tejun Heo350756f2008-04-07 22:47:21 +0900962 void __iomem *port = sil24_port_base(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900963 u32 tmp;
964
965 /* clear IRQ */
966 tmp = readl(port + PORT_IRQ_STAT);
967 writel(tmp, port + PORT_IRQ_STAT);
968
969 /* turn IRQ back on */
970 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
971}
972
973static void sil24_error_intr(struct ata_port *ap)
974{
Tejun Heo350756f2008-04-07 22:47:21 +0900975 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900976 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900977 struct ata_queued_cmd *qc = NULL;
978 struct ata_link *link;
979 struct ata_eh_info *ehi;
980 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900981 u32 irq_stat;
982
983 /* on error, we need to clear IRQ explicitly */
984 irq_stat = readl(port + PORT_IRQ_STAT);
985 writel(irq_stat, port + PORT_IRQ_STAT);
986
987 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900988 link = &ap->link;
989 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900990 ata_ehi_clear_desc(ehi);
991
992 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
993
Tejun Heo854c73a2007-09-23 13:14:11 +0900994 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +0900995 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +0900996 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +0900997 }
998
Tejun Heo05429252006-05-31 18:28:20 +0900999 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1000 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001001 ata_ehi_push_desc(ehi, "%s",
1002 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1003 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001004 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001005 }
1006
Tejun Heo88ce7552006-05-15 20:58:32 +09001007 if (irq_stat & PORT_IRQ_UNK_FIS) {
1008 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001009 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001010 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001011 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001012 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001013
1014 /* deal with command error */
1015 if (irq_stat & PORT_IRQ_ERROR) {
Joe Perchesfc8cc1d2011-08-05 19:38:17 -07001016 const struct sil24_cerr_info *ci = NULL;
Tejun Heo88ce7552006-05-15 20:58:32 +09001017 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001018 u32 context, cerr;
1019 int pmp;
1020
1021 abort = 1;
1022
1023 /* DMA Context Switch Failure in Port Multiplier Mode
1024 * errata. If we have active commands to 3 or more
1025 * devices, any error condition on active devices can
1026 * corrupt DMA context switching.
1027 */
1028 if (ap->nr_active_links >= 3) {
1029 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001030 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001031 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001032 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001033 freeze = 1;
1034 }
1035
1036 /* find out the offending link and qc */
Tejun Heo071f44b2008-04-07 22:47:22 +09001037 if (sata_pmp_attached(ap)) {
Tejun Heo3454dc62007-09-23 13:19:54 +09001038 context = readl(port + PORT_CONTEXT);
1039 pmp = (context >> 5) & 0xf;
1040
1041 if (pmp < ap->nr_pmp_links) {
1042 link = &ap->pmp_link[pmp];
1043 ehi = &link->eh_info;
1044 qc = ata_qc_from_tag(ap, link->active_tag);
1045
1046 ata_ehi_clear_desc(ehi);
1047 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1048 irq_stat);
1049 } else {
1050 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001051 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001052 freeze = 1;
1053 }
1054 } else
1055 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001056
1057 /* analyze CMD_ERR */
1058 cerr = readl(port + PORT_CMD_ERR);
1059 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1060 ci = &sil24_cerr_db[cerr];
1061
1062 if (ci && ci->desc) {
1063 err_mask |= ci->err_mask;
1064 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001065 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001066 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001067 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001068 } else {
1069 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001070 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001071 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001072 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001073 cerr);
1074 }
1075
1076 /* record error info */
Tejun Heo520d06f2008-04-07 22:47:21 +09001077 if (qc)
Tejun Heo88ce7552006-05-15 20:58:32 +09001078 qc->err_mask |= err_mask;
Tejun Heo520d06f2008-04-07 22:47:21 +09001079 else
Tejun Heo88ce7552006-05-15 20:58:32 +09001080 ehi->err_mask |= err_mask;
1081
1082 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001083
1084 /* if PMP, resume */
Tejun Heo071f44b2008-04-07 22:47:22 +09001085 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +09001086 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001087 }
1088
1089 /* freeze or abort */
1090 if (freeze)
1091 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001092 else if (abort) {
1093 if (qc)
1094 ata_link_abort(qc->dev->link);
1095 else
1096 ata_port_abort(ap);
1097 }
Tejun Heo87466182005-08-17 13:08:57 +09001098}
1099
Tejun Heoedb33662005-07-28 10:36:22 +09001100static inline void sil24_host_intr(struct ata_port *ap)
1101{
Tejun Heo350756f2008-04-07 22:47:21 +09001102 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +09001103 u32 slot_stat, qc_active;
1104 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001105
Tejun Heo228f47b2007-09-23 12:37:05 +09001106 /* If PCIX_IRQ_WOC, there's an inherent race window between
1107 * clearing IRQ pending status and reading PORT_SLOT_STAT
1108 * which may cause spurious interrupts afterwards. This is
1109 * unavoidable and much better than losing interrupts which
1110 * happens if IRQ pending is cleared after reading
1111 * PORT_SLOT_STAT.
1112 */
1113 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1114 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1115
Tejun Heoedb33662005-07-28 10:36:22 +09001116 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001117
Tejun Heo88ce7552006-05-15 20:58:32 +09001118 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1119 sil24_error_intr(ap);
1120 return;
1121 }
Tejun Heo37024e82006-04-11 22:32:19 +09001122
Tejun Heoaee10a02006-05-15 21:03:56 +09001123 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
Tejun Heo79f97da2008-04-07 22:47:20 +09001124 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heoaee10a02006-05-15 21:03:56 +09001125 if (rc > 0)
1126 return;
1127 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001128 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001129 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001130 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001131 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001132 return;
1133 }
1134
Tejun Heo228f47b2007-09-23 12:37:05 +09001135 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1136 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Joe Perchesa9a79df2011-04-15 15:51:59 -07001137 ata_port_info(ap,
1138 "spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001139 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001140}
1141
David Howells7d12e782006-10-05 14:55:46 +01001142static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001143{
Jeff Garzikcca39742006-08-24 03:19:22 -04001144 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001145 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001146 unsigned handled = 0;
1147 u32 status;
1148 int i;
1149
Tejun Heo0d5ff562007-02-01 15:06:36 +09001150 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001151
Tejun Heo06460ae2005-08-17 13:08:52 +09001152 if (status == 0xffffffff) {
Tim Small11838232014-07-22 14:28:00 +01001153 dev_err(host->dev, "IRQ status == 0xffffffff, "
1154 "PCI fault or device removal?\n");
Tejun Heo06460ae2005-08-17 13:08:52 +09001155 goto out;
1156 }
1157
Tejun Heoedb33662005-07-28 10:36:22 +09001158 if (!(status & IRQ_STAT_4PORTS))
1159 goto out;
1160
Jeff Garzikcca39742006-08-24 03:19:22 -04001161 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001162
Jeff Garzikcca39742006-08-24 03:19:22 -04001163 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001164 if (status & (1 << i)) {
Tejun Heo3e4ec342010-05-10 21:41:30 +02001165 sil24_host_intr(host->ports[i]);
1166 handled++;
Tejun Heoedb33662005-07-28 10:36:22 +09001167 }
1168
Jeff Garzikcca39742006-08-24 03:19:22 -04001169 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001170 out:
1171 return IRQ_RETVAL(handled);
1172}
1173
Tejun Heo88ce7552006-05-15 20:58:32 +09001174static void sil24_error_handler(struct ata_port *ap)
1175{
Tejun Heo23818032007-09-23 13:19:54 +09001176 struct sil24_port_priv *pp = ap->private_data;
1177
Tejun Heo3454dc62007-09-23 13:19:54 +09001178 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001179 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001180
Tejun Heoa1efdab2008-03-25 12:22:50 +09001181 sata_pmp_error_handler(ap);
Tejun Heo23818032007-09-23 13:19:54 +09001182
1183 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001184}
1185
1186static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1187{
1188 struct ata_port *ap = qc->ap;
1189
Tejun Heo88ce7552006-05-15 20:58:32 +09001190 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001191 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1192 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001193}
1194
Tejun Heoedb33662005-07-28 10:36:22 +09001195static int sil24_port_start(struct ata_port *ap)
1196{
Jeff Garzikcca39742006-08-24 03:19:22 -04001197 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001198 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001199 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001200 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001201 dma_addr_t cb_dma;
1202
Tejun Heo24dc5f32007-01-20 16:00:28 +09001203 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001204 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001205 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001206
Tejun Heo24dc5f32007-01-20 16:00:28 +09001207 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001208 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001209 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001210
Tejun Heoedb33662005-07-28 10:36:22 +09001211 pp->cmd_block = cb;
1212 pp->cmd_block_dma = cb_dma;
1213
1214 ap->private_data = pp;
1215
Tejun Heo350756f2008-04-07 22:47:21 +09001216 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1217 ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1218
Tejun Heoedb33662005-07-28 10:36:22 +09001219 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001220}
1221
Tejun Heo4447d352007-04-17 23:44:08 +09001222static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001223{
Tejun Heo4447d352007-04-17 23:44:08 +09001224 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001225 u32 tmp;
1226 int i;
1227
1228 /* GPIO off */
1229 writel(0, host_base + HOST_FLASH_CMD);
1230
1231 /* clear global reset & mask interrupts during initialization */
1232 writel(0, host_base + HOST_CTRL);
1233
1234 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001235 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001236 struct ata_port *ap = host->ports[i];
Tejun Heo350756f2008-04-07 22:47:21 +09001237 void __iomem *port = sil24_port_base(ap);
1238
Tejun Heo2a41a612006-07-03 16:07:27 +09001239
1240 /* Initial PHY setting */
1241 writel(0x20c, port + PORT_PHY_CFG);
1242
1243 /* Clear port RST */
1244 tmp = readl(port + PORT_CTRL_STAT);
1245 if (tmp & PORT_CS_PORT_RST) {
1246 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +02001247 tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
Tejun Heo2a41a612006-07-03 16:07:27 +09001248 PORT_CS_PORT_RST,
1249 PORT_CS_PORT_RST, 10, 100);
1250 if (tmp & PORT_CS_PORT_RST)
Joe Perchesa44fec12011-04-15 15:51:58 -07001251 dev_err(host->dev,
1252 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001253 }
1254
Tejun Heo23818032007-09-23 13:19:54 +09001255 /* configure port */
1256 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001257 }
1258
1259 /* Turn on interrupts */
1260 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1261}
1262
Tejun Heoedb33662005-07-28 10:36:22 +09001263static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1264{
Tejun Heo93e26182007-11-22 18:46:57 +09001265 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Tejun Heo4447d352007-04-17 23:44:08 +09001266 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1267 const struct ata_port_info *ppi[] = { &pi, NULL };
1268 void __iomem * const *iomap;
1269 struct ata_host *host;
Tejun Heo350756f2008-04-07 22:47:21 +09001270 int rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001271 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001272
Tejun Heo93e26182007-11-22 18:46:57 +09001273 /* cause link error if sil24_cmd_block is sized wrongly */
1274 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1275 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1276
Joe Perches06296a12011-04-15 15:52:00 -07001277 ata_print_version_once(&pdev->dev, DRV_VERSION);
Tejun Heoedb33662005-07-28 10:36:22 +09001278
Tejun Heo4447d352007-04-17 23:44:08 +09001279 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001280 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001281 if (rc)
1282 return rc;
1283
Tejun Heo0d5ff562007-02-01 15:06:36 +09001284 rc = pcim_iomap_regions(pdev,
1285 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1286 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001287 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001288 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001289 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001290
Tejun Heo4447d352007-04-17 23:44:08 +09001291 /* apply workaround for completion IRQ loss on PCI-X errata */
1292 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1293 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1294 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
Joe Perchesa44fec12011-04-15 15:51:58 -07001295 dev_info(&pdev->dev,
1296 "Applying completion IRQ loss on PCI-X errata fix\n");
Tejun Heo4447d352007-04-17 23:44:08 +09001297 else
1298 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1299 }
1300
1301 /* allocate and fill host */
1302 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1303 SIL24_FLAG2NPORTS(ppi[0]->flags));
1304 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001305 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001306 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001307
Tejun Heo4447d352007-04-17 23:44:08 +09001308 /* configure and activate the device */
Christoph Hellwigdcc02c12019-08-26 12:57:24 +02001309 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1310 if (rc) {
1311 dev_err(&pdev->dev, "DMA enable failed\n");
1312 return rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001313 }
1314
Tejun Heoe8b3b5e2008-10-25 14:26:54 +09001315 /* Set max read request size to 4096. This slightly increases
1316 * write throughput for pci-e variants.
1317 */
1318 pcie_set_readrq(pdev, 4096);
1319
Tejun Heo4447d352007-04-17 23:44:08 +09001320 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001321
Vivek Mahajandae77212009-11-16 11:49:22 +05301322 if (sata_sil24_msi && !pci_enable_msi(pdev)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001323 dev_info(&pdev->dev, "Using MSI\n");
Vivek Mahajandae77212009-11-16 11:49:22 +05301324 pci_intx(pdev, 0);
1325 }
1326
Tejun Heoedb33662005-07-28 10:36:22 +09001327 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001328 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1329 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001330}
1331
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001332#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +09001333static int sil24_pci_device_resume(struct pci_dev *pdev)
1334{
Jingoo Han0a86e1c2013-06-03 14:05:36 +09001335 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001336 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001337 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001338
Tejun Heo553c4aa2006-12-26 19:39:50 +09001339 rc = ata_pci_device_do_resume(pdev);
1340 if (rc)
1341 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001342
1343 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001344 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001345
Tejun Heo4447d352007-04-17 23:44:08 +09001346 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001347
Jeff Garzikcca39742006-08-24 03:19:22 -04001348 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001349
1350 return 0;
1351}
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001352#endif
Tejun Heo3454dc62007-09-23 13:19:54 +09001353
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001354#ifdef CONFIG_PM
Tejun Heo3454dc62007-09-23 13:19:54 +09001355static int sil24_port_resume(struct ata_port *ap)
1356{
1357 sil24_config_pmp(ap, ap->nr_pmp_links);
1358 return 0;
1359}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001360#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001361
Axel Lin2fc75da2012-04-19 13:43:05 +08001362module_pci_driver(sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001363
1364MODULE_AUTHOR("Tejun Heo");
1365MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1366MODULE_LICENSE("GPL");
1367MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);