blob: 26ebffc10f3e1254634d3ed9272e567ac4d33fe0 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090033#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heoedb33662005-07-28 10:36:22 +090066 /*
67 * Global controller registers (128 bytes @ BAR0)
68 */
69 /* 32 bit regs */
70 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
71 HOST_CTRL = 0x40,
72 HOST_IRQ_STAT = 0x44,
73 HOST_PHY_CFG = 0x48,
74 HOST_BIST_CTRL = 0x50,
75 HOST_BIST_PTRN = 0x54,
76 HOST_BIST_STAT = 0x58,
77 HOST_MEM_BIST_STAT = 0x5c,
78 HOST_FLASH_CMD = 0x70,
79 /* 8 bit regs */
80 HOST_FLASH_DATA = 0x74,
81 HOST_TRANSITION_DETECT = 0x75,
82 HOST_GPIO_CTRL = 0x76,
83 HOST_I2C_ADDR = 0x78, /* 32 bit */
84 HOST_I2C_DATA = 0x7c,
85 HOST_I2C_XFER_CNT = 0x7e,
86 HOST_I2C_CTRL = 0x7f,
87
88 /* HOST_SLOT_STAT bits */
89 HOST_SSTAT_ATTN = (1 << 31),
90
Tejun Heo7dafc3f2006-04-11 22:32:18 +090091 /* HOST_CTRL bits */
92 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
93 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
94 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
95 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
96 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090097 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090098
Tejun Heoedb33662005-07-28 10:36:22 +090099 /*
100 * Port registers
101 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
102 */
103 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900104
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900105 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900106 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900107
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900108 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900109 PORT_PMP_STATUS = 0x0000, /* port device status offset */
110 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
111 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
112
Tejun Heoedb33662005-07-28 10:36:22 +0900113 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900114 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
115 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
116 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
117 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
118 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900119 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900120 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
121 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900122 PORT_FIS_CFG = 0x1028,
123 PORT_FIFO_THRES = 0x102c,
124 /* 16 bit regs */
125 PORT_DECODE_ERR_CNT = 0x1040,
126 PORT_DECODE_ERR_THRESH = 0x1042,
127 PORT_CRC_ERR_CNT = 0x1044,
128 PORT_CRC_ERR_THRESH = 0x1046,
129 PORT_HSHK_ERR_CNT = 0x1048,
130 PORT_HSHK_ERR_THRESH = 0x104a,
131 /* 32 bit regs */
132 PORT_PHY_CFG = 0x1050,
133 PORT_SLOT_STAT = 0x1800,
134 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900135 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900136 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
137 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
138 PORT_SCONTROL = 0x1f00,
139 PORT_SSTATUS = 0x1f04,
140 PORT_SERROR = 0x1f08,
141 PORT_SACTIVE = 0x1f0c,
142
143 /* PORT_CTRL_STAT bits */
144 PORT_CS_PORT_RST = (1 << 0), /* port reset */
145 PORT_CS_DEV_RST = (1 << 1), /* device reset */
146 PORT_CS_INIT = (1 << 2), /* port initialize */
147 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900148 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900149 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900150 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900151 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900152 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900153
154 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
155 /* bits[11:0] are masked */
156 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
157 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
158 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
159 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
160 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
161 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900162 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
163 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
164 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
165 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
166 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900167 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
Tejun Heo88ce7552006-05-15 20:58:32 +0900169 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900170 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900171 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900172
Tejun Heoedb33662005-07-28 10:36:22 +0900173 /* bits[27:16] are unmasked (raw) */
174 PORT_IRQ_RAW_SHIFT = 16,
175 PORT_IRQ_MASKED_MASK = 0x7ff,
176 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
177
178 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
179 PORT_IRQ_STEER_SHIFT = 30,
180 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
181
182 /* PORT_CMD_ERR constants */
183 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
184 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
185 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
186 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
187 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
188 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
189 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
190 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
191 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
192 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
193 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
194 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
195 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
196 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
197 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
198 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
199 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
200 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
201 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900202 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900203 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900204 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900205
Tejun Heod10cb352005-11-16 16:56:49 +0900206 /* bits of PRB control field */
207 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
208 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
209 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
210 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
211 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
212
213 /* PRB protocol field */
214 PRB_PROT_PACKET = (1 << 0),
215 PRB_PROT_TCQ = (1 << 1),
216 PRB_PROT_NCQ = (1 << 2),
217 PRB_PROT_READ = (1 << 3),
218 PRB_PROT_WRITE = (1 << 4),
219 PRB_PROT_TRANSPARENT = (1 << 5),
220
Tejun Heoedb33662005-07-28 10:36:22 +0900221 /*
222 * Other constants
223 */
224 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900225 SGE_LNK = (1 << 30), /* linked list
226 Points to SGT, not SGE */
227 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
228 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900229
Tejun Heoaee10a02006-05-15 21:03:56 +0900230 SIL24_MAX_CMDS = 31,
231
Tejun Heoedb33662005-07-28 10:36:22 +0900232 /* board id */
233 BID_SIL3124 = 0,
234 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400235 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900236
Tejun Heo9466d852006-04-11 22:32:18 +0900237 /* host flags */
238 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900239 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900240 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3454dc62007-09-23 13:19:54 +0900241 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo0c887582007-08-06 18:36:23 +0900242 SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
Tejun Heo37024e82006-04-11 22:32:19 +0900243 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900244
Tejun Heoedb33662005-07-28 10:36:22 +0900245 IRQ_STAT_4PORTS = 0xf,
246};
247
Tejun Heo69ad1852005-11-18 14:16:45 +0900248struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900249 struct sil24_prb prb;
250 struct sil24_sge sge[LIBATA_MAX_PRD];
251};
252
Tejun Heo69ad1852005-11-18 14:16:45 +0900253struct sil24_atapi_block {
254 struct sil24_prb prb;
255 u8 cdb[16];
256 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
257};
258
259union sil24_cmd_block {
260 struct sil24_ata_block ata;
261 struct sil24_atapi_block atapi;
262};
263
Tejun Heo88ce7552006-05-15 20:58:32 +0900264static struct sil24_cerr_info {
265 unsigned int err_mask, action;
266 const char *desc;
267} sil24_cerr_db[] = {
268 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
269 "device error" },
270 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
271 "device error via D2H FIS" },
272 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
273 "device error via SDB FIS" },
274 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
275 "error in data FIS" },
276 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
277 "failed to transmit command FIS" },
278 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
279 "protocol mismatch" },
280 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
281 "data directon mismatch" },
282 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
283 "ran out of SGEs while writing" },
284 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
285 "ran out of SGEs while reading" },
286 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
287 "invalid data directon for ATAPI CDB" },
288 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
289 "SGT no on qword boundary" },
290 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
291 "PCI target abort while fetching SGT" },
292 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
293 "PCI master abort while fetching SGT" },
294 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
295 "PCI parity error while fetching SGT" },
296 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
297 "PRB not on qword boundary" },
298 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
299 "PCI target abort while fetching PRB" },
300 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
301 "PCI master abort while fetching PRB" },
302 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
303 "PCI parity error while fetching PRB" },
304 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
305 "undefined error while transferring data" },
306 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
307 "PCI target abort while transferring data" },
308 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
309 "PCI master abort while transferring data" },
310 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
311 "PCI parity error while transferring data" },
312 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
313 "FIS received while sending service FIS" },
314};
315
Tejun Heoedb33662005-07-28 10:36:22 +0900316/*
317 * ap->private_data
318 *
319 * The preview driver always returned 0 for status. We emulate it
320 * here from the previous interrupt.
321 */
322struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900323 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900324 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900325 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heo23818032007-09-23 13:19:54 +0900326 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900327};
328
Alancd0d3bb2007-03-02 00:56:15 +0000329static void sil24_dev_config(struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900330static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900331static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
332static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900333static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo3454dc62007-09-23 13:19:54 +0900334static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900335static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900336static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900337static void sil24_irq_clear(struct ata_port *ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900338static void sil24_pmp_attach(struct ata_port *ap);
339static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900340static void sil24_freeze(struct ata_port *ap);
341static void sil24_thaw(struct ata_port *ap);
342static void sil24_error_handler(struct ata_port *ap);
343static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900344static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900345static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700346#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900347static int sil24_pci_device_resume(struct pci_dev *pdev);
Tejun Heo3454dc62007-09-23 13:19:54 +0900348static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700349#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900350
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500351static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400352 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
353 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
354 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800355 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400356 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
357 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
358
Tejun Heo1fcce8392005-10-09 09:31:33 -0400359 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900360};
361
362static struct pci_driver sil24_pci_driver = {
363 .name = DRV_NAME,
364 .id_table = sil24_pci_tbl,
365 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900366 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700367#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900368 .suspend = ata_pci_device_suspend,
369 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700370#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900371};
372
Jeff Garzik193515d2005-11-07 00:59:37 -0500373static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900374 .module = THIS_MODULE,
375 .name = DRV_NAME,
376 .ioctl = ata_scsi_ioctl,
377 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900378 .change_queue_depth = ata_scsi_change_queue_depth,
379 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900380 .this_id = ATA_SHT_THIS_ID,
381 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900382 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
383 .emulated = ATA_SHT_EMULATED,
384 .use_clustering = ATA_SHT_USE_CLUSTERING,
385 .proc_name = DRV_NAME,
386 .dma_boundary = ATA_DMA_BOUNDARY,
387 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900388 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900389 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900390};
391
Jeff Garzik057ace52005-10-22 14:27:05 -0400392static const struct ata_port_operations sil24_ops = {
Tejun Heo69ad1852005-11-18 14:16:45 +0900393 .dev_config = sil24_dev_config,
394
Tejun Heoedb33662005-07-28 10:36:22 +0900395 .check_status = sil24_check_status,
396 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900397 .dev_select = ata_noop_dev_select,
398
Tejun Heo7f726d12005-10-07 01:43:19 +0900399 .tf_read = sil24_tf_read,
400
Tejun Heo3454dc62007-09-23 13:19:54 +0900401 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900402 .qc_prep = sil24_qc_prep,
403 .qc_issue = sil24_qc_issue,
404
Tejun Heoedb33662005-07-28 10:36:22 +0900405 .irq_clear = sil24_irq_clear,
406
407 .scr_read = sil24_scr_read,
408 .scr_write = sil24_scr_write,
409
Tejun Heo3454dc62007-09-23 13:19:54 +0900410 .pmp_attach = sil24_pmp_attach,
411 .pmp_detach = sil24_pmp_detach,
Tejun Heo3454dc62007-09-23 13:19:54 +0900412
Tejun Heo88ce7552006-05-15 20:58:32 +0900413 .freeze = sil24_freeze,
414 .thaw = sil24_thaw,
415 .error_handler = sil24_error_handler,
416 .post_internal_cmd = sil24_post_internal_cmd,
417
Tejun Heoedb33662005-07-28 10:36:22 +0900418 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900419
420#ifdef CONFIG_PM
421 .port_resume = sil24_port_resume,
422#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900423};
424
Tejun Heo042c21f2005-10-09 09:35:46 -0400425/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400426 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400427 * Current maxium is 4.
428 */
429#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
430#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
431
Tejun Heo4447d352007-04-17 23:44:08 +0900432static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900433 /* sil_3124 */
434 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400435 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900436 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heo0c887582007-08-06 18:36:23 +0900437 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900438 .pio_mask = 0x1f, /* pio0-4 */
439 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400440 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900441 .port_ops = &sil24_ops,
442 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500443 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900444 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400445 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo0c887582007-08-06 18:36:23 +0900446 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heo042c21f2005-10-09 09:35:46 -0400447 .pio_mask = 0x1f, /* pio0-4 */
448 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400449 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400450 .port_ops = &sil24_ops,
451 },
452 /* sil_3131/sil_3531 */
453 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400454 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heo0c887582007-08-06 18:36:23 +0900455 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900456 .pio_mask = 0x1f, /* pio0-4 */
457 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400458 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900459 .port_ops = &sil24_ops,
460 },
461};
462
Tejun Heoaee10a02006-05-15 21:03:56 +0900463static int sil24_tag(int tag)
464{
465 if (unlikely(ata_tag_internal(tag)))
466 return 0;
467 return tag;
468}
469
Alancd0d3bb2007-03-02 00:56:15 +0000470static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900471{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900472 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
Tejun Heo69ad1852005-11-18 14:16:45 +0900473
Tejun Heo6e7846e2006-02-12 23:32:58 +0900474 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900475 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
476 else
477 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
478}
479
Tejun Heoe59f0da2007-07-16 14:29:39 +0900480static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900481{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900482 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900483 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100484 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900485
Tejun Heoe59f0da2007-07-16 14:29:39 +0900486 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
487 memcpy_fromio(fis, prb->fis, sizeof(fis));
488 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900489}
490
Tejun Heoedb33662005-07-28 10:36:22 +0900491static u8 sil24_check_status(struct ata_port *ap)
492{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900493 struct sil24_port_priv *pp = ap->private_data;
494 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900495}
496
Tejun Heoedb33662005-07-28 10:36:22 +0900497static int sil24_scr_map[] = {
498 [SCR_CONTROL] = 0,
499 [SCR_STATUS] = 1,
500 [SCR_ERROR] = 2,
501 [SCR_ACTIVE] = 3,
502};
503
Tejun Heoda3dbb12007-07-16 14:29:40 +0900504static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900505{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900506 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900507
Tejun Heoedb33662005-07-28 10:36:22 +0900508 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100509 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900510 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900511 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
512 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900513 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900514 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900515}
516
Tejun Heoda3dbb12007-07-16 14:29:40 +0900517static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900518{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900519 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900520
Tejun Heoedb33662005-07-28 10:36:22 +0900521 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100522 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900523 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
524 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900525 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900526 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900527 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900528}
529
Tejun Heo7f726d12005-10-07 01:43:19 +0900530static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
531{
532 struct sil24_port_priv *pp = ap->private_data;
533 *tf = pp->tf;
534}
535
Tejun Heo23818032007-09-23 13:19:54 +0900536static void sil24_config_port(struct ata_port *ap)
537{
538 void __iomem *port = ap->ioaddr.cmd_addr;
539
540 /* configure IRQ WoC */
541 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
542 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
543 else
544 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
545
546 /* zero error counters. */
547 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
548 writel(0x8000, port + PORT_CRC_ERR_THRESH);
549 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
550 writel(0x0000, port + PORT_DECODE_ERR_CNT);
551 writel(0x0000, port + PORT_CRC_ERR_CNT);
552 writel(0x0000, port + PORT_HSHK_ERR_CNT);
553
554 /* always use 64bit activation */
555 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
556
557 /* clear port multiplier enable and resume bits */
558 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
559}
560
Tejun Heo3454dc62007-09-23 13:19:54 +0900561static void sil24_config_pmp(struct ata_port *ap, int attached)
562{
563 void __iomem *port = ap->ioaddr.cmd_addr;
564
565 if (attached)
566 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
567 else
568 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
569}
570
571static void sil24_clear_pmp(struct ata_port *ap)
572{
573 void __iomem *port = ap->ioaddr.cmd_addr;
574 int i;
575
576 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
577
578 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
579 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
580
581 writel(0, pmp_base + PORT_PMP_STATUS);
582 writel(0, pmp_base + PORT_PMP_QACTIVE);
583 }
584}
585
Tejun Heob5bc4212006-04-11 22:32:19 +0900586static int sil24_init_port(struct ata_port *ap)
587{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900588 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900589 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900590 u32 tmp;
591
Tejun Heo3454dc62007-09-23 13:19:54 +0900592 /* clear PMP error status */
593 if (ap->nr_pmp_links)
594 sil24_clear_pmp(ap);
595
Tejun Heob5bc4212006-04-11 22:32:19 +0900596 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
597 ata_wait_register(port + PORT_CTRL_STAT,
598 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
599 tmp = ata_wait_register(port + PORT_CTRL_STAT,
600 PORT_CS_RDY, 0, 10, 100);
601
Tejun Heo23818032007-09-23 13:19:54 +0900602 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
603 pp->do_port_rst = 1;
604 ap->link.eh_context.i.action |= ATA_EH_HARDRESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900605 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900606 }
607
Tejun Heob5bc4212006-04-11 22:32:19 +0900608 return 0;
609}
610
Tejun Heo37b99cb2007-07-16 14:29:39 +0900611static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
612 const struct ata_taskfile *tf,
613 int is_cmd, u32 ctrl,
614 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900615{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900616 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoca451602005-11-18 14:14:01 +0900617 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900618 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900619 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900620 u32 irq_enabled, irq_mask, irq_stat;
621 int rc;
622
623 prb->ctrl = cpu_to_le16(ctrl);
624 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
625
626 /* temporarily plug completion and error interrupts */
627 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
628 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
629
630 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
631 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
632
633 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
634 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
635 10, timeout_msec);
636
637 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
638 irq_stat >>= PORT_IRQ_RAW_SHIFT;
639
640 if (irq_stat & PORT_IRQ_COMPLETE)
641 rc = 0;
642 else {
643 /* force port into known state */
644 sil24_init_port(ap);
645
646 if (irq_stat & PORT_IRQ_ERROR)
647 rc = -EIO;
648 else
649 rc = -EBUSY;
650 }
651
652 /* restore IRQ enabled */
653 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
654
655 return rc;
656}
657
Tejun Heocc0680a2007-08-06 18:36:23 +0900658static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900659 int pmp, unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900660{
Tejun Heocc0680a2007-08-06 18:36:23 +0900661 struct ata_port *ap = link->ap;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900662 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900663 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900664 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900665 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900666
Tejun Heo07b73472006-02-10 23:58:48 +0900667 DPRINTK("ENTER\n");
668
Tejun Heocc0680a2007-08-06 18:36:23 +0900669 if (ata_link_offline(link)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900670 DPRINTK("PHY reports no device\n");
671 *class = ATA_DEV_NONE;
672 goto out;
673 }
674
Tejun Heo2555d6c2006-04-11 22:32:19 +0900675 /* put the port into known state */
676 if (sil24_init_port(ap)) {
677 reason ="port not ready";
678 goto err;
679 }
680
Tejun Heo0eaa6052006-04-11 22:32:19 +0900681 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900682 if (time_after(deadline, jiffies))
683 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900684
Tejun Heocc0680a2007-08-06 18:36:23 +0900685 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900686 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
687 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900688 if (rc == -EBUSY) {
689 reason = "timeout";
690 goto err;
691 } else if (rc) {
692 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900693 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900694 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900695
Tejun Heoe59f0da2007-07-16 14:29:39 +0900696 sil24_read_tf(ap, 0, &tf);
697 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900698
Tejun Heo07b73472006-02-10 23:58:48 +0900699 if (*class == ATA_DEV_UNKNOWN)
700 *class = ATA_DEV_NONE;
701
Tejun Heo10d996a2006-03-11 11:42:34 +0900702 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900703 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900704 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900705
706 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900707 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900708 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900709}
710
Tejun Heocc0680a2007-08-06 18:36:23 +0900711static int sil24_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900712 unsigned long deadline)
713{
Tejun Heo3454dc62007-09-23 13:19:54 +0900714 return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
Tejun Heo975530e2007-07-16 14:29:39 +0900715}
716
Tejun Heocc0680a2007-08-06 18:36:23 +0900717static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900718 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900719{
Tejun Heocc0680a2007-08-06 18:36:23 +0900720 struct ata_port *ap = link->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900721 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900722 struct sil24_port_priv *pp = ap->private_data;
723 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900724 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900725 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900726 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900727
Tejun Heo23818032007-09-23 13:19:54 +0900728 retry:
729 /* Sometimes, DEV_RST is not enough to recover the controller.
730 * This happens often after PM DMA CS errata.
731 */
732 if (pp->do_port_rst) {
733 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
734 "state, performing PORT_RST\n");
735
736 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
737 msleep(10);
738 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
739 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
740 10, 5000);
741
742 /* restore port configuration */
743 sil24_config_port(ap);
744 sil24_config_pmp(ap, ap->nr_pmp_links);
745
746 pp->do_port_rst = 0;
747 did_port_rst = 1;
748 }
749
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900750 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900751 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900752
753 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900754 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900755 tout_msec = 5000;
756
757 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
758 tmp = ata_wait_register(port + PORT_CTRL_STAT,
759 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
760
Tejun Heoe8e008e2006-05-31 18:27:59 +0900761 /* SStatus oscillates between zero and valid status after
762 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900763 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900764 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900765 if (rc) {
766 reason = "PHY debouncing failed";
767 goto err;
768 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900769
770 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900771 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900772 return 0;
773 reason = "link not ready";
774 goto err;
775 }
776
Tejun Heoe8e008e2006-05-31 18:27:59 +0900777 /* Sil24 doesn't store signature FIS after hardreset, so we
778 * can't wait for BSY to clear. Some devices take a long time
779 * to get ready and those devices will choke if we don't wait
780 * for BSY clearance here. Tell libata to perform follow-up
781 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900782 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900783 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900784
785 err:
Tejun Heo23818032007-09-23 13:19:54 +0900786 if (!did_port_rst) {
787 pp->do_port_rst = 1;
788 goto retry;
789 }
790
Tejun Heocc0680a2007-08-06 18:36:23 +0900791 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900792 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900793}
794
Tejun Heoedb33662005-07-28 10:36:22 +0900795static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900796 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900797{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400798 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400799 struct sil24_sge *last_sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900800
Jeff Garzik972c26b2005-10-18 22:14:54 -0400801 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900802 sge->addr = cpu_to_le64(sg_dma_address(sg));
803 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400804 sge->flags = 0;
805
806 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400807 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900808 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400809
810 if (likely(last_sge))
811 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900812}
813
Tejun Heo3454dc62007-09-23 13:19:54 +0900814static int sil24_qc_defer(struct ata_queued_cmd *qc)
815{
816 struct ata_link *link = qc->dev->link;
817 struct ata_port *ap = link->ap;
818 u8 prot = qc->tf.protocol;
819 int is_atapi = (prot == ATA_PROT_ATAPI ||
820 prot == ATA_PROT_ATAPI_NODATA ||
821 prot == ATA_PROT_ATAPI_DMA);
822
823 /* ATAPI commands completing with CHECK_SENSE cause various
824 * weird problems if other commands are active. PMP DMA CS
825 * errata doesn't cover all and HSM violation occurs even with
826 * only one other device active. Always run an ATAPI command
827 * by itself.
828 */
829 if (unlikely(ap->excl_link)) {
830 if (link == ap->excl_link) {
831 if (ap->nr_active_links)
832 return ATA_DEFER_PORT;
833 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
834 } else
835 return ATA_DEFER_PORT;
836 } else if (unlikely(is_atapi)) {
837 ap->excl_link = link;
838 if (ap->nr_active_links)
839 return ATA_DEFER_PORT;
840 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
841 }
842
843 return ata_std_qc_defer(qc);
844}
845
Tejun Heoedb33662005-07-28 10:36:22 +0900846static void sil24_qc_prep(struct ata_queued_cmd *qc)
847{
848 struct ata_port *ap = qc->ap;
849 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900850 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900851 struct sil24_prb *prb;
852 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900853 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900854
Tejun Heoaee10a02006-05-15 21:03:56 +0900855 cb = &pp->cmd_block[sil24_tag(qc->tag)];
856
Tejun Heoedb33662005-07-28 10:36:22 +0900857 switch (qc->tf.protocol) {
858 case ATA_PROT_PIO:
859 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900860 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900861 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900862 prb = &cb->ata.prb;
863 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900864 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900865
866 case ATA_PROT_ATAPI:
867 case ATA_PROT_ATAPI_DMA:
868 case ATA_PROT_ATAPI_NODATA:
869 prb = &cb->atapi.prb;
870 sge = cb->atapi.sge;
871 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900872 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900873
874 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
875 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900876 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900877 else
Tejun Heobad28a32006-04-11 22:32:19 +0900878 ctrl = PRB_CTRL_PACKET_READ;
879 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900880 break;
881
Tejun Heoedb33662005-07-28 10:36:22 +0900882 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900883 prb = NULL; /* shut up, gcc */
884 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900885 BUG();
886 }
887
Tejun Heobad28a32006-04-11 22:32:19 +0900888 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900889 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900890
891 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900892 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900893}
894
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900895static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900896{
897 struct ata_port *ap = qc->ap;
898 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900899 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900900 unsigned int tag = sil24_tag(qc->tag);
901 dma_addr_t paddr;
902 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900903
Tejun Heoaee10a02006-05-15 21:03:56 +0900904 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
905 activate = port + PORT_CMD_ACTIVATE + tag * 8;
906
907 writel((u32)paddr, activate);
908 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900909
Tejun Heoedb33662005-07-28 10:36:22 +0900910 return 0;
911}
912
913static void sil24_irq_clear(struct ata_port *ap)
914{
915 /* unused */
916}
917
Tejun Heo3454dc62007-09-23 13:19:54 +0900918static void sil24_pmp_attach(struct ata_port *ap)
919{
920 sil24_config_pmp(ap, 1);
921 sil24_init_port(ap);
922}
923
924static void sil24_pmp_detach(struct ata_port *ap)
925{
926 sil24_init_port(ap);
927 sil24_config_pmp(ap, 0);
928}
929
Tejun Heo3454dc62007-09-23 13:19:54 +0900930static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
931 unsigned long deadline)
932{
933 return sil24_do_softreset(link, class, link->pmp, deadline);
934}
935
936static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
937 unsigned long deadline)
938{
939 int rc;
940
941 rc = sil24_init_port(link->ap);
942 if (rc) {
943 ata_link_printk(link, KERN_ERR,
944 "hardreset failed (port not ready)\n");
945 return rc;
946 }
947
948 return sata_pmp_std_hardreset(link, class, deadline);
949}
950
Tejun Heo88ce7552006-05-15 20:58:32 +0900951static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900952{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900953 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900954
Tejun Heo88ce7552006-05-15 20:58:32 +0900955 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
956 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900957 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900958 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
959}
Tejun Heo87466182005-08-17 13:08:57 +0900960
Tejun Heo88ce7552006-05-15 20:58:32 +0900961static void sil24_thaw(struct ata_port *ap)
962{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900963 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo88ce7552006-05-15 20:58:32 +0900964 u32 tmp;
965
966 /* clear IRQ */
967 tmp = readl(port + PORT_IRQ_STAT);
968 writel(tmp, port + PORT_IRQ_STAT);
969
970 /* turn IRQ back on */
971 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
972}
973
974static void sil24_error_intr(struct ata_port *ap)
975{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900976 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900977 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900978 struct ata_queued_cmd *qc = NULL;
979 struct ata_link *link;
980 struct ata_eh_info *ehi;
981 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900982 u32 irq_stat;
983
984 /* on error, we need to clear IRQ explicitly */
985 irq_stat = readl(port + PORT_IRQ_STAT);
986 writel(irq_stat, port + PORT_IRQ_STAT);
987
988 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900989 link = &ap->link;
990 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900991 ata_ehi_clear_desc(ehi);
992
993 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
994
Tejun Heo854c73a2007-09-23 13:14:11 +0900995 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +0900996 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +0900997 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +0900998 }
999
Tejun Heo05429252006-05-31 18:28:20 +09001000 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1001 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001002 ata_ehi_push_desc(ehi, "%s",
1003 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1004 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001005 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001006 }
1007
Tejun Heo88ce7552006-05-15 20:58:32 +09001008 if (irq_stat & PORT_IRQ_UNK_FIS) {
1009 ehi->err_mask |= AC_ERR_HSM;
1010 ehi->action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001011 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001012 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001013 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001014
1015 /* deal with command error */
1016 if (irq_stat & PORT_IRQ_ERROR) {
1017 struct sil24_cerr_info *ci = NULL;
1018 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001019 u32 context, cerr;
1020 int pmp;
1021
1022 abort = 1;
1023
1024 /* DMA Context Switch Failure in Port Multiplier Mode
1025 * errata. If we have active commands to 3 or more
1026 * devices, any error condition on active devices can
1027 * corrupt DMA context switching.
1028 */
1029 if (ap->nr_active_links >= 3) {
1030 ehi->err_mask |= AC_ERR_OTHER;
1031 ehi->action |= ATA_EH_HARDRESET;
1032 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001033 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001034 freeze = 1;
1035 }
1036
1037 /* find out the offending link and qc */
1038 if (ap->nr_pmp_links) {
1039 context = readl(port + PORT_CONTEXT);
1040 pmp = (context >> 5) & 0xf;
1041
1042 if (pmp < ap->nr_pmp_links) {
1043 link = &ap->pmp_link[pmp];
1044 ehi = &link->eh_info;
1045 qc = ata_qc_from_tag(ap, link->active_tag);
1046
1047 ata_ehi_clear_desc(ehi);
1048 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1049 irq_stat);
1050 } else {
1051 err_mask |= AC_ERR_HSM;
1052 action |= ATA_EH_HARDRESET;
1053 freeze = 1;
1054 }
1055 } else
1056 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001057
1058 /* analyze CMD_ERR */
1059 cerr = readl(port + PORT_CMD_ERR);
1060 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1061 ci = &sil24_cerr_db[cerr];
1062
1063 if (ci && ci->desc) {
1064 err_mask |= ci->err_mask;
1065 action |= ci->action;
Tejun Heob64bbc32007-07-16 14:29:39 +09001066 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001067 } else {
1068 err_mask |= AC_ERR_OTHER;
1069 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001070 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001071 cerr);
1072 }
1073
1074 /* record error info */
Tejun Heo88ce7552006-05-15 20:58:32 +09001075 if (qc) {
Tejun Heoe59f0da2007-07-16 14:29:39 +09001076 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heo88ce7552006-05-15 20:58:32 +09001077 qc->err_mask |= err_mask;
1078 } else
1079 ehi->err_mask |= err_mask;
1080
1081 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001082
1083 /* if PMP, resume */
1084 if (ap->nr_pmp_links)
1085 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001086 }
1087
1088 /* freeze or abort */
1089 if (freeze)
1090 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001091 else if (abort) {
1092 if (qc)
1093 ata_link_abort(qc->dev->link);
1094 else
1095 ata_port_abort(ap);
1096 }
Tejun Heo87466182005-08-17 13:08:57 +09001097}
1098
Tejun Heoaee10a02006-05-15 21:03:56 +09001099static void sil24_finish_qc(struct ata_queued_cmd *qc)
1100{
Tejun Heoe59f0da2007-07-16 14:29:39 +09001101 struct ata_port *ap = qc->ap;
1102 struct sil24_port_priv *pp = ap->private_data;
1103
Tejun Heoaee10a02006-05-15 21:03:56 +09001104 if (qc->flags & ATA_QCFLAG_RESULT_TF)
Tejun Heoe59f0da2007-07-16 14:29:39 +09001105 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heoaee10a02006-05-15 21:03:56 +09001106}
1107
Tejun Heoedb33662005-07-28 10:36:22 +09001108static inline void sil24_host_intr(struct ata_port *ap)
1109{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001110 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +09001111 u32 slot_stat, qc_active;
1112 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001113
Tejun Heo228f47b2007-09-23 12:37:05 +09001114 /* If PCIX_IRQ_WOC, there's an inherent race window between
1115 * clearing IRQ pending status and reading PORT_SLOT_STAT
1116 * which may cause spurious interrupts afterwards. This is
1117 * unavoidable and much better than losing interrupts which
1118 * happens if IRQ pending is cleared after reading
1119 * PORT_SLOT_STAT.
1120 */
1121 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1122 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1123
Tejun Heoedb33662005-07-28 10:36:22 +09001124 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001125
Tejun Heo88ce7552006-05-15 20:58:32 +09001126 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1127 sil24_error_intr(ap);
1128 return;
1129 }
Tejun Heo37024e82006-04-11 22:32:19 +09001130
Tejun Heoaee10a02006-05-15 21:03:56 +09001131 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1132 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
1133 if (rc > 0)
1134 return;
1135 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001136 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001137 ehi->err_mask |= AC_ERR_HSM;
1138 ehi->action |= ATA_EH_SOFTRESET;
1139 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001140 return;
1141 }
1142
Tejun Heo228f47b2007-09-23 12:37:05 +09001143 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1144 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +09001145 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +09001146 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001147 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001148}
1149
David Howells7d12e782006-10-05 14:55:46 +01001150static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001151{
Jeff Garzikcca39742006-08-24 03:19:22 -04001152 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001153 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001154 unsigned handled = 0;
1155 u32 status;
1156 int i;
1157
Tejun Heo0d5ff562007-02-01 15:06:36 +09001158 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001159
Tejun Heo06460ae2005-08-17 13:08:52 +09001160 if (status == 0xffffffff) {
1161 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1162 "PCI fault or device removal?\n");
1163 goto out;
1164 }
1165
Tejun Heoedb33662005-07-28 10:36:22 +09001166 if (!(status & IRQ_STAT_4PORTS))
1167 goto out;
1168
Jeff Garzikcca39742006-08-24 03:19:22 -04001169 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001170
Jeff Garzikcca39742006-08-24 03:19:22 -04001171 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001172 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001173 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +09001174 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +02001175 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +09001176 handled++;
1177 } else
1178 printk(KERN_ERR DRV_NAME
1179 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +09001180 }
1181
Jeff Garzikcca39742006-08-24 03:19:22 -04001182 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001183 out:
1184 return IRQ_RETVAL(handled);
1185}
1186
Tejun Heo88ce7552006-05-15 20:58:32 +09001187static void sil24_error_handler(struct ata_port *ap)
1188{
Tejun Heo23818032007-09-23 13:19:54 +09001189 struct sil24_port_priv *pp = ap->private_data;
1190
Tejun Heo3454dc62007-09-23 13:19:54 +09001191 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001192 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001193
1194 /* perform recovery */
Tejun Heo3454dc62007-09-23 13:19:54 +09001195 sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
1196 ata_std_postreset, sata_pmp_std_prereset,
1197 sil24_pmp_softreset, sil24_pmp_hardreset,
1198 sata_pmp_std_postreset);
Tejun Heo23818032007-09-23 13:19:54 +09001199
1200 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001201}
1202
1203static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1204{
1205 struct ata_port *ap = qc->ap;
1206
Tejun Heo88ce7552006-05-15 20:58:32 +09001207 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001208 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1209 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001210}
1211
Tejun Heoedb33662005-07-28 10:36:22 +09001212static int sil24_port_start(struct ata_port *ap)
1213{
Jeff Garzikcca39742006-08-24 03:19:22 -04001214 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001215 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001216 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001217 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001218 dma_addr_t cb_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001219 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001220
Tejun Heo24dc5f32007-01-20 16:00:28 +09001221 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001222 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001223 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001224
Tejun Heo6a575fa2005-10-06 11:43:39 +09001225 pp->tf.command = ATA_DRDY;
1226
Tejun Heo24dc5f32007-01-20 16:00:28 +09001227 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001228 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001229 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001230 memset(cb, 0, cb_size);
1231
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001232 rc = ata_pad_alloc(ap, dev);
1233 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001234 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001235
Tejun Heoedb33662005-07-28 10:36:22 +09001236 pp->cmd_block = cb;
1237 pp->cmd_block_dma = cb_dma;
1238
1239 ap->private_data = pp;
1240
1241 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001242}
1243
Tejun Heo4447d352007-04-17 23:44:08 +09001244static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001245{
Tejun Heo4447d352007-04-17 23:44:08 +09001246 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001247 u32 tmp;
1248 int i;
1249
1250 /* GPIO off */
1251 writel(0, host_base + HOST_FLASH_CMD);
1252
1253 /* clear global reset & mask interrupts during initialization */
1254 writel(0, host_base + HOST_CTRL);
1255
1256 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001257 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001258 struct ata_port *ap = host->ports[i];
1259 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo2a41a612006-07-03 16:07:27 +09001260
1261 /* Initial PHY setting */
1262 writel(0x20c, port + PORT_PHY_CFG);
1263
1264 /* Clear port RST */
1265 tmp = readl(port + PORT_CTRL_STAT);
1266 if (tmp & PORT_CS_PORT_RST) {
1267 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1268 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1269 PORT_CS_PORT_RST,
1270 PORT_CS_PORT_RST, 10, 100);
1271 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001272 dev_printk(KERN_ERR, host->dev,
Tejun Heo2a41a612006-07-03 16:07:27 +09001273 "failed to clear port RST\n");
1274 }
1275
Tejun Heo23818032007-09-23 13:19:54 +09001276 /* configure port */
1277 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001278 }
1279
1280 /* Turn on interrupts */
1281 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1282}
1283
Tejun Heoedb33662005-07-28 10:36:22 +09001284static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1285{
1286 static int printed_version = 0;
Tejun Heo4447d352007-04-17 23:44:08 +09001287 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1288 const struct ata_port_info *ppi[] = { &pi, NULL };
1289 void __iomem * const *iomap;
1290 struct ata_host *host;
Tejun Heoedb33662005-07-28 10:36:22 +09001291 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001292 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001293
1294 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001295 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001296
Tejun Heo4447d352007-04-17 23:44:08 +09001297 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001298 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001299 if (rc)
1300 return rc;
1301
Tejun Heo0d5ff562007-02-01 15:06:36 +09001302 rc = pcim_iomap_regions(pdev,
1303 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1304 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001305 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001306 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001307 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001308
Tejun Heo4447d352007-04-17 23:44:08 +09001309 /* apply workaround for completion IRQ loss on PCI-X errata */
1310 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1311 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1312 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1313 dev_printk(KERN_INFO, &pdev->dev,
1314 "Applying completion IRQ loss on PCI-X "
1315 "errata fix\n");
1316 else
1317 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1318 }
1319
1320 /* allocate and fill host */
1321 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1322 SIL24_FLAG2NPORTS(ppi[0]->flags));
1323 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001324 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001325 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001326
Tejun Heo4447d352007-04-17 23:44:08 +09001327 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001328 struct ata_port *ap = host->ports[i];
1329 size_t offset = ap->port_no * PORT_REGS_SIZE;
1330 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
Tejun Heoedb33662005-07-28 10:36:22 +09001331
Tejun Heo4447d352007-04-17 23:44:08 +09001332 host->ports[i]->ioaddr.cmd_addr = port;
1333 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
Tejun Heoedb33662005-07-28 10:36:22 +09001334
Tejun Heocbcdd872007-08-18 13:14:55 +09001335 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1336 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
Tejun Heo4447d352007-04-17 23:44:08 +09001337 }
Tejun Heoedb33662005-07-28 10:36:22 +09001338
Tejun Heo4447d352007-04-17 23:44:08 +09001339 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001340 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1341 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1342 if (rc) {
1343 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1344 if (rc) {
1345 dev_printk(KERN_ERR, &pdev->dev,
1346 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001347 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001348 }
1349 }
1350 } else {
1351 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1352 if (rc) {
1353 dev_printk(KERN_ERR, &pdev->dev,
1354 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001355 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001356 }
1357 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1358 if (rc) {
1359 dev_printk(KERN_ERR, &pdev->dev,
1360 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001361 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001362 }
Tejun Heoedb33662005-07-28 10:36:22 +09001363 }
1364
Tejun Heo4447d352007-04-17 23:44:08 +09001365 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001366
1367 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001368 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1369 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001370}
1371
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001372#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001373static int sil24_pci_device_resume(struct pci_dev *pdev)
1374{
Jeff Garzikcca39742006-08-24 03:19:22 -04001375 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001376 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001377 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001378
Tejun Heo553c4aa2006-12-26 19:39:50 +09001379 rc = ata_pci_device_do_resume(pdev);
1380 if (rc)
1381 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001382
1383 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001384 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001385
Tejun Heo4447d352007-04-17 23:44:08 +09001386 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001387
Jeff Garzikcca39742006-08-24 03:19:22 -04001388 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001389
1390 return 0;
1391}
Tejun Heo3454dc62007-09-23 13:19:54 +09001392
1393static int sil24_port_resume(struct ata_port *ap)
1394{
1395 sil24_config_pmp(ap, ap->nr_pmp_links);
1396 return 0;
1397}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001398#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001399
Tejun Heoedb33662005-07-28 10:36:22 +09001400static int __init sil24_init(void)
1401{
Pavel Roskinb7887192006-08-10 18:13:18 +09001402 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001403}
1404
1405static void __exit sil24_exit(void)
1406{
1407 pci_unregister_driver(&sil24_pci_driver);
1408}
1409
1410MODULE_AUTHOR("Tejun Heo");
1411MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1412MODULE_LICENSE("GPL");
1413MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1414
1415module_init(sil24_init);
1416module_exit(sil24_exit);