blob: ce3833fa1e0628db7c07af8102731befda8b58e9 [file] [log] [blame]
David Howells718dced2012-10-04 18:21:50 +01001/*
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#ifndef _UAPI_I915_DRM_H_
28#define _UAPI_I915_DRM_H_
29
Gabriel Laskar10491022015-11-30 15:10:47 +010030#include "drm.h"
David Howells718dced2012-10-04 18:21:50 +010031
Emil Velikovb1c1f5c2016-04-07 19:00:35 +010032#if defined(__cplusplus)
33extern "C" {
34#endif
35
David Howells718dced2012-10-04 18:21:50 +010036/* Please note that modifications to all structs defined here are
37 * subject to backwards-compatibility constraints.
38 */
39
Ben Widawskycce723e2013-07-19 09:16:42 -070040/**
41 * DOC: uevents generated by i915 on it's device node
42 *
43 * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
44 * event from the gpu l3 cache. Additional information supplied is ROW,
Ben Widawsky35a85ac2013-09-19 11:13:41 -070045 * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
46 * track of these events and if a specific cache-line seems to have a
47 * persistent error remap it with the l3 remapping tool supplied in
48 * intel-gpu-tools. The value supplied with the event is always 1.
Ben Widawskycce723e2013-07-19 09:16:42 -070049 *
50 * I915_ERROR_UEVENT - Generated upon error detection, currently only via
51 * hangcheck. The error detection event is a good indicator of when things
52 * began to go badly. The value supplied with the event is a 1 upon error
53 * detection, and a 0 upon reset completion, signifying no more error
54 * exists. NOTE: Disabling hangcheck or reset via module parameter will
55 * cause the related events to not be seen.
56 *
57 * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
58 * the GPU. The value supplied with the event is always 1. NOTE: Disable
59 * reset via module parameter will cause this event to not be seen.
60 */
61#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
62#define I915_ERROR_UEVENT "ERROR"
63#define I915_RESET_UEVENT "RESET"
David Howells718dced2012-10-04 18:21:50 +010064
Imre Deak3373ce22016-07-01 17:32:08 +030065/*
66 * MOCS indexes used for GPU surfaces, defining the cacheability of the
67 * surface data and the coherency for this data wrt. CPU vs. GPU accesses.
68 */
69enum i915_mocs_table_index {
70 /*
71 * Not cached anywhere, coherency between CPU and GPU accesses is
72 * guaranteed.
73 */
74 I915_MOCS_UNCACHED,
75 /*
76 * Cacheability and coherency controlled by the kernel automatically
77 * based on the DRM_I915_GEM_SET_CACHING IOCTL setting and the current
78 * usage of the surface (used for display scanout or not).
79 */
80 I915_MOCS_PTE,
81 /*
82 * Cached in all GPU caches available on the platform.
83 * Coherency between CPU and GPU accesses to the surface is not
84 * guaranteed without extra synchronization.
85 */
86 I915_MOCS_CACHED,
87};
88
David Howells718dced2012-10-04 18:21:50 +010089/* Each region is a minimum of 16k, and there are at most 255 of them.
90 */
91#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
92 * of chars for next/prev indices */
93#define I915_LOG_MIN_TEX_REGION_SIZE 14
94
95typedef struct _drm_i915_init {
96 enum {
97 I915_INIT_DMA = 0x01,
98 I915_CLEANUP_DMA = 0x02,
99 I915_RESUME_DMA = 0x03
100 } func;
101 unsigned int mmio_offset;
102 int sarea_priv_offset;
103 unsigned int ring_start;
104 unsigned int ring_end;
105 unsigned int ring_size;
106 unsigned int front_offset;
107 unsigned int back_offset;
108 unsigned int depth_offset;
109 unsigned int w;
110 unsigned int h;
111 unsigned int pitch;
112 unsigned int pitch_bits;
113 unsigned int back_pitch;
114 unsigned int depth_pitch;
115 unsigned int cpp;
116 unsigned int chipset;
117} drm_i915_init_t;
118
119typedef struct _drm_i915_sarea {
120 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
121 int last_upload; /* last time texture was uploaded */
122 int last_enqueue; /* last time a buffer was enqueued */
123 int last_dispatch; /* age of the most recently dispatched buffer */
124 int ctxOwner; /* last context to upload state */
125 int texAge;
126 int pf_enabled; /* is pageflipping allowed? */
127 int pf_active;
128 int pf_current_page; /* which buffer is being displayed? */
129 int perf_boxes; /* performance boxes to be displayed */
130 int width, height; /* screen size in pixels */
131
132 drm_handle_t front_handle;
133 int front_offset;
134 int front_size;
135
136 drm_handle_t back_handle;
137 int back_offset;
138 int back_size;
139
140 drm_handle_t depth_handle;
141 int depth_offset;
142 int depth_size;
143
144 drm_handle_t tex_handle;
145 int tex_offset;
146 int tex_size;
147 int log_tex_granularity;
148 int pitch;
149 int rotation; /* 0, 90, 180 or 270 */
150 int rotated_offset;
151 int rotated_size;
152 int rotated_pitch;
153 int virtualX, virtualY;
154
155 unsigned int front_tiled;
156 unsigned int back_tiled;
157 unsigned int depth_tiled;
158 unsigned int rotated_tiled;
159 unsigned int rotated2_tiled;
160
161 int pipeA_x;
162 int pipeA_y;
163 int pipeA_w;
164 int pipeA_h;
165 int pipeB_x;
166 int pipeB_y;
167 int pipeB_w;
168 int pipeB_h;
169
170 /* fill out some space for old userspace triple buffer */
171 drm_handle_t unused_handle;
172 __u32 unused1, unused2, unused3;
173
174 /* buffer object handles for static buffers. May change
175 * over the lifetime of the client.
176 */
177 __u32 front_bo_handle;
178 __u32 back_bo_handle;
179 __u32 unused_bo_handle;
180 __u32 depth_bo_handle;
181
182} drm_i915_sarea_t;
183
184/* due to userspace building against these headers we need some compat here */
185#define planeA_x pipeA_x
186#define planeA_y pipeA_y
187#define planeA_w pipeA_w
188#define planeA_h pipeA_h
189#define planeB_x pipeB_x
190#define planeB_y pipeB_y
191#define planeB_w pipeB_w
192#define planeB_h pipeB_h
193
194/* Flags for perf_boxes
195 */
196#define I915_BOX_RING_EMPTY 0x1
197#define I915_BOX_FLIP 0x2
198#define I915_BOX_WAIT 0x4
199#define I915_BOX_TEXTURE_LOAD 0x8
200#define I915_BOX_LOST_CONTEXT 0x10
201
Damien Lespiau21631f12015-05-26 14:57:19 +0100202/*
203 * i915 specific ioctls.
204 *
205 * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
206 * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
207 * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
David Howells718dced2012-10-04 18:21:50 +0100208 */
209#define DRM_I915_INIT 0x00
210#define DRM_I915_FLUSH 0x01
211#define DRM_I915_FLIP 0x02
212#define DRM_I915_BATCHBUFFER 0x03
213#define DRM_I915_IRQ_EMIT 0x04
214#define DRM_I915_IRQ_WAIT 0x05
215#define DRM_I915_GETPARAM 0x06
216#define DRM_I915_SETPARAM 0x07
217#define DRM_I915_ALLOC 0x08
218#define DRM_I915_FREE 0x09
219#define DRM_I915_INIT_HEAP 0x0a
220#define DRM_I915_CMDBUFFER 0x0b
221#define DRM_I915_DESTROY_HEAP 0x0c
222#define DRM_I915_SET_VBLANK_PIPE 0x0d
223#define DRM_I915_GET_VBLANK_PIPE 0x0e
224#define DRM_I915_VBLANK_SWAP 0x0f
225#define DRM_I915_HWS_ADDR 0x11
226#define DRM_I915_GEM_INIT 0x13
227#define DRM_I915_GEM_EXECBUFFER 0x14
228#define DRM_I915_GEM_PIN 0x15
229#define DRM_I915_GEM_UNPIN 0x16
230#define DRM_I915_GEM_BUSY 0x17
231#define DRM_I915_GEM_THROTTLE 0x18
232#define DRM_I915_GEM_ENTERVT 0x19
233#define DRM_I915_GEM_LEAVEVT 0x1a
234#define DRM_I915_GEM_CREATE 0x1b
235#define DRM_I915_GEM_PREAD 0x1c
236#define DRM_I915_GEM_PWRITE 0x1d
237#define DRM_I915_GEM_MMAP 0x1e
238#define DRM_I915_GEM_SET_DOMAIN 0x1f
239#define DRM_I915_GEM_SW_FINISH 0x20
240#define DRM_I915_GEM_SET_TILING 0x21
241#define DRM_I915_GEM_GET_TILING 0x22
242#define DRM_I915_GEM_GET_APERTURE 0x23
243#define DRM_I915_GEM_MMAP_GTT 0x24
244#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
245#define DRM_I915_GEM_MADVISE 0x26
246#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
247#define DRM_I915_OVERLAY_ATTRS 0x28
248#define DRM_I915_GEM_EXECBUFFER2 0x29
Chris Wilsonfec04452017-01-27 09:40:08 +0000249#define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
David Howells718dced2012-10-04 18:21:50 +0100250#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
251#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
252#define DRM_I915_GEM_WAIT 0x2c
253#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
254#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
255#define DRM_I915_GEM_SET_CACHING 0x2f
256#define DRM_I915_GEM_GET_CACHING 0x30
257#define DRM_I915_REG_READ 0x31
Mika Kuoppalab6359912013-10-30 15:44:16 +0200258#define DRM_I915_GET_RESET_STATS 0x32
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100259#define DRM_I915_GEM_USERPTR 0x33
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800260#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
261#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
Robert Braggeec688e2016-11-07 19:49:47 +0000262#define DRM_I915_PERF_OPEN 0x36
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100263#define DRM_I915_PERF_ADD_CONFIG 0x37
264#define DRM_I915_PERF_REMOVE_CONFIG 0x38
David Howells718dced2012-10-04 18:21:50 +0100265
266#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
267#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
268#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
269#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
270#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
271#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
272#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
273#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
274#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
275#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
276#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
277#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
278#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
279#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
280#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
281#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
282#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
283#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
284#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
285#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Chris Wilsonfec04452017-01-27 09:40:08 +0000286#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
David Howells718dced2012-10-04 18:21:50 +0100287#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
288#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
289#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
290#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
291#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
292#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
293#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
294#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
295#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
296#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
297#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
298#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
299#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
300#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
301#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
302#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
303#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
304#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
305#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
306#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
307#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
308#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
309#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Tommi Rantala2c60fae2015-03-26 21:47:16 +0200310#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
David Howells718dced2012-10-04 18:21:50 +0100311#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
312#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
313#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
314#define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
Mika Kuoppalab6359912013-10-30 15:44:16 +0200315#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100316#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800317#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
318#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
Robert Braggeec688e2016-11-07 19:49:47 +0000319#define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100320#define DRM_IOCTL_I915_PERF_ADD_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_ADD_CONFIG, struct drm_i915_perf_oa_config)
321#define DRM_IOCTL_I915_PERF_REMOVE_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_REMOVE_CONFIG, __u64)
David Howells718dced2012-10-04 18:21:50 +0100322
323/* Allow drivers to submit batchbuffers directly to hardware, relying
324 * on the security mechanisms provided by hardware.
325 */
326typedef struct drm_i915_batchbuffer {
327 int start; /* agp offset */
328 int used; /* nr bytes in use */
329 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
330 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
331 int num_cliprects; /* mulitpass with multiple cliprects? */
332 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
333} drm_i915_batchbuffer_t;
334
335/* As above, but pass a pointer to userspace buffer which can be
336 * validated by the kernel prior to sending to hardware.
337 */
338typedef struct _drm_i915_cmdbuffer {
339 char __user *buf; /* pointer to userspace command buffer */
340 int sz; /* nr bytes in buf */
341 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
342 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
343 int num_cliprects; /* mulitpass with multiple cliprects? */
344 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
345} drm_i915_cmdbuffer_t;
346
347/* Userspace can request & wait on irq's:
348 */
349typedef struct drm_i915_irq_emit {
350 int __user *irq_seq;
351} drm_i915_irq_emit_t;
352
353typedef struct drm_i915_irq_wait {
354 int irq_seq;
355} drm_i915_irq_wait_t;
356
357/* Ioctl to query kernel params:
358 */
359#define I915_PARAM_IRQ_ACTIVE 1
360#define I915_PARAM_ALLOW_BATCHBUFFER 2
361#define I915_PARAM_LAST_DISPATCH 3
362#define I915_PARAM_CHIPSET_ID 4
363#define I915_PARAM_HAS_GEM 5
364#define I915_PARAM_NUM_FENCES_AVAIL 6
365#define I915_PARAM_HAS_OVERLAY 7
366#define I915_PARAM_HAS_PAGEFLIPPING 8
367#define I915_PARAM_HAS_EXECBUF2 9
368#define I915_PARAM_HAS_BSD 10
369#define I915_PARAM_HAS_BLT 11
370#define I915_PARAM_HAS_RELAXED_FENCING 12
371#define I915_PARAM_HAS_COHERENT_RINGS 13
372#define I915_PARAM_HAS_EXEC_CONSTANTS 14
373#define I915_PARAM_HAS_RELAXED_DELTA 15
374#define I915_PARAM_HAS_GEN7_SOL_RESET 16
375#define I915_PARAM_HAS_LLC 17
376#define I915_PARAM_HAS_ALIASING_PPGTT 18
377#define I915_PARAM_HAS_WAIT_TIMEOUT 19
378#define I915_PARAM_HAS_SEMAPHORES 20
379#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700380#define I915_PARAM_HAS_VEBOX 22
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200381#define I915_PARAM_HAS_SECURE_BATCHES 23
Daniel Vetterb45305f2012-12-17 16:21:27 +0100382#define I915_PARAM_HAS_PINNED_BATCHES 24
Daniel Vettered5982e2013-01-17 22:23:36 +0100383#define I915_PARAM_HAS_EXEC_NO_RELOC 25
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000384#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
Chris Wilson651d7942013-08-08 14:41:10 +0100385#define I915_PARAM_HAS_WT 27
Brad Volkind728c8e2014-02-18 10:15:56 -0800386#define I915_PARAM_CMD_PARSER_VERSION 28
Chris Wilson6a2c4232014-11-04 04:51:40 -0800387#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
Akash Goel1816f922015-01-02 16:29:30 +0530388#define I915_PARAM_MMAP_VERSION 30
Zhipeng Gong08e16dc2015-01-13 08:48:25 +0800389#define I915_PARAM_HAS_BSD2 31
Neil Roberts27cd4462015-03-04 14:41:16 +0000390#define I915_PARAM_REVISION 32
Jeff McGeea1559ff2015-03-09 16:06:54 -0700391#define I915_PARAM_SUBSLICE_TOTAL 33
392#define I915_PARAM_EU_TOTAL 34
Chris Wilson49e4d8422015-06-15 12:23:48 +0100393#define I915_PARAM_HAS_GPU_RESET 35
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300394#define I915_PARAM_HAS_RESOURCE_STREAMER 36
Chris Wilson506a8e82015-12-08 11:55:07 +0000395#define I915_PARAM_HAS_EXEC_SOFTPIN 37
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100396#define I915_PARAM_HAS_POOLED_EU 38
397#define I915_PARAM_MIN_EU_IN_POOL 39
Chris Wilson4cc69072016-08-25 19:05:19 +0100398#define I915_PARAM_MMAP_GTT_VERSION 40
David Howells718dced2012-10-04 18:21:50 +0100399
Chris Wilson0de91362016-11-14 20:41:01 +0000400/* Query whether DRM_I915_GEM_EXECBUFFER2 supports user defined execution
401 * priorities and the driver will attempt to execute batches in priority order.
402 */
403#define I915_PARAM_HAS_SCHEDULER 41
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800404#define I915_PARAM_HUC_STATUS 42
Chris Wilson0de91362016-11-14 20:41:01 +0000405
Chris Wilson77ae9952017-01-27 09:40:07 +0000406/* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to opt-out of
407 * synchronisation with implicit fencing on individual objects.
408 * See EXEC_OBJECT_ASYNC.
409 */
410#define I915_PARAM_HAS_EXEC_ASYNC 43
411
Chris Wilsonfec04452017-01-27 09:40:08 +0000412/* Query whether DRM_I915_GEM_EXECBUFFER2 supports explicit fence support -
413 * both being able to pass in a sync_file fd to wait upon before executing,
414 * and being able to return a new sync_file fd that is signaled when the
415 * current request is complete. See I915_EXEC_FENCE_IN and I915_EXEC_FENCE_OUT.
416 */
417#define I915_PARAM_HAS_EXEC_FENCE 44
418
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100419/* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to capture
420 * user specified bufffers for post-mortem debugging of GPU hangs. See
421 * EXEC_OBJECT_CAPTURE.
422 */
423#define I915_PARAM_HAS_EXEC_CAPTURE 45
424
Robert Bragg7fed5552017-06-13 12:22:59 +0100425#define I915_PARAM_SLICE_MASK 46
426
Robert Braggf5320232017-06-13 12:23:00 +0100427/* Assuming it's uniform for each slice, this queries the mask of subslices
428 * per-slice for this system.
429 */
430#define I915_PARAM_SUBSLICE_MASK 47
431
Chris Wilson1a71cf22017-06-16 15:05:23 +0100432/*
433 * Query whether DRM_I915_GEM_EXECBUFFER2 supports supplying the batch buffer
434 * as the first execobject as opposed to the last. See I915_EXEC_BATCH_FIRST.
435 */
436#define I915_PARAM_HAS_EXEC_BATCH_FIRST 48
437
David Howells718dced2012-10-04 18:21:50 +0100438typedef struct drm_i915_getparam {
Artem Savkov16f72492015-09-02 13:41:18 +0200439 __s32 param;
Daniel Vetter346add72015-07-14 18:07:30 +0200440 /*
441 * WARNING: Using pointers instead of fixed-size u64 means we need to write
442 * compat32 code. Don't repeat this mistake.
443 */
David Howells718dced2012-10-04 18:21:50 +0100444 int __user *value;
445} drm_i915_getparam_t;
446
447/* Ioctl to set kernel params:
448 */
449#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
450#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
451#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
452#define I915_SETPARAM_NUM_USED_FENCES 4
453
454typedef struct drm_i915_setparam {
455 int param;
456 int value;
457} drm_i915_setparam_t;
458
459/* A memory manager for regions of shared memory:
460 */
461#define I915_MEM_REGION_AGP 1
462
463typedef struct drm_i915_mem_alloc {
464 int region;
465 int alignment;
466 int size;
467 int __user *region_offset; /* offset from start of fb or agp */
468} drm_i915_mem_alloc_t;
469
470typedef struct drm_i915_mem_free {
471 int region;
472 int region_offset;
473} drm_i915_mem_free_t;
474
475typedef struct drm_i915_mem_init_heap {
476 int region;
477 int size;
478 int start;
479} drm_i915_mem_init_heap_t;
480
481/* Allow memory manager to be torn down and re-initialized (eg on
482 * rotate):
483 */
484typedef struct drm_i915_mem_destroy_heap {
485 int region;
486} drm_i915_mem_destroy_heap_t;
487
488/* Allow X server to configure which pipes to monitor for vblank signals
489 */
490#define DRM_I915_VBLANK_PIPE_A 1
491#define DRM_I915_VBLANK_PIPE_B 2
492
493typedef struct drm_i915_vblank_pipe {
494 int pipe;
495} drm_i915_vblank_pipe_t;
496
497/* Schedule buffer swap at given vertical blank:
498 */
499typedef struct drm_i915_vblank_swap {
500 drm_drawable_t drawable;
501 enum drm_vblank_seq_type seqtype;
502 unsigned int sequence;
503} drm_i915_vblank_swap_t;
504
505typedef struct drm_i915_hws_addr {
506 __u64 addr;
507} drm_i915_hws_addr_t;
508
509struct drm_i915_gem_init {
510 /**
511 * Beginning offset in the GTT to be managed by the DRM memory
512 * manager.
513 */
514 __u64 gtt_start;
515 /**
516 * Ending offset in the GTT to be managed by the DRM memory
517 * manager.
518 */
519 __u64 gtt_end;
520};
521
522struct drm_i915_gem_create {
523 /**
524 * Requested size for the object.
525 *
526 * The (page-aligned) allocated size for the object will be returned.
527 */
528 __u64 size;
529 /**
530 * Returned handle for the object.
531 *
532 * Object handles are nonzero.
533 */
534 __u32 handle;
535 __u32 pad;
536};
537
538struct drm_i915_gem_pread {
539 /** Handle for the object being read. */
540 __u32 handle;
541 __u32 pad;
542 /** Offset into the object to read from */
543 __u64 offset;
544 /** Length of data to read */
545 __u64 size;
546 /**
547 * Pointer to write the data into.
548 *
549 * This is a fixed-size type for 32/64 compatibility.
550 */
551 __u64 data_ptr;
552};
553
554struct drm_i915_gem_pwrite {
555 /** Handle for the object being written to. */
556 __u32 handle;
557 __u32 pad;
558 /** Offset into the object to write to */
559 __u64 offset;
560 /** Length of data to write */
561 __u64 size;
562 /**
563 * Pointer to read the data from.
564 *
565 * This is a fixed-size type for 32/64 compatibility.
566 */
567 __u64 data_ptr;
568};
569
570struct drm_i915_gem_mmap {
571 /** Handle for the object being mapped. */
572 __u32 handle;
573 __u32 pad;
574 /** Offset in the object to map. */
575 __u64 offset;
576 /**
577 * Length of data to map.
578 *
579 * The value will be page-aligned.
580 */
581 __u64 size;
582 /**
583 * Returned pointer the data was mapped at.
584 *
585 * This is a fixed-size type for 32/64 compatibility.
586 */
587 __u64 addr_ptr;
Akash Goel1816f922015-01-02 16:29:30 +0530588
589 /**
590 * Flags for extended behaviour.
591 *
592 * Added in version 2.
593 */
594 __u64 flags;
595#define I915_MMAP_WC 0x1
David Howells718dced2012-10-04 18:21:50 +0100596};
597
598struct drm_i915_gem_mmap_gtt {
599 /** Handle for the object being mapped. */
600 __u32 handle;
601 __u32 pad;
602 /**
603 * Fake offset to use for subsequent mmap call
604 *
605 * This is a fixed-size type for 32/64 compatibility.
606 */
607 __u64 offset;
608};
609
610struct drm_i915_gem_set_domain {
611 /** Handle for the object */
612 __u32 handle;
613
614 /** New read domains */
615 __u32 read_domains;
616
617 /** New write domain */
618 __u32 write_domain;
619};
620
621struct drm_i915_gem_sw_finish {
622 /** Handle for the object */
623 __u32 handle;
624};
625
626struct drm_i915_gem_relocation_entry {
627 /**
628 * Handle of the buffer being pointed to by this relocation entry.
629 *
630 * It's appealing to make this be an index into the mm_validate_entry
631 * list to refer to the buffer, but this allows the driver to create
632 * a relocation list for state buffers and not re-write it per
633 * exec using the buffer.
634 */
635 __u32 target_handle;
636
637 /**
638 * Value to be added to the offset of the target buffer to make up
639 * the relocation entry.
640 */
641 __u32 delta;
642
643 /** Offset in the buffer the relocation entry will be written into */
644 __u64 offset;
645
646 /**
647 * Offset value of the target buffer that the relocation entry was last
648 * written as.
649 *
650 * If the buffer has the same offset as last time, we can skip syncing
651 * and writing the relocation. This value is written back out by
652 * the execbuffer ioctl when the relocation is written.
653 */
654 __u64 presumed_offset;
655
656 /**
657 * Target memory domains read by this operation.
658 */
659 __u32 read_domains;
660
661 /**
662 * Target memory domains written by this operation.
663 *
664 * Note that only one domain may be written by the whole
665 * execbuffer operation, so that where there are conflicts,
666 * the application will get -EINVAL back.
667 */
668 __u32 write_domain;
669};
670
671/** @{
672 * Intel memory domains
673 *
674 * Most of these just align with the various caches in
675 * the system and are used to flush and invalidate as
676 * objects end up cached in different domains.
677 */
678/** CPU cache */
679#define I915_GEM_DOMAIN_CPU 0x00000001
680/** Render cache, used by 2D and 3D drawing */
681#define I915_GEM_DOMAIN_RENDER 0x00000002
682/** Sampler cache, used by texture engine */
683#define I915_GEM_DOMAIN_SAMPLER 0x00000004
684/** Command queue, used to load batch buffers */
685#define I915_GEM_DOMAIN_COMMAND 0x00000008
686/** Instruction cache, used by shader programs */
687#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
688/** Vertex address cache */
689#define I915_GEM_DOMAIN_VERTEX 0x00000020
690/** GTT domain - aperture and scanout */
691#define I915_GEM_DOMAIN_GTT 0x00000040
Chris Wilsone22d8e32017-04-12 12:01:11 +0100692/** WC domain - uncached access */
693#define I915_GEM_DOMAIN_WC 0x00000080
David Howells718dced2012-10-04 18:21:50 +0100694/** @} */
695
696struct drm_i915_gem_exec_object {
697 /**
698 * User's handle for a buffer to be bound into the GTT for this
699 * operation.
700 */
701 __u32 handle;
702
703 /** Number of relocations to be performed on this buffer */
704 __u32 relocation_count;
705 /**
706 * Pointer to array of struct drm_i915_gem_relocation_entry containing
707 * the relocations to be performed in this buffer.
708 */
709 __u64 relocs_ptr;
710
711 /** Required alignment in graphics aperture */
712 __u64 alignment;
713
714 /**
715 * Returned value of the updated offset of the object, for future
716 * presumed_offset writes.
717 */
718 __u64 offset;
719};
720
721struct drm_i915_gem_execbuffer {
722 /**
723 * List of buffers to be validated with their relocations to be
724 * performend on them.
725 *
726 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
727 *
728 * These buffers must be listed in an order such that all relocations
729 * a buffer is performing refer to buffers that have already appeared
730 * in the validate list.
731 */
732 __u64 buffers_ptr;
733 __u32 buffer_count;
734
735 /** Offset in the batchbuffer to start execution from. */
736 __u32 batch_start_offset;
737 /** Bytes used in batchbuffer from batch_start_offset */
738 __u32 batch_len;
739 __u32 DR1;
740 __u32 DR4;
741 __u32 num_cliprects;
742 /** This is a struct drm_clip_rect *cliprects */
743 __u64 cliprects_ptr;
744};
745
746struct drm_i915_gem_exec_object2 {
747 /**
748 * User's handle for a buffer to be bound into the GTT for this
749 * operation.
750 */
751 __u32 handle;
752
753 /** Number of relocations to be performed on this buffer */
754 __u32 relocation_count;
755 /**
756 * Pointer to array of struct drm_i915_gem_relocation_entry containing
757 * the relocations to be performed in this buffer.
758 */
759 __u64 relocs_ptr;
760
761 /** Required alignment in graphics aperture */
762 __u64 alignment;
763
764 /**
Chris Wilson506a8e82015-12-08 11:55:07 +0000765 * When the EXEC_OBJECT_PINNED flag is specified this is populated by
766 * the user with the GTT offset at which this object will be pinned.
767 * When the I915_EXEC_NO_RELOC flag is specified this must contain the
768 * presumed_offset of the object.
769 * During execbuffer2 the kernel populates it with the value of the
770 * current GTT offset of the object, for future presumed_offset writes.
David Howells718dced2012-10-04 18:21:50 +0100771 */
772 __u64 offset;
773
Dave Gordon9e2793f62016-07-14 14:52:03 +0100774#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
775#define EXEC_OBJECT_NEEDS_GTT (1<<1)
776#define EXEC_OBJECT_WRITE (1<<2)
Michel Thierry101b5062015-10-01 13:33:57 +0100777#define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
Dave Gordon9e2793f62016-07-14 14:52:03 +0100778#define EXEC_OBJECT_PINNED (1<<4)
Chris Wilson91b2db62016-08-04 16:32:23 +0100779#define EXEC_OBJECT_PAD_TO_SIZE (1<<5)
Chris Wilson77ae9952017-01-27 09:40:07 +0000780/* The kernel implicitly tracks GPU activity on all GEM objects, and
781 * synchronises operations with outstanding rendering. This includes
782 * rendering on other devices if exported via dma-buf. However, sometimes
783 * this tracking is too coarse and the user knows better. For example,
784 * if the object is split into non-overlapping ranges shared between different
785 * clients or engines (i.e. suballocating objects), the implicit tracking
786 * by kernel assumes that each operation affects the whole object rather
787 * than an individual range, causing needless synchronisation between clients.
788 * The kernel will also forgo any CPU cache flushes prior to rendering from
789 * the object as the client is expected to be also handling such domain
790 * tracking.
791 *
792 * The kernel maintains the implicit tracking in order to manage resources
793 * used by the GPU - this flag only disables the synchronisation prior to
794 * rendering with this object in this execbuf.
795 *
796 * Opting out of implicit synhronisation requires the user to do its own
797 * explicit tracking to avoid rendering corruption. See, for example,
798 * I915_PARAM_HAS_EXEC_FENCE to order execbufs and execute them asynchronously.
799 */
800#define EXEC_OBJECT_ASYNC (1<<6)
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100801/* Request that the contents of this execobject be copied into the error
802 * state upon a GPU hang involving this batch for post-mortem debugging.
803 * These buffers are recorded in no particular order as "user" in
804 * /sys/class/drm/cardN/error. Query I915_PARAM_HAS_EXEC_CAPTURE to see
805 * if the kernel supports this flag.
806 */
807#define EXEC_OBJECT_CAPTURE (1<<7)
Dave Gordon9e2793f62016-07-14 14:52:03 +0100808/* All remaining bits are MBZ and RESERVED FOR FUTURE USE */
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100809#define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_CAPTURE<<1)
David Howells718dced2012-10-04 18:21:50 +0100810 __u64 flags;
Daniel Vettered5982e2013-01-17 22:23:36 +0100811
Chris Wilson91b2db62016-08-04 16:32:23 +0100812 union {
813 __u64 rsvd1;
814 __u64 pad_to_size;
815 };
David Howells718dced2012-10-04 18:21:50 +0100816 __u64 rsvd2;
817};
818
819struct drm_i915_gem_execbuffer2 {
820 /**
821 * List of gem_exec_object2 structs
822 */
823 __u64 buffers_ptr;
824 __u32 buffer_count;
825
826 /** Offset in the batchbuffer to start execution from. */
827 __u32 batch_start_offset;
828 /** Bytes used in batchbuffer from batch_start_offset */
829 __u32 batch_len;
830 __u32 DR1;
831 __u32 DR4;
832 __u32 num_cliprects;
833 /** This is a struct drm_clip_rect *cliprects */
834 __u64 cliprects_ptr;
835#define I915_EXEC_RING_MASK (7<<0)
836#define I915_EXEC_DEFAULT (0<<0)
837#define I915_EXEC_RENDER (1<<0)
838#define I915_EXEC_BSD (2<<0)
839#define I915_EXEC_BLT (3<<0)
Xiang, Haihao82f91b62013-05-28 19:22:33 -0700840#define I915_EXEC_VEBOX (4<<0)
David Howells718dced2012-10-04 18:21:50 +0100841
842/* Used for switching the constants addressing mode on gen4+ RENDER ring.
843 * Gen6+ only supports relative addressing to dynamic state (default) and
844 * absolute addressing.
845 *
846 * These flags are ignored for the BSD and BLT rings.
847 */
848#define I915_EXEC_CONSTANTS_MASK (3<<6)
849#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
850#define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
851#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
852 __u64 flags;
853 __u64 rsvd1; /* now used for context info */
854 __u64 rsvd2;
855};
856
857/** Resets the SO write offset registers for transform feedback on gen7. */
858#define I915_EXEC_GEN7_SOL_RESET (1<<8)
859
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200860/** Request a privileged ("secure") batch buffer. Note only available for
861 * DRM_ROOT_ONLY | DRM_MASTER processes.
862 */
863#define I915_EXEC_SECURE (1<<9)
864
Daniel Vetterb45305f2012-12-17 16:21:27 +0100865/** Inform the kernel that the batch is and will always be pinned. This
866 * negates the requirement for a workaround to be performed to avoid
867 * an incoherent CS (such as can be found on 830/845). If this flag is
868 * not passed, the kernel will endeavour to make sure the batch is
869 * coherent with the CS before execution. If this flag is passed,
870 * userspace assumes the responsibility for ensuring the same.
871 */
872#define I915_EXEC_IS_PINNED (1<<10)
873
Geert Uytterhoevenc3d19d32014-01-12 14:08:43 +0100874/** Provide a hint to the kernel that the command stream and auxiliary
Daniel Vettered5982e2013-01-17 22:23:36 +0100875 * state buffers already holds the correct presumed addresses and so the
876 * relocation process may be skipped if no buffers need to be moved in
877 * preparation for the execbuffer.
878 */
879#define I915_EXEC_NO_RELOC (1<<11)
880
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000881/** Use the reloc.handle as an index into the exec object array rather
882 * than as the per-file handle.
883 */
884#define I915_EXEC_HANDLE_LUT (1<<12)
885
Zhipeng Gong8d360df2015-01-13 08:48:24 +0800886/** Used for switching BSD rings on the platforms with two BSD rings */
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +0000887#define I915_EXEC_BSD_SHIFT (13)
888#define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
889/* default ping-pong mode */
890#define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
891#define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
892#define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
Zhipeng Gong8d360df2015-01-13 08:48:24 +0800893
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300894/** Tell the kernel that the batchbuffer is processed by
895 * the resource streamer.
896 */
897#define I915_EXEC_RESOURCE_STREAMER (1<<15)
898
Chris Wilsonfec04452017-01-27 09:40:08 +0000899/* Setting I915_EXEC_FENCE_IN implies that lower_32_bits(rsvd2) represent
900 * a sync_file fd to wait upon (in a nonblocking manner) prior to executing
901 * the batch.
902 *
903 * Returns -EINVAL if the sync_file fd cannot be found.
904 */
905#define I915_EXEC_FENCE_IN (1<<16)
906
907/* Setting I915_EXEC_FENCE_OUT causes the ioctl to return a sync_file fd
908 * in the upper_32_bits(rsvd2) upon success. Ownership of the fd is given
909 * to the caller, and it should be close() after use. (The fd is a regular
910 * file descriptor and will be cleaned up on process termination. It holds
911 * a reference to the request, but nothing else.)
912 *
913 * The sync_file fd can be combined with other sync_file and passed either
914 * to execbuf using I915_EXEC_FENCE_IN, to atomic KMS ioctls (so that a flip
915 * will only occur after this request completes), or to other devices.
916 *
917 * Using I915_EXEC_FENCE_OUT requires use of
918 * DRM_IOCTL_I915_GEM_EXECBUFFER2_WR ioctl so that the result is written
919 * back to userspace. Failure to do so will cause the out-fence to always
920 * be reported as zero, and the real fence fd to be leaked.
921 */
922#define I915_EXEC_FENCE_OUT (1<<17)
923
Chris Wilson1a71cf22017-06-16 15:05:23 +0100924/*
925 * Traditionally the execbuf ioctl has only considered the final element in
926 * the execobject[] to be the executable batch. Often though, the client
927 * will known the batch object prior to construction and being able to place
928 * it into the execobject[] array first can simplify the relocation tracking.
929 * Setting I915_EXEC_BATCH_FIRST tells execbuf to use element 0 of the
930 * execobject[] as the * batch instead (the default is to use the last
931 * element).
932 */
933#define I915_EXEC_BATCH_FIRST (1<<18)
934#define __I915_EXEC_UNKNOWN_FLAGS (-(I915_EXEC_BATCH_FIRST<<1))
Daniel Vettered5982e2013-01-17 22:23:36 +0100935
David Howells718dced2012-10-04 18:21:50 +0100936#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
937#define i915_execbuffer2_set_context_id(eb2, context) \
938 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
939#define i915_execbuffer2_get_context_id(eb2) \
940 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
941
942struct drm_i915_gem_pin {
943 /** Handle of the buffer to be pinned. */
944 __u32 handle;
945 __u32 pad;
946
947 /** alignment required within the aperture */
948 __u64 alignment;
949
950 /** Returned GTT offset of the buffer. */
951 __u64 offset;
952};
953
954struct drm_i915_gem_unpin {
955 /** Handle of the buffer to be unpinned. */
956 __u32 handle;
957 __u32 pad;
958};
959
960struct drm_i915_gem_busy {
961 /** Handle of the buffer to check for busy */
962 __u32 handle;
963
Chris Wilson426960b2016-01-15 16:51:46 +0000964 /** Return busy status
965 *
966 * A return of 0 implies that the object is idle (after
967 * having flushed any pending activity), and a non-zero return that
968 * the object is still in-flight on the GPU. (The GPU has not yet
969 * signaled completion for all pending requests that reference the
Chris Wilson12555012016-08-16 09:50:40 +0100970 * object.) An object is guaranteed to become idle eventually (so
971 * long as no new GPU commands are executed upon it). Due to the
972 * asynchronous nature of the hardware, an object reported
973 * as busy may become idle before the ioctl is completed.
974 *
975 * Furthermore, if the object is busy, which engine is busy is only
976 * provided as a guide. There are race conditions which prevent the
977 * report of which engines are busy from being always accurate.
978 * However, the converse is not true. If the object is idle, the
979 * result of the ioctl, that all engines are idle, is accurate.
Chris Wilson426960b2016-01-15 16:51:46 +0000980 *
981 * The returned dword is split into two fields to indicate both
982 * the engines on which the object is being read, and the
983 * engine on which it is currently being written (if any).
984 *
985 * The low word (bits 0:15) indicate if the object is being written
986 * to by any engine (there can only be one, as the GEM implicit
987 * synchronisation rules force writes to be serialised). Only the
988 * engine for the last write is reported.
989 *
990 * The high word (bits 16:31) are a bitmask of which engines are
991 * currently reading from the object. Multiple engines may be
992 * reading from the object simultaneously.
993 *
994 * The value of each engine is the same as specified in the
995 * EXECBUFFER2 ioctl, i.e. I915_EXEC_RENDER, I915_EXEC_BSD etc.
996 * Note I915_EXEC_DEFAULT is a symbolic value and is mapped to
997 * the I915_EXEC_RENDER engine for execution, and so it is never
998 * reported as active itself. Some hardware may have parallel
999 * execution engines, e.g. multiple media engines, which are
1000 * mapped to the same identifier in the EXECBUFFER2 ioctl and
1001 * so are not separately reported for busyness.
Chris Wilson12555012016-08-16 09:50:40 +01001002 *
1003 * Caveat emptor:
1004 * Only the boolean result of this query is reliable; that is whether
1005 * the object is idle or busy. The report of which engines are busy
1006 * should be only used as a heuristic.
David Howells718dced2012-10-04 18:21:50 +01001007 */
1008 __u32 busy;
1009};
1010
Daniel Vetter35c7ab42013-08-10 14:51:11 +02001011/**
1012 * I915_CACHING_NONE
1013 *
1014 * GPU access is not coherent with cpu caches. Default for machines without an
1015 * LLC.
1016 */
David Howells718dced2012-10-04 18:21:50 +01001017#define I915_CACHING_NONE 0
Daniel Vetter35c7ab42013-08-10 14:51:11 +02001018/**
1019 * I915_CACHING_CACHED
1020 *
1021 * GPU access is coherent with cpu caches and furthermore the data is cached in
1022 * last-level caches shared between cpu cores and the gpu GT. Default on
1023 * machines with HAS_LLC.
1024 */
David Howells718dced2012-10-04 18:21:50 +01001025#define I915_CACHING_CACHED 1
Daniel Vetter35c7ab42013-08-10 14:51:11 +02001026/**
1027 * I915_CACHING_DISPLAY
1028 *
1029 * Special GPU caching mode which is coherent with the scanout engines.
1030 * Transparently falls back to I915_CACHING_NONE on platforms where no special
1031 * cache mode (like write-through or gfdt flushing) is available. The kernel
1032 * automatically sets this mode when using a buffer as a scanout target.
1033 * Userspace can manually set this mode to avoid a costly stall and clflush in
1034 * the hotpath of drawing the first frame.
1035 */
1036#define I915_CACHING_DISPLAY 2
David Howells718dced2012-10-04 18:21:50 +01001037
1038struct drm_i915_gem_caching {
1039 /**
1040 * Handle of the buffer to set/get the caching level of. */
1041 __u32 handle;
1042
1043 /**
1044 * Cacheing level to apply or return value
1045 *
1046 * bits0-15 are for generic caching control (i.e. the above defined
1047 * values). bits16-31 are reserved for platform-specific variations
1048 * (e.g. l3$ caching on gen7). */
1049 __u32 caching;
1050};
1051
1052#define I915_TILING_NONE 0
1053#define I915_TILING_X 1
1054#define I915_TILING_Y 2
Chris Wilsondeeb1512016-08-05 10:14:22 +01001055#define I915_TILING_LAST I915_TILING_Y
David Howells718dced2012-10-04 18:21:50 +01001056
1057#define I915_BIT_6_SWIZZLE_NONE 0
1058#define I915_BIT_6_SWIZZLE_9 1
1059#define I915_BIT_6_SWIZZLE_9_10 2
1060#define I915_BIT_6_SWIZZLE_9_11 3
1061#define I915_BIT_6_SWIZZLE_9_10_11 4
1062/* Not seen by userland */
1063#define I915_BIT_6_SWIZZLE_UNKNOWN 5
1064/* Seen by userland. */
1065#define I915_BIT_6_SWIZZLE_9_17 6
1066#define I915_BIT_6_SWIZZLE_9_10_17 7
1067
1068struct drm_i915_gem_set_tiling {
1069 /** Handle of the buffer to have its tiling state updated */
1070 __u32 handle;
1071
1072 /**
1073 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1074 * I915_TILING_Y).
1075 *
1076 * This value is to be set on request, and will be updated by the
1077 * kernel on successful return with the actual chosen tiling layout.
1078 *
1079 * The tiling mode may be demoted to I915_TILING_NONE when the system
1080 * has bit 6 swizzling that can't be managed correctly by GEM.
1081 *
1082 * Buffer contents become undefined when changing tiling_mode.
1083 */
1084 __u32 tiling_mode;
1085
1086 /**
1087 * Stride in bytes for the object when in I915_TILING_X or
1088 * I915_TILING_Y.
1089 */
1090 __u32 stride;
1091
1092 /**
1093 * Returned address bit 6 swizzling required for CPU access through
1094 * mmap mapping.
1095 */
1096 __u32 swizzle_mode;
1097};
1098
1099struct drm_i915_gem_get_tiling {
1100 /** Handle of the buffer to get tiling state for. */
1101 __u32 handle;
1102
1103 /**
1104 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1105 * I915_TILING_Y).
1106 */
1107 __u32 tiling_mode;
1108
1109 /**
1110 * Returned address bit 6 swizzling required for CPU access through
1111 * mmap mapping.
1112 */
1113 __u32 swizzle_mode;
Chris Wilson70f2f5c2014-10-24 12:11:11 +01001114
1115 /**
1116 * Returned address bit 6 swizzling required for CPU access through
1117 * mmap mapping whilst bound.
1118 */
1119 __u32 phys_swizzle_mode;
David Howells718dced2012-10-04 18:21:50 +01001120};
1121
1122struct drm_i915_gem_get_aperture {
1123 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
1124 __u64 aper_size;
1125
1126 /**
1127 * Available space in the aperture used by i915_gem_execbuffer, in
1128 * bytes
1129 */
1130 __u64 aper_available_size;
1131};
1132
1133struct drm_i915_get_pipe_from_crtc_id {
1134 /** ID of CRTC being requested **/
1135 __u32 crtc_id;
1136
1137 /** pipe of requested CRTC **/
1138 __u32 pipe;
1139};
1140
1141#define I915_MADV_WILLNEED 0
1142#define I915_MADV_DONTNEED 1
1143#define __I915_MADV_PURGED 2 /* internal state */
1144
1145struct drm_i915_gem_madvise {
1146 /** Handle of the buffer to change the backing store advice */
1147 __u32 handle;
1148
1149 /* Advice: either the buffer will be needed again in the near future,
1150 * or wont be and could be discarded under memory pressure.
1151 */
1152 __u32 madv;
1153
1154 /** Whether the backing store still exists. */
1155 __u32 retained;
1156};
1157
1158/* flags */
1159#define I915_OVERLAY_TYPE_MASK 0xff
1160#define I915_OVERLAY_YUV_PLANAR 0x01
1161#define I915_OVERLAY_YUV_PACKED 0x02
1162#define I915_OVERLAY_RGB 0x03
1163
1164#define I915_OVERLAY_DEPTH_MASK 0xff00
1165#define I915_OVERLAY_RGB24 0x1000
1166#define I915_OVERLAY_RGB16 0x2000
1167#define I915_OVERLAY_RGB15 0x3000
1168#define I915_OVERLAY_YUV422 0x0100
1169#define I915_OVERLAY_YUV411 0x0200
1170#define I915_OVERLAY_YUV420 0x0300
1171#define I915_OVERLAY_YUV410 0x0400
1172
1173#define I915_OVERLAY_SWAP_MASK 0xff0000
1174#define I915_OVERLAY_NO_SWAP 0x000000
1175#define I915_OVERLAY_UV_SWAP 0x010000
1176#define I915_OVERLAY_Y_SWAP 0x020000
1177#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
1178
1179#define I915_OVERLAY_FLAGS_MASK 0xff000000
1180#define I915_OVERLAY_ENABLE 0x01000000
1181
1182struct drm_intel_overlay_put_image {
1183 /* various flags and src format description */
1184 __u32 flags;
1185 /* source picture description */
1186 __u32 bo_handle;
1187 /* stride values and offsets are in bytes, buffer relative */
1188 __u16 stride_Y; /* stride for packed formats */
1189 __u16 stride_UV;
1190 __u32 offset_Y; /* offset for packet formats */
1191 __u32 offset_U;
1192 __u32 offset_V;
1193 /* in pixels */
1194 __u16 src_width;
1195 __u16 src_height;
1196 /* to compensate the scaling factors for partially covered surfaces */
1197 __u16 src_scan_width;
1198 __u16 src_scan_height;
1199 /* output crtc description */
1200 __u32 crtc_id;
1201 __u16 dst_x;
1202 __u16 dst_y;
1203 __u16 dst_width;
1204 __u16 dst_height;
1205};
1206
1207/* flags */
1208#define I915_OVERLAY_UPDATE_ATTRS (1<<0)
1209#define I915_OVERLAY_UPDATE_GAMMA (1<<1)
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001210#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
David Howells718dced2012-10-04 18:21:50 +01001211struct drm_intel_overlay_attrs {
1212 __u32 flags;
1213 __u32 color_key;
1214 __s32 brightness;
1215 __u32 contrast;
1216 __u32 saturation;
1217 __u32 gamma0;
1218 __u32 gamma1;
1219 __u32 gamma2;
1220 __u32 gamma3;
1221 __u32 gamma4;
1222 __u32 gamma5;
1223};
1224
1225/*
1226 * Intel sprite handling
1227 *
1228 * Color keying works with a min/mask/max tuple. Both source and destination
1229 * color keying is allowed.
1230 *
1231 * Source keying:
1232 * Sprite pixels within the min & max values, masked against the color channels
1233 * specified in the mask field, will be transparent. All other pixels will
1234 * be displayed on top of the primary plane. For RGB surfaces, only the min
1235 * and mask fields will be used; ranged compares are not allowed.
1236 *
1237 * Destination keying:
1238 * Primary plane pixels that match the min value, masked against the color
1239 * channels specified in the mask field, will be replaced by corresponding
1240 * pixels from the sprite plane.
1241 *
1242 * Note that source & destination keying are exclusive; only one can be
1243 * active on a given plane.
1244 */
1245
1246#define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
1247#define I915_SET_COLORKEY_DESTINATION (1<<1)
1248#define I915_SET_COLORKEY_SOURCE (1<<2)
1249struct drm_intel_sprite_colorkey {
1250 __u32 plane_id;
1251 __u32 min_value;
1252 __u32 channel_mask;
1253 __u32 max_value;
1254 __u32 flags;
1255};
1256
1257struct drm_i915_gem_wait {
1258 /** Handle of BO we shall wait on */
1259 __u32 bo_handle;
1260 __u32 flags;
1261 /** Number of nanoseconds to wait, Returns time remaining. */
1262 __s64 timeout_ns;
1263};
1264
1265struct drm_i915_gem_context_create {
1266 /* output: id of new context*/
1267 __u32 ctx_id;
1268 __u32 pad;
1269};
1270
1271struct drm_i915_gem_context_destroy {
1272 __u32 ctx_id;
1273 __u32 pad;
1274};
1275
1276struct drm_i915_reg_read {
Ville Syrjälä86976002015-11-06 21:43:41 +02001277 /*
1278 * Register offset.
1279 * For 64bit wide registers where the upper 32bits don't immediately
1280 * follow the lower 32bits, the offset of the lower 32bits must
1281 * be specified
1282 */
David Howells718dced2012-10-04 18:21:50 +01001283 __u64 offset;
1284 __u64 val; /* Return value */
1285};
Chris Wilson648a9bc2015-07-16 12:37:56 +01001286/* Known registers:
1287 *
1288 * Render engine timestamp - 0x2358 + 64bit - gen7+
1289 * - Note this register returns an invalid value if using the default
1290 * single instruction 8byte read, in order to workaround that use
1291 * offset (0x2538 | 1) instead.
1292 *
1293 */
Mika Kuoppalab6359912013-10-30 15:44:16 +02001294
1295struct drm_i915_reset_stats {
1296 __u32 ctx_id;
1297 __u32 flags;
1298
1299 /* All resets since boot/module reload, for all contexts */
1300 __u32 reset_count;
1301
1302 /* Number of batches lost when active in GPU, for this context */
1303 __u32 batch_active;
1304
1305 /* Number of batches lost pending for execution, for this context */
1306 __u32 batch_pending;
1307
1308 __u32 pad;
1309};
1310
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001311struct drm_i915_gem_userptr {
1312 __u64 user_ptr;
1313 __u64 user_size;
1314 __u32 flags;
1315#define I915_USERPTR_READ_ONLY 0x1
1316#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1317 /**
1318 * Returned handle for the object.
1319 *
1320 * Object handles are nonzero.
1321 */
1322 __u32 handle;
1323};
1324
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001325struct drm_i915_gem_context_param {
1326 __u32 ctx_id;
1327 __u32 size;
1328 __u64 param;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001329#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
1330#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
1331#define I915_CONTEXT_PARAM_GTT_SIZE 0x3
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001332#define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
Mika Kuoppala84102172016-11-16 17:20:32 +02001333#define I915_CONTEXT_PARAM_BANNABLE 0x5
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001334 __u64 value;
1335};
1336
Robert Braggd7965152016-11-07 19:49:52 +00001337enum drm_i915_oa_format {
Robert Bragg19f81df2017-06-13 12:23:03 +01001338 I915_OA_FORMAT_A13 = 1, /* HSW only */
1339 I915_OA_FORMAT_A29, /* HSW only */
1340 I915_OA_FORMAT_A13_B8_C8, /* HSW only */
1341 I915_OA_FORMAT_B4_C8, /* HSW only */
1342 I915_OA_FORMAT_A45_B8_C8, /* HSW only */
1343 I915_OA_FORMAT_B4_C8_A16, /* HSW only */
1344 I915_OA_FORMAT_C4_B8, /* HSW+ */
1345
1346 /* Gen8+ */
1347 I915_OA_FORMAT_A12,
1348 I915_OA_FORMAT_A12_B8_C8,
1349 I915_OA_FORMAT_A32u40_A4u32_B8_C8,
Robert Braggd7965152016-11-07 19:49:52 +00001350
1351 I915_OA_FORMAT_MAX /* non-ABI */
1352};
1353
Robert Braggeec688e2016-11-07 19:49:47 +00001354enum drm_i915_perf_property_id {
1355 /**
1356 * Open the stream for a specific context handle (as used with
1357 * execbuffer2). A stream opened for a specific context this way
1358 * won't typically require root privileges.
1359 */
1360 DRM_I915_PERF_PROP_CTX_HANDLE = 1,
1361
Robert Braggd7965152016-11-07 19:49:52 +00001362 /**
1363 * A value of 1 requests the inclusion of raw OA unit reports as
1364 * part of stream samples.
1365 */
1366 DRM_I915_PERF_PROP_SAMPLE_OA,
1367
1368 /**
1369 * The value specifies which set of OA unit metrics should be
1370 * be configured, defining the contents of any OA unit reports.
1371 */
1372 DRM_I915_PERF_PROP_OA_METRICS_SET,
1373
1374 /**
1375 * The value specifies the size and layout of OA unit reports.
1376 */
1377 DRM_I915_PERF_PROP_OA_FORMAT,
1378
1379 /**
1380 * Specifying this property implicitly requests periodic OA unit
1381 * sampling and (at least on Haswell) the sampling frequency is derived
1382 * from this exponent as follows:
1383 *
1384 * 80ns * 2^(period_exponent + 1)
1385 */
1386 DRM_I915_PERF_PROP_OA_EXPONENT,
1387
Robert Braggeec688e2016-11-07 19:49:47 +00001388 DRM_I915_PERF_PROP_MAX /* non-ABI */
1389};
1390
1391struct drm_i915_perf_open_param {
1392 __u32 flags;
1393#define I915_PERF_FLAG_FD_CLOEXEC (1<<0)
1394#define I915_PERF_FLAG_FD_NONBLOCK (1<<1)
1395#define I915_PERF_FLAG_DISABLED (1<<2)
1396
1397 /** The number of u64 (id, value) pairs */
1398 __u32 num_properties;
1399
1400 /**
1401 * Pointer to array of u64 (id, value) pairs configuring the stream
1402 * to open.
1403 */
Chris Wilsoncd8bddc2016-11-30 16:46:49 +00001404 __u64 properties_ptr;
Robert Braggeec688e2016-11-07 19:49:47 +00001405};
1406
Robert Braggd7965152016-11-07 19:49:52 +00001407/**
1408 * Enable data capture for a stream that was either opened in a disabled state
1409 * via I915_PERF_FLAG_DISABLED or was later disabled via
1410 * I915_PERF_IOCTL_DISABLE.
1411 *
1412 * It is intended to be cheaper to disable and enable a stream than it may be
1413 * to close and re-open a stream with the same configuration.
1414 *
1415 * It's undefined whether any pending data for the stream will be lost.
1416 */
Robert Braggeec688e2016-11-07 19:49:47 +00001417#define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
Robert Braggd7965152016-11-07 19:49:52 +00001418
1419/**
1420 * Disable data capture for a stream.
1421 *
1422 * It is an error to try and read a stream that is disabled.
1423 */
Robert Braggeec688e2016-11-07 19:49:47 +00001424#define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
1425
1426/**
1427 * Common to all i915 perf records
1428 */
1429struct drm_i915_perf_record_header {
1430 __u32 type;
1431 __u16 pad;
1432 __u16 size;
1433};
1434
1435enum drm_i915_perf_record_type {
1436
1437 /**
1438 * Samples are the work horse record type whose contents are extensible
1439 * and defined when opening an i915 perf stream based on the given
1440 * properties.
1441 *
1442 * Boolean properties following the naming convention
1443 * DRM_I915_PERF_SAMPLE_xyz_PROP request the inclusion of 'xyz' data in
1444 * every sample.
1445 *
1446 * The order of these sample properties given by userspace has no
Robert Braggd7965152016-11-07 19:49:52 +00001447 * affect on the ordering of data within a sample. The order is
Robert Braggeec688e2016-11-07 19:49:47 +00001448 * documented here.
1449 *
1450 * struct {
1451 * struct drm_i915_perf_record_header header;
1452 *
Robert Braggd7965152016-11-07 19:49:52 +00001453 * { u32 oa_report[]; } && DRM_I915_PERF_PROP_SAMPLE_OA
Robert Braggeec688e2016-11-07 19:49:47 +00001454 * };
1455 */
1456 DRM_I915_PERF_RECORD_SAMPLE = 1,
1457
Robert Braggd7965152016-11-07 19:49:52 +00001458 /*
1459 * Indicates that one or more OA reports were not written by the
1460 * hardware. This can happen for example if an MI_REPORT_PERF_COUNT
1461 * command collides with periodic sampling - which would be more likely
1462 * at higher sampling frequencies.
1463 */
1464 DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
1465
1466 /**
1467 * An error occurred that resulted in all pending OA reports being lost.
1468 */
1469 DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
1470
Robert Braggeec688e2016-11-07 19:49:47 +00001471 DRM_I915_PERF_RECORD_MAX /* non-ABI */
1472};
1473
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001474/**
1475 * Structure to upload perf dynamic configuration into the kernel.
1476 */
1477struct drm_i915_perf_oa_config {
1478 /** String formatted like "%08x-%04x-%04x-%04x-%012x" */
1479 char uuid[36];
1480
1481 __u32 n_mux_regs;
1482 __u32 n_boolean_regs;
1483 __u32 n_flex_regs;
1484
1485 __u64 __user mux_regs_ptr;
1486 __u64 __user boolean_regs_ptr;
1487 __u64 __user flex_regs_ptr;
1488};
1489
Emil Velikovb1c1f5c2016-04-07 19:00:35 +01001490#if defined(__cplusplus)
1491}
1492#endif
1493
David Howells718dced2012-10-04 18:21:50 +01001494#endif /* _UAPI_I915_DRM_H_ */