blob: f24a80d2d42e0ebe9cb5d033706521430325b318 [file] [log] [blame]
David Howells718dced2012-10-04 18:21:50 +01001/*
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#ifndef _UAPI_I915_DRM_H_
28#define _UAPI_I915_DRM_H_
29
Gabriel Laskar10491022015-11-30 15:10:47 +010030#include "drm.h"
David Howells718dced2012-10-04 18:21:50 +010031
Emil Velikovb1c1f5c2016-04-07 19:00:35 +010032#if defined(__cplusplus)
33extern "C" {
34#endif
35
David Howells718dced2012-10-04 18:21:50 +010036/* Please note that modifications to all structs defined here are
37 * subject to backwards-compatibility constraints.
38 */
39
Ben Widawskycce723e2013-07-19 09:16:42 -070040/**
41 * DOC: uevents generated by i915 on it's device node
42 *
43 * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
44 * event from the gpu l3 cache. Additional information supplied is ROW,
Ben Widawsky35a85ac2013-09-19 11:13:41 -070045 * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
46 * track of these events and if a specific cache-line seems to have a
47 * persistent error remap it with the l3 remapping tool supplied in
48 * intel-gpu-tools. The value supplied with the event is always 1.
Ben Widawskycce723e2013-07-19 09:16:42 -070049 *
50 * I915_ERROR_UEVENT - Generated upon error detection, currently only via
51 * hangcheck. The error detection event is a good indicator of when things
52 * began to go badly. The value supplied with the event is a 1 upon error
53 * detection, and a 0 upon reset completion, signifying no more error
54 * exists. NOTE: Disabling hangcheck or reset via module parameter will
55 * cause the related events to not be seen.
56 *
57 * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
58 * the GPU. The value supplied with the event is always 1. NOTE: Disable
59 * reset via module parameter will cause this event to not be seen.
60 */
61#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
62#define I915_ERROR_UEVENT "ERROR"
63#define I915_RESET_UEVENT "RESET"
David Howells718dced2012-10-04 18:21:50 +010064
Imre Deak3373ce22016-07-01 17:32:08 +030065/*
66 * MOCS indexes used for GPU surfaces, defining the cacheability of the
67 * surface data and the coherency for this data wrt. CPU vs. GPU accesses.
68 */
69enum i915_mocs_table_index {
70 /*
71 * Not cached anywhere, coherency between CPU and GPU accesses is
72 * guaranteed.
73 */
74 I915_MOCS_UNCACHED,
75 /*
76 * Cacheability and coherency controlled by the kernel automatically
77 * based on the DRM_I915_GEM_SET_CACHING IOCTL setting and the current
78 * usage of the surface (used for display scanout or not).
79 */
80 I915_MOCS_PTE,
81 /*
82 * Cached in all GPU caches available on the platform.
83 * Coherency between CPU and GPU accesses to the surface is not
84 * guaranteed without extra synchronization.
85 */
86 I915_MOCS_CACHED,
87};
88
David Howells718dced2012-10-04 18:21:50 +010089/* Each region is a minimum of 16k, and there are at most 255 of them.
90 */
91#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
92 * of chars for next/prev indices */
93#define I915_LOG_MIN_TEX_REGION_SIZE 14
94
95typedef struct _drm_i915_init {
96 enum {
97 I915_INIT_DMA = 0x01,
98 I915_CLEANUP_DMA = 0x02,
99 I915_RESUME_DMA = 0x03
100 } func;
101 unsigned int mmio_offset;
102 int sarea_priv_offset;
103 unsigned int ring_start;
104 unsigned int ring_end;
105 unsigned int ring_size;
106 unsigned int front_offset;
107 unsigned int back_offset;
108 unsigned int depth_offset;
109 unsigned int w;
110 unsigned int h;
111 unsigned int pitch;
112 unsigned int pitch_bits;
113 unsigned int back_pitch;
114 unsigned int depth_pitch;
115 unsigned int cpp;
116 unsigned int chipset;
117} drm_i915_init_t;
118
119typedef struct _drm_i915_sarea {
120 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
121 int last_upload; /* last time texture was uploaded */
122 int last_enqueue; /* last time a buffer was enqueued */
123 int last_dispatch; /* age of the most recently dispatched buffer */
124 int ctxOwner; /* last context to upload state */
125 int texAge;
126 int pf_enabled; /* is pageflipping allowed? */
127 int pf_active;
128 int pf_current_page; /* which buffer is being displayed? */
129 int perf_boxes; /* performance boxes to be displayed */
130 int width, height; /* screen size in pixels */
131
132 drm_handle_t front_handle;
133 int front_offset;
134 int front_size;
135
136 drm_handle_t back_handle;
137 int back_offset;
138 int back_size;
139
140 drm_handle_t depth_handle;
141 int depth_offset;
142 int depth_size;
143
144 drm_handle_t tex_handle;
145 int tex_offset;
146 int tex_size;
147 int log_tex_granularity;
148 int pitch;
149 int rotation; /* 0, 90, 180 or 270 */
150 int rotated_offset;
151 int rotated_size;
152 int rotated_pitch;
153 int virtualX, virtualY;
154
155 unsigned int front_tiled;
156 unsigned int back_tiled;
157 unsigned int depth_tiled;
158 unsigned int rotated_tiled;
159 unsigned int rotated2_tiled;
160
161 int pipeA_x;
162 int pipeA_y;
163 int pipeA_w;
164 int pipeA_h;
165 int pipeB_x;
166 int pipeB_y;
167 int pipeB_w;
168 int pipeB_h;
169
170 /* fill out some space for old userspace triple buffer */
171 drm_handle_t unused_handle;
172 __u32 unused1, unused2, unused3;
173
174 /* buffer object handles for static buffers. May change
175 * over the lifetime of the client.
176 */
177 __u32 front_bo_handle;
178 __u32 back_bo_handle;
179 __u32 unused_bo_handle;
180 __u32 depth_bo_handle;
181
182} drm_i915_sarea_t;
183
184/* due to userspace building against these headers we need some compat here */
185#define planeA_x pipeA_x
186#define planeA_y pipeA_y
187#define planeA_w pipeA_w
188#define planeA_h pipeA_h
189#define planeB_x pipeB_x
190#define planeB_y pipeB_y
191#define planeB_w pipeB_w
192#define planeB_h pipeB_h
193
194/* Flags for perf_boxes
195 */
196#define I915_BOX_RING_EMPTY 0x1
197#define I915_BOX_FLIP 0x2
198#define I915_BOX_WAIT 0x4
199#define I915_BOX_TEXTURE_LOAD 0x8
200#define I915_BOX_LOST_CONTEXT 0x10
201
Damien Lespiau21631f12015-05-26 14:57:19 +0100202/*
203 * i915 specific ioctls.
204 *
205 * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
206 * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
207 * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
David Howells718dced2012-10-04 18:21:50 +0100208 */
209#define DRM_I915_INIT 0x00
210#define DRM_I915_FLUSH 0x01
211#define DRM_I915_FLIP 0x02
212#define DRM_I915_BATCHBUFFER 0x03
213#define DRM_I915_IRQ_EMIT 0x04
214#define DRM_I915_IRQ_WAIT 0x05
215#define DRM_I915_GETPARAM 0x06
216#define DRM_I915_SETPARAM 0x07
217#define DRM_I915_ALLOC 0x08
218#define DRM_I915_FREE 0x09
219#define DRM_I915_INIT_HEAP 0x0a
220#define DRM_I915_CMDBUFFER 0x0b
221#define DRM_I915_DESTROY_HEAP 0x0c
222#define DRM_I915_SET_VBLANK_PIPE 0x0d
223#define DRM_I915_GET_VBLANK_PIPE 0x0e
224#define DRM_I915_VBLANK_SWAP 0x0f
225#define DRM_I915_HWS_ADDR 0x11
226#define DRM_I915_GEM_INIT 0x13
227#define DRM_I915_GEM_EXECBUFFER 0x14
228#define DRM_I915_GEM_PIN 0x15
229#define DRM_I915_GEM_UNPIN 0x16
230#define DRM_I915_GEM_BUSY 0x17
231#define DRM_I915_GEM_THROTTLE 0x18
232#define DRM_I915_GEM_ENTERVT 0x19
233#define DRM_I915_GEM_LEAVEVT 0x1a
234#define DRM_I915_GEM_CREATE 0x1b
235#define DRM_I915_GEM_PREAD 0x1c
236#define DRM_I915_GEM_PWRITE 0x1d
237#define DRM_I915_GEM_MMAP 0x1e
238#define DRM_I915_GEM_SET_DOMAIN 0x1f
239#define DRM_I915_GEM_SW_FINISH 0x20
240#define DRM_I915_GEM_SET_TILING 0x21
241#define DRM_I915_GEM_GET_TILING 0x22
242#define DRM_I915_GEM_GET_APERTURE 0x23
243#define DRM_I915_GEM_MMAP_GTT 0x24
244#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
245#define DRM_I915_GEM_MADVISE 0x26
246#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
247#define DRM_I915_OVERLAY_ATTRS 0x28
248#define DRM_I915_GEM_EXECBUFFER2 0x29
Chris Wilsonfec04452017-01-27 09:40:08 +0000249#define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
David Howells718dced2012-10-04 18:21:50 +0100250#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
251#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
252#define DRM_I915_GEM_WAIT 0x2c
253#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
254#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
255#define DRM_I915_GEM_SET_CACHING 0x2f
256#define DRM_I915_GEM_GET_CACHING 0x30
257#define DRM_I915_REG_READ 0x31
Mika Kuoppalab6359912013-10-30 15:44:16 +0200258#define DRM_I915_GET_RESET_STATS 0x32
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100259#define DRM_I915_GEM_USERPTR 0x33
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800260#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
261#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
Robert Braggeec688e2016-11-07 19:49:47 +0000262#define DRM_I915_PERF_OPEN 0x36
David Howells718dced2012-10-04 18:21:50 +0100263
264#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
265#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
266#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
267#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
268#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
269#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
270#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
271#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
272#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
273#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
274#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
275#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
276#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
277#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
278#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
279#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
280#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
281#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
282#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
283#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Chris Wilsonfec04452017-01-27 09:40:08 +0000284#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
David Howells718dced2012-10-04 18:21:50 +0100285#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
286#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
287#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
288#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
289#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
290#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
291#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
292#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
293#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
294#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
295#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
296#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
297#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
298#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
299#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
300#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
301#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
302#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
303#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
304#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
305#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
306#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
307#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Tommi Rantala2c60fae2015-03-26 21:47:16 +0200308#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
David Howells718dced2012-10-04 18:21:50 +0100309#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
310#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
311#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
312#define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
Mika Kuoppalab6359912013-10-30 15:44:16 +0200313#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100314#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800315#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
316#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
Robert Braggeec688e2016-11-07 19:49:47 +0000317#define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
David Howells718dced2012-10-04 18:21:50 +0100318
319/* Allow drivers to submit batchbuffers directly to hardware, relying
320 * on the security mechanisms provided by hardware.
321 */
322typedef struct drm_i915_batchbuffer {
323 int start; /* agp offset */
324 int used; /* nr bytes in use */
325 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
326 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
327 int num_cliprects; /* mulitpass with multiple cliprects? */
328 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
329} drm_i915_batchbuffer_t;
330
331/* As above, but pass a pointer to userspace buffer which can be
332 * validated by the kernel prior to sending to hardware.
333 */
334typedef struct _drm_i915_cmdbuffer {
335 char __user *buf; /* pointer to userspace command buffer */
336 int sz; /* nr bytes in buf */
337 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
338 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
339 int num_cliprects; /* mulitpass with multiple cliprects? */
340 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
341} drm_i915_cmdbuffer_t;
342
343/* Userspace can request & wait on irq's:
344 */
345typedef struct drm_i915_irq_emit {
346 int __user *irq_seq;
347} drm_i915_irq_emit_t;
348
349typedef struct drm_i915_irq_wait {
350 int irq_seq;
351} drm_i915_irq_wait_t;
352
353/* Ioctl to query kernel params:
354 */
355#define I915_PARAM_IRQ_ACTIVE 1
356#define I915_PARAM_ALLOW_BATCHBUFFER 2
357#define I915_PARAM_LAST_DISPATCH 3
358#define I915_PARAM_CHIPSET_ID 4
359#define I915_PARAM_HAS_GEM 5
360#define I915_PARAM_NUM_FENCES_AVAIL 6
361#define I915_PARAM_HAS_OVERLAY 7
362#define I915_PARAM_HAS_PAGEFLIPPING 8
363#define I915_PARAM_HAS_EXECBUF2 9
364#define I915_PARAM_HAS_BSD 10
365#define I915_PARAM_HAS_BLT 11
366#define I915_PARAM_HAS_RELAXED_FENCING 12
367#define I915_PARAM_HAS_COHERENT_RINGS 13
368#define I915_PARAM_HAS_EXEC_CONSTANTS 14
369#define I915_PARAM_HAS_RELAXED_DELTA 15
370#define I915_PARAM_HAS_GEN7_SOL_RESET 16
371#define I915_PARAM_HAS_LLC 17
372#define I915_PARAM_HAS_ALIASING_PPGTT 18
373#define I915_PARAM_HAS_WAIT_TIMEOUT 19
374#define I915_PARAM_HAS_SEMAPHORES 20
375#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700376#define I915_PARAM_HAS_VEBOX 22
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200377#define I915_PARAM_HAS_SECURE_BATCHES 23
Daniel Vetterb45305f2012-12-17 16:21:27 +0100378#define I915_PARAM_HAS_PINNED_BATCHES 24
Daniel Vettered5982e2013-01-17 22:23:36 +0100379#define I915_PARAM_HAS_EXEC_NO_RELOC 25
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000380#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
Chris Wilson651d7942013-08-08 14:41:10 +0100381#define I915_PARAM_HAS_WT 27
Brad Volkind728c8e2014-02-18 10:15:56 -0800382#define I915_PARAM_CMD_PARSER_VERSION 28
Chris Wilson6a2c4232014-11-04 04:51:40 -0800383#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
Akash Goel1816f922015-01-02 16:29:30 +0530384#define I915_PARAM_MMAP_VERSION 30
Zhipeng Gong08e16dc2015-01-13 08:48:25 +0800385#define I915_PARAM_HAS_BSD2 31
Neil Roberts27cd4462015-03-04 14:41:16 +0000386#define I915_PARAM_REVISION 32
Jeff McGeea1559ff2015-03-09 16:06:54 -0700387#define I915_PARAM_SUBSLICE_TOTAL 33
388#define I915_PARAM_EU_TOTAL 34
Chris Wilson49e4d8422015-06-15 12:23:48 +0100389#define I915_PARAM_HAS_GPU_RESET 35
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300390#define I915_PARAM_HAS_RESOURCE_STREAMER 36
Chris Wilson506a8e82015-12-08 11:55:07 +0000391#define I915_PARAM_HAS_EXEC_SOFTPIN 37
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100392#define I915_PARAM_HAS_POOLED_EU 38
393#define I915_PARAM_MIN_EU_IN_POOL 39
Chris Wilson4cc69072016-08-25 19:05:19 +0100394#define I915_PARAM_MMAP_GTT_VERSION 40
David Howells718dced2012-10-04 18:21:50 +0100395
Chris Wilson0de91362016-11-14 20:41:01 +0000396/* Query whether DRM_I915_GEM_EXECBUFFER2 supports user defined execution
397 * priorities and the driver will attempt to execute batches in priority order.
398 */
399#define I915_PARAM_HAS_SCHEDULER 41
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800400#define I915_PARAM_HUC_STATUS 42
Chris Wilson0de91362016-11-14 20:41:01 +0000401
Chris Wilson77ae9952017-01-27 09:40:07 +0000402/* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to opt-out of
403 * synchronisation with implicit fencing on individual objects.
404 * See EXEC_OBJECT_ASYNC.
405 */
406#define I915_PARAM_HAS_EXEC_ASYNC 43
407
Chris Wilsonfec04452017-01-27 09:40:08 +0000408/* Query whether DRM_I915_GEM_EXECBUFFER2 supports explicit fence support -
409 * both being able to pass in a sync_file fd to wait upon before executing,
410 * and being able to return a new sync_file fd that is signaled when the
411 * current request is complete. See I915_EXEC_FENCE_IN and I915_EXEC_FENCE_OUT.
412 */
413#define I915_PARAM_HAS_EXEC_FENCE 44
414
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100415/* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to capture
416 * user specified bufffers for post-mortem debugging of GPU hangs. See
417 * EXEC_OBJECT_CAPTURE.
418 */
419#define I915_PARAM_HAS_EXEC_CAPTURE 45
420
David Howells718dced2012-10-04 18:21:50 +0100421typedef struct drm_i915_getparam {
Artem Savkov16f72492015-09-02 13:41:18 +0200422 __s32 param;
Daniel Vetter346add72015-07-14 18:07:30 +0200423 /*
424 * WARNING: Using pointers instead of fixed-size u64 means we need to write
425 * compat32 code. Don't repeat this mistake.
426 */
David Howells718dced2012-10-04 18:21:50 +0100427 int __user *value;
428} drm_i915_getparam_t;
429
430/* Ioctl to set kernel params:
431 */
432#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
433#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
434#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
435#define I915_SETPARAM_NUM_USED_FENCES 4
436
437typedef struct drm_i915_setparam {
438 int param;
439 int value;
440} drm_i915_setparam_t;
441
442/* A memory manager for regions of shared memory:
443 */
444#define I915_MEM_REGION_AGP 1
445
446typedef struct drm_i915_mem_alloc {
447 int region;
448 int alignment;
449 int size;
450 int __user *region_offset; /* offset from start of fb or agp */
451} drm_i915_mem_alloc_t;
452
453typedef struct drm_i915_mem_free {
454 int region;
455 int region_offset;
456} drm_i915_mem_free_t;
457
458typedef struct drm_i915_mem_init_heap {
459 int region;
460 int size;
461 int start;
462} drm_i915_mem_init_heap_t;
463
464/* Allow memory manager to be torn down and re-initialized (eg on
465 * rotate):
466 */
467typedef struct drm_i915_mem_destroy_heap {
468 int region;
469} drm_i915_mem_destroy_heap_t;
470
471/* Allow X server to configure which pipes to monitor for vblank signals
472 */
473#define DRM_I915_VBLANK_PIPE_A 1
474#define DRM_I915_VBLANK_PIPE_B 2
475
476typedef struct drm_i915_vblank_pipe {
477 int pipe;
478} drm_i915_vblank_pipe_t;
479
480/* Schedule buffer swap at given vertical blank:
481 */
482typedef struct drm_i915_vblank_swap {
483 drm_drawable_t drawable;
484 enum drm_vblank_seq_type seqtype;
485 unsigned int sequence;
486} drm_i915_vblank_swap_t;
487
488typedef struct drm_i915_hws_addr {
489 __u64 addr;
490} drm_i915_hws_addr_t;
491
492struct drm_i915_gem_init {
493 /**
494 * Beginning offset in the GTT to be managed by the DRM memory
495 * manager.
496 */
497 __u64 gtt_start;
498 /**
499 * Ending offset in the GTT to be managed by the DRM memory
500 * manager.
501 */
502 __u64 gtt_end;
503};
504
505struct drm_i915_gem_create {
506 /**
507 * Requested size for the object.
508 *
509 * The (page-aligned) allocated size for the object will be returned.
510 */
511 __u64 size;
512 /**
513 * Returned handle for the object.
514 *
515 * Object handles are nonzero.
516 */
517 __u32 handle;
518 __u32 pad;
519};
520
521struct drm_i915_gem_pread {
522 /** Handle for the object being read. */
523 __u32 handle;
524 __u32 pad;
525 /** Offset into the object to read from */
526 __u64 offset;
527 /** Length of data to read */
528 __u64 size;
529 /**
530 * Pointer to write the data into.
531 *
532 * This is a fixed-size type for 32/64 compatibility.
533 */
534 __u64 data_ptr;
535};
536
537struct drm_i915_gem_pwrite {
538 /** Handle for the object being written to. */
539 __u32 handle;
540 __u32 pad;
541 /** Offset into the object to write to */
542 __u64 offset;
543 /** Length of data to write */
544 __u64 size;
545 /**
546 * Pointer to read the data from.
547 *
548 * This is a fixed-size type for 32/64 compatibility.
549 */
550 __u64 data_ptr;
551};
552
553struct drm_i915_gem_mmap {
554 /** Handle for the object being mapped. */
555 __u32 handle;
556 __u32 pad;
557 /** Offset in the object to map. */
558 __u64 offset;
559 /**
560 * Length of data to map.
561 *
562 * The value will be page-aligned.
563 */
564 __u64 size;
565 /**
566 * Returned pointer the data was mapped at.
567 *
568 * This is a fixed-size type for 32/64 compatibility.
569 */
570 __u64 addr_ptr;
Akash Goel1816f922015-01-02 16:29:30 +0530571
572 /**
573 * Flags for extended behaviour.
574 *
575 * Added in version 2.
576 */
577 __u64 flags;
578#define I915_MMAP_WC 0x1
David Howells718dced2012-10-04 18:21:50 +0100579};
580
581struct drm_i915_gem_mmap_gtt {
582 /** Handle for the object being mapped. */
583 __u32 handle;
584 __u32 pad;
585 /**
586 * Fake offset to use for subsequent mmap call
587 *
588 * This is a fixed-size type for 32/64 compatibility.
589 */
590 __u64 offset;
591};
592
593struct drm_i915_gem_set_domain {
594 /** Handle for the object */
595 __u32 handle;
596
597 /** New read domains */
598 __u32 read_domains;
599
600 /** New write domain */
601 __u32 write_domain;
602};
603
604struct drm_i915_gem_sw_finish {
605 /** Handle for the object */
606 __u32 handle;
607};
608
609struct drm_i915_gem_relocation_entry {
610 /**
611 * Handle of the buffer being pointed to by this relocation entry.
612 *
613 * It's appealing to make this be an index into the mm_validate_entry
614 * list to refer to the buffer, but this allows the driver to create
615 * a relocation list for state buffers and not re-write it per
616 * exec using the buffer.
617 */
618 __u32 target_handle;
619
620 /**
621 * Value to be added to the offset of the target buffer to make up
622 * the relocation entry.
623 */
624 __u32 delta;
625
626 /** Offset in the buffer the relocation entry will be written into */
627 __u64 offset;
628
629 /**
630 * Offset value of the target buffer that the relocation entry was last
631 * written as.
632 *
633 * If the buffer has the same offset as last time, we can skip syncing
634 * and writing the relocation. This value is written back out by
635 * the execbuffer ioctl when the relocation is written.
636 */
637 __u64 presumed_offset;
638
639 /**
640 * Target memory domains read by this operation.
641 */
642 __u32 read_domains;
643
644 /**
645 * Target memory domains written by this operation.
646 *
647 * Note that only one domain may be written by the whole
648 * execbuffer operation, so that where there are conflicts,
649 * the application will get -EINVAL back.
650 */
651 __u32 write_domain;
652};
653
654/** @{
655 * Intel memory domains
656 *
657 * Most of these just align with the various caches in
658 * the system and are used to flush and invalidate as
659 * objects end up cached in different domains.
660 */
661/** CPU cache */
662#define I915_GEM_DOMAIN_CPU 0x00000001
663/** Render cache, used by 2D and 3D drawing */
664#define I915_GEM_DOMAIN_RENDER 0x00000002
665/** Sampler cache, used by texture engine */
666#define I915_GEM_DOMAIN_SAMPLER 0x00000004
667/** Command queue, used to load batch buffers */
668#define I915_GEM_DOMAIN_COMMAND 0x00000008
669/** Instruction cache, used by shader programs */
670#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
671/** Vertex address cache */
672#define I915_GEM_DOMAIN_VERTEX 0x00000020
673/** GTT domain - aperture and scanout */
674#define I915_GEM_DOMAIN_GTT 0x00000040
Chris Wilsone22d8e32017-04-12 12:01:11 +0100675/** WC domain - uncached access */
676#define I915_GEM_DOMAIN_WC 0x00000080
David Howells718dced2012-10-04 18:21:50 +0100677/** @} */
678
679struct drm_i915_gem_exec_object {
680 /**
681 * User's handle for a buffer to be bound into the GTT for this
682 * operation.
683 */
684 __u32 handle;
685
686 /** Number of relocations to be performed on this buffer */
687 __u32 relocation_count;
688 /**
689 * Pointer to array of struct drm_i915_gem_relocation_entry containing
690 * the relocations to be performed in this buffer.
691 */
692 __u64 relocs_ptr;
693
694 /** Required alignment in graphics aperture */
695 __u64 alignment;
696
697 /**
698 * Returned value of the updated offset of the object, for future
699 * presumed_offset writes.
700 */
701 __u64 offset;
702};
703
704struct drm_i915_gem_execbuffer {
705 /**
706 * List of buffers to be validated with their relocations to be
707 * performend on them.
708 *
709 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
710 *
711 * These buffers must be listed in an order such that all relocations
712 * a buffer is performing refer to buffers that have already appeared
713 * in the validate list.
714 */
715 __u64 buffers_ptr;
716 __u32 buffer_count;
717
718 /** Offset in the batchbuffer to start execution from. */
719 __u32 batch_start_offset;
720 /** Bytes used in batchbuffer from batch_start_offset */
721 __u32 batch_len;
722 __u32 DR1;
723 __u32 DR4;
724 __u32 num_cliprects;
725 /** This is a struct drm_clip_rect *cliprects */
726 __u64 cliprects_ptr;
727};
728
729struct drm_i915_gem_exec_object2 {
730 /**
731 * User's handle for a buffer to be bound into the GTT for this
732 * operation.
733 */
734 __u32 handle;
735
736 /** Number of relocations to be performed on this buffer */
737 __u32 relocation_count;
738 /**
739 * Pointer to array of struct drm_i915_gem_relocation_entry containing
740 * the relocations to be performed in this buffer.
741 */
742 __u64 relocs_ptr;
743
744 /** Required alignment in graphics aperture */
745 __u64 alignment;
746
747 /**
Chris Wilson506a8e82015-12-08 11:55:07 +0000748 * When the EXEC_OBJECT_PINNED flag is specified this is populated by
749 * the user with the GTT offset at which this object will be pinned.
750 * When the I915_EXEC_NO_RELOC flag is specified this must contain the
751 * presumed_offset of the object.
752 * During execbuffer2 the kernel populates it with the value of the
753 * current GTT offset of the object, for future presumed_offset writes.
David Howells718dced2012-10-04 18:21:50 +0100754 */
755 __u64 offset;
756
Dave Gordon9e2793f62016-07-14 14:52:03 +0100757#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
758#define EXEC_OBJECT_NEEDS_GTT (1<<1)
759#define EXEC_OBJECT_WRITE (1<<2)
Michel Thierry101b5062015-10-01 13:33:57 +0100760#define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
Dave Gordon9e2793f62016-07-14 14:52:03 +0100761#define EXEC_OBJECT_PINNED (1<<4)
Chris Wilson91b2db62016-08-04 16:32:23 +0100762#define EXEC_OBJECT_PAD_TO_SIZE (1<<5)
Chris Wilson77ae9952017-01-27 09:40:07 +0000763/* The kernel implicitly tracks GPU activity on all GEM objects, and
764 * synchronises operations with outstanding rendering. This includes
765 * rendering on other devices if exported via dma-buf. However, sometimes
766 * this tracking is too coarse and the user knows better. For example,
767 * if the object is split into non-overlapping ranges shared between different
768 * clients or engines (i.e. suballocating objects), the implicit tracking
769 * by kernel assumes that each operation affects the whole object rather
770 * than an individual range, causing needless synchronisation between clients.
771 * The kernel will also forgo any CPU cache flushes prior to rendering from
772 * the object as the client is expected to be also handling such domain
773 * tracking.
774 *
775 * The kernel maintains the implicit tracking in order to manage resources
776 * used by the GPU - this flag only disables the synchronisation prior to
777 * rendering with this object in this execbuf.
778 *
779 * Opting out of implicit synhronisation requires the user to do its own
780 * explicit tracking to avoid rendering corruption. See, for example,
781 * I915_PARAM_HAS_EXEC_FENCE to order execbufs and execute them asynchronously.
782 */
783#define EXEC_OBJECT_ASYNC (1<<6)
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100784/* Request that the contents of this execobject be copied into the error
785 * state upon a GPU hang involving this batch for post-mortem debugging.
786 * These buffers are recorded in no particular order as "user" in
787 * /sys/class/drm/cardN/error. Query I915_PARAM_HAS_EXEC_CAPTURE to see
788 * if the kernel supports this flag.
789 */
790#define EXEC_OBJECT_CAPTURE (1<<7)
Dave Gordon9e2793f62016-07-14 14:52:03 +0100791/* All remaining bits are MBZ and RESERVED FOR FUTURE USE */
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100792#define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_CAPTURE<<1)
David Howells718dced2012-10-04 18:21:50 +0100793 __u64 flags;
Daniel Vettered5982e2013-01-17 22:23:36 +0100794
Chris Wilson91b2db62016-08-04 16:32:23 +0100795 union {
796 __u64 rsvd1;
797 __u64 pad_to_size;
798 };
David Howells718dced2012-10-04 18:21:50 +0100799 __u64 rsvd2;
800};
801
802struct drm_i915_gem_execbuffer2 {
803 /**
804 * List of gem_exec_object2 structs
805 */
806 __u64 buffers_ptr;
807 __u32 buffer_count;
808
809 /** Offset in the batchbuffer to start execution from. */
810 __u32 batch_start_offset;
811 /** Bytes used in batchbuffer from batch_start_offset */
812 __u32 batch_len;
813 __u32 DR1;
814 __u32 DR4;
815 __u32 num_cliprects;
816 /** This is a struct drm_clip_rect *cliprects */
817 __u64 cliprects_ptr;
818#define I915_EXEC_RING_MASK (7<<0)
819#define I915_EXEC_DEFAULT (0<<0)
820#define I915_EXEC_RENDER (1<<0)
821#define I915_EXEC_BSD (2<<0)
822#define I915_EXEC_BLT (3<<0)
Xiang, Haihao82f91b62013-05-28 19:22:33 -0700823#define I915_EXEC_VEBOX (4<<0)
David Howells718dced2012-10-04 18:21:50 +0100824
825/* Used for switching the constants addressing mode on gen4+ RENDER ring.
826 * Gen6+ only supports relative addressing to dynamic state (default) and
827 * absolute addressing.
828 *
829 * These flags are ignored for the BSD and BLT rings.
830 */
831#define I915_EXEC_CONSTANTS_MASK (3<<6)
832#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
833#define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
834#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
835 __u64 flags;
836 __u64 rsvd1; /* now used for context info */
837 __u64 rsvd2;
838};
839
840/** Resets the SO write offset registers for transform feedback on gen7. */
841#define I915_EXEC_GEN7_SOL_RESET (1<<8)
842
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200843/** Request a privileged ("secure") batch buffer. Note only available for
844 * DRM_ROOT_ONLY | DRM_MASTER processes.
845 */
846#define I915_EXEC_SECURE (1<<9)
847
Daniel Vetterb45305f2012-12-17 16:21:27 +0100848/** Inform the kernel that the batch is and will always be pinned. This
849 * negates the requirement for a workaround to be performed to avoid
850 * an incoherent CS (such as can be found on 830/845). If this flag is
851 * not passed, the kernel will endeavour to make sure the batch is
852 * coherent with the CS before execution. If this flag is passed,
853 * userspace assumes the responsibility for ensuring the same.
854 */
855#define I915_EXEC_IS_PINNED (1<<10)
856
Geert Uytterhoevenc3d19d32014-01-12 14:08:43 +0100857/** Provide a hint to the kernel that the command stream and auxiliary
Daniel Vettered5982e2013-01-17 22:23:36 +0100858 * state buffers already holds the correct presumed addresses and so the
859 * relocation process may be skipped if no buffers need to be moved in
860 * preparation for the execbuffer.
861 */
862#define I915_EXEC_NO_RELOC (1<<11)
863
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000864/** Use the reloc.handle as an index into the exec object array rather
865 * than as the per-file handle.
866 */
867#define I915_EXEC_HANDLE_LUT (1<<12)
868
Zhipeng Gong8d360df2015-01-13 08:48:24 +0800869/** Used for switching BSD rings on the platforms with two BSD rings */
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +0000870#define I915_EXEC_BSD_SHIFT (13)
871#define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
872/* default ping-pong mode */
873#define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
874#define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
875#define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
Zhipeng Gong8d360df2015-01-13 08:48:24 +0800876
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300877/** Tell the kernel that the batchbuffer is processed by
878 * the resource streamer.
879 */
880#define I915_EXEC_RESOURCE_STREAMER (1<<15)
881
Chris Wilsonfec04452017-01-27 09:40:08 +0000882/* Setting I915_EXEC_FENCE_IN implies that lower_32_bits(rsvd2) represent
883 * a sync_file fd to wait upon (in a nonblocking manner) prior to executing
884 * the batch.
885 *
886 * Returns -EINVAL if the sync_file fd cannot be found.
887 */
888#define I915_EXEC_FENCE_IN (1<<16)
889
890/* Setting I915_EXEC_FENCE_OUT causes the ioctl to return a sync_file fd
891 * in the upper_32_bits(rsvd2) upon success. Ownership of the fd is given
892 * to the caller, and it should be close() after use. (The fd is a regular
893 * file descriptor and will be cleaned up on process termination. It holds
894 * a reference to the request, but nothing else.)
895 *
896 * The sync_file fd can be combined with other sync_file and passed either
897 * to execbuf using I915_EXEC_FENCE_IN, to atomic KMS ioctls (so that a flip
898 * will only occur after this request completes), or to other devices.
899 *
900 * Using I915_EXEC_FENCE_OUT requires use of
901 * DRM_IOCTL_I915_GEM_EXECBUFFER2_WR ioctl so that the result is written
902 * back to userspace. Failure to do so will cause the out-fence to always
903 * be reported as zero, and the real fence fd to be leaked.
904 */
905#define I915_EXEC_FENCE_OUT (1<<17)
906
907#define __I915_EXEC_UNKNOWN_FLAGS (-(I915_EXEC_FENCE_OUT<<1))
Daniel Vettered5982e2013-01-17 22:23:36 +0100908
David Howells718dced2012-10-04 18:21:50 +0100909#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
910#define i915_execbuffer2_set_context_id(eb2, context) \
911 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
912#define i915_execbuffer2_get_context_id(eb2) \
913 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
914
915struct drm_i915_gem_pin {
916 /** Handle of the buffer to be pinned. */
917 __u32 handle;
918 __u32 pad;
919
920 /** alignment required within the aperture */
921 __u64 alignment;
922
923 /** Returned GTT offset of the buffer. */
924 __u64 offset;
925};
926
927struct drm_i915_gem_unpin {
928 /** Handle of the buffer to be unpinned. */
929 __u32 handle;
930 __u32 pad;
931};
932
933struct drm_i915_gem_busy {
934 /** Handle of the buffer to check for busy */
935 __u32 handle;
936
Chris Wilson426960b2016-01-15 16:51:46 +0000937 /** Return busy status
938 *
939 * A return of 0 implies that the object is idle (after
940 * having flushed any pending activity), and a non-zero return that
941 * the object is still in-flight on the GPU. (The GPU has not yet
942 * signaled completion for all pending requests that reference the
Chris Wilson12555012016-08-16 09:50:40 +0100943 * object.) An object is guaranteed to become idle eventually (so
944 * long as no new GPU commands are executed upon it). Due to the
945 * asynchronous nature of the hardware, an object reported
946 * as busy may become idle before the ioctl is completed.
947 *
948 * Furthermore, if the object is busy, which engine is busy is only
949 * provided as a guide. There are race conditions which prevent the
950 * report of which engines are busy from being always accurate.
951 * However, the converse is not true. If the object is idle, the
952 * result of the ioctl, that all engines are idle, is accurate.
Chris Wilson426960b2016-01-15 16:51:46 +0000953 *
954 * The returned dword is split into two fields to indicate both
955 * the engines on which the object is being read, and the
956 * engine on which it is currently being written (if any).
957 *
958 * The low word (bits 0:15) indicate if the object is being written
959 * to by any engine (there can only be one, as the GEM implicit
960 * synchronisation rules force writes to be serialised). Only the
961 * engine for the last write is reported.
962 *
963 * The high word (bits 16:31) are a bitmask of which engines are
964 * currently reading from the object. Multiple engines may be
965 * reading from the object simultaneously.
966 *
967 * The value of each engine is the same as specified in the
968 * EXECBUFFER2 ioctl, i.e. I915_EXEC_RENDER, I915_EXEC_BSD etc.
969 * Note I915_EXEC_DEFAULT is a symbolic value and is mapped to
970 * the I915_EXEC_RENDER engine for execution, and so it is never
971 * reported as active itself. Some hardware may have parallel
972 * execution engines, e.g. multiple media engines, which are
973 * mapped to the same identifier in the EXECBUFFER2 ioctl and
974 * so are not separately reported for busyness.
Chris Wilson12555012016-08-16 09:50:40 +0100975 *
976 * Caveat emptor:
977 * Only the boolean result of this query is reliable; that is whether
978 * the object is idle or busy. The report of which engines are busy
979 * should be only used as a heuristic.
David Howells718dced2012-10-04 18:21:50 +0100980 */
981 __u32 busy;
982};
983
Daniel Vetter35c7ab42013-08-10 14:51:11 +0200984/**
985 * I915_CACHING_NONE
986 *
987 * GPU access is not coherent with cpu caches. Default for machines without an
988 * LLC.
989 */
David Howells718dced2012-10-04 18:21:50 +0100990#define I915_CACHING_NONE 0
Daniel Vetter35c7ab42013-08-10 14:51:11 +0200991/**
992 * I915_CACHING_CACHED
993 *
994 * GPU access is coherent with cpu caches and furthermore the data is cached in
995 * last-level caches shared between cpu cores and the gpu GT. Default on
996 * machines with HAS_LLC.
997 */
David Howells718dced2012-10-04 18:21:50 +0100998#define I915_CACHING_CACHED 1
Daniel Vetter35c7ab42013-08-10 14:51:11 +0200999/**
1000 * I915_CACHING_DISPLAY
1001 *
1002 * Special GPU caching mode which is coherent with the scanout engines.
1003 * Transparently falls back to I915_CACHING_NONE on platforms where no special
1004 * cache mode (like write-through or gfdt flushing) is available. The kernel
1005 * automatically sets this mode when using a buffer as a scanout target.
1006 * Userspace can manually set this mode to avoid a costly stall and clflush in
1007 * the hotpath of drawing the first frame.
1008 */
1009#define I915_CACHING_DISPLAY 2
David Howells718dced2012-10-04 18:21:50 +01001010
1011struct drm_i915_gem_caching {
1012 /**
1013 * Handle of the buffer to set/get the caching level of. */
1014 __u32 handle;
1015
1016 /**
1017 * Cacheing level to apply or return value
1018 *
1019 * bits0-15 are for generic caching control (i.e. the above defined
1020 * values). bits16-31 are reserved for platform-specific variations
1021 * (e.g. l3$ caching on gen7). */
1022 __u32 caching;
1023};
1024
1025#define I915_TILING_NONE 0
1026#define I915_TILING_X 1
1027#define I915_TILING_Y 2
Chris Wilsondeeb1512016-08-05 10:14:22 +01001028#define I915_TILING_LAST I915_TILING_Y
David Howells718dced2012-10-04 18:21:50 +01001029
1030#define I915_BIT_6_SWIZZLE_NONE 0
1031#define I915_BIT_6_SWIZZLE_9 1
1032#define I915_BIT_6_SWIZZLE_9_10 2
1033#define I915_BIT_6_SWIZZLE_9_11 3
1034#define I915_BIT_6_SWIZZLE_9_10_11 4
1035/* Not seen by userland */
1036#define I915_BIT_6_SWIZZLE_UNKNOWN 5
1037/* Seen by userland. */
1038#define I915_BIT_6_SWIZZLE_9_17 6
1039#define I915_BIT_6_SWIZZLE_9_10_17 7
1040
1041struct drm_i915_gem_set_tiling {
1042 /** Handle of the buffer to have its tiling state updated */
1043 __u32 handle;
1044
1045 /**
1046 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1047 * I915_TILING_Y).
1048 *
1049 * This value is to be set on request, and will be updated by the
1050 * kernel on successful return with the actual chosen tiling layout.
1051 *
1052 * The tiling mode may be demoted to I915_TILING_NONE when the system
1053 * has bit 6 swizzling that can't be managed correctly by GEM.
1054 *
1055 * Buffer contents become undefined when changing tiling_mode.
1056 */
1057 __u32 tiling_mode;
1058
1059 /**
1060 * Stride in bytes for the object when in I915_TILING_X or
1061 * I915_TILING_Y.
1062 */
1063 __u32 stride;
1064
1065 /**
1066 * Returned address bit 6 swizzling required for CPU access through
1067 * mmap mapping.
1068 */
1069 __u32 swizzle_mode;
1070};
1071
1072struct drm_i915_gem_get_tiling {
1073 /** Handle of the buffer to get tiling state for. */
1074 __u32 handle;
1075
1076 /**
1077 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1078 * I915_TILING_Y).
1079 */
1080 __u32 tiling_mode;
1081
1082 /**
1083 * Returned address bit 6 swizzling required for CPU access through
1084 * mmap mapping.
1085 */
1086 __u32 swizzle_mode;
Chris Wilson70f2f5c2014-10-24 12:11:11 +01001087
1088 /**
1089 * Returned address bit 6 swizzling required for CPU access through
1090 * mmap mapping whilst bound.
1091 */
1092 __u32 phys_swizzle_mode;
David Howells718dced2012-10-04 18:21:50 +01001093};
1094
1095struct drm_i915_gem_get_aperture {
1096 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
1097 __u64 aper_size;
1098
1099 /**
1100 * Available space in the aperture used by i915_gem_execbuffer, in
1101 * bytes
1102 */
1103 __u64 aper_available_size;
1104};
1105
1106struct drm_i915_get_pipe_from_crtc_id {
1107 /** ID of CRTC being requested **/
1108 __u32 crtc_id;
1109
1110 /** pipe of requested CRTC **/
1111 __u32 pipe;
1112};
1113
1114#define I915_MADV_WILLNEED 0
1115#define I915_MADV_DONTNEED 1
1116#define __I915_MADV_PURGED 2 /* internal state */
1117
1118struct drm_i915_gem_madvise {
1119 /** Handle of the buffer to change the backing store advice */
1120 __u32 handle;
1121
1122 /* Advice: either the buffer will be needed again in the near future,
1123 * or wont be and could be discarded under memory pressure.
1124 */
1125 __u32 madv;
1126
1127 /** Whether the backing store still exists. */
1128 __u32 retained;
1129};
1130
1131/* flags */
1132#define I915_OVERLAY_TYPE_MASK 0xff
1133#define I915_OVERLAY_YUV_PLANAR 0x01
1134#define I915_OVERLAY_YUV_PACKED 0x02
1135#define I915_OVERLAY_RGB 0x03
1136
1137#define I915_OVERLAY_DEPTH_MASK 0xff00
1138#define I915_OVERLAY_RGB24 0x1000
1139#define I915_OVERLAY_RGB16 0x2000
1140#define I915_OVERLAY_RGB15 0x3000
1141#define I915_OVERLAY_YUV422 0x0100
1142#define I915_OVERLAY_YUV411 0x0200
1143#define I915_OVERLAY_YUV420 0x0300
1144#define I915_OVERLAY_YUV410 0x0400
1145
1146#define I915_OVERLAY_SWAP_MASK 0xff0000
1147#define I915_OVERLAY_NO_SWAP 0x000000
1148#define I915_OVERLAY_UV_SWAP 0x010000
1149#define I915_OVERLAY_Y_SWAP 0x020000
1150#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
1151
1152#define I915_OVERLAY_FLAGS_MASK 0xff000000
1153#define I915_OVERLAY_ENABLE 0x01000000
1154
1155struct drm_intel_overlay_put_image {
1156 /* various flags and src format description */
1157 __u32 flags;
1158 /* source picture description */
1159 __u32 bo_handle;
1160 /* stride values and offsets are in bytes, buffer relative */
1161 __u16 stride_Y; /* stride for packed formats */
1162 __u16 stride_UV;
1163 __u32 offset_Y; /* offset for packet formats */
1164 __u32 offset_U;
1165 __u32 offset_V;
1166 /* in pixels */
1167 __u16 src_width;
1168 __u16 src_height;
1169 /* to compensate the scaling factors for partially covered surfaces */
1170 __u16 src_scan_width;
1171 __u16 src_scan_height;
1172 /* output crtc description */
1173 __u32 crtc_id;
1174 __u16 dst_x;
1175 __u16 dst_y;
1176 __u16 dst_width;
1177 __u16 dst_height;
1178};
1179
1180/* flags */
1181#define I915_OVERLAY_UPDATE_ATTRS (1<<0)
1182#define I915_OVERLAY_UPDATE_GAMMA (1<<1)
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001183#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
David Howells718dced2012-10-04 18:21:50 +01001184struct drm_intel_overlay_attrs {
1185 __u32 flags;
1186 __u32 color_key;
1187 __s32 brightness;
1188 __u32 contrast;
1189 __u32 saturation;
1190 __u32 gamma0;
1191 __u32 gamma1;
1192 __u32 gamma2;
1193 __u32 gamma3;
1194 __u32 gamma4;
1195 __u32 gamma5;
1196};
1197
1198/*
1199 * Intel sprite handling
1200 *
1201 * Color keying works with a min/mask/max tuple. Both source and destination
1202 * color keying is allowed.
1203 *
1204 * Source keying:
1205 * Sprite pixels within the min & max values, masked against the color channels
1206 * specified in the mask field, will be transparent. All other pixels will
1207 * be displayed on top of the primary plane. For RGB surfaces, only the min
1208 * and mask fields will be used; ranged compares are not allowed.
1209 *
1210 * Destination keying:
1211 * Primary plane pixels that match the min value, masked against the color
1212 * channels specified in the mask field, will be replaced by corresponding
1213 * pixels from the sprite plane.
1214 *
1215 * Note that source & destination keying are exclusive; only one can be
1216 * active on a given plane.
1217 */
1218
1219#define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
1220#define I915_SET_COLORKEY_DESTINATION (1<<1)
1221#define I915_SET_COLORKEY_SOURCE (1<<2)
1222struct drm_intel_sprite_colorkey {
1223 __u32 plane_id;
1224 __u32 min_value;
1225 __u32 channel_mask;
1226 __u32 max_value;
1227 __u32 flags;
1228};
1229
1230struct drm_i915_gem_wait {
1231 /** Handle of BO we shall wait on */
1232 __u32 bo_handle;
1233 __u32 flags;
1234 /** Number of nanoseconds to wait, Returns time remaining. */
1235 __s64 timeout_ns;
1236};
1237
1238struct drm_i915_gem_context_create {
1239 /* output: id of new context*/
1240 __u32 ctx_id;
1241 __u32 pad;
1242};
1243
1244struct drm_i915_gem_context_destroy {
1245 __u32 ctx_id;
1246 __u32 pad;
1247};
1248
1249struct drm_i915_reg_read {
Ville Syrjälä86976002015-11-06 21:43:41 +02001250 /*
1251 * Register offset.
1252 * For 64bit wide registers where the upper 32bits don't immediately
1253 * follow the lower 32bits, the offset of the lower 32bits must
1254 * be specified
1255 */
David Howells718dced2012-10-04 18:21:50 +01001256 __u64 offset;
1257 __u64 val; /* Return value */
1258};
Chris Wilson648a9bc2015-07-16 12:37:56 +01001259/* Known registers:
1260 *
1261 * Render engine timestamp - 0x2358 + 64bit - gen7+
1262 * - Note this register returns an invalid value if using the default
1263 * single instruction 8byte read, in order to workaround that use
1264 * offset (0x2538 | 1) instead.
1265 *
1266 */
Mika Kuoppalab6359912013-10-30 15:44:16 +02001267
1268struct drm_i915_reset_stats {
1269 __u32 ctx_id;
1270 __u32 flags;
1271
1272 /* All resets since boot/module reload, for all contexts */
1273 __u32 reset_count;
1274
1275 /* Number of batches lost when active in GPU, for this context */
1276 __u32 batch_active;
1277
1278 /* Number of batches lost pending for execution, for this context */
1279 __u32 batch_pending;
1280
1281 __u32 pad;
1282};
1283
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001284struct drm_i915_gem_userptr {
1285 __u64 user_ptr;
1286 __u64 user_size;
1287 __u32 flags;
1288#define I915_USERPTR_READ_ONLY 0x1
1289#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1290 /**
1291 * Returned handle for the object.
1292 *
1293 * Object handles are nonzero.
1294 */
1295 __u32 handle;
1296};
1297
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001298struct drm_i915_gem_context_param {
1299 __u32 ctx_id;
1300 __u32 size;
1301 __u64 param;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001302#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
1303#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
1304#define I915_CONTEXT_PARAM_GTT_SIZE 0x3
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001305#define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
Mika Kuoppala84102172016-11-16 17:20:32 +02001306#define I915_CONTEXT_PARAM_BANNABLE 0x5
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001307 __u64 value;
1308};
1309
Robert Braggd7965152016-11-07 19:49:52 +00001310enum drm_i915_oa_format {
1311 I915_OA_FORMAT_A13 = 1,
1312 I915_OA_FORMAT_A29,
1313 I915_OA_FORMAT_A13_B8_C8,
1314 I915_OA_FORMAT_B4_C8,
1315 I915_OA_FORMAT_A45_B8_C8,
1316 I915_OA_FORMAT_B4_C8_A16,
1317 I915_OA_FORMAT_C4_B8,
1318
1319 I915_OA_FORMAT_MAX /* non-ABI */
1320};
1321
Robert Braggeec688e2016-11-07 19:49:47 +00001322enum drm_i915_perf_property_id {
1323 /**
1324 * Open the stream for a specific context handle (as used with
1325 * execbuffer2). A stream opened for a specific context this way
1326 * won't typically require root privileges.
1327 */
1328 DRM_I915_PERF_PROP_CTX_HANDLE = 1,
1329
Robert Braggd7965152016-11-07 19:49:52 +00001330 /**
1331 * A value of 1 requests the inclusion of raw OA unit reports as
1332 * part of stream samples.
1333 */
1334 DRM_I915_PERF_PROP_SAMPLE_OA,
1335
1336 /**
1337 * The value specifies which set of OA unit metrics should be
1338 * be configured, defining the contents of any OA unit reports.
1339 */
1340 DRM_I915_PERF_PROP_OA_METRICS_SET,
1341
1342 /**
1343 * The value specifies the size and layout of OA unit reports.
1344 */
1345 DRM_I915_PERF_PROP_OA_FORMAT,
1346
1347 /**
1348 * Specifying this property implicitly requests periodic OA unit
1349 * sampling and (at least on Haswell) the sampling frequency is derived
1350 * from this exponent as follows:
1351 *
1352 * 80ns * 2^(period_exponent + 1)
1353 */
1354 DRM_I915_PERF_PROP_OA_EXPONENT,
1355
Robert Braggeec688e2016-11-07 19:49:47 +00001356 DRM_I915_PERF_PROP_MAX /* non-ABI */
1357};
1358
1359struct drm_i915_perf_open_param {
1360 __u32 flags;
1361#define I915_PERF_FLAG_FD_CLOEXEC (1<<0)
1362#define I915_PERF_FLAG_FD_NONBLOCK (1<<1)
1363#define I915_PERF_FLAG_DISABLED (1<<2)
1364
1365 /** The number of u64 (id, value) pairs */
1366 __u32 num_properties;
1367
1368 /**
1369 * Pointer to array of u64 (id, value) pairs configuring the stream
1370 * to open.
1371 */
Chris Wilsoncd8bddc2016-11-30 16:46:49 +00001372 __u64 properties_ptr;
Robert Braggeec688e2016-11-07 19:49:47 +00001373};
1374
Robert Braggd7965152016-11-07 19:49:52 +00001375/**
1376 * Enable data capture for a stream that was either opened in a disabled state
1377 * via I915_PERF_FLAG_DISABLED or was later disabled via
1378 * I915_PERF_IOCTL_DISABLE.
1379 *
1380 * It is intended to be cheaper to disable and enable a stream than it may be
1381 * to close and re-open a stream with the same configuration.
1382 *
1383 * It's undefined whether any pending data for the stream will be lost.
1384 */
Robert Braggeec688e2016-11-07 19:49:47 +00001385#define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
Robert Braggd7965152016-11-07 19:49:52 +00001386
1387/**
1388 * Disable data capture for a stream.
1389 *
1390 * It is an error to try and read a stream that is disabled.
1391 */
Robert Braggeec688e2016-11-07 19:49:47 +00001392#define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
1393
1394/**
1395 * Common to all i915 perf records
1396 */
1397struct drm_i915_perf_record_header {
1398 __u32 type;
1399 __u16 pad;
1400 __u16 size;
1401};
1402
1403enum drm_i915_perf_record_type {
1404
1405 /**
1406 * Samples are the work horse record type whose contents are extensible
1407 * and defined when opening an i915 perf stream based on the given
1408 * properties.
1409 *
1410 * Boolean properties following the naming convention
1411 * DRM_I915_PERF_SAMPLE_xyz_PROP request the inclusion of 'xyz' data in
1412 * every sample.
1413 *
1414 * The order of these sample properties given by userspace has no
Robert Braggd7965152016-11-07 19:49:52 +00001415 * affect on the ordering of data within a sample. The order is
Robert Braggeec688e2016-11-07 19:49:47 +00001416 * documented here.
1417 *
1418 * struct {
1419 * struct drm_i915_perf_record_header header;
1420 *
Robert Braggd7965152016-11-07 19:49:52 +00001421 * { u32 oa_report[]; } && DRM_I915_PERF_PROP_SAMPLE_OA
Robert Braggeec688e2016-11-07 19:49:47 +00001422 * };
1423 */
1424 DRM_I915_PERF_RECORD_SAMPLE = 1,
1425
Robert Braggd7965152016-11-07 19:49:52 +00001426 /*
1427 * Indicates that one or more OA reports were not written by the
1428 * hardware. This can happen for example if an MI_REPORT_PERF_COUNT
1429 * command collides with periodic sampling - which would be more likely
1430 * at higher sampling frequencies.
1431 */
1432 DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
1433
1434 /**
1435 * An error occurred that resulted in all pending OA reports being lost.
1436 */
1437 DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
1438
Robert Braggeec688e2016-11-07 19:49:47 +00001439 DRM_I915_PERF_RECORD_MAX /* non-ABI */
1440};
1441
Emil Velikovb1c1f5c2016-04-07 19:00:35 +01001442#if defined(__cplusplus)
1443}
1444#endif
1445
David Howells718dced2012-10-04 18:21:50 +01001446#endif /* _UAPI_I915_DRM_H_ */