blob: d57fc10df773fc15f3752554568c34f3f4be534a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010015#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010016#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020017#include <linux/context_tracking.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020018#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050020#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050021#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/sched.h>
24#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/spinlock.h>
26#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000027#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020028#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010029#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050030#include <linux/kgdb.h>
31#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070032#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000033#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050034#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010035#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080036#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#include <asm/bootinfo.h>
39#include <asm/branch.h>
40#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000041#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020043#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000044#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000046#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020047#include <asm/idle.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000048#include <asm/mipsregs.h>
49#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000051#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/pgtable.h>
53#include <asm/ptrace.h>
54#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/tlbdebug.h>
56#include <asm/traps.h>
57#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070058#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090061#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010062#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090064extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090065extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010066extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010067extern u32 handle_tlbl[];
68extern u32 handle_tlbs[];
69extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070070extern asmlinkage void handle_adel(void);
71extern asmlinkage void handle_ades(void);
72extern asmlinkage void handle_ibe(void);
73extern asmlinkage void handle_dbe(void);
74extern asmlinkage void handle_sys(void);
75extern asmlinkage void handle_bp(void);
76extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090077extern asmlinkage void handle_ri_rdhwr_vivt(void);
78extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079extern asmlinkage void handle_cpu(void);
80extern asmlinkage void handle_ov(void);
81extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000082extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000084extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000085extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_mdmx(void);
87extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000088extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000089extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090extern asmlinkage void handle_mcheck(void);
91extern asmlinkage void handle_reserved(void);
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093void (*board_be_init)(void);
94int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000095void (*board_nmi_handler_setup)(void);
96void (*board_ejtag_handler_setup)(void);
97void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +000098void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +000099void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200101static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900102{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100103 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900104 unsigned long addr;
105
106 printk("Call Trace:");
107#ifdef CONFIG_KALLSYMS
108 printk("\n");
109#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200110 while (!kstack_end(sp)) {
111 unsigned long __user *p =
112 (unsigned long __user *)(unsigned long)sp++;
113 if (__get_user(addr, p)) {
114 printk(" (Bad stack address)");
115 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100116 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200117 if (__kernel_text_address(addr))
118 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900119 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200120 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900121}
122
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900123#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900124int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900125static int __init set_raw_show_trace(char *str)
126{
127 raw_show_trace = 1;
128 return 1;
129}
130__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900131#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200132
Ralf Baechleeae23f22007-10-14 23:27:21 +0100133static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900134{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200135 unsigned long sp = regs->regs[29];
136 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900137 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900138
Vincent Wene909be82012-07-19 09:11:16 +0200139 if (!task)
140 task = current;
141
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200143 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900144 return;
145 }
146 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200147 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200148 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900149 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200150 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900151 printk("\n");
152}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154/*
155 * This routine abuses get_user()/put_user() to reference pointers
156 * with at least a bit of error checking ...
157 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100158static void show_stacktrace(struct task_struct *task,
159 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160{
161 const int field = 2 * sizeof(unsigned long);
162 long stackdata;
163 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900164 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166 printk("Stack :");
167 i = 0;
168 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
169 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100170 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 if (i > 39) {
172 printk(" ...");
173 break;
174 }
175
176 if (__get_user(stackdata, sp++)) {
177 printk(" (Bad stack address)");
178 break;
179 }
180
181 printk(" %0*lx", field, stackdata);
182 i++;
183 }
184 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200185 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900186}
187
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900188void show_stack(struct task_struct *task, unsigned long *sp)
189{
190 struct pt_regs regs;
191 if (sp) {
192 regs.regs[29] = (unsigned long)sp;
193 regs.regs[31] = 0;
194 regs.cp0_epc = 0;
195 } else {
196 if (task && task != current) {
197 regs.regs[29] = task->thread.reg29;
198 regs.regs[31] = 0;
199 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500200#ifdef CONFIG_KGDB_KDB
201 } else if (atomic_read(&kgdb_active) != -1 &&
202 kdb_current_regs) {
203 memcpy(&regs, kdb_current_regs, sizeof(regs));
204#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900205 } else {
206 prepare_frametrace(&regs);
207 }
208 }
209 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900212static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
214 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100215 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 printk("\nCode:");
218
Ralf Baechle39b8d522008-04-28 17:14:26 +0100219 if ((unsigned long)pc & 1)
220 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 for(i = -3 ; i < 6 ; i++) {
222 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100223 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 printk(" (Bad address in epc)\n");
225 break;
226 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100227 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 }
229}
230
Ralf Baechleeae23f22007-10-14 23:27:21 +0100231static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232{
233 const int field = 2 * sizeof(unsigned long);
234 unsigned int cause = regs->cp0_cause;
235 int i;
236
Tejun Heoa43cb952013-04-30 15:27:17 -0700237 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
239 /*
240 * Saved main processor registers
241 */
242 for (i = 0; i < 32; ) {
243 if ((i % 4) == 0)
244 printk("$%2d :", i);
245 if (i == 0)
246 printk(" %0*lx", field, 0UL);
247 else if (i == 26 || i == 27)
248 printk(" %*s", field, "");
249 else
250 printk(" %0*lx", field, regs->regs[i]);
251
252 i++;
253 if ((i % 4) == 0)
254 printk("\n");
255 }
256
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100257#ifdef CONFIG_CPU_HAS_SMARTMIPS
258 printk("Acx : %0*lx\n", field, regs->acx);
259#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 printk("Hi : %0*lx\n", field, regs->hi);
261 printk("Lo : %0*lx\n", field, regs->lo);
262
263 /*
264 * Saved cp0 registers
265 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100266 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
267 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100269 printk("ra : %0*lx %pS\n", field, regs->regs[31],
270 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Ralf Baechle70342282013-01-22 12:59:30 +0100272 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Ralf Baechle1990e542013-06-26 17:06:34 +0200274 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000275 if (regs->cp0_status & ST0_KUO)
276 printk("KUo ");
277 if (regs->cp0_status & ST0_IEO)
278 printk("IEo ");
279 if (regs->cp0_status & ST0_KUP)
280 printk("KUp ");
281 if (regs->cp0_status & ST0_IEP)
282 printk("IEp ");
283 if (regs->cp0_status & ST0_KUC)
284 printk("KUc ");
285 if (regs->cp0_status & ST0_IEC)
286 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200287 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000288 if (regs->cp0_status & ST0_KX)
289 printk("KX ");
290 if (regs->cp0_status & ST0_SX)
291 printk("SX ");
292 if (regs->cp0_status & ST0_UX)
293 printk("UX ");
294 switch (regs->cp0_status & ST0_KSU) {
295 case KSU_USER:
296 printk("USER ");
297 break;
298 case KSU_SUPERVISOR:
299 printk("SUPERVISOR ");
300 break;
301 case KSU_KERNEL:
302 printk("KERNEL ");
303 break;
304 default:
305 printk("BAD_MODE ");
306 break;
307 }
308 if (regs->cp0_status & ST0_ERL)
309 printk("ERL ");
310 if (regs->cp0_status & ST0_EXL)
311 printk("EXL ");
312 if (regs->cp0_status & ST0_IE)
313 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 printk("\n");
316
317 printk("Cause : %08x\n", cause);
318
319 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
320 if (1 <= cause && cause <= 5)
321 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
322
Ralf Baechle9966db252007-10-11 23:46:17 +0100323 printk("PrId : %08x (%s)\n", read_c0_prid(),
324 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
326
Ralf Baechleeae23f22007-10-14 23:27:21 +0100327/*
328 * FIXME: really the generic show_regs should take a const pointer argument.
329 */
330void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100332 __show_regs((struct pt_regs *)regs);
333}
334
David Daneyc1bf2072010-08-03 11:22:20 -0700335void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100336{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100337 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100338 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100339
Ralf Baechleeae23f22007-10-14 23:27:21 +0100340 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100342 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
343 current->comm, current->pid, current_thread_info(), current,
344 field, current_thread_info()->tp_value);
345 if (cpu_has_userlocal) {
346 unsigned long tls;
347
348 tls = read_c0_userlocal();
349 if (tls != current_thread_info()->tp_value)
350 printk("*HwTLS: %0*lx\n", field, tls);
351 }
352
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100353 if (!user_mode(regs))
354 /* Necessary for getting the correct stack content */
355 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900356 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900357 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100359 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360}
361
David Daney70dc6f02010-08-03 15:44:43 -0700362static int regs_to_trapnr(struct pt_regs *regs)
363{
364 return (regs->cp0_cause >> 2) & 0x1f;
365}
366
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000367static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
David Daney70dc6f02010-08-03 15:44:43 -0700369void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
371 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400372 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100373#ifdef CONFIG_MIPS_MT_SMTC
Nathan Lynch8742cd22011-09-30 13:49:35 -0500374 unsigned long dvpret;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100375#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Nathan Lynch8742cd22011-09-30 13:49:35 -0500377 oops_enter();
378
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200379 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
380 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100381 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000384 raw_spin_lock_irq(&die_lock);
Nathan Lynch8742cd22011-09-30 13:49:35 -0500385#ifdef CONFIG_MIPS_MT_SMTC
386 dvpret = dvpe();
387#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100388 bust_spinlocks(1);
389#ifdef CONFIG_MIPS_MT_SMTC
390 mips_mt_regdump(dvpret);
391#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400392
Ralf Baechle178086c2005-10-13 17:07:54 +0100393 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030395 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000396 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200397
Nathan Lynch8742cd22011-09-30 13:49:35 -0500398 oops_exit();
399
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400 if (in_interrupt())
401 panic("Fatal exception in interrupt");
402
403 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000404 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200405 ssleep(5);
406 panic("Fatal exception");
407 }
408
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200409 if (regs && kexec_should_crash(current))
410 crash_kexec(regs);
411
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400412 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200415extern struct exception_table_entry __start___dbe_table[];
416extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000418__asm__(
419" .section __dbe_table, \"a\"\n"
420" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422/* Given an address, look for it in the exception tables. */
423static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
424{
425 const struct exception_table_entry *e;
426
427 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
428 if (!e)
429 e = search_module_dbetables(addr);
430 return e;
431}
432
433asmlinkage void do_be(struct pt_regs *regs)
434{
435 const int field = 2 * sizeof(unsigned long);
436 const struct exception_table_entry *fixup = NULL;
437 int data = regs->cp0_cause & 4;
438 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200439 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200441 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100442 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 if (data && !user_mode(regs))
444 fixup = search_dbe_tables(exception_epc(regs));
445
446 if (fixup)
447 action = MIPS_BE_FIXUP;
448
449 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900450 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452 switch (action) {
453 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200454 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 case MIPS_BE_FIXUP:
456 if (fixup) {
457 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200458 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 }
460 break;
461 default:
462 break;
463 }
464
465 /*
466 * Assume it would be too dangerous to continue ...
467 */
468 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
469 data ? "Data" : "Instruction",
470 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200471 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
472 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200473 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 die_if_kernel("Oops", regs);
476 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200477
478out:
479 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480}
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100483 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 */
485
486#define OPCODE 0xfc000000
487#define BASE 0x03e00000
488#define RT 0x001f0000
489#define OFFSET 0x0000ffff
490#define LL 0xc0000000
491#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100492#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000493#define SPEC3 0x7c000000
494#define RD 0x0000f800
495#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100496#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000497#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500499/* microMIPS definitions */
500#define MM_POOL32A_FUNC 0xfc00ffff
501#define MM_RDHWR 0x00006b3c
502#define MM_RS 0x001f0000
503#define MM_RT 0x03e00000
504
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505/*
506 * The ll_bit is cleared by r*_switch.S
507 */
508
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200509unsigned int ll_bit;
510struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100512static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000514 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
517 /*
518 * analyse the ll instruction that just caused a ri exception
519 * and put the referenced address to addr.
520 */
521
522 /* sign extend offset */
523 offset = opcode & OFFSET;
524 offset <<= 16;
525 offset >>= 16;
526
Ralf Baechlefe00f942005-03-01 19:22:29 +0000527 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000528 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100530 if ((unsigned long)vaddr & 3)
531 return SIGBUS;
532 if (get_user(value, vaddr))
533 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535 preempt_disable();
536
537 if (ll_task == NULL || ll_task == current) {
538 ll_bit = 1;
539 } else {
540 ll_bit = 0;
541 }
542 ll_task = current;
543
544 preempt_enable();
545
546 regs->regs[(opcode & RT) >> 16] = value;
547
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100548 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549}
550
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100551static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000553 unsigned long __user *vaddr;
554 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557 /*
558 * analyse the sc instruction that just caused a ri exception
559 * and put the referenced address to addr.
560 */
561
562 /* sign extend offset */
563 offset = opcode & OFFSET;
564 offset <<= 16;
565 offset >>= 16;
566
Ralf Baechlefe00f942005-03-01 19:22:29 +0000567 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000568 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 reg = (opcode & RT) >> 16;
570
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100571 if ((unsigned long)vaddr & 3)
572 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 preempt_disable();
575
576 if (ll_bit == 0 || ll_task != current) {
577 regs->regs[reg] = 0;
578 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
581
582 preempt_enable();
583
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 if (put_user(regs->regs[reg], vaddr))
585 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 regs->regs[reg] = 1;
588
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100589 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590}
591
592/*
593 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
594 * opcodes are supposed to result in coprocessor unusable exceptions if
595 * executed on ll/sc-less processors. That's the theory. In practice a
596 * few processors such as NEC's VR4100 throw reserved instruction exceptions
597 * instead, so we're doing the emulation thing in both exception handlers.
598 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800601 if ((opcode & OPCODE) == LL) {
602 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200603 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800605 }
606 if ((opcode & OPCODE) == SC) {
607 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200608 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100609 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100612 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613}
614
Ralf Baechle3c370262005-04-13 17:43:59 +0000615/*
616 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100617 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000618 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500619static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000620{
Al Virodc8f6022006-01-12 01:06:07 -0800621 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000622
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500623 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
624 1, regs, 0);
625 switch (rd) {
626 case 0: /* CPU number */
627 regs->regs[rt] = smp_processor_id();
628 return 0;
629 case 1: /* SYNCI length */
630 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
631 current_cpu_data.icache.linesz);
632 return 0;
633 case 2: /* Read count register */
634 regs->regs[rt] = read_c0_count();
635 return 0;
636 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200637 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500638 case CPU_20KC:
639 case CPU_25KF:
640 regs->regs[rt] = 1;
641 break;
642 default:
643 regs->regs[rt] = 2;
644 }
645 return 0;
646 case 29:
647 regs->regs[rt] = ti->tp_value;
648 return 0;
649 default:
650 return -1;
651 }
652}
653
654static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
655{
Ralf Baechle3c370262005-04-13 17:43:59 +0000656 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
657 int rd = (opcode & RD) >> 11;
658 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500659
660 simulate_rdhwr(regs, rd, rt);
661 return 0;
662 }
663
664 /* Not ours. */
665 return -1;
666}
667
668static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
669{
670 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
671 int rd = (opcode & MM_RS) >> 16;
672 int rt = (opcode & MM_RT) >> 21;
673 simulate_rdhwr(regs, rd, rt);
674 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000675 }
676
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500677 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100678 return -1;
679}
Ralf Baechlee5679882006-11-30 01:14:47 +0000680
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
682{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800683 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
684 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200685 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100686 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800687 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100688
689 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000690}
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692asmlinkage void do_ov(struct pt_regs *regs)
693{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200694 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 siginfo_t info;
696
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200697 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000698 die_if_kernel("Integer overflow", regs);
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 info.si_code = FPE_INTOVF;
701 info.si_signo = SIGFPE;
702 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000703 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200705 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500708int process_fpemu_return(int sig, void __user *fault_addr)
David Daney515b0292010-10-21 16:32:26 -0700709{
710 if (sig == SIGSEGV || sig == SIGBUS) {
711 struct siginfo si = {0};
712 si.si_addr = fault_addr;
713 si.si_signo = sig;
714 if (sig == SIGSEGV) {
Davidlohr Buesof7a89f12014-04-19 19:26:28 -0700715 down_read(&current->mm->mmap_sem);
David Daney515b0292010-10-21 16:32:26 -0700716 if (find_vma(current->mm, (unsigned long)fault_addr))
717 si.si_code = SEGV_ACCERR;
718 else
719 si.si_code = SEGV_MAPERR;
Davidlohr Buesof7a89f12014-04-19 19:26:28 -0700720 up_read(&current->mm->mmap_sem);
David Daney515b0292010-10-21 16:32:26 -0700721 } else {
722 si.si_code = BUS_ADRERR;
723 }
724 force_sig_info(sig, &si, current);
725 return 1;
726 } else if (sig) {
727 force_sig(sig, current);
728 return 1;
729 } else {
730 return 0;
731 }
732}
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734/*
735 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
736 */
737asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
738{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200739 enum ctx_state prev_state;
David Daney515b0292010-10-21 16:32:26 -0700740 siginfo_t info = {0};
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100741
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200742 prev_state = exception_enter();
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200743 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
744 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200745 goto out;
Chris Dearman57725f92006-06-30 23:35:28 +0100746 die_if_kernel("FP exception in kernel code", regs);
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 if (fcr31 & FPU_CSR_UNI_X) {
749 int sig;
David Daney515b0292010-10-21 16:32:26 -0700750 void __user *fault_addr = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000753 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 * software emulator on-board, let's use it...
755 *
756 * Force FPU to dump state into task/thread context. We're
757 * moving a lot of data here for what is probably a single
758 * instruction, but the alternative is to pre-decode the FP
759 * register operands before invoking the emulator, which seems
760 * a bit extreme for what should be an infrequent event.
761 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000762 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900763 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700766 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
767 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 /*
770 * We can't allow the emulated instruction to leave any of
771 * the cause bit set in $fcr31.
772 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900773 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100776 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 /* If something went wrong, signal */
David Daney515b0292010-10-21 16:32:26 -0700779 process_fpemu_return(sig, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200781 goto out;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100782 } else if (fcr31 & FPU_CSR_INV_X)
783 info.si_code = FPE_FLTINV;
784 else if (fcr31 & FPU_CSR_DIV_X)
785 info.si_code = FPE_FLTDIV;
786 else if (fcr31 & FPU_CSR_OVF_X)
787 info.si_code = FPE_FLTOVF;
788 else if (fcr31 & FPU_CSR_UDF_X)
789 info.si_code = FPE_FLTUND;
790 else if (fcr31 & FPU_CSR_INE_X)
791 info.si_code = FPE_FLTRES;
792 else
793 info.si_code = __SI_FAULT;
794 info.si_signo = SIGFPE;
795 info.si_errno = 0;
796 info.si_addr = (void __user *) regs->cp0_epc;
797 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200798
799out:
800 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801}
802
Ralf Baechledf270052008-04-20 16:28:54 +0100803static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
804 const char *str)
805{
806 siginfo_t info;
807 char b[40];
808
Jason Wessel5dd11d52010-05-20 21:04:26 -0500809#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700810 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500811 return;
812#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
813
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200814 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
815 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500816 return;
817
Ralf Baechledf270052008-04-20 16:28:54 +0100818 /*
819 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
820 * insns, even for trap and break codes that indicate arithmetic
821 * failures. Weird ...
822 * But should we continue the brokenness??? --macro
823 */
824 switch (code) {
825 case BRK_OVERFLOW:
826 case BRK_DIVZERO:
827 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
828 die_if_kernel(b, regs);
829 if (code == BRK_DIVZERO)
830 info.si_code = FPE_INTDIV;
831 else
832 info.si_code = FPE_INTOVF;
833 info.si_signo = SIGFPE;
834 info.si_errno = 0;
835 info.si_addr = (void __user *) regs->cp0_epc;
836 force_sig_info(SIGFPE, &info, current);
837 break;
838 case BRK_BUG:
839 die_if_kernel("Kernel bug detected", regs);
840 force_sig(SIGTRAP, current);
841 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000842 case BRK_MEMU:
843 /*
844 * Address errors may be deliberately induced by the FPU
845 * emulator to retake control of the CPU after executing the
846 * instruction in the delay slot of an emulated branch.
847 *
848 * Terminate if exception was recognized as a delay slot return
849 * otherwise handle as normal.
850 */
851 if (do_dsemulret(regs))
852 return;
853
854 die_if_kernel("Math emu break/trap", regs);
855 force_sig(SIGTRAP, current);
856 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100857 default:
858 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
859 die_if_kernel(b, regs);
860 force_sig(SIGTRAP, current);
861 }
862}
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864asmlinkage void do_bp(struct pt_regs *regs)
865{
866 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200867 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500868 unsigned long epc;
869 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000870 mm_segment_t seg;
871
872 seg = get_fs();
873 if (!user_mode(regs))
874 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200876 prev_state = exception_enter();
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500877 if (get_isa16_mode(regs->cp0_epc)) {
878 /* Calculate EPC. */
879 epc = exception_epc(regs);
880 if (cpu_has_mmips) {
881 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
882 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
883 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000884 opcode = (instr[0] << 16) | instr[1];
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500885 } else {
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000886 /* MIPS16e mode */
887 if (__get_user(instr[0],
888 (u16 __user *)msk_isa16_mode(epc)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500889 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000890 bcode = (instr[0] >> 6) & 0x3f;
891 do_trap_or_bp(regs, bcode, "Break");
892 goto out;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500893 }
894 } else {
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000895 if (__get_user(opcode,
896 (unsigned int __user *) exception_epc(regs)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500897 goto out_sigsegv;
898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
900 /*
901 * There is the ancient bug in the MIPS assemblers that the break
902 * code starts left to bit 16 instead to bit 6 in the opcode.
903 * Gas is bug-compatible, but not always, grrr...
904 * We handle both cases with a simple heuristics. --macro
905 */
906 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100907 if (bcode >= (1 << 10))
908 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
David Daneyc1bf2072010-08-03 11:22:20 -0700910 /*
911 * notify the kprobe handlers, if instruction is likely to
912 * pertain to them.
913 */
914 switch (bcode) {
915 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200916 if (notify_die(DIE_BREAK, "debug", regs, bcode,
917 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200918 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700919 else
920 break;
921 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200922 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
923 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200924 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700925 else
926 break;
927 default:
928 break;
929 }
930
Ralf Baechledf270052008-04-20 16:28:54 +0100931 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200932
933out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000934 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200935 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900936 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000937
938out_sigsegv:
939 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200940 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941}
942
943asmlinkage void do_tr(struct pt_regs *regs)
944{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000945 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200946 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500947 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000948 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000949 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000951 seg = get_fs();
952 if (!user_mode(regs))
953 set_fs(get_ds());
954
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200955 prev_state = exception_enter();
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000956 if (get_isa16_mode(regs->cp0_epc)) {
957 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
958 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500959 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000960 opcode = (instr[0] << 16) | instr[1];
961 /* Immediate versions don't provide a code. */
962 if (!(opcode & OPCODE))
963 tcode = (opcode >> 12) & ((1 << 4) - 1);
964 } else {
965 if (__get_user(opcode, (u32 __user *)epc))
966 goto out_sigsegv;
967 /* Immediate versions don't provide a code. */
968 if (!(opcode & OPCODE))
969 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
Ralf Baechledf270052008-04-20 16:28:54 +0100972 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200973
974out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000975 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200976 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900977 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000978
979out_sigsegv:
980 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200981 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
984asmlinkage void do_ri(struct pt_regs *regs)
985{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100986 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
987 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500988 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200989 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100990 unsigned int opcode = 0;
991 int status = -1;
992
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200993 prev_state = exception_enter();
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200994 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
995 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200996 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 die_if_kernel("Reserved instruction in kernel code", regs);
999
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001000 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001001 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001002
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001003 if (get_isa16_mode(regs->cp0_epc)) {
1004 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001005
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001006 if (unlikely(get_user(mmop[0], epc) < 0))
1007 status = SIGSEGV;
1008 if (unlikely(get_user(mmop[1], epc) < 0))
1009 status = SIGSEGV;
1010 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001011
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001012 if (status < 0)
1013 status = simulate_rdhwr_mm(regs, opcode);
1014 } else {
1015 if (unlikely(get_user(opcode, epc) < 0))
1016 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001017
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001018 if (!cpu_has_llsc && status < 0)
1019 status = simulate_llsc(regs, opcode);
1020
1021 if (status < 0)
1022 status = simulate_rdhwr_normal(regs, opcode);
1023
1024 if (status < 0)
1025 status = simulate_sync(regs, opcode);
1026 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001027
1028 if (status < 0)
1029 status = SIGILL;
1030
1031 if (unlikely(status > 0)) {
1032 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001033 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001034 force_sig(status, current);
1035 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001036
1037out:
1038 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039}
1040
Ralf Baechled223a862007-07-10 17:33:02 +01001041/*
1042 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1043 * emulated more than some threshold number of instructions, force migration to
1044 * a "CPU" that has FP support.
1045 */
1046static void mt_ase_fp_affinity(void)
1047{
1048#ifdef CONFIG_MIPS_MT_FPAFF
1049 if (mt_fpemul_threshold > 0 &&
1050 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1051 /*
1052 * If there's no FPU present, or if the application has already
1053 * restricted the allowed set to exclude any CPUs with FPUs,
1054 * we'll skip the procedure.
1055 */
1056 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1057 cpumask_t tmask;
1058
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001059 current->thread.user_cpus_allowed
1060 = current->cpus_allowed;
1061 cpus_and(tmask, current->cpus_allowed,
1062 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001063 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001064 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001065 }
1066 }
1067#endif /* CONFIG_MIPS_MT_FPAFF */
1068}
1069
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001070/*
1071 * No lock; only written during early bootup by CPU 0.
1072 */
1073static RAW_NOTIFIER_HEAD(cu2_chain);
1074
1075int __ref register_cu2_notifier(struct notifier_block *nb)
1076{
1077 return raw_notifier_chain_register(&cu2_chain, nb);
1078}
1079
1080int cu2_notifier_call_chain(unsigned long val, void *v)
1081{
1082 return raw_notifier_call_chain(&cu2_chain, val, v);
1083}
1084
1085static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001086 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001087{
1088 struct pt_regs *regs = data;
1089
Jayachandran C83bee792013-06-10 06:30:01 +00001090 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001091 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001092 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001093
1094 return NOTIFY_OK;
1095}
1096
Paul Burton1db1af82014-01-27 15:23:11 +00001097static int enable_restore_fp_context(int msa)
1098{
1099 int err, was_fpu_owner;
1100
1101 if (!used_math()) {
1102 /* First time FP context user. */
1103 err = init_fpu();
1104 if (msa && !err)
1105 enable_msa();
1106 if (!err)
1107 set_used_math();
1108 return err;
1109 }
1110
1111 /*
1112 * This task has formerly used the FP context.
1113 *
1114 * If this thread has no live MSA vector context then we can simply
1115 * restore the scalar FP context. If it has live MSA vector context
1116 * (that is, it has or may have used MSA since last performing a
1117 * function call) then we'll need to restore the vector context. This
1118 * applies even if we're currently only executing a scalar FP
1119 * instruction. This is because if we were to later execute an MSA
1120 * instruction then we'd either have to:
1121 *
1122 * - Restore the vector context & clobber any registers modified by
1123 * scalar FP instructions between now & then.
1124 *
1125 * or
1126 *
1127 * - Not restore the vector context & lose the most significant bits
1128 * of all vector registers.
1129 *
1130 * Neither of those options is acceptable. We cannot restore the least
1131 * significant bits of the registers now & only restore the most
1132 * significant bits later because the most significant bits of any
1133 * vector registers whose aliased FP register is modified now will have
1134 * been zeroed. We'd have no way to know that when restoring the vector
1135 * context & thus may load an outdated value for the most significant
1136 * bits of a vector register.
1137 */
1138 if (!msa && !thread_msa_context_live())
1139 return own_fpu(1);
1140
1141 /*
1142 * This task is using or has previously used MSA. Thus we require
1143 * that Status.FR == 1.
1144 */
1145 was_fpu_owner = is_fpu_owner();
1146 err = own_fpu(0);
1147 if (err)
1148 return err;
1149
1150 enable_msa();
1151 write_msa_csr(current->thread.fpu.msacsr);
1152 set_thread_flag(TIF_USEDMSA);
1153
1154 /*
1155 * If this is the first time that the task is using MSA and it has
1156 * previously used scalar FP in this time slice then we already nave
1157 * FP context which we shouldn't clobber.
1158 */
1159 if (!test_and_set_thread_flag(TIF_MSA_CTX_LIVE) && was_fpu_owner)
1160 return 0;
1161
1162 /* We need to restore the vector context. */
1163 restore_msa(current);
1164 return 0;
1165}
1166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167asmlinkage void do_cpu(struct pt_regs *regs)
1168{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001169 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001170 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001171 unsigned long old_epc, old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001172 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001174 int status, err;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001175 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001177 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1179
Jayachandran C83bee792013-06-10 06:30:01 +00001180 if (cpid != 2)
1181 die_if_kernel("do_cpu invoked from kernel context!", regs);
1182
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 switch (cpid) {
1184 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001185 epc = (unsigned int __user *)exception_epc(regs);
1186 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001187 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001188 opcode = 0;
1189 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001191 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001192 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001193
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001194 if (get_isa16_mode(regs->cp0_epc)) {
1195 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001196
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001197 if (unlikely(get_user(mmop[0], epc) < 0))
1198 status = SIGSEGV;
1199 if (unlikely(get_user(mmop[1], epc) < 0))
1200 status = SIGSEGV;
1201 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001202
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001203 if (status < 0)
1204 status = simulate_rdhwr_mm(regs, opcode);
1205 } else {
1206 if (unlikely(get_user(opcode, epc) < 0))
1207 status = SIGSEGV;
1208
1209 if (!cpu_has_llsc && status < 0)
1210 status = simulate_llsc(regs, opcode);
1211
1212 if (status < 0)
1213 status = simulate_rdhwr_normal(regs, opcode);
1214 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001215
1216 if (status < 0)
1217 status = SIGILL;
1218
1219 if (unlikely(status > 0)) {
1220 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001221 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001222 force_sig(status, current);
1223 }
1224
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001225 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001227 case 3:
1228 /*
1229 * Old (MIPS I and MIPS II) processors will set this code
1230 * for COP1X opcode instructions that replaced the original
Ralf Baechle70342282013-01-22 12:59:30 +01001231 * COP3 space. We don't limit COP1 space instructions in
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001232 * the emulator according to the CPU ISA, so we want to
1233 * treat COP1X instructions consistently regardless of which
Ralf Baechle70342282013-01-22 12:59:30 +01001234 * code the CPU chose. Therefore we redirect this trap to
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001235 * the FP emulator too.
1236 *
1237 * Then some newer FPU-less processors use this code
1238 * erroneously too, so they are covered by this choice
1239 * as well.
1240 */
1241 if (raw_cpu_has_fpu)
1242 break;
1243 /* Fall through. */
1244
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001246 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Paul Burton597ce172013-11-22 13:12:07 +00001248 if (!raw_cpu_has_fpu || err) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001249 int sig;
David Daney515b0292010-10-21 16:32:26 -07001250 void __user *fault_addr = NULL;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001251 sig = fpu_emulator_cop1Handler(regs,
David Daney515b0292010-10-21 16:32:26 -07001252 &current->thread.fpu,
1253 0, &fault_addr);
Paul Burton597ce172013-11-22 13:12:07 +00001254 if (!process_fpemu_return(sig, fault_addr) && !err)
Ralf Baechled223a862007-07-10 17:33:02 +01001255 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 }
1257
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001258 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001261 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001262 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 }
1264
1265 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001266
1267out:
1268 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269}
1270
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001271asmlinkage void do_msa_fpe(struct pt_regs *regs)
1272{
1273 enum ctx_state prev_state;
1274
1275 prev_state = exception_enter();
1276 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1277 force_sig(SIGFPE, current);
1278 exception_exit(prev_state);
1279}
1280
Paul Burton1db1af82014-01-27 15:23:11 +00001281asmlinkage void do_msa(struct pt_regs *regs)
1282{
1283 enum ctx_state prev_state;
1284 int err;
1285
1286 prev_state = exception_enter();
1287
1288 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1289 force_sig(SIGILL, current);
1290 goto out;
1291 }
1292
1293 die_if_kernel("do_msa invoked from kernel context!", regs);
1294
1295 err = enable_restore_fp_context(1);
1296 if (err)
1297 force_sig(SIGILL, current);
1298out:
1299 exception_exit(prev_state);
1300}
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302asmlinkage void do_mdmx(struct pt_regs *regs)
1303{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001304 enum ctx_state prev_state;
1305
1306 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001308 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309}
1310
David Daney8bc6d052009-01-05 15:29:58 -08001311/*
1312 * Called with interrupts disabled.
1313 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314asmlinkage void do_watch(struct pt_regs *regs)
1315{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001316 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001317 u32 cause;
1318
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001319 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001321 * Clear WP (bit 22) bit of cause register so we don't loop
1322 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 */
David Daneyb67b2b72008-09-23 00:08:45 -07001324 cause = read_c0_cause();
1325 cause &= ~(1 << 22);
1326 write_c0_cause(cause);
1327
1328 /*
1329 * If the current thread has the watch registers loaded, save
1330 * their values and send SIGTRAP. Otherwise another thread
1331 * left the registers set, clear them and continue.
1332 */
1333 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1334 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001335 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001336 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001337 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001338 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001339 local_irq_enable();
1340 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001341 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342}
1343
1344asmlinkage void do_mcheck(struct pt_regs *regs)
1345{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001346 const int field = 2 * sizeof(unsigned long);
1347 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001348 enum ctx_state prev_state;
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001349
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001350 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001352
1353 if (multi_match) {
Ralf Baechle70342282013-01-22 12:59:30 +01001354 printk("Index : %0x\n", read_c0_index());
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001355 printk("Pagemask: %0x\n", read_c0_pagemask());
1356 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1357 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1358 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1359 printk("\n");
1360 dump_tlb_all();
1361 }
1362
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001363 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 /*
1366 * Some chips may have other causes of machine check (e.g. SB1
1367 * graduation timer)
1368 */
1369 panic("Caught Machine Check exception - %scaused by multiple "
1370 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001371 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372}
1373
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001374asmlinkage void do_mt(struct pt_regs *regs)
1375{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001376 int subcode;
1377
Ralf Baechle41c594a2006-04-05 09:45:45 +01001378 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1379 >> VPECONTROL_EXCPT_SHIFT;
1380 switch (subcode) {
1381 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001382 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001383 break;
1384 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001385 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001386 break;
1387 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001388 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001389 break;
1390 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001391 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001392 break;
1393 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001394 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001395 break;
1396 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001397 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001398 break;
1399 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001400 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001401 subcode);
1402 break;
1403 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001404 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1405
1406 force_sig(SIGILL, current);
1407}
1408
1409
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001410asmlinkage void do_dsp(struct pt_regs *regs)
1411{
1412 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001413 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001414
1415 force_sig(SIGILL, current);
1416}
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418asmlinkage void do_reserved(struct pt_regs *regs)
1419{
1420 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001421 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 * caused by a new unknown cpu type or after another deadly
1423 * hard/software error.
1424 */
1425 show_regs(regs);
1426 panic("Caught reserved exception %ld - should not happen.",
1427 (regs->cp0_cause & 0x7f) >> 2);
1428}
1429
Ralf Baechle39b8d522008-04-28 17:14:26 +01001430static int __initdata l1parity = 1;
1431static int __init nol1parity(char *s)
1432{
1433 l1parity = 0;
1434 return 1;
1435}
1436__setup("nol1par", nol1parity);
1437static int __initdata l2parity = 1;
1438static int __init nol2parity(char *s)
1439{
1440 l2parity = 0;
1441 return 1;
1442}
1443__setup("nol2par", nol2parity);
1444
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445/*
1446 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1447 * it different ways.
1448 */
1449static inline void parity_protection_init(void)
1450{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001451 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001453 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001454 case CPU_74K:
1455 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001456 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001457 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001458 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001459 case CPU_P5600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001460 {
1461#define ERRCTL_PE 0x80000000
1462#define ERRCTL_L2P 0x00800000
1463 unsigned long errctl;
1464 unsigned int l1parity_present, l2parity_present;
1465
1466 errctl = read_c0_ecc();
1467 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1468
1469 /* probe L1 parity support */
1470 write_c0_ecc(errctl | ERRCTL_PE);
1471 back_to_back_c0_hazard();
1472 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1473
1474 /* probe L2 parity support */
1475 write_c0_ecc(errctl|ERRCTL_L2P);
1476 back_to_back_c0_hazard();
1477 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1478
1479 if (l1parity_present && l2parity_present) {
1480 if (l1parity)
1481 errctl |= ERRCTL_PE;
1482 if (l1parity ^ l2parity)
1483 errctl |= ERRCTL_L2P;
1484 } else if (l1parity_present) {
1485 if (l1parity)
1486 errctl |= ERRCTL_PE;
1487 } else if (l2parity_present) {
1488 if (l2parity)
1489 errctl |= ERRCTL_L2P;
1490 } else {
1491 /* No parity available */
1492 }
1493
1494 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1495
1496 write_c0_ecc(errctl);
1497 back_to_back_c0_hazard();
1498 errctl = read_c0_ecc();
1499 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1500
1501 if (l1parity_present)
1502 printk(KERN_INFO "Cache parity protection %sabled\n",
1503 (errctl & ERRCTL_PE) ? "en" : "dis");
1504
1505 if (l2parity_present) {
1506 if (l1parity_present && l1parity)
1507 errctl ^= ERRCTL_L2P;
1508 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1509 (errctl & ERRCTL_L2P) ? "en" : "dis");
1510 }
1511 }
1512 break;
1513
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001515 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001516 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001517 write_c0_ecc(0x80000000);
1518 back_to_back_c0_hazard();
1519 /* Set the PE bit (bit 31) in the c0_errctl register. */
1520 printk(KERN_INFO "Cache parity protection %sabled\n",
1521 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 break;
1523 case CPU_20KC:
1524 case CPU_25KF:
1525 /* Clear the DE bit (bit 16) in the c0_status register. */
1526 printk(KERN_INFO "Enable cache parity protection for "
1527 "MIPS 20KC/25KF CPUs.\n");
1528 clear_c0_status(ST0_DE);
1529 break;
1530 default:
1531 break;
1532 }
1533}
1534
1535asmlinkage void cache_parity_error(void)
1536{
1537 const int field = 2 * sizeof(unsigned long);
1538 unsigned int reg_val;
1539
1540 /* For the moment, report the problem and hang. */
1541 printk("Cache error exception:\n");
1542 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1543 reg_val = read_c0_cacheerr();
1544 printk("c0_cacheerr == %08x\n", reg_val);
1545
1546 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1547 reg_val & (1<<30) ? "secondary" : "primary",
1548 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001549 if (cpu_has_mips_r2 &&
Markos Chandras721a9202014-05-21 12:35:00 +01001550 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001551 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1552 reg_val & (1<<29) ? "ED " : "",
1553 reg_val & (1<<28) ? "ET " : "",
1554 reg_val & (1<<27) ? "ES " : "",
1555 reg_val & (1<<26) ? "EE " : "",
1556 reg_val & (1<<25) ? "EB " : "",
1557 reg_val & (1<<24) ? "EI " : "",
1558 reg_val & (1<<23) ? "E1 " : "",
1559 reg_val & (1<<22) ? "E0 " : "");
1560 } else {
1561 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1562 reg_val & (1<<29) ? "ED " : "",
1563 reg_val & (1<<28) ? "ET " : "",
1564 reg_val & (1<<26) ? "EE " : "",
1565 reg_val & (1<<25) ? "EB " : "",
1566 reg_val & (1<<24) ? "EI " : "",
1567 reg_val & (1<<23) ? "E1 " : "",
1568 reg_val & (1<<22) ? "E0 " : "");
1569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1571
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001572#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 if (reg_val & (1<<22))
1574 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1575
1576 if (reg_val & (1<<23))
1577 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1578#endif
1579
1580 panic("Can't handle the cache error!");
1581}
1582
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001583asmlinkage void do_ftlb(void)
1584{
1585 const int field = 2 * sizeof(unsigned long);
1586 unsigned int reg_val;
1587
1588 /* For the moment, report the problem and hang. */
1589 if (cpu_has_mips_r2 &&
Markos Chandras721a9202014-05-21 12:35:00 +01001590 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001591 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1592 read_c0_ecc());
1593 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1594 reg_val = read_c0_cacheerr();
1595 pr_err("c0_cacheerr == %08x\n", reg_val);
1596
1597 if ((reg_val & 0xc0000000) == 0xc0000000) {
1598 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1599 } else {
1600 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1601 reg_val & (1<<30) ? "secondary" : "primary",
1602 reg_val & (1<<31) ? "data" : "insn");
1603 }
1604 } else {
1605 pr_err("FTLB error exception\n");
1606 }
1607 /* Just print the cacheerr bits for now */
1608 cache_parity_error();
1609}
1610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611/*
1612 * SDBBP EJTAG debug exception handler.
1613 * We skip the instruction and return to the next instruction.
1614 */
1615void ejtag_exception_handler(struct pt_regs *regs)
1616{
1617 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001618 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 unsigned int debug;
1620
Chris Dearman70ae6122006-06-30 12:32:37 +01001621 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 depc = read_c0_depc();
1623 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001624 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 if (debug & 0x80000000) {
1626 /*
1627 * In branch delay slot.
1628 * We cheat a little bit here and use EPC to calculate the
1629 * debug return address (DEPC). EPC is restored after the
1630 * calculation.
1631 */
1632 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001633 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001635 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 depc = regs->cp0_epc;
1637 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001638 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 } else
1640 depc += 4;
1641 write_c0_depc(depc);
1642
1643#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001644 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 write_c0_debug(debug | 0x100);
1646#endif
1647}
1648
1649/*
1650 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001651 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001653static RAW_NOTIFIER_HEAD(nmi_chain);
1654
1655int register_nmi_notifier(struct notifier_block *nb)
1656{
1657 return raw_notifier_chain_register(&nmi_chain, nb);
1658}
1659
Joe Perchesff2d8b12012-01-12 17:17:21 -08001660void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001662 char str[100];
1663
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001664 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001665 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001666 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1667 smp_processor_id(), regs->cp0_epc);
1668 regs->cp0_epc = read_c0_errorepc();
1669 die(str, regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670}
1671
Ralf Baechlee01402b2005-07-14 15:57:16 +00001672#define VECTORSPACING 0x100 /* for EI/VI mode */
1673
1674unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001676unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001678void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679{
1680 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001681 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001683#ifdef CONFIG_CPU_MICROMIPS
1684 /*
1685 * Only the TLB handlers are cache aligned with an even
1686 * address. All other handlers are on an odd address and
1687 * require no modification. Otherwise, MIPS32 mode will
1688 * be entered when handling any TLB exceptions. That
1689 * would be bad...since we must stay in microMIPS mode.
1690 */
1691 if (!(handler & 0x1))
1692 handler |= 1;
1693#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001694 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001697#ifdef CONFIG_CPU_MICROMIPS
1698 unsigned long jump_mask = ~((1 << 27) - 1);
1699#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001700 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001701#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001702 u32 *buf = (u32 *)(ebase + 0x200);
1703 unsigned int k0 = 26;
1704 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1705 uasm_i_j(&buf, handler & ~jump_mask);
1706 uasm_i_nop(&buf);
1707 } else {
1708 UASM_i_LA(&buf, k0, handler);
1709 uasm_i_jr(&buf, k0);
1710 uasm_i_nop(&buf);
1711 }
1712 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 }
1714 return (void *)old_handler;
1715}
1716
Ralf Baechle86a17082013-02-08 01:21:34 +01001717static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001718{
1719 show_regs(get_irq_regs());
1720 panic("Caught unexpected vectored interrupt.");
1721}
1722
Ralf Baechleef300e42007-05-06 18:31:18 +01001723static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001724{
1725 unsigned long handler;
1726 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001727 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001728 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001729 unsigned char *b;
1730
Ralf Baechleb72b7092009-03-30 14:49:44 +02001731 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001732
1733 if (addr == NULL) {
1734 handler = (unsigned long) do_default_vi;
1735 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001736 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001737 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001738 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001739
1740 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1741
Ralf Baechlef6771db2007-11-08 18:02:29 +00001742 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001743 panic("Shadow register set %d not supported", srs);
1744
1745 if (cpu_has_veic) {
1746 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001747 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001748 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001749 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001750 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001751 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001752 }
1753
1754 if (srs == 0) {
1755 /*
1756 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001757 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001758 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001759 extern char except_vec_vi, except_vec_vi_lui;
1760 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001761 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001762 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001763 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001764#ifdef CONFIG_MIPS_MT_SMTC
1765 /*
1766 * We need to provide the SMTC vectored interrupt handler
1767 * not only with the address of the handler, but with the
1768 * Status.IM bit to be masked before going there.
1769 */
1770 extern char except_vec_vi_mori;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001771#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1772 const int mori_offset = &except_vec_vi_mori - vec_start + 2;
1773#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001774 const int mori_offset = &except_vec_vi_mori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001775#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001776#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001777#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1778 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1779 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1780#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001781 const int lui_offset = &except_vec_vi_lui - vec_start;
1782 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001783#endif
1784 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001785
1786 if (handler_len > VECTORSPACING) {
1787 /*
1788 * Sigh... panicing won't help as the console
1789 * is probably not configured :(
1790 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001791 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001792 }
1793
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001794 set_handler(((unsigned long)b - ebase), vec_start,
1795#ifdef CONFIG_CPU_MICROMIPS
1796 (handler_len - 1));
1797#else
1798 handler_len);
1799#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001800#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001801 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1802
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001803 h = (u16 *)(b + mori_offset);
1804 *h = (0x100 << n);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001805#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001806 h = (u16 *)(b + lui_offset);
1807 *h = (handler >> 16) & 0xffff;
1808 h = (u16 *)(b + ori_offset);
1809 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001810 local_flush_icache_range((unsigned long)b,
1811 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001812 }
1813 else {
1814 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001815 * In other cases jump directly to the interrupt handler. It
1816 * is the handler's responsibility to save registers if required
1817 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001818 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001819 u32 insn;
1820
1821 h = (u16 *)b;
1822 /* j handler */
1823#ifdef CONFIG_CPU_MICROMIPS
1824 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1825#else
1826 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1827#endif
1828 h[0] = (insn >> 16) & 0xffff;
1829 h[1] = insn & 0xffff;
1830 h[2] = 0;
1831 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001832 local_flush_icache_range((unsigned long)b,
1833 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001834 }
1835
1836 return (void *)old_handler;
1837}
1838
Ralf Baechleef300e42007-05-06 18:31:18 +01001839void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001840{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001841 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001842}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844extern void tlb_init(void);
1845
Ralf Baechle42f77542007-10-18 17:48:11 +01001846/*
1847 * Timer interrupt
1848 */
1849int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001850EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001851int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001852
1853/*
1854 * Performance counter IRQ or -1 if shared with timer
1855 */
1856int cp0_perfcount_irq;
1857EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1858
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001859static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001860
1861static int __init ulri_disable(char *s)
1862{
1863 pr_info("Disabling ulri\n");
1864 noulri = 1;
1865
1866 return 1;
1867}
1868__setup("noulri", ulri_disable);
1869
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001870void per_cpu_trap_init(bool is_boot_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871{
1872 unsigned int cpu = smp_processor_id();
1873 unsigned int status_set = ST0_CU0;
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001874 unsigned int hwrena = cpu_hwrena_impl_bits;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001875#ifdef CONFIG_MIPS_MT_SMTC
1876 int secondaryTC = 0;
1877 int bootTC = (cpu == 0);
1878
1879 /*
1880 * Only do per_cpu_trap_init() for first TC of Each VPE.
1881 * Note that this hack assumes that the SMTC init code
1882 * assigns TCs consecutively and in ascending order.
1883 */
1884
1885 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1886 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1887 secondaryTC = 1;
1888#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889
1890 /*
1891 * Disable coprocessors and select 32-bit or 64-bit addressing
1892 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1893 * flag that some firmware may have left set and the TS bit (for
1894 * IP27). Set XX for ISA IV code to work.
1895 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001896#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1898#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001899 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001901 if (cpu_has_dsp)
1902 status_set |= ST0_MX;
1903
Ralf Baechleb38c7392006-02-07 01:20:43 +00001904 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 status_set);
1906
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001907 if (cpu_has_mips_r2)
1908 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01001909
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001910 if (!noulri && cpu_has_userlocal)
1911 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01001912
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001913 if (hwrena)
1914 write_c0_hwrena(hwrena);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001915
Ralf Baechle41c594a2006-04-05 09:45:45 +01001916#ifdef CONFIG_MIPS_MT_SMTC
1917 if (!secondaryTC) {
1918#endif /* CONFIG_MIPS_MT_SMTC */
1919
Ralf Baechlee01402b2005-07-14 15:57:16 +00001920 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001921 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001922 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001923 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001924 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001925 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001926 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001927 if (cpu_has_divec) {
1928 if (cpu_has_mipsmt) {
1929 unsigned int vpflags = dvpe();
1930 set_c0_cause(CAUSEF_IV);
1931 evpe(vpflags);
1932 } else
1933 set_c0_cause(CAUSEF_IV);
1934 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001935
1936 /*
1937 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1938 *
1939 * o read IntCtl.IPTI to determine the timer interrupt
1940 * o read IntCtl.IPPCI to determine the performance counter interrupt
1941 */
1942 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001943 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1944 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1945 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001946 if (cp0_perfcount_irq == cp0_compare_irq)
1947 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001948 } else {
1949 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02001950 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001951 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001952 }
1953
Ralf Baechle41c594a2006-04-05 09:45:45 +01001954#ifdef CONFIG_MIPS_MT_SMTC
1955 }
1956#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957
David Daney48c4ac92013-05-13 13:56:44 -07001958 if (!cpu_data[cpu].asid_cache)
1959 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
1961 atomic_inc(&init_mm.mm_count);
1962 current->active_mm = &init_mm;
1963 BUG_ON(current->mm);
1964 enter_lazy_tlb(&init_mm, current);
1965
Ralf Baechle41c594a2006-04-05 09:45:45 +01001966#ifdef CONFIG_MIPS_MT_SMTC
1967 if (bootTC) {
1968#endif /* CONFIG_MIPS_MT_SMTC */
David Daney6650df32012-05-15 00:04:50 -07001969 /* Boot CPU's cache setup in setup_arch(). */
1970 if (!is_boot_cpu)
1971 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001972 tlb_init();
1973#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001974 } else if (!secondaryTC) {
1975 /*
1976 * First TC in non-boot VPE must do subset of tlb_init()
1977 * for MMU countrol registers.
1978 */
1979 write_c0_pagemask(PM_DEFAULT_MASK);
1980 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001981 }
1982#endif /* CONFIG_MIPS_MT_SMTC */
David Daney3d8bfdd2010-12-21 14:19:11 -08001983 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984}
1985
Ralf Baechlee01402b2005-07-14 15:57:16 +00001986/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001987void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001988{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001989#ifdef CONFIG_CPU_MICROMIPS
1990 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1991#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001992 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001993#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001994 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001995}
1996
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001997static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001998 "Trying to set NULL cache error exception handler";
1999
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002000/*
2001 * Install uncached CPU exception handler.
2002 * This is suitable only for the cache error exception which is the only
2003 * exception handler that is being run uncached.
2004 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002005void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002006 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002007{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002008 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002009
Ralf Baechle641e97f2007-10-11 23:46:05 +01002010 if (!addr)
2011 panic(panic_null_cerr);
2012
Ralf Baechlee01402b2005-07-14 15:57:16 +00002013 memcpy((void *)(uncached_ebase + offset), addr, size);
2014}
2015
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002016static int __initdata rdhwr_noopt;
2017static int __init set_rdhwr_noopt(char *str)
2018{
2019 rdhwr_noopt = 1;
2020 return 1;
2021}
2022
2023__setup("rdhwr_noopt", set_rdhwr_noopt);
2024
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025void __init trap_init(void)
2026{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002027 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002029 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002031
2032 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Jason Wessel88547002008-07-29 15:58:53 -05002034#if defined(CONFIG_KGDB)
2035 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01002036 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05002037#endif
2038
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002039 if (cpu_has_veic || cpu_has_vint) {
2040 unsigned long size = 0x200 + VECTORSPACING*64;
2041 ebase = (unsigned long)
2042 __alloc_bootmem(size, 1 << fls(size), 0);
2043 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08002044#ifdef CONFIG_KVM_GUEST
2045#define KVM_GUEST_KSEG0 0x40000000
2046 ebase = KVM_GUEST_KSEG0;
2047#else
2048 ebase = CKSEG0;
2049#endif
David Daney566f74f2008-10-23 17:56:35 -07002050 if (cpu_has_mips_r2)
2051 ebase += (read_c0_ebase() & 0x3ffff000);
2052 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002053
Steven J. Hillc6213c62013-06-05 21:25:17 +00002054 if (cpu_has_mmips) {
2055 unsigned int config3 = read_c0_config3();
2056
2057 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2058 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2059 else
2060 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2061 }
2062
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002063 if (board_ebase_setup)
2064 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002065 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066
2067 /*
2068 * Copy the generic exception handlers to their final destination.
2069 * This will be overriden later as suitable for a particular
2070 * configuration.
2071 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002072 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
2074 /*
2075 * Setup default vectors
2076 */
2077 for (i = 0; i <= 31; i++)
2078 set_except_vector(i, handle_reserved);
2079
2080 /*
2081 * Copy the EJTAG debug exception vector handler code to it's final
2082 * destination.
2083 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002084 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002085 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086
2087 /*
2088 * Only some CPUs have the watch exceptions.
2089 */
2090 if (cpu_has_watch)
2091 set_except_vector(23, handle_watch);
2092
2093 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002094 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002096 if (cpu_has_veic || cpu_has_vint) {
2097 int nvec = cpu_has_veic ? 64 : 8;
2098 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002099 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002100 }
2101 else if (cpu_has_divec)
2102 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103
2104 /*
2105 * Some CPUs can enable/disable for cache parity detection, but does
2106 * it different ways.
2107 */
2108 parity_protection_init();
2109
2110 /*
2111 * The Data Bus Errors / Instruction Bus Errors are signaled
2112 * by external hardware. Therefore these two exceptions
2113 * may have board specific handlers.
2114 */
2115 if (board_be_init)
2116 board_be_init();
2117
Ralf Baechlef94d9a82013-05-21 17:30:36 +02002118 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2119 : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 set_except_vector(1, handle_tlbm);
2121 set_except_vector(2, handle_tlbl);
2122 set_except_vector(3, handle_tlbs);
2123
2124 set_except_vector(4, handle_adel);
2125 set_except_vector(5, handle_ades);
2126
2127 set_except_vector(6, handle_ibe);
2128 set_except_vector(7, handle_dbe);
2129
2130 set_except_vector(8, handle_sys);
2131 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002132 set_except_vector(10, rdhwr_noopt ? handle_ri :
2133 (cpu_has_vtag_icache ?
2134 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 set_except_vector(11, handle_cpu);
2136 set_except_vector(12, handle_ov);
2137 set_except_vector(13, handle_tr);
Paul Burton2bcb3fb2014-01-27 15:23:12 +00002138 set_except_vector(14, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139
Ralf Baechle10cc3522007-10-11 23:46:15 +01002140 if (current_cpu_type() == CPU_R6000 ||
2141 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 /*
2143 * The R6000 is the only R-series CPU that features a machine
2144 * check exception (similar to the R4000 cache error) and
2145 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002146 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 * current list of targets for Linux/MIPS.
2148 * (Duh, crap, there is someone with a triple R6k machine)
2149 */
2150 //set_except_vector(14, handle_mc);
2151 //set_except_vector(15, handle_ndc);
2152 }
2153
Ralf Baechlee01402b2005-07-14 15:57:16 +00002154
2155 if (board_nmi_handler_setup)
2156 board_nmi_handler_setup();
2157
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002158 if (cpu_has_fpu && !cpu_has_nofpuex)
2159 set_except_vector(15, handle_fpe);
2160
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00002161 set_except_vector(16, handle_ftlb);
Paul Burton1db1af82014-01-27 15:23:11 +00002162 set_except_vector(21, handle_msa);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002163 set_except_vector(22, handle_mdmx);
2164
2165 if (cpu_has_mcheck)
2166 set_except_vector(24, handle_mcheck);
2167
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002168 if (cpu_has_mipsmt)
2169 set_except_vector(25, handle_mt);
2170
Chris Dearmanacaec422007-05-24 22:30:18 +01002171 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002172
David Daneyfcbf1df2012-05-15 00:04:46 -07002173 if (board_cache_error_setup)
2174 board_cache_error_setup();
2175
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002176 if (cpu_has_vce)
2177 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002178 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002179 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002180 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002181 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002182 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002183
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002184 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002185
2186 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002187
Ralf Baechle4483b152010-08-05 13:25:59 +01002188 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189}