Greg Kroah-Hartman | e3b3d0f | 2017-11-06 18:11:51 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 2 | /* |
Alexander Shiyan | 003236d | 2013-06-29 10:44:19 +0400 | [diff] [blame] | 3 | * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 4 | * |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 5 | * Copyright (C) 2012-2016 Alexander Shiyan <shc_work@mail.ru> |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 6 | * |
| 7 | * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org> |
| 8 | * Based on max3110.c, by Feng Tang <feng.tang@intel.com> |
| 9 | * Based on max3107.c, by Aavamobile |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 10 | */ |
| 11 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 12 | #include <linux/bitops.h> |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 13 | #include <linux/clk.h> |
Alexander Shiyan | 5f52904 | 2014-02-10 22:18:35 +0400 | [diff] [blame] | 14 | #include <linux/delay.h> |
| 15 | #include <linux/device.h> |
Linus Walleij | a00d60a | 2015-12-08 23:11:05 +0100 | [diff] [blame] | 16 | #include <linux/gpio/driver.h> |
Alexander Shiyan | 5f52904 | 2014-02-10 22:18:35 +0400 | [diff] [blame] | 17 | #include <linux/module.h> |
Andy Shevchenko | c808fab | 2020-10-07 11:46:34 +0300 | [diff] [blame] | 18 | #include <linux/mod_devicetable.h> |
| 19 | #include <linux/property.h> |
Alexander Shiyan | 5f52904 | 2014-02-10 22:18:35 +0400 | [diff] [blame] | 20 | #include <linux/regmap.h> |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 21 | #include <linux/serial_core.h> |
| 22 | #include <linux/serial.h> |
| 23 | #include <linux/tty.h> |
| 24 | #include <linux/tty_flip.h> |
Greg Kroah-Hartman | 1456dad | 2014-02-13 15:18:57 -0800 | [diff] [blame] | 25 | #include <linux/spi/spi.h> |
Geert Uytterhoeven | 58dea35 | 2014-03-12 15:01:54 +0100 | [diff] [blame] | 26 | #include <linux/uaccess.h> |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 27 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 28 | #define MAX310X_NAME "max310x" |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 29 | #define MAX310X_MAJOR 204 |
| 30 | #define MAX310X_MINOR 209 |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 31 | #define MAX310X_UART_NRMAX 16 |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 32 | |
| 33 | /* MAX310X register definitions */ |
| 34 | #define MAX310X_RHR_REG (0x00) /* RX FIFO */ |
| 35 | #define MAX310X_THR_REG (0x00) /* TX FIFO */ |
| 36 | #define MAX310X_IRQEN_REG (0x01) /* IRQ enable */ |
| 37 | #define MAX310X_IRQSTS_REG (0x02) /* IRQ status */ |
| 38 | #define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */ |
| 39 | #define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 40 | #define MAX310X_REG_05 (0x05) |
| 41 | #define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */ |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 42 | #define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */ |
| 43 | #define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */ |
| 44 | #define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */ |
| 45 | #define MAX310X_MODE1_REG (0x09) /* MODE1 */ |
| 46 | #define MAX310X_MODE2_REG (0x0a) /* MODE2 */ |
| 47 | #define MAX310X_LCR_REG (0x0b) /* LCR */ |
| 48 | #define MAX310X_RXTO_REG (0x0c) /* RX timeout */ |
| 49 | #define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */ |
| 50 | #define MAX310X_IRDA_REG (0x0e) /* IRDA settings */ |
| 51 | #define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */ |
| 52 | #define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */ |
| 53 | #define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */ |
| 54 | #define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */ |
| 55 | #define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */ |
| 56 | #define MAX310X_XON1_REG (0x14) /* XON1 character */ |
| 57 | #define MAX310X_XON2_REG (0x15) /* XON2 character */ |
| 58 | #define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */ |
| 59 | #define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */ |
| 60 | #define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */ |
| 61 | #define MAX310X_GPIODATA_REG (0x19) /* GPIO data */ |
| 62 | #define MAX310X_PLLCFG_REG (0x1a) /* PLL config */ |
| 63 | #define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */ |
| 64 | #define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */ |
| 65 | #define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */ |
| 66 | #define MAX310X_CLKSRC_REG (0x1e) /* Clock source */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 67 | #define MAX310X_REG_1F (0x1f) |
| 68 | |
| 69 | #define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */ |
| 70 | |
| 71 | #define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */ |
| 72 | #define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */ |
| 73 | |
| 74 | /* Extended registers */ |
| 75 | #define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */ |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 76 | |
| 77 | /* IRQ register bits */ |
| 78 | #define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */ |
| 79 | #define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */ |
| 80 | #define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */ |
| 81 | #define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */ |
| 82 | #define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */ |
| 83 | #define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */ |
| 84 | #define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */ |
| 85 | #define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */ |
| 86 | |
| 87 | /* LSR register bits */ |
| 88 | #define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */ |
| 89 | #define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */ |
| 90 | #define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */ |
| 91 | #define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */ |
| 92 | #define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */ |
| 93 | #define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */ |
| 94 | #define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */ |
| 95 | |
| 96 | /* Special character register bits */ |
| 97 | #define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */ |
| 98 | #define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */ |
| 99 | #define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */ |
| 100 | #define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */ |
| 101 | #define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */ |
| 102 | #define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */ |
| 103 | |
| 104 | /* Status register bits */ |
| 105 | #define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */ |
| 106 | #define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */ |
| 107 | #define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */ |
| 108 | #define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */ |
| 109 | #define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */ |
| 110 | #define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */ |
| 111 | |
| 112 | /* MODE1 register bits */ |
| 113 | #define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */ |
| 114 | #define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */ |
| 115 | #define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */ |
| 116 | #define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */ |
| 117 | #define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */ |
| 118 | #define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */ |
| 119 | #define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */ |
| 120 | #define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */ |
| 121 | |
| 122 | /* MODE2 register bits */ |
| 123 | #define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */ |
| 124 | #define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */ |
| 125 | #define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */ |
| 126 | #define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */ |
| 127 | #define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */ |
| 128 | #define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */ |
| 129 | #define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */ |
| 130 | #define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */ |
| 131 | |
| 132 | /* LCR register bits */ |
| 133 | #define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */ |
| 134 | #define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1 |
| 135 | * |
| 136 | * Word length bits table: |
| 137 | * 00 -> 5 bit words |
| 138 | * 01 -> 6 bit words |
| 139 | * 10 -> 7 bit words |
| 140 | * 11 -> 8 bit words |
| 141 | */ |
| 142 | #define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit |
| 143 | * |
| 144 | * STOP length bit table: |
| 145 | * 0 -> 1 stop bit |
| 146 | * 1 -> 1-1.5 stop bits if |
| 147 | * word length is 5, |
| 148 | * 2 stop bits otherwise |
| 149 | */ |
| 150 | #define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */ |
| 151 | #define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */ |
| 152 | #define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */ |
| 153 | #define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */ |
| 154 | #define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */ |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 155 | |
| 156 | /* IRDA register bits */ |
| 157 | #define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */ |
| 158 | #define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */ |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 159 | |
| 160 | /* Flow control trigger level register masks */ |
| 161 | #define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */ |
| 162 | #define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */ |
| 163 | #define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f) |
| 164 | #define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4) |
| 165 | |
| 166 | /* FIFO interrupt trigger level register masks */ |
| 167 | #define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */ |
| 168 | #define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */ |
| 169 | #define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f) |
| 170 | #define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4) |
| 171 | |
| 172 | /* Flow control register bits */ |
| 173 | #define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */ |
| 174 | #define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */ |
| 175 | #define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs |
| 176 | * are used in conjunction with |
| 177 | * XOFF2 for definition of |
| 178 | * special character */ |
| 179 | #define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */ |
| 180 | #define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */ |
| 181 | #define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1 |
| 182 | * |
| 183 | * SWFLOW bits 1 & 0 table: |
| 184 | * 00 -> no transmitter flow |
| 185 | * control |
| 186 | * 01 -> receiver compares |
| 187 | * XON2 and XOFF2 |
| 188 | * and controls |
| 189 | * transmitter |
| 190 | * 10 -> receiver compares |
| 191 | * XON1 and XOFF1 |
| 192 | * and controls |
| 193 | * transmitter |
| 194 | * 11 -> receiver compares |
| 195 | * XON1, XON2, XOFF1 and |
| 196 | * XOFF2 and controls |
| 197 | * transmitter |
| 198 | */ |
| 199 | #define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */ |
| 200 | #define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3 |
| 201 | * |
| 202 | * SWFLOW bits 3 & 2 table: |
| 203 | * 00 -> no received flow |
| 204 | * control |
| 205 | * 01 -> transmitter generates |
| 206 | * XON2 and XOFF2 |
| 207 | * 10 -> transmitter generates |
| 208 | * XON1 and XOFF1 |
| 209 | * 11 -> transmitter generates |
| 210 | * XON1, XON2, XOFF1 and |
| 211 | * XOFF2 |
| 212 | */ |
| 213 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 214 | /* PLL configuration register masks */ |
| 215 | #define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */ |
| 216 | #define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */ |
| 217 | |
| 218 | /* Baud rate generator configuration register bits */ |
| 219 | #define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */ |
| 220 | #define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */ |
| 221 | |
| 222 | /* Clock source register bits */ |
| 223 | #define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */ |
| 224 | #define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */ |
| 225 | #define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */ |
| 226 | #define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */ |
| 227 | #define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */ |
| 228 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 229 | /* Global commands */ |
| 230 | #define MAX310X_EXTREG_ENBL (0xce) |
| 231 | #define MAX310X_EXTREG_DSBL (0xcd) |
| 232 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 233 | /* Misc definitions */ |
| 234 | #define MAX310X_FIFO_SIZE (128) |
Alexander Shiyan | 11652fc | 2016-12-05 14:05:19 +0300 | [diff] [blame] | 235 | #define MAX310x_REV_MASK (0xf8) |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 236 | #define MAX310X_WRITE_BIT 0x80 |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 237 | |
| 238 | /* MAX3107 specific */ |
| 239 | #define MAX3107_REV_ID (0xa0) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 240 | |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 241 | /* MAX3109 specific */ |
| 242 | #define MAX3109_REV_ID (0xc0) |
| 243 | |
Alexander Shiyan | 003236d | 2013-06-29 10:44:19 +0400 | [diff] [blame] | 244 | /* MAX14830 specific */ |
| 245 | #define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */ |
| 246 | #define MAX14830_REV_ID (0xb0) |
| 247 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 248 | struct max310x_devtype { |
| 249 | char name[9]; |
| 250 | int nr; |
Alexander Shiyan | f233ea4 | 2019-01-31 08:48:44 +0300 | [diff] [blame] | 251 | u8 mode1; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 252 | int (*detect)(struct device *); |
| 253 | void (*power)(struct uart_port *, int); |
| 254 | }; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 255 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 256 | struct max310x_one { |
| 257 | struct uart_port port; |
| 258 | struct work_struct tx_work; |
Alexander Shiyan | e7b8a3c | 2014-02-07 18:16:07 +0400 | [diff] [blame] | 259 | struct work_struct md_work; |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 260 | struct work_struct rs_work; |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 261 | |
| 262 | u8 wr_header; |
| 263 | u8 rd_header; |
| 264 | u8 rx_buf[MAX310X_FIFO_SIZE]; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 265 | }; |
Serge Semin | 1b5d239 | 2019-05-14 13:14:10 +0300 | [diff] [blame] | 266 | #define to_max310x_port(_port) \ |
| 267 | container_of(_port, struct max310x_one, port) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 268 | |
| 269 | struct max310x_port { |
Andy Shevchenko | c808fab | 2020-10-07 11:46:34 +0300 | [diff] [blame] | 270 | const struct max310x_devtype *devtype; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 271 | struct regmap *regmap; |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 272 | struct clk *clk; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 273 | #ifdef CONFIG_GPIOLIB |
| 274 | struct gpio_chip gpio; |
| 275 | #endif |
kernel test robot | 8ba0f96 | 2021-03-09 15:17:26 +0100 | [diff] [blame] | 276 | struct max310x_one p[]; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 277 | }; |
| 278 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 279 | static struct uart_driver max310x_uart = { |
| 280 | .owner = THIS_MODULE, |
| 281 | .driver_name = MAX310X_NAME, |
| 282 | .dev_name = "ttyMAX", |
| 283 | .major = MAX310X_MAJOR, |
| 284 | .minor = MAX310X_MINOR, |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 285 | .nr = MAX310X_UART_NRMAX, |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 286 | }; |
| 287 | |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 288 | static DECLARE_BITMAP(max310x_lines, MAX310X_UART_NRMAX); |
| 289 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 290 | static u8 max310x_port_read(struct uart_port *port, u8 reg) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 291 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 292 | struct max310x_port *s = dev_get_drvdata(port->dev); |
| 293 | unsigned int val = 0; |
| 294 | |
| 295 | regmap_read(s->regmap, port->iobase + reg, &val); |
| 296 | |
| 297 | return val; |
| 298 | } |
| 299 | |
| 300 | static void max310x_port_write(struct uart_port *port, u8 reg, u8 val) |
| 301 | { |
| 302 | struct max310x_port *s = dev_get_drvdata(port->dev); |
| 303 | |
| 304 | regmap_write(s->regmap, port->iobase + reg, val); |
| 305 | } |
| 306 | |
| 307 | static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val) |
| 308 | { |
| 309 | struct max310x_port *s = dev_get_drvdata(port->dev); |
| 310 | |
| 311 | regmap_update_bits(s->regmap, port->iobase + reg, mask, val); |
| 312 | } |
| 313 | |
| 314 | static int max3107_detect(struct device *dev) |
| 315 | { |
| 316 | struct max310x_port *s = dev_get_drvdata(dev); |
| 317 | unsigned int val = 0; |
| 318 | int ret; |
| 319 | |
| 320 | ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val); |
| 321 | if (ret) |
| 322 | return ret; |
| 323 | |
| 324 | if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) { |
| 325 | dev_err(dev, |
| 326 | "%s ID 0x%02x does not match\n", s->devtype->name, val); |
| 327 | return -ENODEV; |
| 328 | } |
| 329 | |
| 330 | return 0; |
| 331 | } |
| 332 | |
| 333 | static int max3108_detect(struct device *dev) |
| 334 | { |
| 335 | struct max310x_port *s = dev_get_drvdata(dev); |
| 336 | unsigned int val = 0; |
| 337 | int ret; |
| 338 | |
| 339 | /* MAX3108 have not REV ID register, we just check default value |
| 340 | * from clocksource register to make sure everything works. |
| 341 | */ |
| 342 | ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val); |
| 343 | if (ret) |
| 344 | return ret; |
| 345 | |
| 346 | if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) { |
| 347 | dev_err(dev, "%s not present\n", s->devtype->name); |
| 348 | return -ENODEV; |
| 349 | } |
| 350 | |
| 351 | return 0; |
| 352 | } |
| 353 | |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 354 | static int max3109_detect(struct device *dev) |
| 355 | { |
| 356 | struct max310x_port *s = dev_get_drvdata(dev); |
| 357 | unsigned int val = 0; |
| 358 | int ret; |
| 359 | |
Gregory Hermant | 32304d7 | 2014-09-30 08:59:17 +0200 | [diff] [blame] | 360 | ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, |
| 361 | MAX310X_EXTREG_ENBL); |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 362 | if (ret) |
| 363 | return ret; |
| 364 | |
Gregory Hermant | 32304d7 | 2014-09-30 08:59:17 +0200 | [diff] [blame] | 365 | regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val); |
| 366 | regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL); |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 367 | if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) { |
| 368 | dev_err(dev, |
| 369 | "%s ID 0x%02x does not match\n", s->devtype->name, val); |
| 370 | return -ENODEV; |
| 371 | } |
| 372 | |
| 373 | return 0; |
| 374 | } |
| 375 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 376 | static void max310x_power(struct uart_port *port, int on) |
| 377 | { |
| 378 | max310x_port_update(port, MAX310X_MODE1_REG, |
| 379 | MAX310X_MODE1_FORCESLEEP_BIT, |
| 380 | on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT); |
| 381 | if (on) |
| 382 | msleep(50); |
| 383 | } |
| 384 | |
Alexander Shiyan | 003236d | 2013-06-29 10:44:19 +0400 | [diff] [blame] | 385 | static int max14830_detect(struct device *dev) |
| 386 | { |
| 387 | struct max310x_port *s = dev_get_drvdata(dev); |
| 388 | unsigned int val = 0; |
| 389 | int ret; |
| 390 | |
| 391 | ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, |
| 392 | MAX310X_EXTREG_ENBL); |
| 393 | if (ret) |
| 394 | return ret; |
| 395 | |
| 396 | regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val); |
| 397 | regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL); |
| 398 | if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) { |
| 399 | dev_err(dev, |
| 400 | "%s ID 0x%02x does not match\n", s->devtype->name, val); |
| 401 | return -ENODEV; |
| 402 | } |
| 403 | |
| 404 | return 0; |
| 405 | } |
| 406 | |
| 407 | static void max14830_power(struct uart_port *port, int on) |
| 408 | { |
| 409 | max310x_port_update(port, MAX310X_BRGCFG_REG, |
| 410 | MAX14830_BRGCFG_CLKDIS_BIT, |
| 411 | on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT); |
| 412 | if (on) |
| 413 | msleep(50); |
| 414 | } |
| 415 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 416 | static const struct max310x_devtype max3107_devtype = { |
| 417 | .name = "MAX3107", |
| 418 | .nr = 1, |
Alexander Shiyan | f233ea4 | 2019-01-31 08:48:44 +0300 | [diff] [blame] | 419 | .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT | MAX310X_MODE1_IRQSEL_BIT, |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 420 | .detect = max3107_detect, |
| 421 | .power = max310x_power, |
| 422 | }; |
| 423 | |
| 424 | static const struct max310x_devtype max3108_devtype = { |
| 425 | .name = "MAX3108", |
| 426 | .nr = 1, |
Alexander Shiyan | f233ea4 | 2019-01-31 08:48:44 +0300 | [diff] [blame] | 427 | .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT, |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 428 | .detect = max3108_detect, |
| 429 | .power = max310x_power, |
| 430 | }; |
| 431 | |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 432 | static const struct max310x_devtype max3109_devtype = { |
| 433 | .name = "MAX3109", |
| 434 | .nr = 2, |
Alexander Shiyan | f233ea4 | 2019-01-31 08:48:44 +0300 | [diff] [blame] | 435 | .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT, |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 436 | .detect = max3109_detect, |
| 437 | .power = max310x_power, |
| 438 | }; |
| 439 | |
Alexander Shiyan | 003236d | 2013-06-29 10:44:19 +0400 | [diff] [blame] | 440 | static const struct max310x_devtype max14830_devtype = { |
| 441 | .name = "MAX14830", |
| 442 | .nr = 4, |
Alexander Shiyan | f233ea4 | 2019-01-31 08:48:44 +0300 | [diff] [blame] | 443 | .mode1 = MAX310X_MODE1_IRQSEL_BIT, |
Alexander Shiyan | 003236d | 2013-06-29 10:44:19 +0400 | [diff] [blame] | 444 | .detect = max14830_detect, |
| 445 | .power = max14830_power, |
| 446 | }; |
| 447 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 448 | static bool max310x_reg_writeable(struct device *dev, unsigned int reg) |
| 449 | { |
| 450 | switch (reg & 0x1f) { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 451 | case MAX310X_IRQSTS_REG: |
| 452 | case MAX310X_LSR_IRQSTS_REG: |
| 453 | case MAX310X_SPCHR_IRQSTS_REG: |
| 454 | case MAX310X_STS_IRQSTS_REG: |
| 455 | case MAX310X_TXFIFOLVL_REG: |
| 456 | case MAX310X_RXFIFOLVL_REG: |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 457 | return false; |
| 458 | default: |
| 459 | break; |
| 460 | } |
| 461 | |
| 462 | return true; |
| 463 | } |
| 464 | |
| 465 | static bool max310x_reg_volatile(struct device *dev, unsigned int reg) |
| 466 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 467 | switch (reg & 0x1f) { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 468 | case MAX310X_RHR_REG: |
| 469 | case MAX310X_IRQSTS_REG: |
| 470 | case MAX310X_LSR_IRQSTS_REG: |
| 471 | case MAX310X_SPCHR_IRQSTS_REG: |
| 472 | case MAX310X_STS_IRQSTS_REG: |
| 473 | case MAX310X_TXFIFOLVL_REG: |
| 474 | case MAX310X_RXFIFOLVL_REG: |
| 475 | case MAX310X_GPIODATA_REG: |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 476 | case MAX310X_BRGDIVLSB_REG: |
| 477 | case MAX310X_REG_05: |
| 478 | case MAX310X_REG_1F: |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 479 | return true; |
| 480 | default: |
| 481 | break; |
| 482 | } |
| 483 | |
| 484 | return false; |
| 485 | } |
| 486 | |
| 487 | static bool max310x_reg_precious(struct device *dev, unsigned int reg) |
| 488 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 489 | switch (reg & 0x1f) { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 490 | case MAX310X_RHR_REG: |
| 491 | case MAX310X_IRQSTS_REG: |
| 492 | case MAX310X_SPCHR_IRQSTS_REG: |
| 493 | case MAX310X_STS_IRQSTS_REG: |
| 494 | return true; |
| 495 | default: |
| 496 | break; |
| 497 | } |
| 498 | |
| 499 | return false; |
| 500 | } |
| 501 | |
Alexander Shiyan | e97e155 | 2014-02-07 18:16:04 +0400 | [diff] [blame] | 502 | static int max310x_set_baud(struct uart_port *port, int baud) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 503 | { |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 504 | unsigned int mode = 0, div = 0, frac = 0, c = 0, F = 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 505 | |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 506 | /* |
| 507 | * Calculate the integer divisor first. Select a proper mode |
| 508 | * in case if the requested baud is too high for the pre-defined |
| 509 | * clocks frequency. |
| 510 | */ |
| 511 | div = port->uartclk / baud; |
| 512 | if (div < 8) { |
| 513 | /* Mode x4 */ |
| 514 | c = 4; |
| 515 | mode = MAX310X_BRGCFG_4XMODE_BIT; |
| 516 | } else if (div < 16) { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 517 | /* Mode x2 */ |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 518 | c = 8; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 519 | mode = MAX310X_BRGCFG_2XMODE_BIT; |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 520 | } else { |
| 521 | c = 16; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 522 | } |
| 523 | |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 524 | /* Calculate the divisor in accordance with the fraction coefficient */ |
| 525 | div /= c; |
| 526 | F = c*baud; |
Alexander Shiyan | e97e155 | 2014-02-07 18:16:04 +0400 | [diff] [blame] | 527 | |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 528 | /* Calculate the baud rate fraction */ |
| 529 | if (div > 0) |
| 530 | frac = (16*(port->uartclk % F)) / F; |
| 531 | else |
| 532 | div = 1; |
| 533 | |
| 534 | max310x_port_write(port, MAX310X_BRGDIVMSB_REG, div >> 8); |
| 535 | max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div); |
| 536 | max310x_port_write(port, MAX310X_BRGCFG_REG, frac | mode); |
| 537 | |
| 538 | /* Return the actual baud rate we just programmed */ |
| 539 | return (16*port->uartclk) / (c*(16*div + frac)); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 540 | } |
| 541 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 542 | static int max310x_update_best_err(unsigned long f, long *besterr) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 543 | { |
| 544 | /* Use baudrate 115200 for calculate error */ |
Serge Semin | 35240ba | 2019-05-14 13:14:12 +0300 | [diff] [blame] | 545 | long err = f % (460800 * 16); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 546 | |
| 547 | if ((*besterr < 0) || (*besterr > err)) { |
| 548 | *besterr = err; |
| 549 | return 0; |
| 550 | } |
| 551 | |
| 552 | return 1; |
| 553 | } |
| 554 | |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 555 | static u32 max310x_set_ref_clk(struct device *dev, struct max310x_port *s, |
Jan Kundrát | 4cf9a88 | 2018-06-08 14:27:00 +0200 | [diff] [blame] | 556 | unsigned long freq, bool xtal) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 557 | { |
| 558 | unsigned int div, clksrc, pllcfg = 0; |
| 559 | long besterr = -1; |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 560 | unsigned long fdiv, fmul, bestfreq = freq; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 561 | |
| 562 | /* First, update error without PLL */ |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 563 | max310x_update_best_err(freq, &besterr); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 564 | |
| 565 | /* Try all possible PLL dividers */ |
| 566 | for (div = 1; (div <= 63) && besterr; div++) { |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 567 | fdiv = DIV_ROUND_CLOSEST(freq, div); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 568 | |
| 569 | /* Try multiplier 6 */ |
| 570 | fmul = fdiv * 6; |
| 571 | if ((fdiv >= 500000) && (fdiv <= 800000)) |
| 572 | if (!max310x_update_best_err(fmul, &besterr)) { |
| 573 | pllcfg = (0 << 6) | div; |
| 574 | bestfreq = fmul; |
| 575 | } |
| 576 | /* Try multiplier 48 */ |
| 577 | fmul = fdiv * 48; |
| 578 | if ((fdiv >= 850000) && (fdiv <= 1200000)) |
| 579 | if (!max310x_update_best_err(fmul, &besterr)) { |
| 580 | pllcfg = (1 << 6) | div; |
| 581 | bestfreq = fmul; |
| 582 | } |
| 583 | /* Try multiplier 96 */ |
| 584 | fmul = fdiv * 96; |
| 585 | if ((fdiv >= 425000) && (fdiv <= 1000000)) |
| 586 | if (!max310x_update_best_err(fmul, &besterr)) { |
| 587 | pllcfg = (2 << 6) | div; |
| 588 | bestfreq = fmul; |
| 589 | } |
| 590 | /* Try multiplier 144 */ |
| 591 | fmul = fdiv * 144; |
| 592 | if ((fdiv >= 390000) && (fdiv <= 667000)) |
| 593 | if (!max310x_update_best_err(fmul, &besterr)) { |
| 594 | pllcfg = (3 << 6) | div; |
| 595 | bestfreq = fmul; |
| 596 | } |
| 597 | } |
| 598 | |
| 599 | /* Configure clock source */ |
Joe Burmeister | 5d24f45 | 2019-05-13 11:23:57 +0100 | [diff] [blame] | 600 | clksrc = MAX310X_CLKSRC_EXTCLK_BIT | (xtal ? MAX310X_CLKSRC_CRYST_BIT : 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 601 | |
| 602 | /* Configure PLL */ |
| 603 | if (pllcfg) { |
| 604 | clksrc |= MAX310X_CLKSRC_PLL_BIT; |
| 605 | regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg); |
| 606 | } else |
| 607 | clksrc |= MAX310X_CLKSRC_PLLBYP_BIT; |
| 608 | |
| 609 | regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc); |
| 610 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 611 | /* Wait for crystal */ |
Jan Kundrát | 4cf9a88 | 2018-06-08 14:27:00 +0200 | [diff] [blame] | 612 | if (xtal) { |
| 613 | unsigned int val; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 614 | msleep(10); |
Jan Kundrát | 4cf9a88 | 2018-06-08 14:27:00 +0200 | [diff] [blame] | 615 | regmap_read(s->regmap, MAX310X_STS_IRQSTS_REG, &val); |
| 616 | if (!(val & MAX310X_STS_CLKREADY_BIT)) { |
| 617 | dev_warn(dev, "clock is not stable yet\n"); |
| 618 | } |
| 619 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 620 | |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 621 | return bestfreq; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 622 | } |
| 623 | |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 624 | static void max310x_batch_write(struct uart_port *port, u8 *txbuf, unsigned int len) |
| 625 | { |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 626 | struct max310x_one *one = to_max310x_port(port); |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 627 | struct spi_transfer xfer[] = { |
| 628 | { |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 629 | .tx_buf = &one->wr_header, |
| 630 | .len = sizeof(one->wr_header), |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 631 | }, { |
| 632 | .tx_buf = txbuf, |
| 633 | .len = len, |
| 634 | } |
| 635 | }; |
| 636 | spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer)); |
| 637 | } |
| 638 | |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 639 | static void max310x_batch_read(struct uart_port *port, u8 *rxbuf, unsigned int len) |
| 640 | { |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 641 | struct max310x_one *one = to_max310x_port(port); |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 642 | struct spi_transfer xfer[] = { |
| 643 | { |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 644 | .tx_buf = &one->rd_header, |
| 645 | .len = sizeof(one->rd_header), |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 646 | }, { |
| 647 | .rx_buf = rxbuf, |
| 648 | .len = len, |
| 649 | } |
| 650 | }; |
| 651 | spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer)); |
| 652 | } |
| 653 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 654 | static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 655 | { |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 656 | struct max310x_one *one = to_max310x_port(port); |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 657 | unsigned int sts, ch, flag, i; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 658 | |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 659 | if (port->read_status_mask == MAX310X_LSR_RXOVR_BIT) { |
| 660 | /* We are just reading, happily ignoring any error conditions. |
| 661 | * Break condition, parity checking, framing errors -- they |
| 662 | * are all ignored. That means that we can do a batch-read. |
| 663 | * |
| 664 | * There is a small opportunity for race if the RX FIFO |
| 665 | * overruns while we're reading the buffer; the datasheets says |
| 666 | * that the LSR register applies to the "current" character. |
| 667 | * That's also the reason why we cannot do batched reads when |
| 668 | * asked to check the individual statuses. |
| 669 | * */ |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 670 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 671 | sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG); |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 672 | max310x_batch_read(port, one->rx_buf, rxlen); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 673 | |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 674 | port->icount.rx += rxlen; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 675 | flag = TTY_NORMAL; |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 676 | sts &= port->read_status_mask; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 677 | |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 678 | if (sts & MAX310X_LSR_RXOVR_BIT) { |
| 679 | dev_warn_ratelimited(port->dev, "Hardware RX FIFO overrun\n"); |
| 680 | port->icount.overrun++; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 681 | } |
| 682 | |
Serge Semin | 9c12d73 | 2019-05-14 13:14:15 +0300 | [diff] [blame] | 683 | for (i = 0; i < (rxlen - 1); ++i) |
| 684 | uart_insert_char(port, sts, 0, one->rx_buf[i], flag); |
| 685 | |
| 686 | /* |
| 687 | * Handle the overrun case for the last character only, since |
| 688 | * the RxFIFO overflow happens after it is pushed to the FIFO |
| 689 | * tail. |
| 690 | */ |
| 691 | uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, |
Jan Kundrát | 8016c3d | 2019-08-28 19:56:26 +0200 | [diff] [blame] | 692 | one->rx_buf[rxlen-1], flag); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 693 | |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 694 | } else { |
| 695 | if (unlikely(rxlen >= port->fifosize)) { |
| 696 | dev_warn_ratelimited(port->dev, "Possible RX FIFO overrun\n"); |
| 697 | port->icount.buf_overrun++; |
| 698 | /* Ensure sanity of RX level */ |
| 699 | rxlen = port->fifosize; |
| 700 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 701 | |
Jan Kundrát | 2b4bac4 | 2017-12-14 16:02:54 +0100 | [diff] [blame] | 702 | while (rxlen--) { |
| 703 | ch = max310x_port_read(port, MAX310X_RHR_REG); |
| 704 | sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG); |
| 705 | |
| 706 | sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT | |
| 707 | MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT; |
| 708 | |
| 709 | port->icount.rx++; |
| 710 | flag = TTY_NORMAL; |
| 711 | |
| 712 | if (unlikely(sts)) { |
| 713 | if (sts & MAX310X_LSR_RXBRK_BIT) { |
| 714 | port->icount.brk++; |
| 715 | if (uart_handle_break(port)) |
| 716 | continue; |
| 717 | } else if (sts & MAX310X_LSR_RXPAR_BIT) |
| 718 | port->icount.parity++; |
| 719 | else if (sts & MAX310X_LSR_FRERR_BIT) |
| 720 | port->icount.frame++; |
| 721 | else if (sts & MAX310X_LSR_RXOVR_BIT) |
| 722 | port->icount.overrun++; |
| 723 | |
| 724 | sts &= port->read_status_mask; |
| 725 | if (sts & MAX310X_LSR_RXBRK_BIT) |
| 726 | flag = TTY_BREAK; |
| 727 | else if (sts & MAX310X_LSR_RXPAR_BIT) |
| 728 | flag = TTY_PARITY; |
| 729 | else if (sts & MAX310X_LSR_FRERR_BIT) |
| 730 | flag = TTY_FRAME; |
| 731 | else if (sts & MAX310X_LSR_RXOVR_BIT) |
| 732 | flag = TTY_OVERRUN; |
| 733 | } |
| 734 | |
| 735 | if (uart_handle_sysrq_char(port, ch)) |
| 736 | continue; |
| 737 | |
| 738 | if (sts & port->ignore_status_mask) |
| 739 | continue; |
| 740 | |
| 741 | uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag); |
| 742 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 743 | } |
| 744 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 745 | tty_flip_buffer_push(&port->state->port); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 746 | } |
| 747 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 748 | static void max310x_handle_tx(struct uart_port *port) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 749 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 750 | struct circ_buf *xmit = &port->state->xmit; |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 751 | unsigned int txlen, to_send, until_end; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 752 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 753 | if (unlikely(port->x_char)) { |
| 754 | max310x_port_write(port, MAX310X_THR_REG, port->x_char); |
| 755 | port->icount.tx++; |
| 756 | port->x_char = 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 757 | return; |
| 758 | } |
| 759 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 760 | if (uart_circ_empty(xmit) || uart_tx_stopped(port)) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 761 | return; |
| 762 | |
| 763 | /* Get length of data pending in circular buffer */ |
| 764 | to_send = uart_circ_chars_pending(xmit); |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 765 | until_end = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 766 | if (likely(to_send)) { |
| 767 | /* Limit to size of TX FIFO */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 768 | txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG); |
| 769 | txlen = port->fifosize - txlen; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 770 | to_send = (to_send > txlen) ? txlen : to_send; |
| 771 | |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 772 | if (until_end < to_send) { |
| 773 | /* It's a circ buffer -- wrap around. |
| 774 | * We could do that in one SPI transaction, but meh. */ |
| 775 | max310x_batch_write(port, xmit->buf + xmit->tail, until_end); |
| 776 | max310x_batch_write(port, xmit->buf, to_send - until_end); |
| 777 | } else { |
| 778 | max310x_batch_write(port, xmit->buf + xmit->tail, to_send); |
| 779 | } |
| 780 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 781 | /* Add data to send */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 782 | port->icount.tx += to_send; |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 783 | xmit->tail = (xmit->tail + to_send) & (UART_XMIT_SIZE - 1); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 784 | } |
| 785 | |
| 786 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 787 | uart_write_wakeup(port); |
| 788 | } |
| 789 | |
Jan Kundrát | 2258761 | 2017-12-08 23:51:33 +0100 | [diff] [blame] | 790 | static void max310x_start_tx(struct uart_port *port) |
| 791 | { |
Serge Semin | 1b5d239 | 2019-05-14 13:14:10 +0300 | [diff] [blame] | 792 | struct max310x_one *one = to_max310x_port(port); |
Jan Kundrát | 2258761 | 2017-12-08 23:51:33 +0100 | [diff] [blame] | 793 | |
Serge Semin | 2987590 | 2019-05-14 13:14:09 +0300 | [diff] [blame] | 794 | schedule_work(&one->tx_work); |
Jan Kundrát | 2258761 | 2017-12-08 23:51:33 +0100 | [diff] [blame] | 795 | } |
| 796 | |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 797 | static irqreturn_t max310x_port_irq(struct max310x_port *s, int portno) |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 798 | { |
| 799 | struct uart_port *port = &s->p[portno].port; |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 800 | irqreturn_t res = IRQ_NONE; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 801 | |
| 802 | do { |
| 803 | unsigned int ists, lsr, rxlen; |
| 804 | |
| 805 | /* Read IRQ status & RX FIFO level */ |
| 806 | ists = max310x_port_read(port, MAX310X_IRQSTS_REG); |
| 807 | rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG); |
| 808 | if (!ists && !rxlen) |
| 809 | break; |
| 810 | |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 811 | res = IRQ_HANDLED; |
| 812 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 813 | if (ists & MAX310X_IRQ_CTS_BIT) { |
| 814 | lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG); |
| 815 | uart_handle_cts_change(port, |
| 816 | !!(lsr & MAX310X_LSR_CTS_BIT)); |
| 817 | } |
| 818 | if (rxlen) |
| 819 | max310x_handle_rx(port, rxlen); |
Jan Kundrát | 2258761 | 2017-12-08 23:51:33 +0100 | [diff] [blame] | 820 | if (ists & MAX310X_IRQ_TXEMPTY_BIT) |
| 821 | max310x_start_tx(port); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 822 | } while (1); |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 823 | return res; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 824 | } |
| 825 | |
| 826 | static irqreturn_t max310x_ist(int irq, void *dev_id) |
| 827 | { |
| 828 | struct max310x_port *s = (struct max310x_port *)dev_id; |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 829 | bool handled = false; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 830 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 831 | if (s->devtype->nr > 1) { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 832 | do { |
| 833 | unsigned int val = ~0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 834 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 835 | WARN_ON_ONCE(regmap_read(s->regmap, |
| 836 | MAX310X_GLOBALIRQ_REG, &val)); |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 837 | val = ((1 << s->devtype->nr) - 1) & ~val; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 838 | if (!val) |
| 839 | break; |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 840 | if (max310x_port_irq(s, fls(val) - 1) == IRQ_HANDLED) |
| 841 | handled = true; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 842 | } while (1); |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 843 | } else { |
| 844 | if (max310x_port_irq(s, 0) == IRQ_HANDLED) |
| 845 | handled = true; |
| 846 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 847 | |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 848 | return IRQ_RETVAL(handled); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 849 | } |
| 850 | |
Serge Semin | 2987590 | 2019-05-14 13:14:09 +0300 | [diff] [blame] | 851 | static void max310x_tx_proc(struct work_struct *ws) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 852 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 853 | struct max310x_one *one = container_of(ws, struct max310x_one, tx_work); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 854 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 855 | max310x_handle_tx(&one->port); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 856 | } |
| 857 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 858 | static unsigned int max310x_tx_empty(struct uart_port *port) |
| 859 | { |
Alexander Shiyan | a8da3c7 | 2018-12-19 14:19:20 +0300 | [diff] [blame] | 860 | u8 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 861 | |
Alexander Shiyan | a8da3c7 | 2018-12-19 14:19:20 +0300 | [diff] [blame] | 862 | return lvl ? 0 : TIOCSER_TEMT; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | static unsigned int max310x_get_mctrl(struct uart_port *port) |
| 866 | { |
| 867 | /* DCD and DSR are not wired and CTS/RTS is handled automatically |
| 868 | * so just indicate DSR and CAR asserted |
| 869 | */ |
| 870 | return TIOCM_DSR | TIOCM_CAR; |
| 871 | } |
| 872 | |
Alexander Shiyan | e7b8a3c | 2014-02-07 18:16:07 +0400 | [diff] [blame] | 873 | static void max310x_md_proc(struct work_struct *ws) |
| 874 | { |
| 875 | struct max310x_one *one = container_of(ws, struct max310x_one, md_work); |
| 876 | |
| 877 | max310x_port_update(&one->port, MAX310X_MODE2_REG, |
| 878 | MAX310X_MODE2_LOOPBACK_BIT, |
| 879 | (one->port.mctrl & TIOCM_LOOP) ? |
| 880 | MAX310X_MODE2_LOOPBACK_BIT : 0); |
| 881 | } |
| 882 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 883 | static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 884 | { |
Serge Semin | 1b5d239 | 2019-05-14 13:14:10 +0300 | [diff] [blame] | 885 | struct max310x_one *one = to_max310x_port(port); |
Alexander Shiyan | e7b8a3c | 2014-02-07 18:16:07 +0400 | [diff] [blame] | 886 | |
| 887 | schedule_work(&one->md_work); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 888 | } |
| 889 | |
| 890 | static void max310x_break_ctl(struct uart_port *port, int break_state) |
| 891 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 892 | max310x_port_update(port, MAX310X_LCR_REG, |
| 893 | MAX310X_LCR_TXBREAK_BIT, |
| 894 | break_state ? MAX310X_LCR_TXBREAK_BIT : 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 895 | } |
| 896 | |
| 897 | static void max310x_set_termios(struct uart_port *port, |
| 898 | struct ktermios *termios, |
| 899 | struct ktermios *old) |
| 900 | { |
Alexander Shiyan | e940e81 | 2016-06-07 18:59:25 +0300 | [diff] [blame] | 901 | unsigned int lcr = 0, flow = 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 902 | int baud; |
| 903 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 904 | /* Mask termios capabilities we don't support */ |
| 905 | termios->c_cflag &= ~CMSPAR; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 906 | |
| 907 | /* Word size */ |
| 908 | switch (termios->c_cflag & CSIZE) { |
| 909 | case CS5: |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 910 | break; |
| 911 | case CS6: |
Alexander Shiyan | e940e81 | 2016-06-07 18:59:25 +0300 | [diff] [blame] | 912 | lcr = MAX310X_LCR_LENGTH0_BIT; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 913 | break; |
| 914 | case CS7: |
Alexander Shiyan | e940e81 | 2016-06-07 18:59:25 +0300 | [diff] [blame] | 915 | lcr = MAX310X_LCR_LENGTH1_BIT; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 916 | break; |
| 917 | case CS8: |
| 918 | default: |
Alexander Shiyan | e940e81 | 2016-06-07 18:59:25 +0300 | [diff] [blame] | 919 | lcr = MAX310X_LCR_LENGTH1_BIT | MAX310X_LCR_LENGTH0_BIT; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 920 | break; |
| 921 | } |
| 922 | |
| 923 | /* Parity */ |
| 924 | if (termios->c_cflag & PARENB) { |
| 925 | lcr |= MAX310X_LCR_PARITY_BIT; |
| 926 | if (!(termios->c_cflag & PARODD)) |
| 927 | lcr |= MAX310X_LCR_EVENPARITY_BIT; |
| 928 | } |
| 929 | |
| 930 | /* Stop bits */ |
| 931 | if (termios->c_cflag & CSTOPB) |
| 932 | lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */ |
| 933 | |
| 934 | /* Update LCR register */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 935 | max310x_port_write(port, MAX310X_LCR_REG, lcr); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 936 | |
| 937 | /* Set read status mask */ |
| 938 | port->read_status_mask = MAX310X_LSR_RXOVR_BIT; |
| 939 | if (termios->c_iflag & INPCK) |
| 940 | port->read_status_mask |= MAX310X_LSR_RXPAR_BIT | |
| 941 | MAX310X_LSR_FRERR_BIT; |
Peter Hurley | ef8b9dd | 2014-06-16 08:10:41 -0400 | [diff] [blame] | 942 | if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 943 | port->read_status_mask |= MAX310X_LSR_RXBRK_BIT; |
| 944 | |
| 945 | /* Set status ignore mask */ |
| 946 | port->ignore_status_mask = 0; |
| 947 | if (termios->c_iflag & IGNBRK) |
| 948 | port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT; |
| 949 | if (!(termios->c_cflag & CREAD)) |
| 950 | port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT | |
| 951 | MAX310X_LSR_RXOVR_BIT | |
| 952 | MAX310X_LSR_FRERR_BIT | |
| 953 | MAX310X_LSR_RXBRK_BIT; |
| 954 | |
| 955 | /* Configure flow control */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 956 | max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]); |
| 957 | max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]); |
Christoph Vogtländer | 5a8c296 | 2019-09-04 14:11:41 +0200 | [diff] [blame] | 958 | |
Christoph Vogtländer | 7d4f881 | 2019-09-04 14:17:46 +0200 | [diff] [blame] | 959 | /* Disable transmitter before enabling AutoCTS or auto transmitter |
| 960 | * flow control |
| 961 | */ |
| 962 | if (termios->c_cflag & CRTSCTS || termios->c_iflag & IXOFF) { |
| 963 | max310x_port_update(port, MAX310X_MODE1_REG, |
| 964 | MAX310X_MODE1_TXDIS_BIT, |
| 965 | MAX310X_MODE1_TXDIS_BIT); |
| 966 | } |
| 967 | |
Christoph Vogtländer | 5a8c296 | 2019-09-04 14:11:41 +0200 | [diff] [blame] | 968 | port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF); |
| 969 | |
| 970 | if (termios->c_cflag & CRTSCTS) { |
| 971 | /* Enable AUTORTS and AUTOCTS */ |
| 972 | port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 973 | flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT | |
| 974 | MAX310X_FLOWCTRL_AUTORTS_BIT; |
Christoph Vogtländer | 5a8c296 | 2019-09-04 14:11:41 +0200 | [diff] [blame] | 975 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 976 | if (termios->c_iflag & IXON) |
| 977 | flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT | |
| 978 | MAX310X_FLOWCTRL_SWFLOWEN_BIT; |
Christoph Vogtländer | 5a8c296 | 2019-09-04 14:11:41 +0200 | [diff] [blame] | 979 | if (termios->c_iflag & IXOFF) { |
| 980 | port->status |= UPSTAT_AUTOXOFF; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 981 | flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT | |
| 982 | MAX310X_FLOWCTRL_SWFLOWEN_BIT; |
Christoph Vogtländer | 5a8c296 | 2019-09-04 14:11:41 +0200 | [diff] [blame] | 983 | } |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 984 | max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 985 | |
Christoph Vogtländer | 7d4f881 | 2019-09-04 14:17:46 +0200 | [diff] [blame] | 986 | /* Enable transmitter after disabling AutoCTS and auto transmitter |
| 987 | * flow control |
| 988 | */ |
| 989 | if (!(termios->c_cflag & CRTSCTS) && !(termios->c_iflag & IXOFF)) { |
| 990 | max310x_port_update(port, MAX310X_MODE1_REG, |
| 991 | MAX310X_MODE1_TXDIS_BIT, |
| 992 | 0); |
| 993 | } |
| 994 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 995 | /* Get baud rate generator configuration */ |
| 996 | baud = uart_get_baud_rate(port, termios, old, |
| 997 | port->uartclk / 16 / 0xffff, |
| 998 | port->uartclk / 4); |
| 999 | |
| 1000 | /* Setup baudrate generator */ |
Alexander Shiyan | e97e155 | 2014-02-07 18:16:04 +0400 | [diff] [blame] | 1001 | baud = max310x_set_baud(port, baud); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1002 | |
| 1003 | /* Update timeout according to new baud rate */ |
| 1004 | uart_update_timeout(port, termios->c_cflag, baud); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1005 | } |
| 1006 | |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1007 | static void max310x_rs_proc(struct work_struct *ws) |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1008 | { |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1009 | struct max310x_one *one = container_of(ws, struct max310x_one, rs_work); |
Serge Semin | 68f22c0 | 2019-05-14 13:14:13 +0300 | [diff] [blame] | 1010 | unsigned int delay, mode1 = 0, mode2 = 0; |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1011 | |
Serge Semin | 68f22c0 | 2019-05-14 13:14:13 +0300 | [diff] [blame] | 1012 | delay = (one->port.rs485.delay_rts_before_send << 4) | |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1013 | one->port.rs485.delay_rts_after_send; |
Serge Semin | 68f22c0 | 2019-05-14 13:14:13 +0300 | [diff] [blame] | 1014 | max310x_port_write(&one->port, MAX310X_HDPIXDELAY_REG, delay); |
Ricardo Ribalda Delgado | c267d67 | 2014-11-06 09:22:58 +0100 | [diff] [blame] | 1015 | |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1016 | if (one->port.rs485.flags & SER_RS485_ENABLED) { |
Serge Semin | 68f22c0 | 2019-05-14 13:14:13 +0300 | [diff] [blame] | 1017 | mode1 = MAX310X_MODE1_TRNSCVCTRL_BIT; |
| 1018 | |
| 1019 | if (!(one->port.rs485.flags & SER_RS485_RX_DURING_TX)) |
| 1020 | mode2 = MAX310X_MODE2_ECHOSUPR_BIT; |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1021 | } |
Serge Semin | 68f22c0 | 2019-05-14 13:14:13 +0300 | [diff] [blame] | 1022 | |
| 1023 | max310x_port_update(&one->port, MAX310X_MODE1_REG, |
| 1024 | MAX310X_MODE1_TRNSCVCTRL_BIT, mode1); |
| 1025 | max310x_port_update(&one->port, MAX310X_MODE2_REG, |
| 1026 | MAX310X_MODE2_ECHOSUPR_BIT, mode2); |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1027 | } |
| 1028 | |
| 1029 | static int max310x_rs485_config(struct uart_port *port, |
| 1030 | struct serial_rs485 *rs485) |
| 1031 | { |
Serge Semin | 1b5d239 | 2019-05-14 13:14:10 +0300 | [diff] [blame] | 1032 | struct max310x_one *one = to_max310x_port(port); |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1033 | |
| 1034 | if ((rs485->delay_rts_before_send > 0x0f) || |
| 1035 | (rs485->delay_rts_after_send > 0x0f)) |
| 1036 | return -ERANGE; |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1037 | |
Serge Semin | 68f22c0 | 2019-05-14 13:14:13 +0300 | [diff] [blame] | 1038 | rs485->flags &= SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX | |
| 1039 | SER_RS485_ENABLED; |
Ricardo Ribalda Delgado | c267d67 | 2014-11-06 09:22:58 +0100 | [diff] [blame] | 1040 | memset(rs485->padding, 0, sizeof(rs485->padding)); |
| 1041 | port->rs485 = *rs485; |
| 1042 | |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1043 | schedule_work(&one->rs_work); |
| 1044 | |
Ricardo Ribalda Delgado | c267d67 | 2014-11-06 09:22:58 +0100 | [diff] [blame] | 1045 | return 0; |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1046 | } |
| 1047 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1048 | static int max310x_startup(struct uart_port *port) |
| 1049 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1050 | struct max310x_port *s = dev_get_drvdata(port->dev); |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1051 | unsigned int val; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1052 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1053 | s->devtype->power(port, 1); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1054 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1055 | /* Configure MODE1 register */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1056 | max310x_port_update(port, MAX310X_MODE1_REG, |
Alexander Shiyan | 55367c6 | 2014-02-10 22:18:34 +0400 | [diff] [blame] | 1057 | MAX310X_MODE1_TRNSCVCTRL_BIT, 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1058 | |
Alexander Shiyan | 2334de1 | 2021-02-17 11:06:08 +0300 | [diff] [blame] | 1059 | /* Configure MODE2 register & Reset FIFOs*/ |
| 1060 | val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT; |
| 1061 | max310x_port_write(port, MAX310X_MODE2_REG, val); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1062 | max310x_port_update(port, MAX310X_MODE2_REG, |
| 1063 | MAX310X_MODE2_FIFORST_BIT, 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1064 | |
Serge Semin | 2b9e6f0 | 2019-05-14 13:14:14 +0300 | [diff] [blame] | 1065 | /* Configure mode1/mode2 to have rs485/rs232 enabled at startup */ |
| 1066 | val = (clamp(port->rs485.delay_rts_before_send, 0U, 15U) << 4) | |
| 1067 | clamp(port->rs485.delay_rts_after_send, 0U, 15U); |
| 1068 | max310x_port_write(port, MAX310X_HDPIXDELAY_REG, val); |
| 1069 | |
| 1070 | if (port->rs485.flags & SER_RS485_ENABLED) { |
| 1071 | max310x_port_update(port, MAX310X_MODE1_REG, |
| 1072 | MAX310X_MODE1_TRNSCVCTRL_BIT, |
| 1073 | MAX310X_MODE1_TRNSCVCTRL_BIT); |
| 1074 | |
| 1075 | if (!(port->rs485.flags & SER_RS485_RX_DURING_TX)) |
| 1076 | max310x_port_update(port, MAX310X_MODE2_REG, |
| 1077 | MAX310X_MODE2_ECHOSUPR_BIT, |
| 1078 | MAX310X_MODE2_ECHOSUPR_BIT); |
| 1079 | } |
| 1080 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1081 | /* Configure flow control levels */ |
| 1082 | /* Flow control halt level 96, resume level 48 */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1083 | max310x_port_write(port, MAX310X_FLOWLVL_REG, |
| 1084 | MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96)); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1085 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1086 | /* Clear IRQ status register */ |
| 1087 | max310x_port_read(port, MAX310X_IRQSTS_REG); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1088 | |
Alexander Shiyan | 2334de1 | 2021-02-17 11:06:08 +0300 | [diff] [blame] | 1089 | /* Enable RX, TX, CTS change interrupts */ |
| 1090 | val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1091 | max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1092 | |
| 1093 | return 0; |
| 1094 | } |
| 1095 | |
| 1096 | static void max310x_shutdown(struct uart_port *port) |
| 1097 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1098 | struct max310x_port *s = dev_get_drvdata(port->dev); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1099 | |
| 1100 | /* Disable all interrupts */ |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1101 | max310x_port_write(port, MAX310X_IRQEN_REG, 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1102 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1103 | s->devtype->power(port, 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1104 | } |
| 1105 | |
| 1106 | static const char *max310x_type(struct uart_port *port) |
| 1107 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1108 | struct max310x_port *s = dev_get_drvdata(port->dev); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1109 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1110 | return (port->type == PORT_MAX310X) ? s->devtype->name : NULL; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1111 | } |
| 1112 | |
| 1113 | static int max310x_request_port(struct uart_port *port) |
| 1114 | { |
| 1115 | /* Do nothing */ |
| 1116 | return 0; |
| 1117 | } |
| 1118 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1119 | static void max310x_config_port(struct uart_port *port, int flags) |
| 1120 | { |
| 1121 | if (flags & UART_CONFIG_TYPE) |
| 1122 | port->type = PORT_MAX310X; |
| 1123 | } |
| 1124 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1125 | static int max310x_verify_port(struct uart_port *port, struct serial_struct *s) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1126 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1127 | if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X)) |
| 1128 | return -EINVAL; |
| 1129 | if (s->irq != port->irq) |
| 1130 | return -EINVAL; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1131 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1132 | return 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1133 | } |
| 1134 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1135 | static void max310x_null_void(struct uart_port *port) |
| 1136 | { |
| 1137 | /* Do nothing */ |
| 1138 | } |
| 1139 | |
| 1140 | static const struct uart_ops max310x_ops = { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1141 | .tx_empty = max310x_tx_empty, |
| 1142 | .set_mctrl = max310x_set_mctrl, |
| 1143 | .get_mctrl = max310x_get_mctrl, |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1144 | .stop_tx = max310x_null_void, |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1145 | .start_tx = max310x_start_tx, |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1146 | .stop_rx = max310x_null_void, |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1147 | .break_ctl = max310x_break_ctl, |
| 1148 | .startup = max310x_startup, |
| 1149 | .shutdown = max310x_shutdown, |
| 1150 | .set_termios = max310x_set_termios, |
| 1151 | .type = max310x_type, |
| 1152 | .request_port = max310x_request_port, |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1153 | .release_port = max310x_null_void, |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1154 | .config_port = max310x_config_port, |
| 1155 | .verify_port = max310x_verify_port, |
| 1156 | }; |
| 1157 | |
Alexander Shiyan | c297829 | 2013-07-29 19:27:32 +0400 | [diff] [blame] | 1158 | static int __maybe_unused max310x_suspend(struct device *dev) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1159 | { |
Alexander Shiyan | c297829 | 2013-07-29 19:27:32 +0400 | [diff] [blame] | 1160 | struct max310x_port *s = dev_get_drvdata(dev); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1161 | int i; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1162 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1163 | for (i = 0; i < s->devtype->nr; i++) { |
| 1164 | uart_suspend_port(&max310x_uart, &s->p[i].port); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1165 | s->devtype->power(&s->p[i].port, 0); |
| 1166 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1167 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1168 | return 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1169 | } |
| 1170 | |
Alexander Shiyan | c297829 | 2013-07-29 19:27:32 +0400 | [diff] [blame] | 1171 | static int __maybe_unused max310x_resume(struct device *dev) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1172 | { |
Alexander Shiyan | c297829 | 2013-07-29 19:27:32 +0400 | [diff] [blame] | 1173 | struct max310x_port *s = dev_get_drvdata(dev); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1174 | int i; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1175 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1176 | for (i = 0; i < s->devtype->nr; i++) { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1177 | s->devtype->power(&s->p[i].port, 1); |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1178 | uart_resume_port(&max310x_uart, &s->p[i].port); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1179 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1180 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1181 | return 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1182 | } |
| 1183 | |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1184 | static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume); |
| 1185 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1186 | #ifdef CONFIG_GPIOLIB |
| 1187 | static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset) |
| 1188 | { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1189 | unsigned int val; |
Linus Walleij | a00d60a | 2015-12-08 23:11:05 +0100 | [diff] [blame] | 1190 | struct max310x_port *s = gpiochip_get_data(chip); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1191 | struct uart_port *port = &s->p[offset / 4].port; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1192 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1193 | val = max310x_port_read(port, MAX310X_GPIODATA_REG); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1194 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1195 | return !!((val >> 4) & (1 << (offset % 4))); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1196 | } |
| 1197 | |
| 1198 | static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
| 1199 | { |
Linus Walleij | a00d60a | 2015-12-08 23:11:05 +0100 | [diff] [blame] | 1200 | struct max310x_port *s = gpiochip_get_data(chip); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1201 | struct uart_port *port = &s->p[offset / 4].port; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1202 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1203 | max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4), |
| 1204 | value ? 1 << (offset % 4) : 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1205 | } |
| 1206 | |
| 1207 | static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset) |
| 1208 | { |
Linus Walleij | a00d60a | 2015-12-08 23:11:05 +0100 | [diff] [blame] | 1209 | struct max310x_port *s = gpiochip_get_data(chip); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1210 | struct uart_port *port = &s->p[offset / 4].port; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1211 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1212 | max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1213 | |
| 1214 | return 0; |
| 1215 | } |
| 1216 | |
| 1217 | static int max310x_gpio_direction_output(struct gpio_chip *chip, |
| 1218 | unsigned offset, int value) |
| 1219 | { |
Linus Walleij | a00d60a | 2015-12-08 23:11:05 +0100 | [diff] [blame] | 1220 | struct max310x_port *s = gpiochip_get_data(chip); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1221 | struct uart_port *port = &s->p[offset / 4].port; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1222 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1223 | max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4), |
| 1224 | value ? 1 << (offset % 4) : 0); |
| 1225 | max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), |
| 1226 | 1 << (offset % 4)); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1227 | |
| 1228 | return 0; |
| 1229 | } |
Jan Kundrát | e397824 | 2017-12-22 21:29:44 +0100 | [diff] [blame] | 1230 | |
| 1231 | static int max310x_gpio_set_config(struct gpio_chip *chip, unsigned int offset, |
| 1232 | unsigned long config) |
| 1233 | { |
| 1234 | struct max310x_port *s = gpiochip_get_data(chip); |
| 1235 | struct uart_port *port = &s->p[offset / 4].port; |
| 1236 | |
| 1237 | switch (pinconf_to_config_param(config)) { |
| 1238 | case PIN_CONFIG_DRIVE_OPEN_DRAIN: |
| 1239 | max310x_port_update(port, MAX310X_GPIOCFG_REG, |
| 1240 | 1 << ((offset % 4) + 4), |
| 1241 | 1 << ((offset % 4) + 4)); |
| 1242 | return 0; |
| 1243 | case PIN_CONFIG_DRIVE_PUSH_PULL: |
| 1244 | max310x_port_update(port, MAX310X_GPIOCFG_REG, |
| 1245 | 1 << ((offset % 4) + 4), 0); |
| 1246 | return 0; |
| 1247 | default: |
| 1248 | return -ENOTSUPP; |
| 1249 | } |
| 1250 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1251 | #endif |
| 1252 | |
Andy Shevchenko | c808fab | 2020-10-07 11:46:34 +0300 | [diff] [blame] | 1253 | static int max310x_probe(struct device *dev, const struct max310x_devtype *devtype, |
Jan Kundrát | bceb483 | 2017-12-08 22:41:35 +0100 | [diff] [blame] | 1254 | struct regmap *regmap, int irq) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1255 | { |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 1256 | int i, ret, fmin, fmax, freq; |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1257 | struct max310x_port *s; |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 1258 | u32 uartclk = 0; |
| 1259 | bool xtal; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1260 | |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1261 | if (IS_ERR(regmap)) |
| 1262 | return PTR_ERR(regmap); |
| 1263 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1264 | /* Alloc port structure */ |
Gustavo A. R. Silva | 833954a | 2019-01-04 15:39:13 -0600 | [diff] [blame] | 1265 | s = devm_kzalloc(dev, struct_size(s, p, devtype->nr), GFP_KERNEL); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1266 | if (!s) { |
| 1267 | dev_err(dev, "Error allocating port structure\n"); |
| 1268 | return -ENOMEM; |
| 1269 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1270 | |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 1271 | /* Always ask for fixed clock rate from a property. */ |
| 1272 | device_property_read_u32(dev, "clock-frequency", &uartclk); |
| 1273 | |
Andy Shevchenko | 3d1fa05 | 2021-07-23 15:59:43 +0300 | [diff] [blame] | 1274 | xtal = device_property_match_string(dev, "clock-names", "osc") < 0; |
| 1275 | if (xtal) |
| 1276 | s->clk = devm_clk_get_optional(dev, "xtal"); |
| 1277 | else |
| 1278 | s->clk = devm_clk_get_optional(dev, "osc"); |
Andy Shevchenko | 974e454 | 2020-10-07 11:46:35 +0300 | [diff] [blame] | 1279 | if (IS_ERR(s->clk)) |
| 1280 | return PTR_ERR(s->clk); |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1281 | |
| 1282 | ret = clk_prepare_enable(s->clk); |
| 1283 | if (ret) |
| 1284 | return ret; |
| 1285 | |
| 1286 | freq = clk_get_rate(s->clk); |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 1287 | if (freq == 0) |
| 1288 | freq = uartclk; |
| 1289 | if (freq == 0) { |
| 1290 | dev_err(dev, "Cannot get clock rate\n"); |
Andy Shevchenko | 61acaba | 2021-06-25 18:37:33 +0300 | [diff] [blame] | 1291 | ret = -EINVAL; |
| 1292 | goto out_clk; |
Andy Shevchenko | d4d6f03 | 2021-05-17 20:29:30 +0300 | [diff] [blame] | 1293 | } |
| 1294 | |
| 1295 | if (xtal) { |
| 1296 | fmin = 1000000; |
| 1297 | fmax = 4000000; |
| 1298 | } else { |
| 1299 | fmin = 500000; |
| 1300 | fmax = 35000000; |
| 1301 | } |
| 1302 | |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1303 | /* Check frequency limits */ |
| 1304 | if (freq < fmin || freq > fmax) { |
| 1305 | ret = -ERANGE; |
| 1306 | goto out_clk; |
| 1307 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1308 | |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1309 | s->regmap = regmap; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1310 | s->devtype = devtype; |
| 1311 | dev_set_drvdata(dev, s); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1312 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1313 | /* Check device to ensure we are talking to what we expect */ |
| 1314 | ret = devtype->detect(dev); |
| 1315 | if (ret) |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1316 | goto out_clk; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1317 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1318 | for (i = 0; i < devtype->nr; i++) { |
| 1319 | unsigned int offs = i << 5; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1320 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1321 | /* Reset port */ |
| 1322 | regmap_write(s->regmap, MAX310X_MODE2_REG + offs, |
| 1323 | MAX310X_MODE2_RST_BIT); |
| 1324 | /* Clear port reset */ |
| 1325 | regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1326 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1327 | /* Wait for port startup */ |
| 1328 | do { |
| 1329 | regmap_read(s->regmap, |
| 1330 | MAX310X_BRGDIVLSB_REG + offs, &ret); |
| 1331 | } while (ret != 0x01); |
| 1332 | |
Alexander Shiyan | f233ea4 | 2019-01-31 08:48:44 +0300 | [diff] [blame] | 1333 | regmap_write(s->regmap, MAX310X_MODE1_REG + offs, |
| 1334 | devtype->mode1); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1335 | } |
| 1336 | |
Jan Kundrát | 4cf9a88 | 2018-06-08 14:27:00 +0200 | [diff] [blame] | 1337 | uartclk = max310x_set_ref_clk(dev, s, freq, xtal); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1338 | dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk); |
| 1339 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1340 | for (i = 0; i < devtype->nr; i++) { |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1341 | unsigned int line; |
| 1342 | |
| 1343 | line = find_first_zero_bit(max310x_lines, MAX310X_UART_NRMAX); |
| 1344 | if (line == MAX310X_UART_NRMAX) { |
| 1345 | ret = -ERANGE; |
| 1346 | goto out_uart; |
| 1347 | } |
| 1348 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1349 | /* Initialize port data */ |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1350 | s->p[i].port.line = line; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1351 | s->p[i].port.dev = dev; |
| 1352 | s->p[i].port.irq = irq; |
| 1353 | s->p[i].port.type = PORT_MAX310X; |
| 1354 | s->p[i].port.fifosize = MAX310X_FIFO_SIZE; |
Alexander Shiyan | e7b8a3c | 2014-02-07 18:16:07 +0400 | [diff] [blame] | 1355 | s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1356 | s->p[i].port.iotype = UPIO_PORT; |
| 1357 | s->p[i].port.iobase = i * 0x20; |
| 1358 | s->p[i].port.membase = (void __iomem *)~0; |
| 1359 | s->p[i].port.uartclk = uartclk; |
Ricardo Ribalda Delgado | c267d67 | 2014-11-06 09:22:58 +0100 | [diff] [blame] | 1360 | s->p[i].port.rs485_config = max310x_rs485_config; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1361 | s->p[i].port.ops = &max310x_ops; |
| 1362 | /* Disable all interrupts */ |
| 1363 | max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0); |
| 1364 | /* Clear IRQ status register */ |
| 1365 | max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1366 | /* Initialize queue for start TX */ |
Serge Semin | 2987590 | 2019-05-14 13:14:09 +0300 | [diff] [blame] | 1367 | INIT_WORK(&s->p[i].tx_work, max310x_tx_proc); |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1368 | /* Initialize queue for changing LOOPBACK mode */ |
Alexander Shiyan | e7b8a3c | 2014-02-07 18:16:07 +0400 | [diff] [blame] | 1369 | INIT_WORK(&s->p[i].md_work, max310x_md_proc); |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1370 | /* Initialize queue for changing RS485 mode */ |
| 1371 | INIT_WORK(&s->p[i].rs_work, max310x_rs_proc); |
Serge Semin | b7382c7 | 2019-05-14 13:14:11 +0300 | [diff] [blame] | 1372 | /* Initialize SPI-transfer buffers */ |
| 1373 | s->p[i].wr_header = (s->p[i].port.iobase + MAX310X_THR_REG) | |
| 1374 | MAX310X_WRITE_BIT; |
| 1375 | s->p[i].rd_header = (s->p[i].port.iobase + MAX310X_RHR_REG); |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1376 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1377 | /* Register port */ |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1378 | ret = uart_add_one_port(&max310x_uart, &s->p[i].port); |
| 1379 | if (ret) { |
| 1380 | s->p[i].port.dev = NULL; |
| 1381 | goto out_uart; |
| 1382 | } |
| 1383 | set_bit(line, max310x_lines); |
| 1384 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1385 | /* Go to suspend mode */ |
| 1386 | devtype->power(&s->p[i].port, 0); |
| 1387 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1388 | |
Jan Kundrát | 38d5583 | 2017-12-08 20:36:29 +0100 | [diff] [blame] | 1389 | #ifdef CONFIG_GPIOLIB |
| 1390 | /* Setup GPIO cotroller */ |
| 1391 | s->gpio.owner = THIS_MODULE; |
| 1392 | s->gpio.parent = dev; |
Jan Kundrát | 1a9ab35 | 2018-01-26 20:02:00 +0100 | [diff] [blame] | 1393 | s->gpio.label = devtype->name; |
Jan Kundrát | 38d5583 | 2017-12-08 20:36:29 +0100 | [diff] [blame] | 1394 | s->gpio.direction_input = max310x_gpio_direction_input; |
| 1395 | s->gpio.get = max310x_gpio_get; |
| 1396 | s->gpio.direction_output= max310x_gpio_direction_output; |
| 1397 | s->gpio.set = max310x_gpio_set; |
Jan Kundrát | e397824 | 2017-12-22 21:29:44 +0100 | [diff] [blame] | 1398 | s->gpio.set_config = max310x_gpio_set_config; |
Jan Kundrát | 38d5583 | 2017-12-08 20:36:29 +0100 | [diff] [blame] | 1399 | s->gpio.base = -1; |
| 1400 | s->gpio.ngpio = devtype->nr * 4; |
| 1401 | s->gpio.can_sleep = 1; |
| 1402 | ret = devm_gpiochip_add_data(dev, &s->gpio, s); |
| 1403 | if (ret) |
| 1404 | goto out_uart; |
| 1405 | #endif |
| 1406 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1407 | /* Setup interrupt */ |
| 1408 | ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist, |
Jan Kundrát | 78be70c | 2017-12-12 16:17:59 +0100 | [diff] [blame] | 1409 | IRQF_ONESHOT | IRQF_SHARED, dev_name(dev), s); |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1410 | if (!ret) |
| 1411 | return 0; |
| 1412 | |
| 1413 | dev_err(dev, "Unable to reguest IRQ %i\n", irq); |
Alexander Shiyan | dba29a2 | 2014-02-10 22:18:32 +0400 | [diff] [blame] | 1414 | |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1415 | out_uart: |
| 1416 | for (i = 0; i < devtype->nr; i++) { |
| 1417 | if (s->p[i].port.dev) { |
| 1418 | uart_remove_one_port(&max310x_uart, &s->p[i].port); |
| 1419 | clear_bit(s->p[i].port.line, max310x_lines); |
| 1420 | } |
| 1421 | } |
Alexander Shiyan | c8246fe | 2016-06-07 18:59:26 +0300 | [diff] [blame] | 1422 | |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1423 | out_clk: |
| 1424 | clk_disable_unprepare(s->clk); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1425 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1426 | return ret; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1427 | } |
| 1428 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1429 | static int max310x_remove(struct device *dev) |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1430 | { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1431 | struct max310x_port *s = dev_get_drvdata(dev); |
abdoulaye berthe | 88d5e52 | 2014-07-12 22:30:14 +0200 | [diff] [blame] | 1432 | int i; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1433 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1434 | for (i = 0; i < s->devtype->nr; i++) { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1435 | cancel_work_sync(&s->p[i].tx_work); |
Alexander Shiyan | e7b8a3c | 2014-02-07 18:16:07 +0400 | [diff] [blame] | 1436 | cancel_work_sync(&s->p[i].md_work); |
Alexander Shiyan | 5bdb48b | 2016-06-07 18:59:21 +0300 | [diff] [blame] | 1437 | cancel_work_sync(&s->p[i].rs_work); |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1438 | uart_remove_one_port(&max310x_uart, &s->p[i].port); |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1439 | clear_bit(s->p[i].port.line, max310x_lines); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1440 | s->devtype->power(&s->p[i].port, 0); |
| 1441 | } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1442 | |
Alexander Shiyan | d3a8a25 | 2014-02-10 22:18:31 +0400 | [diff] [blame] | 1443 | clk_disable_unprepare(s->clk); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1444 | |
abdoulaye berthe | 88d5e52 | 2014-07-12 22:30:14 +0200 | [diff] [blame] | 1445 | return 0; |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1446 | } |
| 1447 | |
Alexander Shiyan | 58afc90 | 2014-02-10 22:18:36 +0400 | [diff] [blame] | 1448 | static const struct of_device_id __maybe_unused max310x_dt_ids[] = { |
| 1449 | { .compatible = "maxim,max3107", .data = &max3107_devtype, }, |
| 1450 | { .compatible = "maxim,max3108", .data = &max3108_devtype, }, |
| 1451 | { .compatible = "maxim,max3109", .data = &max3109_devtype, }, |
| 1452 | { .compatible = "maxim,max14830", .data = &max14830_devtype }, |
| 1453 | { } |
| 1454 | }; |
| 1455 | MODULE_DEVICE_TABLE(of, max310x_dt_ids); |
| 1456 | |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1457 | static struct regmap_config regcfg = { |
| 1458 | .reg_bits = 8, |
| 1459 | .val_bits = 8, |
Jan Kundrát | d584b65 | 2017-12-13 14:20:39 +0100 | [diff] [blame] | 1460 | .write_flag_mask = MAX310X_WRITE_BIT, |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1461 | .cache_type = REGCACHE_RBTREE, |
| 1462 | .writeable_reg = max310x_reg_writeable, |
| 1463 | .volatile_reg = max310x_reg_volatile, |
| 1464 | .precious_reg = max310x_reg_precious, |
| 1465 | }; |
| 1466 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1467 | #ifdef CONFIG_SPI_MASTER |
| 1468 | static int max310x_spi_probe(struct spi_device *spi) |
| 1469 | { |
Andy Shevchenko | c808fab | 2020-10-07 11:46:34 +0300 | [diff] [blame] | 1470 | const struct max310x_devtype *devtype; |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1471 | struct regmap *regmap; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1472 | int ret; |
| 1473 | |
| 1474 | /* Setup SPI bus */ |
| 1475 | spi->bits_per_word = 8; |
| 1476 | spi->mode = spi->mode ? : SPI_MODE_0; |
| 1477 | spi->max_speed_hz = spi->max_speed_hz ? : 26000000; |
| 1478 | ret = spi_setup(spi); |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1479 | if (ret) |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1480 | return ret; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1481 | |
Andy Shevchenko | c808fab | 2020-10-07 11:46:34 +0300 | [diff] [blame] | 1482 | devtype = device_get_match_data(&spi->dev); |
| 1483 | if (!devtype) |
| 1484 | devtype = (struct max310x_devtype *)spi_get_device_id(spi)->driver_data; |
Alexander Shiyan | 58afc90 | 2014-02-10 22:18:36 +0400 | [diff] [blame] | 1485 | |
Alexander Shiyan | 27027a7 | 2014-02-10 22:18:30 +0400 | [diff] [blame] | 1486 | regcfg.max_register = devtype->nr * 0x20 - 1; |
| 1487 | regmap = devm_regmap_init_spi(spi, ®cfg); |
| 1488 | |
Jan Kundrát | bceb483 | 2017-12-08 22:41:35 +0100 | [diff] [blame] | 1489 | return max310x_probe(&spi->dev, devtype, regmap, spi->irq); |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1490 | } |
| 1491 | |
| 1492 | static int max310x_spi_remove(struct spi_device *spi) |
| 1493 | { |
| 1494 | return max310x_remove(&spi->dev); |
| 1495 | } |
| 1496 | |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1497 | static const struct spi_device_id max310x_id_table[] = { |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1498 | { "max3107", (kernel_ulong_t)&max3107_devtype, }, |
| 1499 | { "max3108", (kernel_ulong_t)&max3108_devtype, }, |
Alexander Shiyan | 21fc509 | 2013-06-29 10:44:18 +0400 | [diff] [blame] | 1500 | { "max3109", (kernel_ulong_t)&max3109_devtype, }, |
Alexander Shiyan | 003236d | 2013-06-29 10:44:19 +0400 | [diff] [blame] | 1501 | { "max14830", (kernel_ulong_t)&max14830_devtype, }, |
Axel Lin | 1838b8c | 2012-11-04 23:34:18 +0800 | [diff] [blame] | 1502 | { } |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1503 | }; |
| 1504 | MODULE_DEVICE_TABLE(spi, max310x_id_table); |
| 1505 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1506 | static struct spi_driver max310x_spi_driver = { |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1507 | .driver = { |
Alexander Shiyan | 58afc90 | 2014-02-10 22:18:36 +0400 | [diff] [blame] | 1508 | .name = MAX310X_NAME, |
Andy Shevchenko | c808fab | 2020-10-07 11:46:34 +0300 | [diff] [blame] | 1509 | .of_match_table = max310x_dt_ids, |
Alexander Shiyan | 58afc90 | 2014-02-10 22:18:36 +0400 | [diff] [blame] | 1510 | .pm = &max310x_pm_ops, |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1511 | }, |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1512 | .probe = max310x_spi_probe, |
| 1513 | .remove = max310x_spi_remove, |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1514 | .id_table = max310x_id_table, |
| 1515 | }; |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1516 | #endif |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1517 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1518 | static int __init max310x_uart_init(void) |
| 1519 | { |
| 1520 | int ret; |
| 1521 | |
Alexander Shiyan | 78adcca | 2016-06-07 18:59:27 +0300 | [diff] [blame] | 1522 | bitmap_zero(max310x_lines, MAX310X_UART_NRMAX); |
| 1523 | |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1524 | ret = uart_register_driver(&max310x_uart); |
| 1525 | if (ret) |
| 1526 | return ret; |
| 1527 | |
| 1528 | #ifdef CONFIG_SPI_MASTER |
Kangjie Lu | 51f689c | 2018-12-25 19:26:19 -0600 | [diff] [blame] | 1529 | ret = spi_register_driver(&max310x_spi_driver); |
Atul Gopinathan | 3890e3d | 2021-05-03 13:56:38 +0200 | [diff] [blame] | 1530 | if (ret) |
| 1531 | uart_unregister_driver(&max310x_uart); |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1532 | #endif |
| 1533 | |
Kangjie Lu | 51f689c | 2018-12-25 19:26:19 -0600 | [diff] [blame] | 1534 | return ret; |
Alexander Shiyan | 6286767a | 2016-06-07 18:59:24 +0300 | [diff] [blame] | 1535 | } |
| 1536 | module_init(max310x_uart_init); |
| 1537 | |
| 1538 | static void __exit max310x_uart_exit(void) |
| 1539 | { |
| 1540 | #ifdef CONFIG_SPI_MASTER |
| 1541 | spi_unregister_driver(&max310x_spi_driver); |
| 1542 | #endif |
| 1543 | |
| 1544 | uart_unregister_driver(&max310x_uart); |
| 1545 | } |
| 1546 | module_exit(max310x_uart_exit); |
| 1547 | |
Alexander Shiyan | 10d8b34 | 2013-06-29 10:44:17 +0400 | [diff] [blame] | 1548 | MODULE_LICENSE("GPL"); |
Alexander Shiyan | f654441 | 2012-08-06 19:42:32 +0400 | [diff] [blame] | 1549 | MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>"); |
| 1550 | MODULE_DESCRIPTION("MAX310X serial driver"); |