blob: 3df0788ddeb0fb0c9572a401e9cf58209fb2d6da [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Alexander Shiyanf6544412012-08-06 19:42:32 +04002/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04003 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04004 *
Alexander Shiyan6286767a2016-06-07 18:59:24 +03005 * Copyright (C) 2012-2016 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04006 *
7 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
8 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
9 * Based on max3107.c, by Aavamobile
Alexander Shiyanf6544412012-08-06 19:42:32 +040010 */
11
Alexander Shiyan10d8b342013-06-29 10:44:17 +040012#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040013#include <linux/clk.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040014#include <linux/delay.h>
15#include <linux/device.h>
Linus Walleija00d60a2015-12-08 23:11:05 +010016#include <linux/gpio/driver.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040017#include <linux/module.h>
Andy Shevchenkoc808fab2020-10-07 11:46:34 +030018#include <linux/mod_devicetable.h>
19#include <linux/property.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040020#include <linux/regmap.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040021#include <linux/serial_core.h>
22#include <linux/serial.h>
23#include <linux/tty.h>
24#include <linux/tty_flip.h>
Greg Kroah-Hartman1456dad2014-02-13 15:18:57 -080025#include <linux/spi/spi.h>
Geert Uytterhoeven58dea352014-03-12 15:01:54 +010026#include <linux/uaccess.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040027
Alexander Shiyan10d8b342013-06-29 10:44:17 +040028#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040029#define MAX310X_MAJOR 204
30#define MAX310X_MINOR 209
Alexander Shiyan78adcca2016-06-07 18:59:27 +030031#define MAX310X_UART_NRMAX 16
Alexander Shiyanf6544412012-08-06 19:42:32 +040032
33/* MAX310X register definitions */
34#define MAX310X_RHR_REG (0x00) /* RX FIFO */
35#define MAX310X_THR_REG (0x00) /* TX FIFO */
36#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
37#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
38#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
39#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040040#define MAX310X_REG_05 (0x05)
41#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040042#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
43#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
44#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
45#define MAX310X_MODE1_REG (0x09) /* MODE1 */
46#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
47#define MAX310X_LCR_REG (0x0b) /* LCR */
48#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
49#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
50#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
51#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
52#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
53#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
54#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
55#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
56#define MAX310X_XON1_REG (0x14) /* XON1 character */
57#define MAX310X_XON2_REG (0x15) /* XON2 character */
58#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
59#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
60#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
61#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
62#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
63#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
64#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
65#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
66#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040067#define MAX310X_REG_1F (0x1f)
68
69#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
70
71#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
72#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
73
74/* Extended registers */
75#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040076
77/* IRQ register bits */
78#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
79#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
80#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
81#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
82#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
83#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
84#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
85#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
86
87/* LSR register bits */
88#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
89#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
90#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
91#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
92#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
93#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
94#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
95
96/* Special character register bits */
97#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
98#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
99#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
100#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
101#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
102#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
103
104/* Status register bits */
105#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
106#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
107#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
108#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
109#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
110#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
111
112/* MODE1 register bits */
113#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
114#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
115#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
116#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
117#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
118#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
119#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
120#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
121
122/* MODE2 register bits */
123#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
124#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
125#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
126#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
127#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
128#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
129#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
130#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
131
132/* LCR register bits */
133#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
134#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
135 *
136 * Word length bits table:
137 * 00 -> 5 bit words
138 * 01 -> 6 bit words
139 * 10 -> 7 bit words
140 * 11 -> 8 bit words
141 */
142#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
143 *
144 * STOP length bit table:
145 * 0 -> 1 stop bit
146 * 1 -> 1-1.5 stop bits if
147 * word length is 5,
148 * 2 stop bits otherwise
149 */
150#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
151#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
152#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
153#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
154#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400155
156/* IRDA register bits */
157#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
158#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400159
160/* Flow control trigger level register masks */
161#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
162#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
163#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
164#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
165
166/* FIFO interrupt trigger level register masks */
167#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
168#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
169#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
170#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
171
172/* Flow control register bits */
173#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
174#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
175#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
176 * are used in conjunction with
177 * XOFF2 for definition of
178 * special character */
179#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
180#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
181#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
182 *
183 * SWFLOW bits 1 & 0 table:
184 * 00 -> no transmitter flow
185 * control
186 * 01 -> receiver compares
187 * XON2 and XOFF2
188 * and controls
189 * transmitter
190 * 10 -> receiver compares
191 * XON1 and XOFF1
192 * and controls
193 * transmitter
194 * 11 -> receiver compares
195 * XON1, XON2, XOFF1 and
196 * XOFF2 and controls
197 * transmitter
198 */
199#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
200#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
201 *
202 * SWFLOW bits 3 & 2 table:
203 * 00 -> no received flow
204 * control
205 * 01 -> transmitter generates
206 * XON2 and XOFF2
207 * 10 -> transmitter generates
208 * XON1 and XOFF1
209 * 11 -> transmitter generates
210 * XON1, XON2, XOFF1 and
211 * XOFF2
212 */
213
Alexander Shiyanf6544412012-08-06 19:42:32 +0400214/* PLL configuration register masks */
215#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
216#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
217
218/* Baud rate generator configuration register bits */
219#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
220#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
221
222/* Clock source register bits */
223#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
224#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
225#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
226#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
227#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
228
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400229/* Global commands */
230#define MAX310X_EXTREG_ENBL (0xce)
231#define MAX310X_EXTREG_DSBL (0xcd)
232
Alexander Shiyanf6544412012-08-06 19:42:32 +0400233/* Misc definitions */
234#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan11652fc2016-12-05 14:05:19 +0300235#define MAX310x_REV_MASK (0xf8)
Jan Kundrátd584b652017-12-13 14:20:39 +0100236#define MAX310X_WRITE_BIT 0x80
Alexander Shiyanf6544412012-08-06 19:42:32 +0400237
238/* MAX3107 specific */
239#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400240
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400241/* MAX3109 specific */
242#define MAX3109_REV_ID (0xc0)
243
Alexander Shiyan003236d2013-06-29 10:44:19 +0400244/* MAX14830 specific */
245#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
246#define MAX14830_REV_ID (0xb0)
247
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400248struct max310x_devtype {
249 char name[9];
250 int nr;
Alexander Shiyanf233ea42019-01-31 08:48:44 +0300251 u8 mode1;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400252 int (*detect)(struct device *);
253 void (*power)(struct uart_port *, int);
254};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400255
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400256struct max310x_one {
257 struct uart_port port;
258 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400259 struct work_struct md_work;
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300260 struct work_struct rs_work;
Serge Seminb7382c72019-05-14 13:14:11 +0300261
262 u8 wr_header;
263 u8 rd_header;
264 u8 rx_buf[MAX310X_FIFO_SIZE];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400265};
Serge Semin1b5d2392019-05-14 13:14:10 +0300266#define to_max310x_port(_port) \
267 container_of(_port, struct max310x_one, port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400268
269struct max310x_port {
Andy Shevchenkoc808fab2020-10-07 11:46:34 +0300270 const struct max310x_devtype *devtype;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400271 struct regmap *regmap;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400272 struct clk *clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400273#ifdef CONFIG_GPIOLIB
274 struct gpio_chip gpio;
275#endif
kernel test robot8ba0f962021-03-09 15:17:26 +0100276 struct max310x_one p[];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400277};
278
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300279static struct uart_driver max310x_uart = {
280 .owner = THIS_MODULE,
281 .driver_name = MAX310X_NAME,
282 .dev_name = "ttyMAX",
283 .major = MAX310X_MAJOR,
284 .minor = MAX310X_MINOR,
Alexander Shiyan78adcca2016-06-07 18:59:27 +0300285 .nr = MAX310X_UART_NRMAX,
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300286};
287
Alexander Shiyan78adcca2016-06-07 18:59:27 +0300288static DECLARE_BITMAP(max310x_lines, MAX310X_UART_NRMAX);
289
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400290static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400291{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400292 struct max310x_port *s = dev_get_drvdata(port->dev);
293 unsigned int val = 0;
294
295 regmap_read(s->regmap, port->iobase + reg, &val);
296
297 return val;
298}
299
300static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
301{
302 struct max310x_port *s = dev_get_drvdata(port->dev);
303
304 regmap_write(s->regmap, port->iobase + reg, val);
305}
306
307static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
308{
309 struct max310x_port *s = dev_get_drvdata(port->dev);
310
311 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
312}
313
314static int max3107_detect(struct device *dev)
315{
316 struct max310x_port *s = dev_get_drvdata(dev);
317 unsigned int val = 0;
318 int ret;
319
320 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
321 if (ret)
322 return ret;
323
324 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
325 dev_err(dev,
326 "%s ID 0x%02x does not match\n", s->devtype->name, val);
327 return -ENODEV;
328 }
329
330 return 0;
331}
332
333static int max3108_detect(struct device *dev)
334{
335 struct max310x_port *s = dev_get_drvdata(dev);
336 unsigned int val = 0;
337 int ret;
338
339 /* MAX3108 have not REV ID register, we just check default value
340 * from clocksource register to make sure everything works.
341 */
342 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
343 if (ret)
344 return ret;
345
346 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
347 dev_err(dev, "%s not present\n", s->devtype->name);
348 return -ENODEV;
349 }
350
351 return 0;
352}
353
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400354static int max3109_detect(struct device *dev)
355{
356 struct max310x_port *s = dev_get_drvdata(dev);
357 unsigned int val = 0;
358 int ret;
359
Gregory Hermant32304d72014-09-30 08:59:17 +0200360 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
361 MAX310X_EXTREG_ENBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400362 if (ret)
363 return ret;
364
Gregory Hermant32304d72014-09-30 08:59:17 +0200365 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
366 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400367 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
368 dev_err(dev,
369 "%s ID 0x%02x does not match\n", s->devtype->name, val);
370 return -ENODEV;
371 }
372
373 return 0;
374}
375
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400376static void max310x_power(struct uart_port *port, int on)
377{
378 max310x_port_update(port, MAX310X_MODE1_REG,
379 MAX310X_MODE1_FORCESLEEP_BIT,
380 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
381 if (on)
382 msleep(50);
383}
384
Alexander Shiyan003236d2013-06-29 10:44:19 +0400385static int max14830_detect(struct device *dev)
386{
387 struct max310x_port *s = dev_get_drvdata(dev);
388 unsigned int val = 0;
389 int ret;
390
391 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
392 MAX310X_EXTREG_ENBL);
393 if (ret)
394 return ret;
395
396 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
397 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
398 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
399 dev_err(dev,
400 "%s ID 0x%02x does not match\n", s->devtype->name, val);
401 return -ENODEV;
402 }
403
404 return 0;
405}
406
407static void max14830_power(struct uart_port *port, int on)
408{
409 max310x_port_update(port, MAX310X_BRGCFG_REG,
410 MAX14830_BRGCFG_CLKDIS_BIT,
411 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
412 if (on)
413 msleep(50);
414}
415
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400416static const struct max310x_devtype max3107_devtype = {
417 .name = "MAX3107",
418 .nr = 1,
Alexander Shiyanf233ea42019-01-31 08:48:44 +0300419 .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT | MAX310X_MODE1_IRQSEL_BIT,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400420 .detect = max3107_detect,
421 .power = max310x_power,
422};
423
424static const struct max310x_devtype max3108_devtype = {
425 .name = "MAX3108",
426 .nr = 1,
Alexander Shiyanf233ea42019-01-31 08:48:44 +0300427 .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400428 .detect = max3108_detect,
429 .power = max310x_power,
430};
431
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400432static const struct max310x_devtype max3109_devtype = {
433 .name = "MAX3109",
434 .nr = 2,
Alexander Shiyanf233ea42019-01-31 08:48:44 +0300435 .mode1 = MAX310X_MODE1_AUTOSLEEP_BIT,
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400436 .detect = max3109_detect,
437 .power = max310x_power,
438};
439
Alexander Shiyan003236d2013-06-29 10:44:19 +0400440static const struct max310x_devtype max14830_devtype = {
441 .name = "MAX14830",
442 .nr = 4,
Alexander Shiyanf233ea42019-01-31 08:48:44 +0300443 .mode1 = MAX310X_MODE1_IRQSEL_BIT,
Alexander Shiyan003236d2013-06-29 10:44:19 +0400444 .detect = max14830_detect,
445 .power = max14830_power,
446};
447
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400448static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
449{
450 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400451 case MAX310X_IRQSTS_REG:
452 case MAX310X_LSR_IRQSTS_REG:
453 case MAX310X_SPCHR_IRQSTS_REG:
454 case MAX310X_STS_IRQSTS_REG:
455 case MAX310X_TXFIFOLVL_REG:
456 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400457 return false;
458 default:
459 break;
460 }
461
462 return true;
463}
464
465static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
466{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400467 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400468 case MAX310X_RHR_REG:
469 case MAX310X_IRQSTS_REG:
470 case MAX310X_LSR_IRQSTS_REG:
471 case MAX310X_SPCHR_IRQSTS_REG:
472 case MAX310X_STS_IRQSTS_REG:
473 case MAX310X_TXFIFOLVL_REG:
474 case MAX310X_RXFIFOLVL_REG:
475 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400476 case MAX310X_BRGDIVLSB_REG:
477 case MAX310X_REG_05:
478 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400479 return true;
480 default:
481 break;
482 }
483
484 return false;
485}
486
487static bool max310x_reg_precious(struct device *dev, unsigned int reg)
488{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400489 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400490 case MAX310X_RHR_REG:
491 case MAX310X_IRQSTS_REG:
492 case MAX310X_SPCHR_IRQSTS_REG:
493 case MAX310X_STS_IRQSTS_REG:
494 return true;
495 default:
496 break;
497 }
498
499 return false;
500}
501
Alexander Shiyane97e1552014-02-07 18:16:04 +0400502static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400503{
Serge Semin35240ba2019-05-14 13:14:12 +0300504 unsigned int mode = 0, div = 0, frac = 0, c = 0, F = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400505
Serge Semin35240ba2019-05-14 13:14:12 +0300506 /*
507 * Calculate the integer divisor first. Select a proper mode
508 * in case if the requested baud is too high for the pre-defined
509 * clocks frequency.
510 */
511 div = port->uartclk / baud;
512 if (div < 8) {
513 /* Mode x4 */
514 c = 4;
515 mode = MAX310X_BRGCFG_4XMODE_BIT;
516 } else if (div < 16) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400517 /* Mode x2 */
Serge Semin35240ba2019-05-14 13:14:12 +0300518 c = 8;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400519 mode = MAX310X_BRGCFG_2XMODE_BIT;
Serge Semin35240ba2019-05-14 13:14:12 +0300520 } else {
521 c = 16;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400522 }
523
Serge Semin35240ba2019-05-14 13:14:12 +0300524 /* Calculate the divisor in accordance with the fraction coefficient */
525 div /= c;
526 F = c*baud;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400527
Serge Semin35240ba2019-05-14 13:14:12 +0300528 /* Calculate the baud rate fraction */
529 if (div > 0)
530 frac = (16*(port->uartclk % F)) / F;
531 else
532 div = 1;
533
534 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, div >> 8);
535 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div);
536 max310x_port_write(port, MAX310X_BRGCFG_REG, frac | mode);
537
538 /* Return the actual baud rate we just programmed */
539 return (16*port->uartclk) / (c*(16*div + frac));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400540}
541
Bill Pemberton9671f092012-11-19 13:21:50 -0500542static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400543{
544 /* Use baudrate 115200 for calculate error */
Serge Semin35240ba2019-05-14 13:14:12 +0300545 long err = f % (460800 * 16);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400546
547 if ((*besterr < 0) || (*besterr > err)) {
548 *besterr = err;
549 return 0;
550 }
551
552 return 1;
553}
554
Andy Shevchenkod4d6f032021-05-17 20:29:30 +0300555static u32 max310x_set_ref_clk(struct device *dev, struct max310x_port *s,
Jan Kundrát4cf9a882018-06-08 14:27:00 +0200556 unsigned long freq, bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400557{
558 unsigned int div, clksrc, pllcfg = 0;
559 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400560 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400561
562 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400563 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400564
565 /* Try all possible PLL dividers */
566 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400567 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400568
569 /* Try multiplier 6 */
570 fmul = fdiv * 6;
571 if ((fdiv >= 500000) && (fdiv <= 800000))
572 if (!max310x_update_best_err(fmul, &besterr)) {
573 pllcfg = (0 << 6) | div;
574 bestfreq = fmul;
575 }
576 /* Try multiplier 48 */
577 fmul = fdiv * 48;
578 if ((fdiv >= 850000) && (fdiv <= 1200000))
579 if (!max310x_update_best_err(fmul, &besterr)) {
580 pllcfg = (1 << 6) | div;
581 bestfreq = fmul;
582 }
583 /* Try multiplier 96 */
584 fmul = fdiv * 96;
585 if ((fdiv >= 425000) && (fdiv <= 1000000))
586 if (!max310x_update_best_err(fmul, &besterr)) {
587 pllcfg = (2 << 6) | div;
588 bestfreq = fmul;
589 }
590 /* Try multiplier 144 */
591 fmul = fdiv * 144;
592 if ((fdiv >= 390000) && (fdiv <= 667000))
593 if (!max310x_update_best_err(fmul, &besterr)) {
594 pllcfg = (3 << 6) | div;
595 bestfreq = fmul;
596 }
597 }
598
599 /* Configure clock source */
Joe Burmeister5d24f452019-05-13 11:23:57 +0100600 clksrc = MAX310X_CLKSRC_EXTCLK_BIT | (xtal ? MAX310X_CLKSRC_CRYST_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400601
602 /* Configure PLL */
603 if (pllcfg) {
604 clksrc |= MAX310X_CLKSRC_PLL_BIT;
605 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
606 } else
607 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
608
609 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
610
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400611 /* Wait for crystal */
Jan Kundrát4cf9a882018-06-08 14:27:00 +0200612 if (xtal) {
613 unsigned int val;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400614 msleep(10);
Jan Kundrát4cf9a882018-06-08 14:27:00 +0200615 regmap_read(s->regmap, MAX310X_STS_IRQSTS_REG, &val);
616 if (!(val & MAX310X_STS_CLKREADY_BIT)) {
617 dev_warn(dev, "clock is not stable yet\n");
618 }
619 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400620
Andy Shevchenkod4d6f032021-05-17 20:29:30 +0300621 return bestfreq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400622}
623
Jan Kundrátd584b652017-12-13 14:20:39 +0100624static void max310x_batch_write(struct uart_port *port, u8 *txbuf, unsigned int len)
625{
Serge Seminb7382c72019-05-14 13:14:11 +0300626 struct max310x_one *one = to_max310x_port(port);
Jan Kundrátd584b652017-12-13 14:20:39 +0100627 struct spi_transfer xfer[] = {
628 {
Serge Seminb7382c72019-05-14 13:14:11 +0300629 .tx_buf = &one->wr_header,
630 .len = sizeof(one->wr_header),
Jan Kundrátd584b652017-12-13 14:20:39 +0100631 }, {
632 .tx_buf = txbuf,
633 .len = len,
634 }
635 };
636 spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer));
637}
638
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100639static void max310x_batch_read(struct uart_port *port, u8 *rxbuf, unsigned int len)
640{
Serge Seminb7382c72019-05-14 13:14:11 +0300641 struct max310x_one *one = to_max310x_port(port);
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100642 struct spi_transfer xfer[] = {
643 {
Serge Seminb7382c72019-05-14 13:14:11 +0300644 .tx_buf = &one->rd_header,
645 .len = sizeof(one->rd_header),
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100646 }, {
647 .rx_buf = rxbuf,
648 .len = len,
649 }
650 };
651 spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer));
652}
653
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400654static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400655{
Serge Seminb7382c72019-05-14 13:14:11 +0300656 struct max310x_one *one = to_max310x_port(port);
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100657 unsigned int sts, ch, flag, i;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400658
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100659 if (port->read_status_mask == MAX310X_LSR_RXOVR_BIT) {
660 /* We are just reading, happily ignoring any error conditions.
661 * Break condition, parity checking, framing errors -- they
662 * are all ignored. That means that we can do a batch-read.
663 *
664 * There is a small opportunity for race if the RX FIFO
665 * overruns while we're reading the buffer; the datasheets says
666 * that the LSR register applies to the "current" character.
667 * That's also the reason why we cannot do batched reads when
668 * asked to check the individual statuses.
669 * */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400670
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400671 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Serge Seminb7382c72019-05-14 13:14:11 +0300672 max310x_batch_read(port, one->rx_buf, rxlen);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400673
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100674 port->icount.rx += rxlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400675 flag = TTY_NORMAL;
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100676 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400677
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100678 if (sts & MAX310X_LSR_RXOVR_BIT) {
679 dev_warn_ratelimited(port->dev, "Hardware RX FIFO overrun\n");
680 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400681 }
682
Serge Semin9c12d732019-05-14 13:14:15 +0300683 for (i = 0; i < (rxlen - 1); ++i)
684 uart_insert_char(port, sts, 0, one->rx_buf[i], flag);
685
686 /*
687 * Handle the overrun case for the last character only, since
688 * the RxFIFO overflow happens after it is pushed to the FIFO
689 * tail.
690 */
691 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT,
Jan Kundrát8016c3d2019-08-28 19:56:26 +0200692 one->rx_buf[rxlen-1], flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400693
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100694 } else {
695 if (unlikely(rxlen >= port->fifosize)) {
696 dev_warn_ratelimited(port->dev, "Possible RX FIFO overrun\n");
697 port->icount.buf_overrun++;
698 /* Ensure sanity of RX level */
699 rxlen = port->fifosize;
700 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400701
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100702 while (rxlen--) {
703 ch = max310x_port_read(port, MAX310X_RHR_REG);
704 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
705
706 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
707 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
708
709 port->icount.rx++;
710 flag = TTY_NORMAL;
711
712 if (unlikely(sts)) {
713 if (sts & MAX310X_LSR_RXBRK_BIT) {
714 port->icount.brk++;
715 if (uart_handle_break(port))
716 continue;
717 } else if (sts & MAX310X_LSR_RXPAR_BIT)
718 port->icount.parity++;
719 else if (sts & MAX310X_LSR_FRERR_BIT)
720 port->icount.frame++;
721 else if (sts & MAX310X_LSR_RXOVR_BIT)
722 port->icount.overrun++;
723
724 sts &= port->read_status_mask;
725 if (sts & MAX310X_LSR_RXBRK_BIT)
726 flag = TTY_BREAK;
727 else if (sts & MAX310X_LSR_RXPAR_BIT)
728 flag = TTY_PARITY;
729 else if (sts & MAX310X_LSR_FRERR_BIT)
730 flag = TTY_FRAME;
731 else if (sts & MAX310X_LSR_RXOVR_BIT)
732 flag = TTY_OVERRUN;
733 }
734
735 if (uart_handle_sysrq_char(port, ch))
736 continue;
737
738 if (sts & port->ignore_status_mask)
739 continue;
740
741 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
742 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400743 }
744
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400745 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400746}
747
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400748static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400749{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400750 struct circ_buf *xmit = &port->state->xmit;
Jan Kundrátd584b652017-12-13 14:20:39 +0100751 unsigned int txlen, to_send, until_end;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400752
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400753 if (unlikely(port->x_char)) {
754 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
755 port->icount.tx++;
756 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400757 return;
758 }
759
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400760 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400761 return;
762
763 /* Get length of data pending in circular buffer */
764 to_send = uart_circ_chars_pending(xmit);
Jan Kundrátd584b652017-12-13 14:20:39 +0100765 until_end = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400766 if (likely(to_send)) {
767 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400768 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
769 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400770 to_send = (to_send > txlen) ? txlen : to_send;
771
Jan Kundrátd584b652017-12-13 14:20:39 +0100772 if (until_end < to_send) {
773 /* It's a circ buffer -- wrap around.
774 * We could do that in one SPI transaction, but meh. */
775 max310x_batch_write(port, xmit->buf + xmit->tail, until_end);
776 max310x_batch_write(port, xmit->buf, to_send - until_end);
777 } else {
778 max310x_batch_write(port, xmit->buf + xmit->tail, to_send);
779 }
780
Alexander Shiyanf6544412012-08-06 19:42:32 +0400781 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400782 port->icount.tx += to_send;
Jan Kundrátd584b652017-12-13 14:20:39 +0100783 xmit->tail = (xmit->tail + to_send) & (UART_XMIT_SIZE - 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400784 }
785
786 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400787 uart_write_wakeup(port);
788}
789
Jan Kundrát22587612017-12-08 23:51:33 +0100790static void max310x_start_tx(struct uart_port *port)
791{
Serge Semin1b5d2392019-05-14 13:14:10 +0300792 struct max310x_one *one = to_max310x_port(port);
Jan Kundrát22587612017-12-08 23:51:33 +0100793
Serge Semin29875902019-05-14 13:14:09 +0300794 schedule_work(&one->tx_work);
Jan Kundrát22587612017-12-08 23:51:33 +0100795}
796
Jan Kundrát78be70c2017-12-12 16:17:59 +0100797static irqreturn_t max310x_port_irq(struct max310x_port *s, int portno)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400798{
799 struct uart_port *port = &s->p[portno].port;
Jan Kundrát78be70c2017-12-12 16:17:59 +0100800 irqreturn_t res = IRQ_NONE;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400801
802 do {
803 unsigned int ists, lsr, rxlen;
804
805 /* Read IRQ status & RX FIFO level */
806 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
807 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
808 if (!ists && !rxlen)
809 break;
810
Jan Kundrát78be70c2017-12-12 16:17:59 +0100811 res = IRQ_HANDLED;
812
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400813 if (ists & MAX310X_IRQ_CTS_BIT) {
814 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
815 uart_handle_cts_change(port,
816 !!(lsr & MAX310X_LSR_CTS_BIT));
817 }
818 if (rxlen)
819 max310x_handle_rx(port, rxlen);
Jan Kundrát22587612017-12-08 23:51:33 +0100820 if (ists & MAX310X_IRQ_TXEMPTY_BIT)
821 max310x_start_tx(port);
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400822 } while (1);
Jan Kundrát78be70c2017-12-12 16:17:59 +0100823 return res;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400824}
825
826static irqreturn_t max310x_ist(int irq, void *dev_id)
827{
828 struct max310x_port *s = (struct max310x_port *)dev_id;
Jan Kundrát78be70c2017-12-12 16:17:59 +0100829 bool handled = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400830
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300831 if (s->devtype->nr > 1) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400832 do {
833 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400834
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400835 WARN_ON_ONCE(regmap_read(s->regmap,
836 MAX310X_GLOBALIRQ_REG, &val));
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300837 val = ((1 << s->devtype->nr) - 1) & ~val;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400838 if (!val)
839 break;
Jan Kundrát78be70c2017-12-12 16:17:59 +0100840 if (max310x_port_irq(s, fls(val) - 1) == IRQ_HANDLED)
841 handled = true;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400842 } while (1);
Jan Kundrát78be70c2017-12-12 16:17:59 +0100843 } else {
844 if (max310x_port_irq(s, 0) == IRQ_HANDLED)
845 handled = true;
846 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400847
Jan Kundrát78be70c2017-12-12 16:17:59 +0100848 return IRQ_RETVAL(handled);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400849}
850
Serge Semin29875902019-05-14 13:14:09 +0300851static void max310x_tx_proc(struct work_struct *ws)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400852{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400853 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400854
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400855 max310x_handle_tx(&one->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400856}
857
Alexander Shiyanf6544412012-08-06 19:42:32 +0400858static unsigned int max310x_tx_empty(struct uart_port *port)
859{
Alexander Shiyana8da3c72018-12-19 14:19:20 +0300860 u8 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400861
Alexander Shiyana8da3c72018-12-19 14:19:20 +0300862 return lvl ? 0 : TIOCSER_TEMT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400863}
864
865static unsigned int max310x_get_mctrl(struct uart_port *port)
866{
867 /* DCD and DSR are not wired and CTS/RTS is handled automatically
868 * so just indicate DSR and CAR asserted
869 */
870 return TIOCM_DSR | TIOCM_CAR;
871}
872
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400873static void max310x_md_proc(struct work_struct *ws)
874{
875 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
876
877 max310x_port_update(&one->port, MAX310X_MODE2_REG,
878 MAX310X_MODE2_LOOPBACK_BIT,
879 (one->port.mctrl & TIOCM_LOOP) ?
880 MAX310X_MODE2_LOOPBACK_BIT : 0);
881}
882
Alexander Shiyanf6544412012-08-06 19:42:32 +0400883static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
884{
Serge Semin1b5d2392019-05-14 13:14:10 +0300885 struct max310x_one *one = to_max310x_port(port);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400886
887 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400888}
889
890static void max310x_break_ctl(struct uart_port *port, int break_state)
891{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400892 max310x_port_update(port, MAX310X_LCR_REG,
893 MAX310X_LCR_TXBREAK_BIT,
894 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400895}
896
897static void max310x_set_termios(struct uart_port *port,
898 struct ktermios *termios,
899 struct ktermios *old)
900{
Alexander Shiyane940e812016-06-07 18:59:25 +0300901 unsigned int lcr = 0, flow = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400902 int baud;
903
Alexander Shiyanf6544412012-08-06 19:42:32 +0400904 /* Mask termios capabilities we don't support */
905 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400906
907 /* Word size */
908 switch (termios->c_cflag & CSIZE) {
909 case CS5:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400910 break;
911 case CS6:
Alexander Shiyane940e812016-06-07 18:59:25 +0300912 lcr = MAX310X_LCR_LENGTH0_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400913 break;
914 case CS7:
Alexander Shiyane940e812016-06-07 18:59:25 +0300915 lcr = MAX310X_LCR_LENGTH1_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400916 break;
917 case CS8:
918 default:
Alexander Shiyane940e812016-06-07 18:59:25 +0300919 lcr = MAX310X_LCR_LENGTH1_BIT | MAX310X_LCR_LENGTH0_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400920 break;
921 }
922
923 /* Parity */
924 if (termios->c_cflag & PARENB) {
925 lcr |= MAX310X_LCR_PARITY_BIT;
926 if (!(termios->c_cflag & PARODD))
927 lcr |= MAX310X_LCR_EVENPARITY_BIT;
928 }
929
930 /* Stop bits */
931 if (termios->c_cflag & CSTOPB)
932 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
933
934 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400935 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400936
937 /* Set read status mask */
938 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
939 if (termios->c_iflag & INPCK)
940 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
941 MAX310X_LSR_FRERR_BIT;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400942 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400943 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
944
945 /* Set status ignore mask */
946 port->ignore_status_mask = 0;
947 if (termios->c_iflag & IGNBRK)
948 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
949 if (!(termios->c_cflag & CREAD))
950 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
951 MAX310X_LSR_RXOVR_BIT |
952 MAX310X_LSR_FRERR_BIT |
953 MAX310X_LSR_RXBRK_BIT;
954
955 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400956 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
957 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Christoph Vogtländer5a8c2962019-09-04 14:11:41 +0200958
Christoph Vogtländer7d4f8812019-09-04 14:17:46 +0200959 /* Disable transmitter before enabling AutoCTS or auto transmitter
960 * flow control
961 */
962 if (termios->c_cflag & CRTSCTS || termios->c_iflag & IXOFF) {
963 max310x_port_update(port, MAX310X_MODE1_REG,
964 MAX310X_MODE1_TXDIS_BIT,
965 MAX310X_MODE1_TXDIS_BIT);
966 }
967
Christoph Vogtländer5a8c2962019-09-04 14:11:41 +0200968 port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
969
970 if (termios->c_cflag & CRTSCTS) {
971 /* Enable AUTORTS and AUTOCTS */
972 port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400973 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
974 MAX310X_FLOWCTRL_AUTORTS_BIT;
Christoph Vogtländer5a8c2962019-09-04 14:11:41 +0200975 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400976 if (termios->c_iflag & IXON)
977 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
978 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Christoph Vogtländer5a8c2962019-09-04 14:11:41 +0200979 if (termios->c_iflag & IXOFF) {
980 port->status |= UPSTAT_AUTOXOFF;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400981 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
982 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Christoph Vogtländer5a8c2962019-09-04 14:11:41 +0200983 }
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400984 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400985
Christoph Vogtländer7d4f8812019-09-04 14:17:46 +0200986 /* Enable transmitter after disabling AutoCTS and auto transmitter
987 * flow control
988 */
989 if (!(termios->c_cflag & CRTSCTS) && !(termios->c_iflag & IXOFF)) {
990 max310x_port_update(port, MAX310X_MODE1_REG,
991 MAX310X_MODE1_TXDIS_BIT,
992 0);
993 }
994
Alexander Shiyanf6544412012-08-06 19:42:32 +0400995 /* Get baud rate generator configuration */
996 baud = uart_get_baud_rate(port, termios, old,
997 port->uartclk / 16 / 0xffff,
998 port->uartclk / 4);
999
1000 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +04001001 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001002
1003 /* Update timeout according to new baud rate */
1004 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001005}
1006
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001007static void max310x_rs_proc(struct work_struct *ws)
Alexander Shiyan55367c62014-02-10 22:18:34 +04001008{
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001009 struct max310x_one *one = container_of(ws, struct max310x_one, rs_work);
Serge Semin68f22c02019-05-14 13:14:13 +03001010 unsigned int delay, mode1 = 0, mode2 = 0;
Alexander Shiyan55367c62014-02-10 22:18:34 +04001011
Serge Semin68f22c02019-05-14 13:14:13 +03001012 delay = (one->port.rs485.delay_rts_before_send << 4) |
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001013 one->port.rs485.delay_rts_after_send;
Serge Semin68f22c02019-05-14 13:14:13 +03001014 max310x_port_write(&one->port, MAX310X_HDPIXDELAY_REG, delay);
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001015
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001016 if (one->port.rs485.flags & SER_RS485_ENABLED) {
Serge Semin68f22c02019-05-14 13:14:13 +03001017 mode1 = MAX310X_MODE1_TRNSCVCTRL_BIT;
1018
1019 if (!(one->port.rs485.flags & SER_RS485_RX_DURING_TX))
1020 mode2 = MAX310X_MODE2_ECHOSUPR_BIT;
Alexander Shiyan55367c62014-02-10 22:18:34 +04001021 }
Serge Semin68f22c02019-05-14 13:14:13 +03001022
1023 max310x_port_update(&one->port, MAX310X_MODE1_REG,
1024 MAX310X_MODE1_TRNSCVCTRL_BIT, mode1);
1025 max310x_port_update(&one->port, MAX310X_MODE2_REG,
1026 MAX310X_MODE2_ECHOSUPR_BIT, mode2);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001027}
1028
1029static int max310x_rs485_config(struct uart_port *port,
1030 struct serial_rs485 *rs485)
1031{
Serge Semin1b5d2392019-05-14 13:14:10 +03001032 struct max310x_one *one = to_max310x_port(port);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001033
1034 if ((rs485->delay_rts_before_send > 0x0f) ||
1035 (rs485->delay_rts_after_send > 0x0f))
1036 return -ERANGE;
Alexander Shiyan55367c62014-02-10 22:18:34 +04001037
Serge Semin68f22c02019-05-14 13:14:13 +03001038 rs485->flags &= SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX |
1039 SER_RS485_ENABLED;
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001040 memset(rs485->padding, 0, sizeof(rs485->padding));
1041 port->rs485 = *rs485;
1042
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001043 schedule_work(&one->rs_work);
1044
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001045 return 0;
Alexander Shiyan55367c62014-02-10 22:18:34 +04001046}
1047
Alexander Shiyanf6544412012-08-06 19:42:32 +04001048static int max310x_startup(struct uart_port *port)
1049{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001050 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan55367c62014-02-10 22:18:34 +04001051 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001052
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001053 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001054
Alexander Shiyanf6544412012-08-06 19:42:32 +04001055 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001056 max310x_port_update(port, MAX310X_MODE1_REG,
Alexander Shiyan55367c62014-02-10 22:18:34 +04001057 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001058
Alexander Shiyan2334de12021-02-17 11:06:08 +03001059 /* Configure MODE2 register & Reset FIFOs*/
1060 val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
1061 max310x_port_write(port, MAX310X_MODE2_REG, val);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001062 max310x_port_update(port, MAX310X_MODE2_REG,
1063 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001064
Serge Semin2b9e6f02019-05-14 13:14:14 +03001065 /* Configure mode1/mode2 to have rs485/rs232 enabled at startup */
1066 val = (clamp(port->rs485.delay_rts_before_send, 0U, 15U) << 4) |
1067 clamp(port->rs485.delay_rts_after_send, 0U, 15U);
1068 max310x_port_write(port, MAX310X_HDPIXDELAY_REG, val);
1069
1070 if (port->rs485.flags & SER_RS485_ENABLED) {
1071 max310x_port_update(port, MAX310X_MODE1_REG,
1072 MAX310X_MODE1_TRNSCVCTRL_BIT,
1073 MAX310X_MODE1_TRNSCVCTRL_BIT);
1074
1075 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
1076 max310x_port_update(port, MAX310X_MODE2_REG,
1077 MAX310X_MODE2_ECHOSUPR_BIT,
1078 MAX310X_MODE2_ECHOSUPR_BIT);
1079 }
1080
Alexander Shiyanf6544412012-08-06 19:42:32 +04001081 /* Configure flow control levels */
1082 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001083 max310x_port_write(port, MAX310X_FLOWLVL_REG,
1084 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001085
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001086 /* Clear IRQ status register */
1087 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001088
Alexander Shiyan2334de12021-02-17 11:06:08 +03001089 /* Enable RX, TX, CTS change interrupts */
1090 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001091 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001092
1093 return 0;
1094}
1095
1096static void max310x_shutdown(struct uart_port *port)
1097{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001098 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001099
1100 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001101 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001102
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001103 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001104}
1105
1106static const char *max310x_type(struct uart_port *port)
1107{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001108 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001109
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001110 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001111}
1112
1113static int max310x_request_port(struct uart_port *port)
1114{
1115 /* Do nothing */
1116 return 0;
1117}
1118
Alexander Shiyanf6544412012-08-06 19:42:32 +04001119static void max310x_config_port(struct uart_port *port, int flags)
1120{
1121 if (flags & UART_CONFIG_TYPE)
1122 port->type = PORT_MAX310X;
1123}
1124
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001125static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001126{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001127 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
1128 return -EINVAL;
1129 if (s->irq != port->irq)
1130 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001131
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001132 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001133}
1134
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001135static void max310x_null_void(struct uart_port *port)
1136{
1137 /* Do nothing */
1138}
1139
1140static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001141 .tx_empty = max310x_tx_empty,
1142 .set_mctrl = max310x_set_mctrl,
1143 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001144 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001145 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001146 .stop_rx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001147 .break_ctl = max310x_break_ctl,
1148 .startup = max310x_startup,
1149 .shutdown = max310x_shutdown,
1150 .set_termios = max310x_set_termios,
1151 .type = max310x_type,
1152 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001153 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001154 .config_port = max310x_config_port,
1155 .verify_port = max310x_verify_port,
1156};
1157
Alexander Shiyanc2978292013-07-29 19:27:32 +04001158static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001159{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001160 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001161 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001162
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001163 for (i = 0; i < s->devtype->nr; i++) {
1164 uart_suspend_port(&max310x_uart, &s->p[i].port);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001165 s->devtype->power(&s->p[i].port, 0);
1166 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001167
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001168 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001169}
1170
Alexander Shiyanc2978292013-07-29 19:27:32 +04001171static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001172{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001173 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001174 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001175
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001176 for (i = 0; i < s->devtype->nr; i++) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001177 s->devtype->power(&s->p[i].port, 1);
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001178 uart_resume_port(&max310x_uart, &s->p[i].port);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001179 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001180
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001181 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001182}
1183
Alexander Shiyan27027a72014-02-10 22:18:30 +04001184static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1185
Alexander Shiyanf6544412012-08-06 19:42:32 +04001186#ifdef CONFIG_GPIOLIB
1187static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1188{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001189 unsigned int val;
Linus Walleija00d60a2015-12-08 23:11:05 +01001190 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001191 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001192
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001193 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001194
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001195 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001196}
1197
1198static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1199{
Linus Walleija00d60a2015-12-08 23:11:05 +01001200 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001201 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001202
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001203 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1204 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001205}
1206
1207static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1208{
Linus Walleija00d60a2015-12-08 23:11:05 +01001209 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001210 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001211
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001212 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001213
1214 return 0;
1215}
1216
1217static int max310x_gpio_direction_output(struct gpio_chip *chip,
1218 unsigned offset, int value)
1219{
Linus Walleija00d60a2015-12-08 23:11:05 +01001220 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001221 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001222
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001223 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1224 value ? 1 << (offset % 4) : 0);
1225 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1226 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001227
1228 return 0;
1229}
Jan Kundráte3978242017-12-22 21:29:44 +01001230
1231static int max310x_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
1232 unsigned long config)
1233{
1234 struct max310x_port *s = gpiochip_get_data(chip);
1235 struct uart_port *port = &s->p[offset / 4].port;
1236
1237 switch (pinconf_to_config_param(config)) {
1238 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1239 max310x_port_update(port, MAX310X_GPIOCFG_REG,
1240 1 << ((offset % 4) + 4),
1241 1 << ((offset % 4) + 4));
1242 return 0;
1243 case PIN_CONFIG_DRIVE_PUSH_PULL:
1244 max310x_port_update(port, MAX310X_GPIOCFG_REG,
1245 1 << ((offset % 4) + 4), 0);
1246 return 0;
1247 default:
1248 return -ENOTSUPP;
1249 }
1250}
Alexander Shiyanf6544412012-08-06 19:42:32 +04001251#endif
1252
Andy Shevchenkoc808fab2020-10-07 11:46:34 +03001253static int max310x_probe(struct device *dev, const struct max310x_devtype *devtype,
Jan Kundrátbceb4832017-12-08 22:41:35 +01001254 struct regmap *regmap, int irq)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001255{
Andy Shevchenkod4d6f032021-05-17 20:29:30 +03001256 int i, ret, fmin, fmax, freq;
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001257 struct max310x_port *s;
Andy Shevchenkod4d6f032021-05-17 20:29:30 +03001258 u32 uartclk = 0;
1259 bool xtal;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001260
Alexander Shiyan27027a72014-02-10 22:18:30 +04001261 if (IS_ERR(regmap))
1262 return PTR_ERR(regmap);
1263
Alexander Shiyanf6544412012-08-06 19:42:32 +04001264 /* Alloc port structure */
Gustavo A. R. Silva833954a2019-01-04 15:39:13 -06001265 s = devm_kzalloc(dev, struct_size(s, p, devtype->nr), GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001266 if (!s) {
1267 dev_err(dev, "Error allocating port structure\n");
1268 return -ENOMEM;
1269 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001270
Andy Shevchenkod4d6f032021-05-17 20:29:30 +03001271 /* Always ask for fixed clock rate from a property. */
1272 device_property_read_u32(dev, "clock-frequency", &uartclk);
1273
Andy Shevchenko3d1fa052021-07-23 15:59:43 +03001274 xtal = device_property_match_string(dev, "clock-names", "osc") < 0;
1275 if (xtal)
1276 s->clk = devm_clk_get_optional(dev, "xtal");
1277 else
1278 s->clk = devm_clk_get_optional(dev, "osc");
Andy Shevchenko974e4542020-10-07 11:46:35 +03001279 if (IS_ERR(s->clk))
1280 return PTR_ERR(s->clk);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001281
1282 ret = clk_prepare_enable(s->clk);
1283 if (ret)
1284 return ret;
1285
1286 freq = clk_get_rate(s->clk);
Andy Shevchenkod4d6f032021-05-17 20:29:30 +03001287 if (freq == 0)
1288 freq = uartclk;
1289 if (freq == 0) {
1290 dev_err(dev, "Cannot get clock rate\n");
Andy Shevchenko61acaba2021-06-25 18:37:33 +03001291 ret = -EINVAL;
1292 goto out_clk;
Andy Shevchenkod4d6f032021-05-17 20:29:30 +03001293 }
1294
1295 if (xtal) {
1296 fmin = 1000000;
1297 fmax = 4000000;
1298 } else {
1299 fmin = 500000;
1300 fmax = 35000000;
1301 }
1302
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001303 /* Check frequency limits */
1304 if (freq < fmin || freq > fmax) {
1305 ret = -ERANGE;
1306 goto out_clk;
1307 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001308
Alexander Shiyan27027a72014-02-10 22:18:30 +04001309 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001310 s->devtype = devtype;
1311 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001312
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001313 /* Check device to ensure we are talking to what we expect */
1314 ret = devtype->detect(dev);
1315 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001316 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001317
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001318 for (i = 0; i < devtype->nr; i++) {
1319 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001320
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001321 /* Reset port */
1322 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1323 MAX310X_MODE2_RST_BIT);
1324 /* Clear port reset */
1325 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001326
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001327 /* Wait for port startup */
1328 do {
1329 regmap_read(s->regmap,
1330 MAX310X_BRGDIVLSB_REG + offs, &ret);
1331 } while (ret != 0x01);
1332
Alexander Shiyanf233ea42019-01-31 08:48:44 +03001333 regmap_write(s->regmap, MAX310X_MODE1_REG + offs,
1334 devtype->mode1);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001335 }
1336
Jan Kundrát4cf9a882018-06-08 14:27:00 +02001337 uartclk = max310x_set_ref_clk(dev, s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001338 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1339
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001340 for (i = 0; i < devtype->nr; i++) {
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001341 unsigned int line;
1342
1343 line = find_first_zero_bit(max310x_lines, MAX310X_UART_NRMAX);
1344 if (line == MAX310X_UART_NRMAX) {
1345 ret = -ERANGE;
1346 goto out_uart;
1347 }
1348
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001349 /* Initialize port data */
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001350 s->p[i].port.line = line;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001351 s->p[i].port.dev = dev;
1352 s->p[i].port.irq = irq;
1353 s->p[i].port.type = PORT_MAX310X;
1354 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001355 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001356 s->p[i].port.iotype = UPIO_PORT;
1357 s->p[i].port.iobase = i * 0x20;
1358 s->p[i].port.membase = (void __iomem *)~0;
1359 s->p[i].port.uartclk = uartclk;
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001360 s->p[i].port.rs485_config = max310x_rs485_config;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001361 s->p[i].port.ops = &max310x_ops;
1362 /* Disable all interrupts */
1363 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1364 /* Clear IRQ status register */
1365 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001366 /* Initialize queue for start TX */
Serge Semin29875902019-05-14 13:14:09 +03001367 INIT_WORK(&s->p[i].tx_work, max310x_tx_proc);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001368 /* Initialize queue for changing LOOPBACK mode */
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001369 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001370 /* Initialize queue for changing RS485 mode */
1371 INIT_WORK(&s->p[i].rs_work, max310x_rs_proc);
Serge Seminb7382c72019-05-14 13:14:11 +03001372 /* Initialize SPI-transfer buffers */
1373 s->p[i].wr_header = (s->p[i].port.iobase + MAX310X_THR_REG) |
1374 MAX310X_WRITE_BIT;
1375 s->p[i].rd_header = (s->p[i].port.iobase + MAX310X_RHR_REG);
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001376
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001377 /* Register port */
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001378 ret = uart_add_one_port(&max310x_uart, &s->p[i].port);
1379 if (ret) {
1380 s->p[i].port.dev = NULL;
1381 goto out_uart;
1382 }
1383 set_bit(line, max310x_lines);
1384
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001385 /* Go to suspend mode */
1386 devtype->power(&s->p[i].port, 0);
1387 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001388
Jan Kundrát38d55832017-12-08 20:36:29 +01001389#ifdef CONFIG_GPIOLIB
1390 /* Setup GPIO cotroller */
1391 s->gpio.owner = THIS_MODULE;
1392 s->gpio.parent = dev;
Jan Kundrát1a9ab352018-01-26 20:02:00 +01001393 s->gpio.label = devtype->name;
Jan Kundrát38d55832017-12-08 20:36:29 +01001394 s->gpio.direction_input = max310x_gpio_direction_input;
1395 s->gpio.get = max310x_gpio_get;
1396 s->gpio.direction_output= max310x_gpio_direction_output;
1397 s->gpio.set = max310x_gpio_set;
Jan Kundráte3978242017-12-22 21:29:44 +01001398 s->gpio.set_config = max310x_gpio_set_config;
Jan Kundrát38d55832017-12-08 20:36:29 +01001399 s->gpio.base = -1;
1400 s->gpio.ngpio = devtype->nr * 4;
1401 s->gpio.can_sleep = 1;
1402 ret = devm_gpiochip_add_data(dev, &s->gpio, s);
1403 if (ret)
1404 goto out_uart;
1405#endif
1406
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001407 /* Setup interrupt */
1408 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
Jan Kundrát78be70c2017-12-12 16:17:59 +01001409 IRQF_ONESHOT | IRQF_SHARED, dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001410 if (!ret)
1411 return 0;
1412
1413 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001414
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001415out_uart:
1416 for (i = 0; i < devtype->nr; i++) {
1417 if (s->p[i].port.dev) {
1418 uart_remove_one_port(&max310x_uart, &s->p[i].port);
1419 clear_bit(s->p[i].port.line, max310x_lines);
1420 }
1421 }
Alexander Shiyanc8246fe2016-06-07 18:59:26 +03001422
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001423out_clk:
1424 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001425
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001426 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001427}
1428
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001429static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001430{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001431 struct max310x_port *s = dev_get_drvdata(dev);
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001432 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001433
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001434 for (i = 0; i < s->devtype->nr; i++) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001435 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001436 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001437 cancel_work_sync(&s->p[i].rs_work);
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001438 uart_remove_one_port(&max310x_uart, &s->p[i].port);
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001439 clear_bit(s->p[i].port.line, max310x_lines);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001440 s->devtype->power(&s->p[i].port, 0);
1441 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001442
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001443 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001444
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001445 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001446}
1447
Alexander Shiyan58afc902014-02-10 22:18:36 +04001448static const struct of_device_id __maybe_unused max310x_dt_ids[] = {
1449 { .compatible = "maxim,max3107", .data = &max3107_devtype, },
1450 { .compatible = "maxim,max3108", .data = &max3108_devtype, },
1451 { .compatible = "maxim,max3109", .data = &max3109_devtype, },
1452 { .compatible = "maxim,max14830", .data = &max14830_devtype },
1453 { }
1454};
1455MODULE_DEVICE_TABLE(of, max310x_dt_ids);
1456
Alexander Shiyan27027a72014-02-10 22:18:30 +04001457static struct regmap_config regcfg = {
1458 .reg_bits = 8,
1459 .val_bits = 8,
Jan Kundrátd584b652017-12-13 14:20:39 +01001460 .write_flag_mask = MAX310X_WRITE_BIT,
Alexander Shiyan27027a72014-02-10 22:18:30 +04001461 .cache_type = REGCACHE_RBTREE,
1462 .writeable_reg = max310x_reg_writeable,
1463 .volatile_reg = max310x_reg_volatile,
1464 .precious_reg = max310x_reg_precious,
1465};
1466
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001467#ifdef CONFIG_SPI_MASTER
1468static int max310x_spi_probe(struct spi_device *spi)
1469{
Andy Shevchenkoc808fab2020-10-07 11:46:34 +03001470 const struct max310x_devtype *devtype;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001471 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001472 int ret;
1473
1474 /* Setup SPI bus */
1475 spi->bits_per_word = 8;
1476 spi->mode = spi->mode ? : SPI_MODE_0;
1477 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1478 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001479 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001480 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001481
Andy Shevchenkoc808fab2020-10-07 11:46:34 +03001482 devtype = device_get_match_data(&spi->dev);
1483 if (!devtype)
1484 devtype = (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
Alexander Shiyan58afc902014-02-10 22:18:36 +04001485
Alexander Shiyan27027a72014-02-10 22:18:30 +04001486 regcfg.max_register = devtype->nr * 0x20 - 1;
1487 regmap = devm_regmap_init_spi(spi, &regcfg);
1488
Jan Kundrátbceb4832017-12-08 22:41:35 +01001489 return max310x_probe(&spi->dev, devtype, regmap, spi->irq);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001490}
1491
1492static int max310x_spi_remove(struct spi_device *spi)
1493{
1494 return max310x_remove(&spi->dev);
1495}
1496
Alexander Shiyanf6544412012-08-06 19:42:32 +04001497static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001498 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1499 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001500 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001501 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001502 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001503};
1504MODULE_DEVICE_TABLE(spi, max310x_id_table);
1505
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001506static struct spi_driver max310x_spi_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001507 .driver = {
Alexander Shiyan58afc902014-02-10 22:18:36 +04001508 .name = MAX310X_NAME,
Andy Shevchenkoc808fab2020-10-07 11:46:34 +03001509 .of_match_table = max310x_dt_ids,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001510 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001511 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001512 .probe = max310x_spi_probe,
1513 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001514 .id_table = max310x_id_table,
1515};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001516#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001517
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001518static int __init max310x_uart_init(void)
1519{
1520 int ret;
1521
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001522 bitmap_zero(max310x_lines, MAX310X_UART_NRMAX);
1523
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001524 ret = uart_register_driver(&max310x_uart);
1525 if (ret)
1526 return ret;
1527
1528#ifdef CONFIG_SPI_MASTER
Kangjie Lu51f689c2018-12-25 19:26:19 -06001529 ret = spi_register_driver(&max310x_spi_driver);
Atul Gopinathan3890e3d2021-05-03 13:56:38 +02001530 if (ret)
1531 uart_unregister_driver(&max310x_uart);
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001532#endif
1533
Kangjie Lu51f689c2018-12-25 19:26:19 -06001534 return ret;
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001535}
1536module_init(max310x_uart_init);
1537
1538static void __exit max310x_uart_exit(void)
1539{
1540#ifdef CONFIG_SPI_MASTER
1541 spi_unregister_driver(&max310x_spi_driver);
1542#endif
1543
1544 uart_unregister_driver(&max310x_uart);
1545}
1546module_exit(max310x_uart_exit);
1547
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001548MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001549MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1550MODULE_DESCRIPTION("MAX310X serial driver");