blob: eb040d8292a8a3454c8290c10a0168742c9f899c [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Alexander Shiyanf6544412012-08-06 19:42:32 +04002/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04003 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04004 *
Alexander Shiyan6286767a2016-06-07 18:59:24 +03005 * Copyright (C) 2012-2016 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04006 *
7 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
8 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
9 * Based on max3107.c, by Aavamobile
Alexander Shiyanf6544412012-08-06 19:42:32 +040010 */
11
Alexander Shiyan10d8b342013-06-29 10:44:17 +040012#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040013#include <linux/clk.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040014#include <linux/delay.h>
15#include <linux/device.h>
Linus Walleija00d60a2015-12-08 23:11:05 +010016#include <linux/gpio/driver.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040017#include <linux/module.h>
Alexander Shiyan58afc902014-02-10 22:18:36 +040018#include <linux/of.h>
19#include <linux/of_device.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040020#include <linux/regmap.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040021#include <linux/serial_core.h>
22#include <linux/serial.h>
23#include <linux/tty.h>
24#include <linux/tty_flip.h>
Greg Kroah-Hartman1456dad2014-02-13 15:18:57 -080025#include <linux/spi/spi.h>
Geert Uytterhoeven58dea352014-03-12 15:01:54 +010026#include <linux/uaccess.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040027
Alexander Shiyan10d8b342013-06-29 10:44:17 +040028#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040029#define MAX310X_MAJOR 204
30#define MAX310X_MINOR 209
Alexander Shiyan78adcca2016-06-07 18:59:27 +030031#define MAX310X_UART_NRMAX 16
Alexander Shiyanf6544412012-08-06 19:42:32 +040032
33/* MAX310X register definitions */
34#define MAX310X_RHR_REG (0x00) /* RX FIFO */
35#define MAX310X_THR_REG (0x00) /* TX FIFO */
36#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
37#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
38#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
39#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040040#define MAX310X_REG_05 (0x05)
41#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040042#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
43#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
44#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
45#define MAX310X_MODE1_REG (0x09) /* MODE1 */
46#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
47#define MAX310X_LCR_REG (0x0b) /* LCR */
48#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
49#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
50#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
51#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
52#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
53#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
54#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
55#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
56#define MAX310X_XON1_REG (0x14) /* XON1 character */
57#define MAX310X_XON2_REG (0x15) /* XON2 character */
58#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
59#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
60#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
61#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
62#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
63#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
64#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
65#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
66#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040067#define MAX310X_REG_1F (0x1f)
68
69#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
70
71#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
72#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
73
74/* Extended registers */
75#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040076
77/* IRQ register bits */
78#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
79#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
80#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
81#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
82#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
83#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
84#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
85#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
86
87/* LSR register bits */
88#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
89#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
90#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
91#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
92#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
93#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
94#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
95
96/* Special character register bits */
97#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
98#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
99#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
100#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
101#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
102#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
103
104/* Status register bits */
105#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
106#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
107#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
108#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
109#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
110#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
111
112/* MODE1 register bits */
113#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
114#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
115#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
116#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
117#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
118#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
119#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
120#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
121
122/* MODE2 register bits */
123#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
124#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
125#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
126#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
127#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
128#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
129#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
130#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
131
132/* LCR register bits */
133#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
134#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
135 *
136 * Word length bits table:
137 * 00 -> 5 bit words
138 * 01 -> 6 bit words
139 * 10 -> 7 bit words
140 * 11 -> 8 bit words
141 */
142#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
143 *
144 * STOP length bit table:
145 * 0 -> 1 stop bit
146 * 1 -> 1-1.5 stop bits if
147 * word length is 5,
148 * 2 stop bits otherwise
149 */
150#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
151#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
152#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
153#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
154#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400155
156/* IRDA register bits */
157#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
158#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400159
160/* Flow control trigger level register masks */
161#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
162#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
163#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
164#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
165
166/* FIFO interrupt trigger level register masks */
167#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
168#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
169#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
170#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
171
172/* Flow control register bits */
173#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
174#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
175#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
176 * are used in conjunction with
177 * XOFF2 for definition of
178 * special character */
179#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
180#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
181#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
182 *
183 * SWFLOW bits 1 & 0 table:
184 * 00 -> no transmitter flow
185 * control
186 * 01 -> receiver compares
187 * XON2 and XOFF2
188 * and controls
189 * transmitter
190 * 10 -> receiver compares
191 * XON1 and XOFF1
192 * and controls
193 * transmitter
194 * 11 -> receiver compares
195 * XON1, XON2, XOFF1 and
196 * XOFF2 and controls
197 * transmitter
198 */
199#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
200#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
201 *
202 * SWFLOW bits 3 & 2 table:
203 * 00 -> no received flow
204 * control
205 * 01 -> transmitter generates
206 * XON2 and XOFF2
207 * 10 -> transmitter generates
208 * XON1 and XOFF1
209 * 11 -> transmitter generates
210 * XON1, XON2, XOFF1 and
211 * XOFF2
212 */
213
Alexander Shiyanf6544412012-08-06 19:42:32 +0400214/* PLL configuration register masks */
215#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
216#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
217
218/* Baud rate generator configuration register bits */
219#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
220#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
221
222/* Clock source register bits */
223#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
224#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
225#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
226#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
227#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
228
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400229/* Global commands */
230#define MAX310X_EXTREG_ENBL (0xce)
231#define MAX310X_EXTREG_DSBL (0xcd)
232
Alexander Shiyanf6544412012-08-06 19:42:32 +0400233/* Misc definitions */
234#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan11652fc2016-12-05 14:05:19 +0300235#define MAX310x_REV_MASK (0xf8)
Jan Kundrátd584b652017-12-13 14:20:39 +0100236#define MAX310X_WRITE_BIT 0x80
Alexander Shiyanf6544412012-08-06 19:42:32 +0400237
238/* MAX3107 specific */
239#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400240
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400241/* MAX3109 specific */
242#define MAX3109_REV_ID (0xc0)
243
Alexander Shiyan003236d2013-06-29 10:44:19 +0400244/* MAX14830 specific */
245#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
246#define MAX14830_REV_ID (0xb0)
247
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400248struct max310x_devtype {
249 char name[9];
250 int nr;
251 int (*detect)(struct device *);
252 void (*power)(struct uart_port *, int);
253};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400254
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400255struct max310x_one {
256 struct uart_port port;
257 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400258 struct work_struct md_work;
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300259 struct work_struct rs_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400260};
261
262struct max310x_port {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400263 struct max310x_devtype *devtype;
264 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400265 struct mutex mutex;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400266 struct clk *clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400267#ifdef CONFIG_GPIOLIB
268 struct gpio_chip gpio;
269#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400270 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400271};
272
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300273static struct uart_driver max310x_uart = {
274 .owner = THIS_MODULE,
275 .driver_name = MAX310X_NAME,
276 .dev_name = "ttyMAX",
277 .major = MAX310X_MAJOR,
278 .minor = MAX310X_MINOR,
Alexander Shiyan78adcca2016-06-07 18:59:27 +0300279 .nr = MAX310X_UART_NRMAX,
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300280};
281
Alexander Shiyan78adcca2016-06-07 18:59:27 +0300282static DECLARE_BITMAP(max310x_lines, MAX310X_UART_NRMAX);
283
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400284static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400285{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400286 struct max310x_port *s = dev_get_drvdata(port->dev);
287 unsigned int val = 0;
288
289 regmap_read(s->regmap, port->iobase + reg, &val);
290
291 return val;
292}
293
294static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
295{
296 struct max310x_port *s = dev_get_drvdata(port->dev);
297
298 regmap_write(s->regmap, port->iobase + reg, val);
299}
300
301static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
302{
303 struct max310x_port *s = dev_get_drvdata(port->dev);
304
305 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
306}
307
308static int max3107_detect(struct device *dev)
309{
310 struct max310x_port *s = dev_get_drvdata(dev);
311 unsigned int val = 0;
312 int ret;
313
314 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
315 if (ret)
316 return ret;
317
318 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
319 dev_err(dev,
320 "%s ID 0x%02x does not match\n", s->devtype->name, val);
321 return -ENODEV;
322 }
323
324 return 0;
325}
326
327static int max3108_detect(struct device *dev)
328{
329 struct max310x_port *s = dev_get_drvdata(dev);
330 unsigned int val = 0;
331 int ret;
332
333 /* MAX3108 have not REV ID register, we just check default value
334 * from clocksource register to make sure everything works.
335 */
336 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
337 if (ret)
338 return ret;
339
340 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
341 dev_err(dev, "%s not present\n", s->devtype->name);
342 return -ENODEV;
343 }
344
345 return 0;
346}
347
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400348static int max3109_detect(struct device *dev)
349{
350 struct max310x_port *s = dev_get_drvdata(dev);
351 unsigned int val = 0;
352 int ret;
353
Gregory Hermant32304d72014-09-30 08:59:17 +0200354 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
355 MAX310X_EXTREG_ENBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400356 if (ret)
357 return ret;
358
Gregory Hermant32304d72014-09-30 08:59:17 +0200359 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
360 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400361 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
362 dev_err(dev,
363 "%s ID 0x%02x does not match\n", s->devtype->name, val);
364 return -ENODEV;
365 }
366
367 return 0;
368}
369
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400370static void max310x_power(struct uart_port *port, int on)
371{
372 max310x_port_update(port, MAX310X_MODE1_REG,
373 MAX310X_MODE1_FORCESLEEP_BIT,
374 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
375 if (on)
376 msleep(50);
377}
378
Alexander Shiyan003236d2013-06-29 10:44:19 +0400379static int max14830_detect(struct device *dev)
380{
381 struct max310x_port *s = dev_get_drvdata(dev);
382 unsigned int val = 0;
383 int ret;
384
385 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
386 MAX310X_EXTREG_ENBL);
387 if (ret)
388 return ret;
389
390 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
391 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
392 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
393 dev_err(dev,
394 "%s ID 0x%02x does not match\n", s->devtype->name, val);
395 return -ENODEV;
396 }
397
398 return 0;
399}
400
401static void max14830_power(struct uart_port *port, int on)
402{
403 max310x_port_update(port, MAX310X_BRGCFG_REG,
404 MAX14830_BRGCFG_CLKDIS_BIT,
405 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
406 if (on)
407 msleep(50);
408}
409
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400410static const struct max310x_devtype max3107_devtype = {
411 .name = "MAX3107",
412 .nr = 1,
413 .detect = max3107_detect,
414 .power = max310x_power,
415};
416
417static const struct max310x_devtype max3108_devtype = {
418 .name = "MAX3108",
419 .nr = 1,
420 .detect = max3108_detect,
421 .power = max310x_power,
422};
423
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400424static const struct max310x_devtype max3109_devtype = {
425 .name = "MAX3109",
426 .nr = 2,
427 .detect = max3109_detect,
428 .power = max310x_power,
429};
430
Alexander Shiyan003236d2013-06-29 10:44:19 +0400431static const struct max310x_devtype max14830_devtype = {
432 .name = "MAX14830",
433 .nr = 4,
434 .detect = max14830_detect,
435 .power = max14830_power,
436};
437
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400438static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
439{
440 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400441 case MAX310X_IRQSTS_REG:
442 case MAX310X_LSR_IRQSTS_REG:
443 case MAX310X_SPCHR_IRQSTS_REG:
444 case MAX310X_STS_IRQSTS_REG:
445 case MAX310X_TXFIFOLVL_REG:
446 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400447 return false;
448 default:
449 break;
450 }
451
452 return true;
453}
454
455static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
456{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400457 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400458 case MAX310X_RHR_REG:
459 case MAX310X_IRQSTS_REG:
460 case MAX310X_LSR_IRQSTS_REG:
461 case MAX310X_SPCHR_IRQSTS_REG:
462 case MAX310X_STS_IRQSTS_REG:
463 case MAX310X_TXFIFOLVL_REG:
464 case MAX310X_RXFIFOLVL_REG:
465 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400466 case MAX310X_BRGDIVLSB_REG:
467 case MAX310X_REG_05:
468 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400469 return true;
470 default:
471 break;
472 }
473
474 return false;
475}
476
477static bool max310x_reg_precious(struct device *dev, unsigned int reg)
478{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400479 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400480 case MAX310X_RHR_REG:
481 case MAX310X_IRQSTS_REG:
482 case MAX310X_SPCHR_IRQSTS_REG:
483 case MAX310X_STS_IRQSTS_REG:
484 return true;
485 default:
486 break;
487 }
488
489 return false;
490}
491
Alexander Shiyane97e1552014-02-07 18:16:04 +0400492static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400493{
Alexander Shiyane97e1552014-02-07 18:16:04 +0400494 unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400495
Alexander Shiyane97e1552014-02-07 18:16:04 +0400496 /* Check for minimal value for divider */
497 if (div < 16)
498 div = 16;
499
500 if (clk % baud && (div / 16) < 0x8000) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400501 /* Mode x2 */
502 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400503 clk = port->uartclk * 2;
504 div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400505
Alexander Shiyane97e1552014-02-07 18:16:04 +0400506 if (clk % baud && (div / 16) < 0x8000) {
507 /* Mode x4 */
508 mode = MAX310X_BRGCFG_4XMODE_BIT;
509 clk = port->uartclk * 4;
510 div = clk / baud;
511 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400512 }
513
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400514 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
515 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
516 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyane97e1552014-02-07 18:16:04 +0400517
518 return DIV_ROUND_CLOSEST(clk, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400519}
520
Bill Pemberton9671f092012-11-19 13:21:50 -0500521static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400522{
523 /* Use baudrate 115200 for calculate error */
524 long err = f % (115200 * 16);
525
526 if ((*besterr < 0) || (*besterr > err)) {
527 *besterr = err;
528 return 0;
529 }
530
531 return 1;
532}
533
Jan Kundrát4cf9a882018-06-08 14:27:00 +0200534static int max310x_set_ref_clk(struct device *dev, struct max310x_port *s,
535 unsigned long freq, bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400536{
537 unsigned int div, clksrc, pllcfg = 0;
538 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400539 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400540
541 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400542 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400543
544 /* Try all possible PLL dividers */
545 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400546 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400547
548 /* Try multiplier 6 */
549 fmul = fdiv * 6;
550 if ((fdiv >= 500000) && (fdiv <= 800000))
551 if (!max310x_update_best_err(fmul, &besterr)) {
552 pllcfg = (0 << 6) | div;
553 bestfreq = fmul;
554 }
555 /* Try multiplier 48 */
556 fmul = fdiv * 48;
557 if ((fdiv >= 850000) && (fdiv <= 1200000))
558 if (!max310x_update_best_err(fmul, &besterr)) {
559 pllcfg = (1 << 6) | div;
560 bestfreq = fmul;
561 }
562 /* Try multiplier 96 */
563 fmul = fdiv * 96;
564 if ((fdiv >= 425000) && (fdiv <= 1000000))
565 if (!max310x_update_best_err(fmul, &besterr)) {
566 pllcfg = (2 << 6) | div;
567 bestfreq = fmul;
568 }
569 /* Try multiplier 144 */
570 fmul = fdiv * 144;
571 if ((fdiv >= 390000) && (fdiv <= 667000))
572 if (!max310x_update_best_err(fmul, &besterr)) {
573 pllcfg = (3 << 6) | div;
574 bestfreq = fmul;
575 }
576 }
577
578 /* Configure clock source */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400579 clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400580
581 /* Configure PLL */
582 if (pllcfg) {
583 clksrc |= MAX310X_CLKSRC_PLL_BIT;
584 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
585 } else
586 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
587
588 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
589
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400590 /* Wait for crystal */
Jan Kundrát4cf9a882018-06-08 14:27:00 +0200591 if (xtal) {
592 unsigned int val;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400593 msleep(10);
Jan Kundrát4cf9a882018-06-08 14:27:00 +0200594 regmap_read(s->regmap, MAX310X_STS_IRQSTS_REG, &val);
595 if (!(val & MAX310X_STS_CLKREADY_BIT)) {
596 dev_warn(dev, "clock is not stable yet\n");
597 }
598 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400599
600 return (int)bestfreq;
601}
602
Jan Kundrátd584b652017-12-13 14:20:39 +0100603static void max310x_batch_write(struct uart_port *port, u8 *txbuf, unsigned int len)
604{
605 u8 header[] = { (port->iobase + MAX310X_THR_REG) | MAX310X_WRITE_BIT };
606 struct spi_transfer xfer[] = {
607 {
608 .tx_buf = &header,
609 .len = sizeof(header),
610 }, {
611 .tx_buf = txbuf,
612 .len = len,
613 }
614 };
615 spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer));
616}
617
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100618static void max310x_batch_read(struct uart_port *port, u8 *rxbuf, unsigned int len)
619{
620 u8 header[] = { port->iobase + MAX310X_RHR_REG };
621 struct spi_transfer xfer[] = {
622 {
623 .tx_buf = &header,
624 .len = sizeof(header),
625 }, {
626 .rx_buf = rxbuf,
627 .len = len,
628 }
629 };
630 spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer));
631}
632
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400633static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400634{
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100635 unsigned int sts, ch, flag, i;
636 u8 buf[MAX310X_FIFO_SIZE];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400637
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100638 if (port->read_status_mask == MAX310X_LSR_RXOVR_BIT) {
639 /* We are just reading, happily ignoring any error conditions.
640 * Break condition, parity checking, framing errors -- they
641 * are all ignored. That means that we can do a batch-read.
642 *
643 * There is a small opportunity for race if the RX FIFO
644 * overruns while we're reading the buffer; the datasheets says
645 * that the LSR register applies to the "current" character.
646 * That's also the reason why we cannot do batched reads when
647 * asked to check the individual statuses.
648 * */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400649
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400650 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100651 max310x_batch_read(port, buf, rxlen);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400652
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100653 port->icount.rx += rxlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400654 flag = TTY_NORMAL;
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100655 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400656
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100657 if (sts & MAX310X_LSR_RXOVR_BIT) {
658 dev_warn_ratelimited(port->dev, "Hardware RX FIFO overrun\n");
659 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400660 }
661
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100662 for (i = 0; i < rxlen; ++i) {
663 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, buf[i], flag);
664 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400665
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100666 } else {
667 if (unlikely(rxlen >= port->fifosize)) {
668 dev_warn_ratelimited(port->dev, "Possible RX FIFO overrun\n");
669 port->icount.buf_overrun++;
670 /* Ensure sanity of RX level */
671 rxlen = port->fifosize;
672 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400673
Jan Kundrát2b4bac42017-12-14 16:02:54 +0100674 while (rxlen--) {
675 ch = max310x_port_read(port, MAX310X_RHR_REG);
676 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
677
678 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
679 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
680
681 port->icount.rx++;
682 flag = TTY_NORMAL;
683
684 if (unlikely(sts)) {
685 if (sts & MAX310X_LSR_RXBRK_BIT) {
686 port->icount.brk++;
687 if (uart_handle_break(port))
688 continue;
689 } else if (sts & MAX310X_LSR_RXPAR_BIT)
690 port->icount.parity++;
691 else if (sts & MAX310X_LSR_FRERR_BIT)
692 port->icount.frame++;
693 else if (sts & MAX310X_LSR_RXOVR_BIT)
694 port->icount.overrun++;
695
696 sts &= port->read_status_mask;
697 if (sts & MAX310X_LSR_RXBRK_BIT)
698 flag = TTY_BREAK;
699 else if (sts & MAX310X_LSR_RXPAR_BIT)
700 flag = TTY_PARITY;
701 else if (sts & MAX310X_LSR_FRERR_BIT)
702 flag = TTY_FRAME;
703 else if (sts & MAX310X_LSR_RXOVR_BIT)
704 flag = TTY_OVERRUN;
705 }
706
707 if (uart_handle_sysrq_char(port, ch))
708 continue;
709
710 if (sts & port->ignore_status_mask)
711 continue;
712
713 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
714 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400715 }
716
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400717 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400718}
719
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400720static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400721{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400722 struct circ_buf *xmit = &port->state->xmit;
Jan Kundrátd584b652017-12-13 14:20:39 +0100723 unsigned int txlen, to_send, until_end;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400724
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400725 if (unlikely(port->x_char)) {
726 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
727 port->icount.tx++;
728 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400729 return;
730 }
731
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400732 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400733 return;
734
735 /* Get length of data pending in circular buffer */
736 to_send = uart_circ_chars_pending(xmit);
Jan Kundrátd584b652017-12-13 14:20:39 +0100737 until_end = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400738 if (likely(to_send)) {
739 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400740 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
741 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400742 to_send = (to_send > txlen) ? txlen : to_send;
743
Jan Kundrátd584b652017-12-13 14:20:39 +0100744 if (until_end < to_send) {
745 /* It's a circ buffer -- wrap around.
746 * We could do that in one SPI transaction, but meh. */
747 max310x_batch_write(port, xmit->buf + xmit->tail, until_end);
748 max310x_batch_write(port, xmit->buf, to_send - until_end);
749 } else {
750 max310x_batch_write(port, xmit->buf + xmit->tail, to_send);
751 }
752
Alexander Shiyanf6544412012-08-06 19:42:32 +0400753 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400754 port->icount.tx += to_send;
Jan Kundrátd584b652017-12-13 14:20:39 +0100755 xmit->tail = (xmit->tail + to_send) & (UART_XMIT_SIZE - 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400756 }
757
758 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400759 uart_write_wakeup(port);
760}
761
Jan Kundrát22587612017-12-08 23:51:33 +0100762static void max310x_start_tx(struct uart_port *port)
763{
764 struct max310x_one *one = container_of(port, struct max310x_one, port);
765
766 if (!work_pending(&one->tx_work))
767 schedule_work(&one->tx_work);
768}
769
Jan Kundrát78be70c2017-12-12 16:17:59 +0100770static irqreturn_t max310x_port_irq(struct max310x_port *s, int portno)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400771{
772 struct uart_port *port = &s->p[portno].port;
Jan Kundrát78be70c2017-12-12 16:17:59 +0100773 irqreturn_t res = IRQ_NONE;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400774
775 do {
776 unsigned int ists, lsr, rxlen;
777
778 /* Read IRQ status & RX FIFO level */
779 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
780 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
781 if (!ists && !rxlen)
782 break;
783
Jan Kundrát78be70c2017-12-12 16:17:59 +0100784 res = IRQ_HANDLED;
785
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400786 if (ists & MAX310X_IRQ_CTS_BIT) {
787 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
788 uart_handle_cts_change(port,
789 !!(lsr & MAX310X_LSR_CTS_BIT));
790 }
791 if (rxlen)
792 max310x_handle_rx(port, rxlen);
Jan Kundrát22587612017-12-08 23:51:33 +0100793 if (ists & MAX310X_IRQ_TXEMPTY_BIT)
794 max310x_start_tx(port);
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400795 } while (1);
Jan Kundrát78be70c2017-12-12 16:17:59 +0100796 return res;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400797}
798
799static irqreturn_t max310x_ist(int irq, void *dev_id)
800{
801 struct max310x_port *s = (struct max310x_port *)dev_id;
Jan Kundrát78be70c2017-12-12 16:17:59 +0100802 bool handled = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400803
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300804 if (s->devtype->nr > 1) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400805 do {
806 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400807
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400808 WARN_ON_ONCE(regmap_read(s->regmap,
809 MAX310X_GLOBALIRQ_REG, &val));
Alexander Shiyan6286767a2016-06-07 18:59:24 +0300810 val = ((1 << s->devtype->nr) - 1) & ~val;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400811 if (!val)
812 break;
Jan Kundrát78be70c2017-12-12 16:17:59 +0100813 if (max310x_port_irq(s, fls(val) - 1) == IRQ_HANDLED)
814 handled = true;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400815 } while (1);
Jan Kundrát78be70c2017-12-12 16:17:59 +0100816 } else {
817 if (max310x_port_irq(s, 0) == IRQ_HANDLED)
818 handled = true;
819 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400820
Jan Kundrát78be70c2017-12-12 16:17:59 +0100821 return IRQ_RETVAL(handled);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400822}
823
824static void max310x_wq_proc(struct work_struct *ws)
825{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400826 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
827 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400828
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400829 mutex_lock(&s->mutex);
830 max310x_handle_tx(&one->port);
831 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400832}
833
Alexander Shiyanf6544412012-08-06 19:42:32 +0400834static unsigned int max310x_tx_empty(struct uart_port *port)
835{
Alexander Shiyana8da3c72018-12-19 14:19:20 +0300836 u8 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400837
Alexander Shiyana8da3c72018-12-19 14:19:20 +0300838 return lvl ? 0 : TIOCSER_TEMT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400839}
840
841static unsigned int max310x_get_mctrl(struct uart_port *port)
842{
843 /* DCD and DSR are not wired and CTS/RTS is handled automatically
844 * so just indicate DSR and CAR asserted
845 */
846 return TIOCM_DSR | TIOCM_CAR;
847}
848
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400849static void max310x_md_proc(struct work_struct *ws)
850{
851 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
852
853 max310x_port_update(&one->port, MAX310X_MODE2_REG,
854 MAX310X_MODE2_LOOPBACK_BIT,
855 (one->port.mctrl & TIOCM_LOOP) ?
856 MAX310X_MODE2_LOOPBACK_BIT : 0);
857}
858
Alexander Shiyanf6544412012-08-06 19:42:32 +0400859static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
860{
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400861 struct max310x_one *one = container_of(port, struct max310x_one, port);
862
863 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400864}
865
866static void max310x_break_ctl(struct uart_port *port, int break_state)
867{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400868 max310x_port_update(port, MAX310X_LCR_REG,
869 MAX310X_LCR_TXBREAK_BIT,
870 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400871}
872
873static void max310x_set_termios(struct uart_port *port,
874 struct ktermios *termios,
875 struct ktermios *old)
876{
Alexander Shiyane940e812016-06-07 18:59:25 +0300877 unsigned int lcr = 0, flow = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400878 int baud;
879
Alexander Shiyanf6544412012-08-06 19:42:32 +0400880 /* Mask termios capabilities we don't support */
881 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400882
883 /* Word size */
884 switch (termios->c_cflag & CSIZE) {
885 case CS5:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400886 break;
887 case CS6:
Alexander Shiyane940e812016-06-07 18:59:25 +0300888 lcr = MAX310X_LCR_LENGTH0_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400889 break;
890 case CS7:
Alexander Shiyane940e812016-06-07 18:59:25 +0300891 lcr = MAX310X_LCR_LENGTH1_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400892 break;
893 case CS8:
894 default:
Alexander Shiyane940e812016-06-07 18:59:25 +0300895 lcr = MAX310X_LCR_LENGTH1_BIT | MAX310X_LCR_LENGTH0_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400896 break;
897 }
898
899 /* Parity */
900 if (termios->c_cflag & PARENB) {
901 lcr |= MAX310X_LCR_PARITY_BIT;
902 if (!(termios->c_cflag & PARODD))
903 lcr |= MAX310X_LCR_EVENPARITY_BIT;
904 }
905
906 /* Stop bits */
907 if (termios->c_cflag & CSTOPB)
908 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
909
910 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400911 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400912
913 /* Set read status mask */
914 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
915 if (termios->c_iflag & INPCK)
916 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
917 MAX310X_LSR_FRERR_BIT;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400918 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400919 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
920
921 /* Set status ignore mask */
922 port->ignore_status_mask = 0;
923 if (termios->c_iflag & IGNBRK)
924 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
925 if (!(termios->c_cflag & CREAD))
926 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
927 MAX310X_LSR_RXOVR_BIT |
928 MAX310X_LSR_FRERR_BIT |
929 MAX310X_LSR_RXBRK_BIT;
930
931 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400932 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
933 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400934 if (termios->c_cflag & CRTSCTS)
935 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
936 MAX310X_FLOWCTRL_AUTORTS_BIT;
937 if (termios->c_iflag & IXON)
938 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
939 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
940 if (termios->c_iflag & IXOFF)
941 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
942 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400943 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400944
945 /* Get baud rate generator configuration */
946 baud = uart_get_baud_rate(port, termios, old,
947 port->uartclk / 16 / 0xffff,
948 port->uartclk / 4);
949
950 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +0400951 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400952
953 /* Update timeout according to new baud rate */
954 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400955}
956
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300957static void max310x_rs_proc(struct work_struct *ws)
Alexander Shiyan55367c62014-02-10 22:18:34 +0400958{
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300959 struct max310x_one *one = container_of(ws, struct max310x_one, rs_work);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400960 unsigned int val;
961
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300962 val = (one->port.rs485.delay_rts_before_send << 4) |
963 one->port.rs485.delay_rts_after_send;
964 max310x_port_write(&one->port, MAX310X_HDPIXDELAY_REG, val);
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100965
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300966 if (one->port.rs485.flags & SER_RS485_ENABLED) {
967 max310x_port_update(&one->port, MAX310X_MODE1_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100968 MAX310X_MODE1_TRNSCVCTRL_BIT,
969 MAX310X_MODE1_TRNSCVCTRL_BIT);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300970 max310x_port_update(&one->port, MAX310X_MODE2_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100971 MAX310X_MODE2_ECHOSUPR_BIT,
972 MAX310X_MODE2_ECHOSUPR_BIT);
973 } else {
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300974 max310x_port_update(&one->port, MAX310X_MODE1_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100975 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300976 max310x_port_update(&one->port, MAX310X_MODE2_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100977 MAX310X_MODE2_ECHOSUPR_BIT, 0);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400978 }
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300979}
980
981static int max310x_rs485_config(struct uart_port *port,
982 struct serial_rs485 *rs485)
983{
984 struct max310x_one *one = container_of(port, struct max310x_one, port);
985
986 if ((rs485->delay_rts_before_send > 0x0f) ||
987 (rs485->delay_rts_after_send > 0x0f))
988 return -ERANGE;
Alexander Shiyan55367c62014-02-10 22:18:34 +0400989
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100990 rs485->flags &= SER_RS485_RTS_ON_SEND | SER_RS485_ENABLED;
991 memset(rs485->padding, 0, sizeof(rs485->padding));
992 port->rs485 = *rs485;
993
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300994 schedule_work(&one->rs_work);
995
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100996 return 0;
Alexander Shiyan55367c62014-02-10 22:18:34 +0400997}
998
Alexander Shiyanf6544412012-08-06 19:42:32 +0400999static int max310x_startup(struct uart_port *port)
1000{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001001 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan55367c62014-02-10 22:18:34 +04001002 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001003
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001004 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001005
Alexander Shiyanf6544412012-08-06 19:42:32 +04001006 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001007 max310x_port_update(port, MAX310X_MODE1_REG,
Alexander Shiyan55367c62014-02-10 22:18:34 +04001008 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001009
Alexander Shiyan55367c62014-02-10 22:18:34 +04001010 /* Configure MODE2 register & Reset FIFOs*/
1011 val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001012 max310x_port_write(port, MAX310X_MODE2_REG, val);
1013 max310x_port_update(port, MAX310X_MODE2_REG,
1014 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001015
1016 /* Configure flow control levels */
1017 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001018 max310x_port_write(port, MAX310X_FLOWLVL_REG,
1019 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001020
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001021 /* Clear IRQ status register */
1022 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001023
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001024 /* Enable RX, TX, CTS change interrupts */
1025 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
1026 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001027
1028 return 0;
1029}
1030
1031static void max310x_shutdown(struct uart_port *port)
1032{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001033 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001034
1035 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001036 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001037
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001038 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001039}
1040
1041static const char *max310x_type(struct uart_port *port)
1042{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001043 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001044
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001045 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001046}
1047
1048static int max310x_request_port(struct uart_port *port)
1049{
1050 /* Do nothing */
1051 return 0;
1052}
1053
Alexander Shiyanf6544412012-08-06 19:42:32 +04001054static void max310x_config_port(struct uart_port *port, int flags)
1055{
1056 if (flags & UART_CONFIG_TYPE)
1057 port->type = PORT_MAX310X;
1058}
1059
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001060static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001061{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001062 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
1063 return -EINVAL;
1064 if (s->irq != port->irq)
1065 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001066
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001067 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001068}
1069
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001070static void max310x_null_void(struct uart_port *port)
1071{
1072 /* Do nothing */
1073}
1074
1075static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001076 .tx_empty = max310x_tx_empty,
1077 .set_mctrl = max310x_set_mctrl,
1078 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001079 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001080 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001081 .stop_rx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001082 .break_ctl = max310x_break_ctl,
1083 .startup = max310x_startup,
1084 .shutdown = max310x_shutdown,
1085 .set_termios = max310x_set_termios,
1086 .type = max310x_type,
1087 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001088 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001089 .config_port = max310x_config_port,
1090 .verify_port = max310x_verify_port,
1091};
1092
Alexander Shiyanc2978292013-07-29 19:27:32 +04001093static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001094{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001095 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001096 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001097
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001098 for (i = 0; i < s->devtype->nr; i++) {
1099 uart_suspend_port(&max310x_uart, &s->p[i].port);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001100 s->devtype->power(&s->p[i].port, 0);
1101 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001102
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001103 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001104}
1105
Alexander Shiyanc2978292013-07-29 19:27:32 +04001106static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001107{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001108 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001109 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001110
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001111 for (i = 0; i < s->devtype->nr; i++) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001112 s->devtype->power(&s->p[i].port, 1);
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001113 uart_resume_port(&max310x_uart, &s->p[i].port);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001114 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001115
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001116 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001117}
1118
Alexander Shiyan27027a72014-02-10 22:18:30 +04001119static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1120
Alexander Shiyanf6544412012-08-06 19:42:32 +04001121#ifdef CONFIG_GPIOLIB
1122static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1123{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001124 unsigned int val;
Linus Walleija00d60a2015-12-08 23:11:05 +01001125 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001126 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001127
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001128 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001129
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001130 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001131}
1132
1133static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1134{
Linus Walleija00d60a2015-12-08 23:11:05 +01001135 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001136 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001137
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001138 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1139 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001140}
1141
1142static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1143{
Linus Walleija00d60a2015-12-08 23:11:05 +01001144 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001145 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001146
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001147 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001148
1149 return 0;
1150}
1151
1152static int max310x_gpio_direction_output(struct gpio_chip *chip,
1153 unsigned offset, int value)
1154{
Linus Walleija00d60a2015-12-08 23:11:05 +01001155 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001156 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001157
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001158 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1159 value ? 1 << (offset % 4) : 0);
1160 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1161 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001162
1163 return 0;
1164}
Jan Kundráte3978242017-12-22 21:29:44 +01001165
1166static int max310x_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
1167 unsigned long config)
1168{
1169 struct max310x_port *s = gpiochip_get_data(chip);
1170 struct uart_port *port = &s->p[offset / 4].port;
1171
1172 switch (pinconf_to_config_param(config)) {
1173 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1174 max310x_port_update(port, MAX310X_GPIOCFG_REG,
1175 1 << ((offset % 4) + 4),
1176 1 << ((offset % 4) + 4));
1177 return 0;
1178 case PIN_CONFIG_DRIVE_PUSH_PULL:
1179 max310x_port_update(port, MAX310X_GPIOCFG_REG,
1180 1 << ((offset % 4) + 4), 0);
1181 return 0;
1182 default:
1183 return -ENOTSUPP;
1184 }
1185}
Alexander Shiyanf6544412012-08-06 19:42:32 +04001186#endif
1187
Alexander Shiyan27027a72014-02-10 22:18:30 +04001188static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
Jan Kundrátbceb4832017-12-08 22:41:35 +01001189 struct regmap *regmap, int irq)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001190{
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001191 int i, ret, fmin, fmax, freq, uartclk;
1192 struct clk *clk_osc, *clk_xtal;
1193 struct max310x_port *s;
1194 bool xtal = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001195
Alexander Shiyan27027a72014-02-10 22:18:30 +04001196 if (IS_ERR(regmap))
1197 return PTR_ERR(regmap);
1198
Alexander Shiyanf6544412012-08-06 19:42:32 +04001199 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001200 s = devm_kzalloc(dev, sizeof(*s) +
1201 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001202 if (!s) {
1203 dev_err(dev, "Error allocating port structure\n");
1204 return -ENOMEM;
1205 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001206
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001207 clk_osc = devm_clk_get(dev, "osc");
1208 clk_xtal = devm_clk_get(dev, "xtal");
1209 if (!IS_ERR(clk_osc)) {
1210 s->clk = clk_osc;
1211 fmin = 500000;
1212 fmax = 35000000;
1213 } else if (!IS_ERR(clk_xtal)) {
1214 s->clk = clk_xtal;
1215 fmin = 1000000;
1216 fmax = 4000000;
1217 xtal = true;
1218 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
1219 PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
1220 return -EPROBE_DEFER;
1221 } else {
1222 dev_err(dev, "Cannot get clock\n");
1223 return -EINVAL;
1224 }
1225
1226 ret = clk_prepare_enable(s->clk);
1227 if (ret)
1228 return ret;
1229
1230 freq = clk_get_rate(s->clk);
1231 /* Check frequency limits */
1232 if (freq < fmin || freq > fmax) {
1233 ret = -ERANGE;
1234 goto out_clk;
1235 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001236
Alexander Shiyan27027a72014-02-10 22:18:30 +04001237 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001238 s->devtype = devtype;
1239 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001240
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001241 /* Check device to ensure we are talking to what we expect */
1242 ret = devtype->detect(dev);
1243 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001244 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001245
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001246 for (i = 0; i < devtype->nr; i++) {
1247 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001248
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001249 /* Reset port */
1250 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1251 MAX310X_MODE2_RST_BIT);
1252 /* Clear port reset */
1253 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001254
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001255 /* Wait for port startup */
1256 do {
1257 regmap_read(s->regmap,
1258 MAX310X_BRGDIVLSB_REG + offs, &ret);
1259 } while (ret != 0x01);
1260
1261 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1262 MAX310X_MODE1_AUTOSLEEP_BIT,
1263 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001264 }
1265
Jan Kundrát4cf9a882018-06-08 14:27:00 +02001266 uartclk = max310x_set_ref_clk(dev, s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001267 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1268
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001269 mutex_init(&s->mutex);
1270
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001271 for (i = 0; i < devtype->nr; i++) {
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001272 unsigned int line;
1273
1274 line = find_first_zero_bit(max310x_lines, MAX310X_UART_NRMAX);
1275 if (line == MAX310X_UART_NRMAX) {
1276 ret = -ERANGE;
1277 goto out_uart;
1278 }
1279
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001280 /* Initialize port data */
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001281 s->p[i].port.line = line;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001282 s->p[i].port.dev = dev;
1283 s->p[i].port.irq = irq;
1284 s->p[i].port.type = PORT_MAX310X;
1285 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001286 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001287 s->p[i].port.iotype = UPIO_PORT;
1288 s->p[i].port.iobase = i * 0x20;
1289 s->p[i].port.membase = (void __iomem *)~0;
1290 s->p[i].port.uartclk = uartclk;
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001291 s->p[i].port.rs485_config = max310x_rs485_config;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001292 s->p[i].port.ops = &max310x_ops;
1293 /* Disable all interrupts */
1294 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1295 /* Clear IRQ status register */
1296 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1297 /* Enable IRQ pin */
1298 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1299 MAX310X_MODE1_IRQSEL_BIT,
1300 MAX310X_MODE1_IRQSEL_BIT);
1301 /* Initialize queue for start TX */
1302 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001303 /* Initialize queue for changing LOOPBACK mode */
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001304 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001305 /* Initialize queue for changing RS485 mode */
1306 INIT_WORK(&s->p[i].rs_work, max310x_rs_proc);
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001307
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001308 /* Register port */
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001309 ret = uart_add_one_port(&max310x_uart, &s->p[i].port);
1310 if (ret) {
1311 s->p[i].port.dev = NULL;
1312 goto out_uart;
1313 }
1314 set_bit(line, max310x_lines);
1315
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001316 /* Go to suspend mode */
1317 devtype->power(&s->p[i].port, 0);
1318 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001319
Jan Kundrát38d55832017-12-08 20:36:29 +01001320#ifdef CONFIG_GPIOLIB
1321 /* Setup GPIO cotroller */
1322 s->gpio.owner = THIS_MODULE;
1323 s->gpio.parent = dev;
Jan Kundrát1a9ab352018-01-26 20:02:00 +01001324 s->gpio.label = devtype->name;
Jan Kundrát38d55832017-12-08 20:36:29 +01001325 s->gpio.direction_input = max310x_gpio_direction_input;
1326 s->gpio.get = max310x_gpio_get;
1327 s->gpio.direction_output= max310x_gpio_direction_output;
1328 s->gpio.set = max310x_gpio_set;
Jan Kundráte3978242017-12-22 21:29:44 +01001329 s->gpio.set_config = max310x_gpio_set_config;
Jan Kundrát38d55832017-12-08 20:36:29 +01001330 s->gpio.base = -1;
1331 s->gpio.ngpio = devtype->nr * 4;
1332 s->gpio.can_sleep = 1;
1333 ret = devm_gpiochip_add_data(dev, &s->gpio, s);
1334 if (ret)
1335 goto out_uart;
1336#endif
1337
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001338 /* Setup interrupt */
1339 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
Jan Kundrát78be70c2017-12-12 16:17:59 +01001340 IRQF_ONESHOT | IRQF_SHARED, dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001341 if (!ret)
1342 return 0;
1343
1344 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001345
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001346out_uart:
1347 for (i = 0; i < devtype->nr; i++) {
1348 if (s->p[i].port.dev) {
1349 uart_remove_one_port(&max310x_uart, &s->p[i].port);
1350 clear_bit(s->p[i].port.line, max310x_lines);
1351 }
1352 }
Alexander Shiyanc8246fe2016-06-07 18:59:26 +03001353
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001354 mutex_destroy(&s->mutex);
1355
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001356out_clk:
1357 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001358
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001359 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001360}
1361
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001362static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001363{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001364 struct max310x_port *s = dev_get_drvdata(dev);
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001365 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001366
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001367 for (i = 0; i < s->devtype->nr; i++) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001368 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001369 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001370 cancel_work_sync(&s->p[i].rs_work);
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001371 uart_remove_one_port(&max310x_uart, &s->p[i].port);
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001372 clear_bit(s->p[i].port.line, max310x_lines);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001373 s->devtype->power(&s->p[i].port, 0);
1374 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001375
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001376 mutex_destroy(&s->mutex);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001377 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001378
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001379 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001380}
1381
Alexander Shiyan58afc902014-02-10 22:18:36 +04001382static const struct of_device_id __maybe_unused max310x_dt_ids[] = {
1383 { .compatible = "maxim,max3107", .data = &max3107_devtype, },
1384 { .compatible = "maxim,max3108", .data = &max3108_devtype, },
1385 { .compatible = "maxim,max3109", .data = &max3109_devtype, },
1386 { .compatible = "maxim,max14830", .data = &max14830_devtype },
1387 { }
1388};
1389MODULE_DEVICE_TABLE(of, max310x_dt_ids);
1390
Alexander Shiyan27027a72014-02-10 22:18:30 +04001391static struct regmap_config regcfg = {
1392 .reg_bits = 8,
1393 .val_bits = 8,
Jan Kundrátd584b652017-12-13 14:20:39 +01001394 .write_flag_mask = MAX310X_WRITE_BIT,
Alexander Shiyan27027a72014-02-10 22:18:30 +04001395 .cache_type = REGCACHE_RBTREE,
1396 .writeable_reg = max310x_reg_writeable,
1397 .volatile_reg = max310x_reg_volatile,
1398 .precious_reg = max310x_reg_precious,
1399};
1400
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001401#ifdef CONFIG_SPI_MASTER
1402static int max310x_spi_probe(struct spi_device *spi)
1403{
Alexander Shiyan58afc902014-02-10 22:18:36 +04001404 struct max310x_devtype *devtype;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001405 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001406 int ret;
1407
1408 /* Setup SPI bus */
1409 spi->bits_per_word = 8;
1410 spi->mode = spi->mode ? : SPI_MODE_0;
1411 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1412 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001413 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001414 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001415
Alexander Shiyan58afc902014-02-10 22:18:36 +04001416 if (spi->dev.of_node) {
1417 const struct of_device_id *of_id =
1418 of_match_device(max310x_dt_ids, &spi->dev);
1419
1420 devtype = (struct max310x_devtype *)of_id->data;
1421 } else {
1422 const struct spi_device_id *id_entry = spi_get_device_id(spi);
1423
1424 devtype = (struct max310x_devtype *)id_entry->driver_data;
Alexander Shiyan58afc902014-02-10 22:18:36 +04001425 }
1426
Alexander Shiyan27027a72014-02-10 22:18:30 +04001427 regcfg.max_register = devtype->nr * 0x20 - 1;
1428 regmap = devm_regmap_init_spi(spi, &regcfg);
1429
Jan Kundrátbceb4832017-12-08 22:41:35 +01001430 return max310x_probe(&spi->dev, devtype, regmap, spi->irq);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001431}
1432
1433static int max310x_spi_remove(struct spi_device *spi)
1434{
1435 return max310x_remove(&spi->dev);
1436}
1437
Alexander Shiyanf6544412012-08-06 19:42:32 +04001438static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001439 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1440 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001441 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001442 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001443 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001444};
1445MODULE_DEVICE_TABLE(spi, max310x_id_table);
1446
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001447static struct spi_driver max310x_spi_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001448 .driver = {
Alexander Shiyan58afc902014-02-10 22:18:36 +04001449 .name = MAX310X_NAME,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001450 .of_match_table = of_match_ptr(max310x_dt_ids),
1451 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001452 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001453 .probe = max310x_spi_probe,
1454 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001455 .id_table = max310x_id_table,
1456};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001457#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001458
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001459static int __init max310x_uart_init(void)
1460{
1461 int ret;
1462
Alexander Shiyan78adcca2016-06-07 18:59:27 +03001463 bitmap_zero(max310x_lines, MAX310X_UART_NRMAX);
1464
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001465 ret = uart_register_driver(&max310x_uart);
1466 if (ret)
1467 return ret;
1468
1469#ifdef CONFIG_SPI_MASTER
Kangjie Lu51f689c2018-12-25 19:26:19 -06001470 ret = spi_register_driver(&max310x_spi_driver);
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001471#endif
1472
Kangjie Lu51f689c2018-12-25 19:26:19 -06001473 return ret;
Alexander Shiyan6286767a2016-06-07 18:59:24 +03001474}
1475module_init(max310x_uart_init);
1476
1477static void __exit max310x_uart_exit(void)
1478{
1479#ifdef CONFIG_SPI_MASTER
1480 spi_unregister_driver(&max310x_spi_driver);
1481#endif
1482
1483 uart_unregister_driver(&max310x_uart);
1484}
1485module_exit(max310x_uart_exit);
1486
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001487MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001488MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1489MODULE_DESCRIPTION("MAX310X serial driver");