blob: 66609cf689de2241b617fbb46c40ac75f5c52856 [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001// SPDX-License-Identifier: GPL-2.0
Jeff Kirsher51dce242018-04-26 08:08:09 -07002/* Copyright(c) 1999 - 2018 Intel Corporation. */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003
Bruce Allan8544b9f2010-03-24 12:55:30 +00004#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
5
Auke Kokbc7f75f2007-09-17 12:30:59 -07006#include <linux/module.h>
7#include <linux/types.h>
8#include <linux/init.h>
9#include <linux/pci.h>
10#include <linux/vmalloc.h>
11#include <linux/pagemap.h>
12#include <linux/delay.h>
13#include <linux/netdevice.h>
Bruce Allan9fb7a5f2011-07-29 05:52:51 +000014#include <linux/interrupt.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070015#include <linux/tcp.h>
16#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070018#include <net/checksum.h>
19#include <net/ip6_checksum.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070020#include <linux/ethtool.h>
21#include <linux/if_vlan.h>
22#include <linux/cpu.h>
23#include <linux/smp.h>
Linus Torvalds7e0bb712011-10-25 15:18:39 +020024#include <linux/pm_qos.h>
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000025#include <linux/pm_runtime.h>
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +000026#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040027#include <linux/prefetch.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070028
29#include "e1000.h"
30
Bruce Allanb3ccf262011-05-19 01:53:41 +000031#define DRV_EXTRAVERSION "-k"
Bruce Allanc14c6432010-06-16 13:28:34 +000032
Raanan Avargild2d7d4e2015-07-19 16:33:21 +030033#define DRV_VERSION "3.2.6" DRV_EXTRAVERSION
Auke Kokbc7f75f2007-09-17 12:30:59 -070034char e1000e_driver_name[] = "e1000e";
35const char e1000e_driver_version[] = DRV_VERSION;
36
stephen hemmingerb3f4d592012-03-13 06:04:20 +000037#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
38static int debug = -1;
39module_param(debug, int, 0);
40MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
41
Auke Kokbc7f75f2007-09-17 12:30:59 -070042static const struct e1000_info *e1000_info_tbl[] = {
43 [board_82571] = &e1000_82571_info,
44 [board_82572] = &e1000_82572_info,
45 [board_82573] = &e1000_82573_info,
Bruce Allan4662e822008-08-26 18:37:06 -070046 [board_82574] = &e1000_82574_info,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +000047 [board_82583] = &e1000_82583_info,
Auke Kokbc7f75f2007-09-17 12:30:59 -070048 [board_80003es2lan] = &e1000_es2_info,
49 [board_ich8lan] = &e1000_ich8_info,
50 [board_ich9lan] = &e1000_ich9_info,
Bruce Allanf4187b52008-08-26 18:36:50 -070051 [board_ich10lan] = &e1000_ich10_info,
Bruce Allana4f58f52009-06-02 11:29:18 +000052 [board_pchlan] = &e1000_pch_info,
Bruce Alland3738bb2010-06-16 13:27:28 +000053 [board_pch2lan] = &e1000_pch2_info,
Bruce Allan2fbe4522012-04-19 03:21:47 +000054 [board_pch_lpt] = &e1000_pch_lpt_info,
David Ertman79849eb2015-02-10 09:10:43 +000055 [board_pch_spt] = &e1000_pch_spt_info,
Sasha Neftin3a3173b2017-04-06 10:26:32 +030056 [board_pch_cnp] = &e1000_pch_cnp_info,
Auke Kokbc7f75f2007-09-17 12:30:59 -070057};
58
Taku Izumi84f4ee92010-04-27 14:39:08 +000059struct e1000_reg_info {
60 u32 ofs;
61 char *name;
62};
63
Taku Izumi84f4ee92010-04-27 14:39:08 +000064static const struct e1000_reg_info e1000_reg_info_tbl[] = {
Taku Izumi84f4ee92010-04-27 14:39:08 +000065 /* General Registers */
66 {E1000_CTRL, "CTRL"},
67 {E1000_STATUS, "STATUS"},
68 {E1000_CTRL_EXT, "CTRL_EXT"},
69
70 /* Interrupt Registers */
71 {E1000_ICR, "ICR"},
72
Bruce Allanaf667a22010-12-31 06:10:01 +000073 /* Rx Registers */
Taku Izumi84f4ee92010-04-27 14:39:08 +000074 {E1000_RCTL, "RCTL"},
Bruce Allan1e360522012-03-20 03:48:13 +000075 {E1000_RDLEN(0), "RDLEN"},
76 {E1000_RDH(0), "RDH"},
77 {E1000_RDT(0), "RDT"},
Taku Izumi84f4ee92010-04-27 14:39:08 +000078 {E1000_RDTR, "RDTR"},
79 {E1000_RXDCTL(0), "RXDCTL"},
80 {E1000_ERT, "ERT"},
Bruce Allan1e360522012-03-20 03:48:13 +000081 {E1000_RDBAL(0), "RDBAL"},
82 {E1000_RDBAH(0), "RDBAH"},
Taku Izumi84f4ee92010-04-27 14:39:08 +000083 {E1000_RDFH, "RDFH"},
84 {E1000_RDFT, "RDFT"},
85 {E1000_RDFHS, "RDFHS"},
86 {E1000_RDFTS, "RDFTS"},
87 {E1000_RDFPC, "RDFPC"},
88
Bruce Allanaf667a22010-12-31 06:10:01 +000089 /* Tx Registers */
Taku Izumi84f4ee92010-04-27 14:39:08 +000090 {E1000_TCTL, "TCTL"},
Bruce Allan1e360522012-03-20 03:48:13 +000091 {E1000_TDBAL(0), "TDBAL"},
92 {E1000_TDBAH(0), "TDBAH"},
93 {E1000_TDLEN(0), "TDLEN"},
94 {E1000_TDH(0), "TDH"},
95 {E1000_TDT(0), "TDT"},
Taku Izumi84f4ee92010-04-27 14:39:08 +000096 {E1000_TIDV, "TIDV"},
97 {E1000_TXDCTL(0), "TXDCTL"},
98 {E1000_TADV, "TADV"},
99 {E1000_TARC(0), "TARC"},
100 {E1000_TDFH, "TDFH"},
101 {E1000_TDFT, "TDFT"},
102 {E1000_TDFHS, "TDFHS"},
103 {E1000_TDFTS, "TDFTS"},
104 {E1000_TDFPC, "TDFPC"},
105
106 /* List Terminator */
Bruce Allanf36bb6c2012-01-31 06:38:04 +0000107 {0, NULL}
Taku Izumi84f4ee92010-04-27 14:39:08 +0000108};
109
Bruce Allane921eb12012-11-28 09:28:37 +0000110/**
Andi Kleenc6f31482014-05-20 08:22:45 +0000111 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
112 * @hw: pointer to the HW structure
113 *
114 * When updating the MAC CSR registers, the Manageability Engine (ME) could
115 * be accessing the registers at the same time. Normally, this is handled in
116 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
117 * accesses later than it should which could result in the register to have
118 * an incorrect value. Workaround this by checking the FWSM register which
119 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
120 * and try again a number of times.
121 **/
122s32 __ew32_prepare(struct e1000_hw *hw)
123{
124 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
125
126 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
127 udelay(50);
128
129 return i;
130}
131
132void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
133{
134 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
135 __ew32_prepare(hw);
136
137 writel(val, hw->hw_addr + reg);
138}
139
140/**
Taku Izumi84f4ee92010-04-27 14:39:08 +0000141 * e1000_regdump - register printout routine
Bruce Allane921eb12012-11-28 09:28:37 +0000142 * @hw: pointer to the HW structure
143 * @reginfo: pointer to the register info table
144 **/
Taku Izumi84f4ee92010-04-27 14:39:08 +0000145static void e1000_regdump(struct e1000_hw *hw, struct e1000_reg_info *reginfo)
146{
147 int n = 0;
148 char rname[16];
149 u32 regs[8];
150
151 switch (reginfo->ofs) {
152 case E1000_RXDCTL(0):
153 for (n = 0; n < 2; n++)
154 regs[n] = __er32(hw, E1000_RXDCTL(n));
155 break;
156 case E1000_TXDCTL(0):
157 for (n = 0; n < 2; n++)
158 regs[n] = __er32(hw, E1000_TXDCTL(n));
159 break;
160 case E1000_TARC(0):
161 for (n = 0; n < 2; n++)
162 regs[n] = __er32(hw, E1000_TARC(n));
163 break;
164 default:
Jeff Kirsheref456f82011-11-03 11:40:28 +0000165 pr_info("%-15s %08x\n",
166 reginfo->name, __er32(hw, reginfo->ofs));
Taku Izumi84f4ee92010-04-27 14:39:08 +0000167 return;
168 }
169
170 snprintf(rname, 16, "%s%s", reginfo->name, "[0-1]");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000171 pr_info("%-15s %08x %08x\n", rname, regs[0], regs[1]);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000172}
173
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000174static void e1000e_dump_ps_pages(struct e1000_adapter *adapter,
175 struct e1000_buffer *bi)
176{
177 int i;
178 struct e1000_ps_page *ps_page;
179
180 for (i = 0; i < adapter->rx_ps_pages; i++) {
181 ps_page = &bi->ps_pages[i];
182
183 if (ps_page->page) {
184 pr_info("packet dump for ps_page %d:\n", i);
185 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
186 16, 1, page_address(ps_page->page),
187 PAGE_SIZE, true);
188 }
189 }
190}
191
Bruce Allane921eb12012-11-28 09:28:37 +0000192/**
Bruce Allanaf667a22010-12-31 06:10:01 +0000193 * e1000e_dump - Print registers, Tx-ring and Rx-ring
Bruce Allane921eb12012-11-28 09:28:37 +0000194 * @adapter: board private structure
195 **/
Taku Izumi84f4ee92010-04-27 14:39:08 +0000196static void e1000e_dump(struct e1000_adapter *adapter)
197{
198 struct net_device *netdev = adapter->netdev;
199 struct e1000_hw *hw = &adapter->hw;
200 struct e1000_reg_info *reginfo;
201 struct e1000_ring *tx_ring = adapter->tx_ring;
202 struct e1000_tx_desc *tx_desc;
Bruce Allanaf667a22010-12-31 06:10:01 +0000203 struct my_u0 {
Bruce Allane885d762012-01-31 06:37:32 +0000204 __le64 a;
205 __le64 b;
Bruce Allanaf667a22010-12-31 06:10:01 +0000206 } *u0;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000207 struct e1000_buffer *buffer_info;
208 struct e1000_ring *rx_ring = adapter->rx_ring;
209 union e1000_rx_desc_packet_split *rx_desc_ps;
Bruce Allan5f450212011-07-22 06:21:46 +0000210 union e1000_rx_desc_extended *rx_desc;
Bruce Allanaf667a22010-12-31 06:10:01 +0000211 struct my_u1 {
Bruce Allane885d762012-01-31 06:37:32 +0000212 __le64 a;
213 __le64 b;
214 __le64 c;
215 __le64 d;
Bruce Allanaf667a22010-12-31 06:10:01 +0000216 } *u1;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000217 u32 staterr;
218 int i = 0;
219
220 if (!netif_msg_hw(adapter))
221 return;
222
223 /* Print netdevice Info */
224 if (netdev) {
225 dev_info(&adapter->pdev->dev, "Net device Info\n");
Tobias Klauser4a7c9722017-01-18 17:45:01 +0100226 pr_info("Device Name state trans_start\n");
227 pr_info("%-15s %016lX %016lX\n", netdev->name,
228 netdev->state, dev_trans_start(netdev));
Taku Izumi84f4ee92010-04-27 14:39:08 +0000229 }
230
231 /* Print Registers */
232 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000233 pr_info(" Register Name Value\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000234 for (reginfo = (struct e1000_reg_info *)e1000_reg_info_tbl;
235 reginfo->name; reginfo++) {
236 e1000_regdump(hw, reginfo);
237 }
238
Bruce Allanaf667a22010-12-31 06:10:01 +0000239 /* Print Tx Ring Summary */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000240 if (!netdev || !netif_running(netdev))
Bruce Allanfe1e9802012-01-31 06:37:54 +0000241 return;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000242
Bruce Allanaf667a22010-12-31 06:10:01 +0000243 dev_info(&adapter->pdev->dev, "Tx Ring Summary\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000244 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000245 buffer_info = &tx_ring->buffer_info[tx_ring->next_to_clean];
Jeff Kirsheref456f82011-11-03 11:40:28 +0000246 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
247 0, tx_ring->next_to_use, tx_ring->next_to_clean,
248 (unsigned long long)buffer_info->dma,
249 buffer_info->length,
250 buffer_info->next_to_watch,
251 (unsigned long long)buffer_info->time_stamp);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000252
Bruce Allanaf667a22010-12-31 06:10:01 +0000253 /* Print Tx Ring */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000254 if (!netif_msg_tx_done(adapter))
255 goto rx_ring_summary;
256
Bruce Allanaf667a22010-12-31 06:10:01 +0000257 dev_info(&adapter->pdev->dev, "Tx Ring Dump\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000258
259 /* Transmit Descriptor Formats - DEXT[29] is 0 (Legacy) or 1 (Extended)
260 *
261 * Legacy Transmit Descriptor
262 * +--------------------------------------------------------------+
263 * 0 | Buffer Address [63:0] (Reserved on Write Back) |
264 * +--------------------------------------------------------------+
265 * 8 | Special | CSS | Status | CMD | CSO | Length |
266 * +--------------------------------------------------------------+
267 * 63 48 47 36 35 32 31 24 23 16 15 0
268 *
269 * Extended Context Descriptor (DTYP=0x0) for TSO or checksum offload
270 * 63 48 47 40 39 32 31 16 15 8 7 0
271 * +----------------------------------------------------------------+
272 * 0 | TUCSE | TUCS0 | TUCSS | IPCSE | IPCS0 | IPCSS |
273 * +----------------------------------------------------------------+
274 * 8 | MSS | HDRLEN | RSV | STA | TUCMD | DTYP | PAYLEN |
275 * +----------------------------------------------------------------+
276 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
277 *
278 * Extended Data Descriptor (DTYP=0x1)
279 * +----------------------------------------------------------------+
280 * 0 | Buffer Address [63:0] |
281 * +----------------------------------------------------------------+
282 * 8 | VLAN tag | POPTS | Rsvd | Status | Command | DTYP | DTALEN |
283 * +----------------------------------------------------------------+
284 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
285 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000286 pr_info("Tl[desc] [address 63:0 ] [SpeCssSCmCsLen] [bi->dma ] leng ntw timestamp bi->skb <-- Legacy format\n");
287 pr_info("Tc[desc] [Ce CoCsIpceCoS] [MssHlRSCm0Plen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Context format\n");
288 pr_info("Td[desc] [address 63:0 ] [VlaPoRSCm1Dlen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Data format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000289 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000290 const char *next_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000291 tx_desc = E1000_TX_DESC(*tx_ring, i);
292 buffer_info = &tx_ring->buffer_info[i];
293 u0 = (struct my_u0 *)tx_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000294 if (i == tx_ring->next_to_use && i == tx_ring->next_to_clean)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000295 next_desc = " NTC/U";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000296 else if (i == tx_ring->next_to_use)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000297 next_desc = " NTU";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000298 else if (i == tx_ring->next_to_clean)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000299 next_desc = " NTC";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000300 else
Jeff Kirsheref456f82011-11-03 11:40:28 +0000301 next_desc = "";
302 pr_info("T%c[0x%03X] %016llX %016llX %016llX %04X %3X %016llX %p%s\n",
Jacob Keller18dd2392016-04-13 16:08:32 -0700303 (!(le64_to_cpu(u0->b) & BIT(29)) ? 'l' :
304 ((le64_to_cpu(u0->b) & BIT(20)) ? 'd' : 'c')),
Jeff Kirsheref456f82011-11-03 11:40:28 +0000305 i,
306 (unsigned long long)le64_to_cpu(u0->a),
307 (unsigned long long)le64_to_cpu(u0->b),
308 (unsigned long long)buffer_info->dma,
309 buffer_info->length, buffer_info->next_to_watch,
310 (unsigned long long)buffer_info->time_stamp,
311 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000312
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000313 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumi84f4ee92010-04-27 14:39:08 +0000314 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000315 16, 1, buffer_info->skb->data,
316 buffer_info->skb->len, true);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000317 }
318
Bruce Allanaf667a22010-12-31 06:10:01 +0000319 /* Print Rx Ring Summary */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000320rx_ring_summary:
Bruce Allanaf667a22010-12-31 06:10:01 +0000321 dev_info(&adapter->pdev->dev, "Rx Ring Summary\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000322 pr_info("Queue [NTU] [NTC]\n");
323 pr_info(" %5d %5X %5X\n",
324 0, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000325
Bruce Allanaf667a22010-12-31 06:10:01 +0000326 /* Print Rx Ring */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000327 if (!netif_msg_rx_status(adapter))
Bruce Allanfe1e9802012-01-31 06:37:54 +0000328 return;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000329
Bruce Allanaf667a22010-12-31 06:10:01 +0000330 dev_info(&adapter->pdev->dev, "Rx Ring Dump\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000331 switch (adapter->rx_ps_pages) {
332 case 1:
333 case 2:
334 case 3:
335 /* [Extended] Packet Split Receive Descriptor Format
336 *
337 * +-----------------------------------------------------+
338 * 0 | Buffer Address 0 [63:0] |
339 * +-----------------------------------------------------+
340 * 8 | Buffer Address 1 [63:0] |
341 * +-----------------------------------------------------+
342 * 16 | Buffer Address 2 [63:0] |
343 * +-----------------------------------------------------+
344 * 24 | Buffer Address 3 [63:0] |
345 * +-----------------------------------------------------+
346 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000347 pr_info("R [desc] [buffer 0 63:0 ] [buffer 1 63:0 ] [buffer 2 63:0 ] [buffer 3 63:0 ] [bi->dma ] [bi->skb] <-- Ext Pkt Split format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000348 /* [Extended] Receive Descriptor (Write-Back) Format
349 *
350 * 63 48 47 32 31 13 12 8 7 4 3 0
351 * +------------------------------------------------------+
352 * 0 | Packet | IP | Rsvd | MRQ | Rsvd | MRQ RSS |
353 * | Checksum | Ident | | Queue | | Type |
354 * +------------------------------------------------------+
355 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
356 * +------------------------------------------------------+
357 * 63 48 47 32 31 20 19 0
358 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000359 pr_info("RWB[desc] [ck ipid mrqhsh] [vl l0 ee es] [ l3 l2 l1 hs] [reserved ] ---------------- [bi->skb] <-- Ext Rx Write-Back format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000360 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000361 const char *next_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000362 buffer_info = &rx_ring->buffer_info[i];
363 rx_desc_ps = E1000_RX_DESC_PS(*rx_ring, i);
364 u1 = (struct my_u1 *)rx_desc_ps;
365 staterr =
Bruce Allanaf667a22010-12-31 06:10:01 +0000366 le32_to_cpu(rx_desc_ps->wb.middle.status_error);
Jeff Kirsheref456f82011-11-03 11:40:28 +0000367
368 if (i == rx_ring->next_to_use)
369 next_desc = " NTU";
370 else if (i == rx_ring->next_to_clean)
371 next_desc = " NTC";
372 else
373 next_desc = "";
374
Taku Izumi84f4ee92010-04-27 14:39:08 +0000375 if (staterr & E1000_RXD_STAT_DD) {
376 /* Descriptor Done */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000377 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX ---------------- %p%s\n",
378 "RWB", i,
379 (unsigned long long)le64_to_cpu(u1->a),
380 (unsigned long long)le64_to_cpu(u1->b),
381 (unsigned long long)le64_to_cpu(u1->c),
382 (unsigned long long)le64_to_cpu(u1->d),
383 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000384 } else {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000385 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX %016llX %p%s\n",
386 "R ", i,
387 (unsigned long long)le64_to_cpu(u1->a),
388 (unsigned long long)le64_to_cpu(u1->b),
389 (unsigned long long)le64_to_cpu(u1->c),
390 (unsigned long long)le64_to_cpu(u1->d),
391 (unsigned long long)buffer_info->dma,
392 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000393
394 if (netif_msg_pktdata(adapter))
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000395 e1000e_dump_ps_pages(adapter,
396 buffer_info);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000397 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000398 }
399 break;
400 default:
401 case 0:
Bruce Allan5f450212011-07-22 06:21:46 +0000402 /* Extended Receive Descriptor (Read) Format
Taku Izumi84f4ee92010-04-27 14:39:08 +0000403 *
Bruce Allan5f450212011-07-22 06:21:46 +0000404 * +-----------------------------------------------------+
405 * 0 | Buffer Address [63:0] |
406 * +-----------------------------------------------------+
407 * 8 | Reserved |
408 * +-----------------------------------------------------+
Taku Izumi84f4ee92010-04-27 14:39:08 +0000409 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000410 pr_info("R [desc] [buf addr 63:0 ] [reserved 63:0 ] [bi->dma ] [bi->skb] <-- Ext (Read) format\n");
Bruce Allan5f450212011-07-22 06:21:46 +0000411 /* Extended Receive Descriptor (Write-Back) Format
412 *
413 * 63 48 47 32 31 24 23 4 3 0
414 * +------------------------------------------------------+
415 * | RSS Hash | | | |
416 * 0 +-------------------+ Rsvd | Reserved | MRQ RSS |
417 * | Packet | IP | | | Type |
418 * | Checksum | Ident | | | |
419 * +------------------------------------------------------+
420 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
421 * +------------------------------------------------------+
422 * 63 48 47 32 31 20 19 0
423 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000424 pr_info("RWB[desc] [cs ipid mrq] [vt ln xe xs] [bi->skb] <-- Ext (Write-Back) format\n");
Bruce Allan5f450212011-07-22 06:21:46 +0000425
426 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000427 const char *next_desc;
428
Taku Izumi84f4ee92010-04-27 14:39:08 +0000429 buffer_info = &rx_ring->buffer_info[i];
Bruce Allan5f450212011-07-22 06:21:46 +0000430 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
431 u1 = (struct my_u1 *)rx_desc;
432 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsheref456f82011-11-03 11:40:28 +0000433
434 if (i == rx_ring->next_to_use)
435 next_desc = " NTU";
436 else if (i == rx_ring->next_to_clean)
437 next_desc = " NTC";
438 else
439 next_desc = "";
440
Bruce Allan5f450212011-07-22 06:21:46 +0000441 if (staterr & E1000_RXD_STAT_DD) {
442 /* Descriptor Done */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000443 pr_info("%s[0x%03X] %016llX %016llX ---------------- %p%s\n",
444 "RWB", i,
445 (unsigned long long)le64_to_cpu(u1->a),
446 (unsigned long long)le64_to_cpu(u1->b),
447 buffer_info->skb, next_desc);
Bruce Allan5f450212011-07-22 06:21:46 +0000448 } else {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000449 pr_info("%s[0x%03X] %016llX %016llX %016llX %p%s\n",
450 "R ", i,
451 (unsigned long long)le64_to_cpu(u1->a),
452 (unsigned long long)le64_to_cpu(u1->b),
453 (unsigned long long)buffer_info->dma,
454 buffer_info->skb, next_desc);
Bruce Allan5f450212011-07-22 06:21:46 +0000455
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000456 if (netif_msg_pktdata(adapter) &&
457 buffer_info->skb)
Bruce Allan5f450212011-07-22 06:21:46 +0000458 print_hex_dump(KERN_INFO, "",
459 DUMP_PREFIX_ADDRESS, 16,
460 1,
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000461 buffer_info->skb->data,
Bruce Allan5f450212011-07-22 06:21:46 +0000462 adapter->rx_buffer_len,
463 true);
464 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000465 }
466 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000467}
468
Auke Kokbc7f75f2007-09-17 12:30:59 -0700469/**
470 * e1000_desc_unused - calculate if we have unused descriptors
471 **/
472static int e1000_desc_unused(struct e1000_ring *ring)
473{
474 if (ring->next_to_clean > ring->next_to_use)
475 return ring->next_to_clean - ring->next_to_use - 1;
476
477 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
478}
479
480/**
Bruce Allanb67e1912012-12-27 08:32:33 +0000481 * e1000e_systim_to_hwtstamp - convert system time value to hw time stamp
482 * @adapter: board private structure
483 * @hwtstamps: time stamp structure to update
484 * @systim: unsigned 64bit system time value.
485 *
486 * Convert the system time value stored in the RX/TXSTMP registers into a
487 * hwtstamp which can be used by the upper level time stamping functions.
488 *
489 * The 'systim_lock' spinlock is used to protect the consistency of the
490 * system time value. This is needed because reading the 64 bit time
491 * value involves reading two 32 bit registers. The first read latches the
492 * value.
493 **/
494static void e1000e_systim_to_hwtstamp(struct e1000_adapter *adapter,
495 struct skb_shared_hwtstamps *hwtstamps,
496 u64 systim)
497{
498 u64 ns;
499 unsigned long flags;
500
501 spin_lock_irqsave(&adapter->systim_lock, flags);
502 ns = timecounter_cyc2time(&adapter->tc, systim);
503 spin_unlock_irqrestore(&adapter->systim_lock, flags);
504
505 memset(hwtstamps, 0, sizeof(*hwtstamps));
506 hwtstamps->hwtstamp = ns_to_ktime(ns);
507}
508
509/**
510 * e1000e_rx_hwtstamp - utility function which checks for Rx time stamp
511 * @adapter: board private structure
512 * @status: descriptor extended error and status field
513 * @skb: particular skb to include time stamp
514 *
515 * If the time stamp is valid, convert it into the timecounter ns value
516 * and store that result into the shhwtstamps structure which is passed
517 * up the network stack.
518 **/
519static void e1000e_rx_hwtstamp(struct e1000_adapter *adapter, u32 status,
520 struct sk_buff *skb)
521{
522 struct e1000_hw *hw = &adapter->hw;
523 u64 rxstmp;
524
525 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP) ||
526 !(status & E1000_RXDEXT_STATERR_TST) ||
527 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
528 return;
529
530 /* The Rx time stamp registers contain the time stamp. No other
531 * received packet will be time stamped until the Rx time stamp
532 * registers are read. Because only one packet can be time stamped
533 * at a time, the register values must belong to this packet and
534 * therefore none of the other additional attributes need to be
535 * compared.
536 */
537 rxstmp = (u64)er32(RXSTMPL);
538 rxstmp |= (u64)er32(RXSTMPH) << 32;
539 e1000e_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), rxstmp);
540
541 adapter->flags2 &= ~FLAG2_CHECK_RX_HWTSTAMP;
542}
543
544/**
Bruce Allanad680762008-03-28 09:15:03 -0700545 * e1000_receive_skb - helper function to handle Rx indications
Auke Kokbc7f75f2007-09-17 12:30:59 -0700546 * @adapter: board private structure
Bruce Allanb67e1912012-12-27 08:32:33 +0000547 * @staterr: descriptor extended error and status field as written by hardware
Auke Kokbc7f75f2007-09-17 12:30:59 -0700548 * @vlan: descriptor vlan field as written by hardware (no le/be conversion)
549 * @skb: pointer to sk_buff to be indicated to stack
550 **/
551static void e1000_receive_skb(struct e1000_adapter *adapter,
Bruce Allanaf667a22010-12-31 06:10:01 +0000552 struct net_device *netdev, struct sk_buff *skb,
Bruce Allanb67e1912012-12-27 08:32:33 +0000553 u32 staterr, __le16 vlan)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700554{
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000555 u16 tag = le16_to_cpu(vlan);
Bruce Allanb67e1912012-12-27 08:32:33 +0000556
557 e1000e_rx_hwtstamp(adapter, staterr, skb);
558
Auke Kokbc7f75f2007-09-17 12:30:59 -0700559 skb->protocol = eth_type_trans(skb, netdev);
560
Bruce Allanb67e1912012-12-27 08:32:33 +0000561 if (staterr & E1000_RXD_STAT_VP)
Patrick McHardy86a9bad2013-04-19 02:04:30 +0000562 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), tag);
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000563
564 napi_gro_receive(&adapter->napi, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700565}
566
567/**
Bruce Allanaf667a22010-12-31 06:10:01 +0000568 * e1000_rx_checksum - Receive Checksum Offload
Bruce Allanafd12932012-01-05 00:34:05 +0000569 * @adapter: board private structure
570 * @status_err: receive descriptor status and error fields
571 * @csum: receive descriptor csum field
572 * @sk_buff: socket buffer with received data
Auke Kokbc7f75f2007-09-17 12:30:59 -0700573 **/
574static void e1000_rx_checksum(struct e1000_adapter *adapter, u32 status_err,
Bruce Allan2e1706f2012-06-30 20:02:42 +0000575 struct sk_buff *skb)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576{
577 u16 status = (u16)status_err;
578 u8 errors = (u8)(status_err >> 24);
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700579
580 skb_checksum_none_assert(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700581
Bruce Allanafd12932012-01-05 00:34:05 +0000582 /* Rx checksum disabled */
583 if (!(adapter->netdev->features & NETIF_F_RXCSUM))
584 return;
585
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586 /* Ignore Checksum bit is set */
587 if (status & E1000_RXD_STAT_IXSM)
588 return;
Bruce Allanafd12932012-01-05 00:34:05 +0000589
Bruce Allan2e1706f2012-06-30 20:02:42 +0000590 /* TCP/UDP checksum error bit or IP checksum error bit is set */
591 if (errors & (E1000_RXD_ERR_TCPE | E1000_RXD_ERR_IPE)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700592 /* let the stack verify checksum errors */
593 adapter->hw_csum_err++;
594 return;
595 }
596
597 /* TCP/UDP Checksum has not been calculated */
598 if (!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
599 return;
600
601 /* It must be a TCP or UDP packet with a valid checksum */
Bruce Allan2e1706f2012-06-30 20:02:42 +0000602 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700603 adapter->hw_csum_good++;
604}
605
Bruce Allan55aa6982011-12-16 00:45:45 +0000606static void e1000e_update_rdt_wa(struct e1000_ring *rx_ring, unsigned int i)
David S. Miller823dcd22011-08-20 10:39:12 -0700607{
Bruce Allan55aa6982011-12-16 00:45:45 +0000608 struct e1000_adapter *adapter = rx_ring->adapter;
David S. Miller823dcd22011-08-20 10:39:12 -0700609 struct e1000_hw *hw = &adapter->hw;
Bruce Allanbdc125f2012-03-20 03:47:52 +0000610 s32 ret_val = __ew32_prepare(hw);
David S. Miller823dcd22011-08-20 10:39:12 -0700611
Bruce Allanbdc125f2012-03-20 03:47:52 +0000612 writel(i, rx_ring->tail);
613
614 if (unlikely(!ret_val && (i != readl(rx_ring->tail)))) {
David S. Miller823dcd22011-08-20 10:39:12 -0700615 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +0000616
David S. Miller823dcd22011-08-20 10:39:12 -0700617 ew32(RCTL, rctl & ~E1000_RCTL_EN);
618 e_err("ME firmware caused invalid RDT - resetting\n");
619 schedule_work(&adapter->reset_task);
620 }
621}
622
Bruce Allan55aa6982011-12-16 00:45:45 +0000623static void e1000e_update_tdt_wa(struct e1000_ring *tx_ring, unsigned int i)
David S. Miller823dcd22011-08-20 10:39:12 -0700624{
Bruce Allan55aa6982011-12-16 00:45:45 +0000625 struct e1000_adapter *adapter = tx_ring->adapter;
David S. Miller823dcd22011-08-20 10:39:12 -0700626 struct e1000_hw *hw = &adapter->hw;
Bruce Allanbdc125f2012-03-20 03:47:52 +0000627 s32 ret_val = __ew32_prepare(hw);
David S. Miller823dcd22011-08-20 10:39:12 -0700628
Bruce Allanbdc125f2012-03-20 03:47:52 +0000629 writel(i, tx_ring->tail);
630
631 if (unlikely(!ret_val && (i != readl(tx_ring->tail)))) {
David S. Miller823dcd22011-08-20 10:39:12 -0700632 u32 tctl = er32(TCTL);
David Ertman6cf08d12014-04-05 06:07:00 +0000633
David S. Miller823dcd22011-08-20 10:39:12 -0700634 ew32(TCTL, tctl & ~E1000_TCTL_EN);
635 e_err("ME firmware caused invalid TDT - resetting\n");
636 schedule_work(&adapter->reset_task);
637 }
638}
639
640/**
Bruce Allan5f450212011-07-22 06:21:46 +0000641 * e1000_alloc_rx_buffers - Replace used receive buffers
Bruce Allan55aa6982011-12-16 00:45:45 +0000642 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700643 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000644static void e1000_alloc_rx_buffers(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000645 int cleaned_count, gfp_t gfp)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700646{
Bruce Allan55aa6982011-12-16 00:45:45 +0000647 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700648 struct net_device *netdev = adapter->netdev;
649 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +0000650 union e1000_rx_desc_extended *rx_desc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700651 struct e1000_buffer *buffer_info;
652 struct sk_buff *skb;
653 unsigned int i;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000654 unsigned int bufsz = adapter->rx_buffer_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700655
656 i = rx_ring->next_to_use;
657 buffer_info = &rx_ring->buffer_info[i];
658
659 while (cleaned_count--) {
660 skb = buffer_info->skb;
661 if (skb) {
662 skb_trim(skb, 0);
663 goto map_skb;
664 }
665
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000666 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700667 if (!skb) {
668 /* Better luck next round */
669 adapter->alloc_rx_buff_failed++;
670 break;
671 }
672
Auke Kokbc7f75f2007-09-17 12:30:59 -0700673 buffer_info->skb = skb;
674map_skb:
Nick Nunley0be3f552010-04-27 13:09:05 +0000675 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700676 adapter->rx_buffer_len,
Nick Nunley0be3f552010-04-27 13:09:05 +0000677 DMA_FROM_DEVICE);
678 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
Bruce Allanaf667a22010-12-31 06:10:01 +0000679 dev_err(&pdev->dev, "Rx DMA map failed\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700680 adapter->rx_dma_failed++;
681 break;
682 }
683
Bruce Allan5f450212011-07-22 06:21:46 +0000684 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
685 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700686
Tom Herbert50849d72010-05-05 14:02:49 +0000687 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000688 /* Force memory writes to complete before letting h/w
Tom Herbert50849d72010-05-05 14:02:49 +0000689 * know there are new descriptors to fetch. (Only
690 * applicable for weak-ordered memory model archs,
691 * such as IA-64).
692 */
693 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700694 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000695 e1000e_update_rdt_wa(rx_ring, i);
David S. Miller823dcd22011-08-20 10:39:12 -0700696 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000697 writel(i, rx_ring->tail);
Tom Herbert50849d72010-05-05 14:02:49 +0000698 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700699 i++;
700 if (i == rx_ring->count)
701 i = 0;
702 buffer_info = &rx_ring->buffer_info[i];
703 }
704
Tom Herbert50849d72010-05-05 14:02:49 +0000705 rx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700706}
707
708/**
709 * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Bruce Allan55aa6982011-12-16 00:45:45 +0000710 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700711 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000712static void e1000_alloc_rx_buffers_ps(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000713 int cleaned_count, gfp_t gfp)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700714{
Bruce Allan55aa6982011-12-16 00:45:45 +0000715 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700716 struct net_device *netdev = adapter->netdev;
717 struct pci_dev *pdev = adapter->pdev;
718 union e1000_rx_desc_packet_split *rx_desc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700719 struct e1000_buffer *buffer_info;
720 struct e1000_ps_page *ps_page;
721 struct sk_buff *skb;
722 unsigned int i, j;
723
724 i = rx_ring->next_to_use;
725 buffer_info = &rx_ring->buffer_info[i];
726
727 while (cleaned_count--) {
728 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
729
730 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
Auke Kok47f44e42007-10-25 13:57:44 -0700731 ps_page = &buffer_info->ps_pages[j];
732 if (j >= adapter->rx_ps_pages) {
733 /* all unused desc entries get hw null ptr */
Bruce Allanaf667a22010-12-31 06:10:01 +0000734 rx_desc->read.buffer_addr[j + 1] =
735 ~cpu_to_le64(0);
Auke Kok47f44e42007-10-25 13:57:44 -0700736 continue;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700737 }
Auke Kok47f44e42007-10-25 13:57:44 -0700738 if (!ps_page->page) {
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000739 ps_page->page = alloc_page(gfp);
Auke Kok47f44e42007-10-25 13:57:44 -0700740 if (!ps_page->page) {
741 adapter->alloc_rx_buff_failed++;
742 goto no_buffers;
743 }
Nick Nunley0be3f552010-04-27 13:09:05 +0000744 ps_page->dma = dma_map_page(&pdev->dev,
745 ps_page->page,
746 0, PAGE_SIZE,
747 DMA_FROM_DEVICE);
748 if (dma_mapping_error(&pdev->dev,
749 ps_page->dma)) {
Auke Kok47f44e42007-10-25 13:57:44 -0700750 dev_err(&adapter->pdev->dev,
Bruce Allanaf667a22010-12-31 06:10:01 +0000751 "Rx DMA page map failed\n");
Auke Kok47f44e42007-10-25 13:57:44 -0700752 adapter->rx_dma_failed++;
753 goto no_buffers;
754 }
755 }
Bruce Allane921eb12012-11-28 09:28:37 +0000756 /* Refresh the desc even if buffer_addrs
Auke Kok47f44e42007-10-25 13:57:44 -0700757 * didn't change because each write-back
758 * erases this info.
759 */
Bruce Allanaf667a22010-12-31 06:10:01 +0000760 rx_desc->read.buffer_addr[j + 1] =
761 cpu_to_le64(ps_page->dma);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700762 }
763
Bruce Allane5fe2542013-02-20 04:06:27 +0000764 skb = __netdev_alloc_skb_ip_align(netdev, adapter->rx_ps_bsize0,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000765 gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700766
767 if (!skb) {
768 adapter->alloc_rx_buff_failed++;
769 break;
770 }
771
Auke Kokbc7f75f2007-09-17 12:30:59 -0700772 buffer_info->skb = skb;
Nick Nunley0be3f552010-04-27 13:09:05 +0000773 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700774 adapter->rx_ps_bsize0,
Nick Nunley0be3f552010-04-27 13:09:05 +0000775 DMA_FROM_DEVICE);
776 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
Bruce Allanaf667a22010-12-31 06:10:01 +0000777 dev_err(&pdev->dev, "Rx DMA map failed\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700778 adapter->rx_dma_failed++;
779 /* cleanup skb */
780 dev_kfree_skb_any(skb);
781 buffer_info->skb = NULL;
782 break;
783 }
784
785 rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
786
Tom Herbert50849d72010-05-05 14:02:49 +0000787 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000788 /* Force memory writes to complete before letting h/w
Tom Herbert50849d72010-05-05 14:02:49 +0000789 * know there are new descriptors to fetch. (Only
790 * applicable for weak-ordered memory model archs,
791 * such as IA-64).
792 */
793 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700794 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000795 e1000e_update_rdt_wa(rx_ring, i << 1);
David S. Miller823dcd22011-08-20 10:39:12 -0700796 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000797 writel(i << 1, rx_ring->tail);
Tom Herbert50849d72010-05-05 14:02:49 +0000798 }
799
Auke Kokbc7f75f2007-09-17 12:30:59 -0700800 i++;
801 if (i == rx_ring->count)
802 i = 0;
803 buffer_info = &rx_ring->buffer_info[i];
804 }
805
806no_buffers:
Tom Herbert50849d72010-05-05 14:02:49 +0000807 rx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700808}
809
810/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700811 * e1000_alloc_jumbo_rx_buffers - Replace used jumbo receive buffers
Bruce Allan55aa6982011-12-16 00:45:45 +0000812 * @rx_ring: Rx descriptor ring
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700813 * @cleaned_count: number of buffers to allocate this pass
814 **/
815
Bruce Allan55aa6982011-12-16 00:45:45 +0000816static void e1000_alloc_jumbo_rx_buffers(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000817 int cleaned_count, gfp_t gfp)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700818{
Bruce Allan55aa6982011-12-16 00:45:45 +0000819 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700820 struct net_device *netdev = adapter->netdev;
821 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +0000822 union e1000_rx_desc_extended *rx_desc;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700823 struct e1000_buffer *buffer_info;
824 struct sk_buff *skb;
825 unsigned int i;
Bruce Allan2a2293b2012-12-05 06:26:35 +0000826 unsigned int bufsz = 256 - 16; /* for skb_reserve */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700827
828 i = rx_ring->next_to_use;
829 buffer_info = &rx_ring->buffer_info[i];
830
831 while (cleaned_count--) {
832 skb = buffer_info->skb;
833 if (skb) {
834 skb_trim(skb, 0);
835 goto check_page;
836 }
837
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000838 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700839 if (unlikely(!skb)) {
840 /* Better luck next round */
841 adapter->alloc_rx_buff_failed++;
842 break;
843 }
844
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700845 buffer_info->skb = skb;
846check_page:
847 /* allocate a new page if necessary */
848 if (!buffer_info->page) {
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000849 buffer_info->page = alloc_page(gfp);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700850 if (unlikely(!buffer_info->page)) {
851 adapter->alloc_rx_buff_failed++;
852 break;
853 }
854 }
855
Christoph Paasch37287fae2013-03-20 08:59:46 +0000856 if (!buffer_info->dma) {
Nick Nunley0be3f552010-04-27 13:09:05 +0000857 buffer_info->dma = dma_map_page(&pdev->dev,
Bruce Allanf0ff4392013-02-20 04:05:39 +0000858 buffer_info->page, 0,
859 PAGE_SIZE,
Nick Nunley0be3f552010-04-27 13:09:05 +0000860 DMA_FROM_DEVICE);
Christoph Paasch37287fae2013-03-20 08:59:46 +0000861 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
862 adapter->alloc_rx_buff_failed++;
863 break;
864 }
865 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700866
Bruce Allan5f450212011-07-22 06:21:46 +0000867 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
868 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700869
870 if (unlikely(++i == rx_ring->count))
871 i = 0;
872 buffer_info = &rx_ring->buffer_info[i];
873 }
874
875 if (likely(rx_ring->next_to_use != i)) {
876 rx_ring->next_to_use = i;
877 if (unlikely(i-- == 0))
878 i = (rx_ring->count - 1);
879
880 /* Force memory writes to complete before letting h/w
881 * know there are new descriptors to fetch. (Only
882 * applicable for weak-ordered memory model archs,
Bruce Allane921eb12012-11-28 09:28:37 +0000883 * such as IA-64).
884 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700885 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700886 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000887 e1000e_update_rdt_wa(rx_ring, i);
David S. Miller823dcd22011-08-20 10:39:12 -0700888 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000889 writel(i, rx_ring->tail);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700890 }
891}
892
Bruce Allan70495a52012-01-11 01:26:50 +0000893static inline void e1000_rx_hash(struct net_device *netdev, __le32 rss,
894 struct sk_buff *skb)
895{
896 if (netdev->features & NETIF_F_RXHASH)
Tom Herberte25909b2013-12-18 16:46:48 +0000897 skb_set_hash(skb, le32_to_cpu(rss), PKT_HASH_TYPE_L3);
Bruce Allan70495a52012-01-11 01:26:50 +0000898}
899
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700900/**
Bruce Allan55aa6982011-12-16 00:45:45 +0000901 * e1000_clean_rx_irq - Send received data up the network stack
902 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700903 *
904 * the return value indicates whether actual cleaning was done, there
905 * is no guarantee that everything was cleaned
906 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000907static bool e1000_clean_rx_irq(struct e1000_ring *rx_ring, int *work_done,
908 int work_to_do)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700909{
Bruce Allan55aa6982011-12-16 00:45:45 +0000910 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700911 struct net_device *netdev = adapter->netdev;
912 struct pci_dev *pdev = adapter->pdev;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000913 struct e1000_hw *hw = &adapter->hw;
Bruce Allan5f450212011-07-22 06:21:46 +0000914 union e1000_rx_desc_extended *rx_desc, *next_rxd;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700915 struct e1000_buffer *buffer_info, *next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +0000916 u32 length, staterr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700917 unsigned int i;
918 int cleaned_count = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +0000919 bool cleaned = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700920 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
921
922 i = rx_ring->next_to_clean;
Bruce Allan5f450212011-07-22 06:21:46 +0000923 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
924 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700925 buffer_info = &rx_ring->buffer_info[i];
926
Bruce Allan5f450212011-07-22 06:21:46 +0000927 while (staterr & E1000_RXD_STAT_DD) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700928 struct sk_buff *skb;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700929
930 if (*work_done >= work_to_do)
931 break;
932 (*work_done)++;
Alexander Duyck837a1db2015-04-07 16:55:27 -0700933 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700934
Auke Kokbc7f75f2007-09-17 12:30:59 -0700935 skb = buffer_info->skb;
936 buffer_info->skb = NULL;
937
938 prefetch(skb->data - NET_IP_ALIGN);
939
940 i++;
941 if (i == rx_ring->count)
942 i = 0;
Bruce Allan5f450212011-07-22 06:21:46 +0000943 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700944 prefetch(next_rxd);
945
946 next_buffer = &rx_ring->buffer_info[i];
947
Rusty Russell3db1cd52011-12-19 13:56:45 +0000948 cleaned = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700949 cleaned_count++;
Bruce Allane5fe2542013-02-20 04:06:27 +0000950 dma_unmap_single(&pdev->dev, buffer_info->dma,
951 adapter->rx_buffer_len, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700952 buffer_info->dma = 0;
953
Bruce Allan5f450212011-07-22 06:21:46 +0000954 length = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700955
Bruce Allane921eb12012-11-28 09:28:37 +0000956 /* !EOP means multiple descriptors were used to store a single
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000957 * packet, if that's the case we need to toss it. In fact, we
958 * need to toss every packet with the EOP bit clear and the
959 * next frame that _does_ have the EOP bit set, as it is by
960 * definition only a frame fragment
961 */
Bruce Allan5f450212011-07-22 06:21:46 +0000962 if (unlikely(!(staterr & E1000_RXD_STAT_EOP)))
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000963 adapter->flags2 |= FLAG2_IS_DISCARDING;
964
965 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700966 /* All receives must fit into a single buffer */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000967 e_dbg("Receive packet consumed multiple buffers\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700968 /* recycle */
969 buffer_info->skb = skb;
Bruce Allan5f450212011-07-22 06:21:46 +0000970 if (staterr & E1000_RXD_STAT_EOP)
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000971 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700972 goto next_desc;
973 }
974
Ben Greearcf955e62012-02-11 15:39:51 +0000975 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
976 !(netdev->features & NETIF_F_RXALL))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700977 /* recycle */
978 buffer_info->skb = skb;
979 goto next_desc;
980 }
981
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000982 /* adjust length to remove Ethernet CRC */
Ben Greear01840392012-02-11 15:39:25 +0000983 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
984 /* If configured to store CRC, don't subtract FCS,
985 * but keep the FCS bytes out of the total_rx_bytes
986 * counter
987 */
988 if (netdev->features & NETIF_F_RXFCS)
989 total_rx_bytes -= 4;
990 else
991 length -= 4;
992 }
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000993
Auke Kokbc7f75f2007-09-17 12:30:59 -0700994 total_rx_bytes += length;
995 total_rx_packets++;
996
Bruce Allane921eb12012-11-28 09:28:37 +0000997 /* code added for copybreak, this should improve
Auke Kokbc7f75f2007-09-17 12:30:59 -0700998 * performance for small packets with large amounts
Bruce Allanad680762008-03-28 09:15:03 -0700999 * of reassembly being done in the stack
1000 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001001 if (length < copybreak) {
1002 struct sk_buff *new_skb =
Alexander Duyck67fd8932014-12-09 19:40:56 -08001003 napi_alloc_skb(&adapter->napi, length);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001004 if (new_skb) {
Bruce Allan808ff672008-08-08 18:35:56 -07001005 skb_copy_to_linear_data_offset(new_skb,
1006 -NET_IP_ALIGN,
1007 (skb->data -
1008 NET_IP_ALIGN),
1009 (length +
1010 NET_IP_ALIGN));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001011 /* save the skb in buffer_info as good */
1012 buffer_info->skb = skb;
1013 skb = new_skb;
1014 }
1015 /* else just continue with the old one */
1016 }
1017 /* end copybreak code */
1018 skb_put(skb, length);
1019
1020 /* Receive Checksum Offload */
Bruce Allan2e1706f2012-06-30 20:02:42 +00001021 e1000_rx_checksum(adapter, staterr, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001022
Bruce Allan70495a52012-01-11 01:26:50 +00001023 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1024
Bruce Allan5f450212011-07-22 06:21:46 +00001025 e1000_receive_skb(adapter, netdev, skb, staterr,
1026 rx_desc->wb.upper.vlan);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001027
1028next_desc:
Bruce Allan5f450212011-07-22 06:21:46 +00001029 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001030
1031 /* return some buffers to hardware, one at a time is too slow */
1032 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001033 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001034 GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001035 cleaned_count = 0;
1036 }
1037
1038 /* use prefetched values */
1039 rx_desc = next_rxd;
1040 buffer_info = next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001041
1042 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001043 }
1044 rx_ring->next_to_clean = i;
1045
1046 cleaned_count = e1000_desc_unused(rx_ring);
1047 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001048 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001049
Auke Kokbc7f75f2007-09-17 12:30:59 -07001050 adapter->total_rx_bytes += total_rx_bytes;
Bruce Allan7c257692008-04-23 11:09:00 -07001051 adapter->total_rx_packets += total_rx_packets;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001052 return cleaned;
1053}
1054
Bruce Allan55aa6982011-12-16 00:45:45 +00001055static void e1000_put_txbuf(struct e1000_ring *tx_ring,
Florian Fainelli377b6272017-08-25 18:14:24 -07001056 struct e1000_buffer *buffer_info,
1057 bool drop)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001058{
Bruce Allan55aa6982011-12-16 00:45:45 +00001059 struct e1000_adapter *adapter = tx_ring->adapter;
1060
Alexander Duyck03b13202009-12-02 16:45:31 +00001061 if (buffer_info->dma) {
1062 if (buffer_info->mapped_as_page)
Nick Nunley0be3f552010-04-27 13:09:05 +00001063 dma_unmap_page(&adapter->pdev->dev, buffer_info->dma,
1064 buffer_info->length, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00001065 else
Nick Nunley0be3f552010-04-27 13:09:05 +00001066 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
1067 buffer_info->length, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00001068 buffer_info->dma = 0;
1069 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001070 if (buffer_info->skb) {
Florian Fainelli377b6272017-08-25 18:14:24 -07001071 if (drop)
1072 dev_kfree_skb_any(buffer_info->skb);
1073 else
1074 dev_consume_skb_any(buffer_info->skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001075 buffer_info->skb = NULL;
1076 }
Alexander Duyck1b7719c2009-03-19 01:12:50 +00001077 buffer_info->time_stamp = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001078}
1079
Bruce Allan41cec6f2009-11-20 23:28:56 +00001080static void e1000_print_hw_hang(struct work_struct *work)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001081{
Bruce Allan41cec6f2009-11-20 23:28:56 +00001082 struct e1000_adapter *adapter = container_of(work,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001083 struct e1000_adapter,
1084 print_hang_task);
Jeff Kirsher09357b02011-11-18 14:25:00 +00001085 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001086 struct e1000_ring *tx_ring = adapter->tx_ring;
1087 unsigned int i = tx_ring->next_to_clean;
1088 unsigned int eop = tx_ring->buffer_info[i].next_to_watch;
1089 struct e1000_tx_desc *eop_desc = E1000_TX_DESC(*tx_ring, eop);
Bruce Allan41cec6f2009-11-20 23:28:56 +00001090 struct e1000_hw *hw = &adapter->hw;
1091 u16 phy_status, phy_1000t_status, phy_ext_status;
1092 u16 pci_status;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001093
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00001094 if (test_bit(__E1000_DOWN, &adapter->state))
1095 return;
1096
Bruce Allane5fe2542013-02-20 04:06:27 +00001097 if (!adapter->tx_hang_recheck && (adapter->flags2 & FLAG2_DMA_BURST)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001098 /* May be block on write-back, flush and detect again
Jeff Kirsher09357b02011-11-18 14:25:00 +00001099 * flush pending descriptor writebacks to memory
1100 */
1101 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1102 /* execute the writes immediately */
1103 e1e_flush();
Bruce Allane921eb12012-11-28 09:28:37 +00001104 /* Due to rare timing issues, write to TIDV again to ensure
Matthew Vickbf030852012-03-16 09:03:00 +00001105 * the write is successful
1106 */
1107 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1108 /* execute the writes immediately */
1109 e1e_flush();
Jeff Kirsher09357b02011-11-18 14:25:00 +00001110 adapter->tx_hang_recheck = true;
1111 return;
1112 }
Jeff Kirsher09357b02011-11-18 14:25:00 +00001113 adapter->tx_hang_recheck = false;
David Ertmand9554e92014-01-08 01:07:55 +00001114
1115 if (er32(TDH(0)) == er32(TDT(0))) {
1116 e_dbg("false hang detected, ignoring\n");
1117 return;
1118 }
1119
1120 /* Real hang detected */
Jeff Kirsher09357b02011-11-18 14:25:00 +00001121 netif_stop_queue(netdev);
1122
Bruce Allanc2ade1a2013-01-16 08:54:35 +00001123 e1e_rphy(hw, MII_BMSR, &phy_status);
1124 e1e_rphy(hw, MII_STAT1000, &phy_1000t_status);
1125 e1e_rphy(hw, MII_ESTATUS, &phy_ext_status);
Bruce Allan41cec6f2009-11-20 23:28:56 +00001126
1127 pci_read_config_word(adapter->pdev, PCI_STATUS, &pci_status);
1128
1129 /* detected Hardware unit hang */
1130 e_err("Detected Hardware Unit Hang:\n"
Jeff Kirsher44defeb2008-08-04 17:20:41 -07001131 " TDH <%x>\n"
1132 " TDT <%x>\n"
1133 " next_to_use <%x>\n"
1134 " next_to_clean <%x>\n"
1135 "buffer_info[next_to_clean]:\n"
1136 " time_stamp <%lx>\n"
1137 " next_to_watch <%x>\n"
1138 " jiffies <%lx>\n"
Bruce Allan41cec6f2009-11-20 23:28:56 +00001139 " next_to_watch.status <%x>\n"
1140 "MAC Status <%x>\n"
1141 "PHY Status <%x>\n"
1142 "PHY 1000BASE-T Status <%x>\n"
1143 "PHY Extended Status <%x>\n"
1144 "PCI Status <%x>\n",
Bruce Allane5fe2542013-02-20 04:06:27 +00001145 readl(tx_ring->head), readl(tx_ring->tail), tx_ring->next_to_use,
1146 tx_ring->next_to_clean, tx_ring->buffer_info[eop].time_stamp,
1147 eop, jiffies, eop_desc->upper.fields.status, er32(STATUS),
1148 phy_status, phy_1000t_status, phy_ext_status, pci_status);
Bruce Allan7c0427e2012-03-20 03:48:08 +00001149
David Ertmand9554e92014-01-08 01:07:55 +00001150 e1000e_dump(adapter);
1151
Bruce Allan7c0427e2012-03-20 03:48:08 +00001152 /* Suggest workaround for known h/w issue */
1153 if ((hw->mac.type == e1000_pchlan) && (er32(CTRL) & E1000_CTRL_TFCE))
1154 e_err("Try turning off Tx pause (flow control) via ethtool\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001155}
1156
1157/**
Bruce Allanb67e1912012-12-27 08:32:33 +00001158 * e1000e_tx_hwtstamp_work - check for Tx time stamp
1159 * @work: pointer to work struct
1160 *
1161 * This work function polls the TSYNCTXCTL valid bit to determine when a
1162 * timestamp has been taken for the current stored skb. The timestamp must
1163 * be for this skb because only one such packet is allowed in the queue.
1164 */
1165static void e1000e_tx_hwtstamp_work(struct work_struct *work)
1166{
1167 struct e1000_adapter *adapter = container_of(work, struct e1000_adapter,
1168 tx_hwtstamp_work);
1169 struct e1000_hw *hw = &adapter->hw;
1170
Bruce Allanb67e1912012-12-27 08:32:33 +00001171 if (er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID) {
Jacob Keller50128632017-05-03 10:28:50 -07001172 struct sk_buff *skb = adapter->tx_hwtstamp_skb;
Bruce Allanb67e1912012-12-27 08:32:33 +00001173 struct skb_shared_hwtstamps shhwtstamps;
1174 u64 txstmp;
1175
1176 txstmp = er32(TXSTMPL);
1177 txstmp |= (u64)er32(TXSTMPH) << 32;
1178
1179 e1000e_systim_to_hwtstamp(adapter, &shhwtstamps, txstmp);
1180
Jacob Keller50128632017-05-03 10:28:50 -07001181 /* Clear the global tx_hwtstamp_skb pointer and force writes
1182 * prior to notifying the stack of a Tx timestamp.
1183 */
Bruce Allanb67e1912012-12-27 08:32:33 +00001184 adapter->tx_hwtstamp_skb = NULL;
Jacob Keller50128632017-05-03 10:28:50 -07001185 wmb(); /* force write prior to skb_tstamp_tx */
1186
1187 skb_tstamp_tx(skb, &shhwtstamps);
Florian Fainelli377b6272017-08-25 18:14:24 -07001188 dev_consume_skb_any(skb);
Jakub Kicinski59c871c2014-03-15 14:55:00 +00001189 } else if (time_after(jiffies, adapter->tx_hwtstamp_start
1190 + adapter->tx_timeout_factor * HZ)) {
1191 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1192 adapter->tx_hwtstamp_skb = NULL;
1193 adapter->tx_hwtstamp_timeouts++;
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +00001194 e_warn("clearing Tx timestamp hang\n");
Bruce Allanb67e1912012-12-27 08:32:33 +00001195 } else {
1196 /* reschedule to check later */
1197 schedule_work(&adapter->tx_hwtstamp_work);
1198 }
1199}
1200
1201/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001202 * e1000_clean_tx_irq - Reclaim resources after transmit completes
Bruce Allan55aa6982011-12-16 00:45:45 +00001203 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001204 *
1205 * the return value indicates whether actual cleaning was done, there
1206 * is no guarantee that everything was cleaned
1207 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001208static bool e1000_clean_tx_irq(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001209{
Bruce Allan55aa6982011-12-16 00:45:45 +00001210 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001211 struct net_device *netdev = adapter->netdev;
1212 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001213 struct e1000_tx_desc *tx_desc, *eop_desc;
1214 struct e1000_buffer *buffer_info;
1215 unsigned int i, eop;
1216 unsigned int count = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001217 unsigned int total_tx_bytes = 0, total_tx_packets = 0;
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001218 unsigned int bytes_compl = 0, pkts_compl = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001219
1220 i = tx_ring->next_to_clean;
1221 eop = tx_ring->buffer_info[i].next_to_watch;
1222 eop_desc = E1000_TX_DESC(*tx_ring, eop);
1223
Alexander Duyck12d04a32009-03-25 22:05:03 +00001224 while ((eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) &&
1225 (count < tx_ring->count)) {
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001226 bool cleaned = false;
David Ertman6cf08d12014-04-05 06:07:00 +00001227
Alexander Duyck837a1db2015-04-07 16:55:27 -07001228 dma_rmb(); /* read buffer_info after eop_desc */
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001229 for (; !cleaned; count++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001230 tx_desc = E1000_TX_DESC(*tx_ring, i);
1231 buffer_info = &tx_ring->buffer_info[i];
1232 cleaned = (i == eop);
1233
1234 if (cleaned) {
Tom Herbert9ed318d2010-05-05 14:02:27 +00001235 total_tx_packets += buffer_info->segs;
1236 total_tx_bytes += buffer_info->bytecount;
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001237 if (buffer_info->skb) {
1238 bytes_compl += buffer_info->skb->len;
1239 pkts_compl++;
1240 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001241 }
1242
Florian Fainelli377b6272017-08-25 18:14:24 -07001243 e1000_put_txbuf(tx_ring, buffer_info, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001244 tx_desc->upper.data = 0;
1245
1246 i++;
1247 if (i == tx_ring->count)
1248 i = 0;
1249 }
1250
Terry Loftindac87612010-04-09 10:29:49 +00001251 if (i == tx_ring->next_to_use)
1252 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001253 eop = tx_ring->buffer_info[i].next_to_watch;
1254 eop_desc = E1000_TX_DESC(*tx_ring, eop);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001255 }
1256
1257 tx_ring->next_to_clean = i;
1258
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001259 netdev_completed_queue(netdev, pkts_compl, bytes_compl);
1260
Auke Kokbc7f75f2007-09-17 12:30:59 -07001261#define TX_WAKE_THRESHOLD 32
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001262 if (count && netif_carrier_ok(netdev) &&
1263 e1000_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001264 /* Make sure that anybody stopping the queue after this
1265 * sees the new next_to_clean.
1266 */
1267 smp_mb();
1268
1269 if (netif_queue_stopped(netdev) &&
1270 !(test_bit(__E1000_DOWN, &adapter->state))) {
1271 netif_wake_queue(netdev);
1272 ++adapter->restart_queue;
1273 }
1274 }
1275
1276 if (adapter->detect_tx_hung) {
Bruce Allane921eb12012-11-28 09:28:37 +00001277 /* Detect a transmit hang in hardware, this serializes the
Bruce Allan41cec6f2009-11-20 23:28:56 +00001278 * check with the clearing of time_stamp and movement of i
1279 */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001280 adapter->detect_tx_hung = false;
Alexander Duyck12d04a32009-03-25 22:05:03 +00001281 if (tx_ring->buffer_info[i].time_stamp &&
1282 time_after(jiffies, tx_ring->buffer_info[i].time_stamp
Joe Perches8e95a202009-12-03 07:58:21 +00001283 + (adapter->tx_timeout_factor * HZ)) &&
Jeff Kirsher09357b02011-11-18 14:25:00 +00001284 !(er32(STATUS) & E1000_STATUS_TXOFF))
Bruce Allan41cec6f2009-11-20 23:28:56 +00001285 schedule_work(&adapter->print_hang_task);
Jeff Kirsher09357b02011-11-18 14:25:00 +00001286 else
1287 adapter->tx_hang_recheck = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001288 }
1289 adapter->total_tx_bytes += total_tx_bytes;
1290 adapter->total_tx_packets += total_tx_packets;
Eric Dumazet807540b2010-09-23 05:40:09 +00001291 return count < tx_ring->count;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001292}
1293
1294/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001295 * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
Bruce Allan55aa6982011-12-16 00:45:45 +00001296 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001297 *
1298 * the return value indicates whether actual cleaning was done, there
1299 * is no guarantee that everything was cleaned
1300 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001301static bool e1000_clean_rx_irq_ps(struct e1000_ring *rx_ring, int *work_done,
1302 int work_to_do)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001303{
Bruce Allan55aa6982011-12-16 00:45:45 +00001304 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001305 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001306 union e1000_rx_desc_packet_split *rx_desc, *next_rxd;
1307 struct net_device *netdev = adapter->netdev;
1308 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001309 struct e1000_buffer *buffer_info, *next_buffer;
1310 struct e1000_ps_page *ps_page;
1311 struct sk_buff *skb;
1312 unsigned int i, j;
1313 u32 length, staterr;
1314 int cleaned_count = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001315 bool cleaned = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001316 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1317
1318 i = rx_ring->next_to_clean;
1319 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
1320 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1321 buffer_info = &rx_ring->buffer_info[i];
1322
1323 while (staterr & E1000_RXD_STAT_DD) {
1324 if (*work_done >= work_to_do)
1325 break;
1326 (*work_done)++;
1327 skb = buffer_info->skb;
Alexander Duyck837a1db2015-04-07 16:55:27 -07001328 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001329
1330 /* in the packet split case this is header only */
1331 prefetch(skb->data - NET_IP_ALIGN);
1332
1333 i++;
1334 if (i == rx_ring->count)
1335 i = 0;
1336 next_rxd = E1000_RX_DESC_PS(*rx_ring, i);
1337 prefetch(next_rxd);
1338
1339 next_buffer = &rx_ring->buffer_info[i];
1340
Rusty Russell3db1cd52011-12-19 13:56:45 +00001341 cleaned = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001342 cleaned_count++;
Nick Nunley0be3f552010-04-27 13:09:05 +00001343 dma_unmap_single(&pdev->dev, buffer_info->dma,
Bruce Allanaf667a22010-12-31 06:10:01 +00001344 adapter->rx_ps_bsize0, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001345 buffer_info->dma = 0;
1346
Bruce Allanaf667a22010-12-31 06:10:01 +00001347 /* see !EOP comment in other Rx routine */
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001348 if (!(staterr & E1000_RXD_STAT_EOP))
1349 adapter->flags2 |= FLAG2_IS_DISCARDING;
1350
1351 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
Jeff Kirsheref456f82011-11-03 11:40:28 +00001352 e_dbg("Packet Split buffers didn't pick up the full packet\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001353 dev_kfree_skb_irq(skb);
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001354 if (staterr & E1000_RXD_STAT_EOP)
1355 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001356 goto next_desc;
1357 }
1358
Ben Greearcf955e62012-02-11 15:39:51 +00001359 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1360 !(netdev->features & NETIF_F_RXALL))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001361 dev_kfree_skb_irq(skb);
1362 goto next_desc;
1363 }
1364
1365 length = le16_to_cpu(rx_desc->wb.middle.length0);
1366
1367 if (!length) {
Jeff Kirsheref456f82011-11-03 11:40:28 +00001368 e_dbg("Last part of the packet spanning multiple descriptors\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001369 dev_kfree_skb_irq(skb);
1370 goto next_desc;
1371 }
1372
1373 /* Good Receive */
1374 skb_put(skb, length);
1375
1376 {
Bruce Allane921eb12012-11-28 09:28:37 +00001377 /* this looks ugly, but it seems compiler issues make
Bruce Allan0e15df42012-01-31 06:37:11 +00001378 * it more efficient than reusing j
1379 */
1380 int l1 = le16_to_cpu(rx_desc->wb.upper.length[0]);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001381
Bruce Allane921eb12012-11-28 09:28:37 +00001382 /* page alloc/put takes too long and effects small
Bruce Allan0e15df42012-01-31 06:37:11 +00001383 * packet throughput, so unsplit small packets and
1384 * save the alloc/put only valid in softirq (napi)
1385 * context to call kmap_*
Bruce Allanad680762008-03-28 09:15:03 -07001386 */
Bruce Allan0e15df42012-01-31 06:37:11 +00001387 if (l1 && (l1 <= copybreak) &&
1388 ((length + l1) <= adapter->rx_ps_bsize0)) {
1389 u8 *vaddr;
Auke Kok140a7482007-10-25 13:57:58 -07001390
Bruce Allan0e15df42012-01-31 06:37:11 +00001391 ps_page = &buffer_info->ps_pages[0];
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001392
Bruce Allane921eb12012-11-28 09:28:37 +00001393 /* there is no documentation about how to call
Bruce Allan0e15df42012-01-31 06:37:11 +00001394 * kmap_atomic, so we can't hold the mapping
1395 * very long
1396 */
1397 dma_sync_single_for_cpu(&pdev->dev,
1398 ps_page->dma,
1399 PAGE_SIZE,
1400 DMA_FROM_DEVICE);
Linus Torvalds9f393832012-03-21 09:40:26 -07001401 vaddr = kmap_atomic(ps_page->page);
Bruce Allan0e15df42012-01-31 06:37:11 +00001402 memcpy(skb_tail_pointer(skb), vaddr, l1);
Linus Torvalds9f393832012-03-21 09:40:26 -07001403 kunmap_atomic(vaddr);
Bruce Allan0e15df42012-01-31 06:37:11 +00001404 dma_sync_single_for_device(&pdev->dev,
1405 ps_page->dma,
1406 PAGE_SIZE,
1407 DMA_FROM_DEVICE);
1408
1409 /* remove the CRC */
Ben Greear01840392012-02-11 15:39:25 +00001410 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1411 if (!(netdev->features & NETIF_F_RXFCS))
1412 l1 -= 4;
1413 }
Bruce Allan0e15df42012-01-31 06:37:11 +00001414
1415 skb_put(skb, l1);
1416 goto copydone;
Bruce Allane80bd1d2013-05-01 01:19:46 +00001417 } /* if */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001418 }
1419
1420 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
1421 length = le16_to_cpu(rx_desc->wb.upper.length[j]);
1422 if (!length)
1423 break;
1424
Auke Kok47f44e42007-10-25 13:57:44 -07001425 ps_page = &buffer_info->ps_pages[j];
Nick Nunley0be3f552010-04-27 13:09:05 +00001426 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1427 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001428 ps_page->dma = 0;
1429 skb_fill_page_desc(skb, j, ps_page->page, 0, length);
1430 ps_page->page = NULL;
1431 skb->len += length;
1432 skb->data_len += length;
Eric Dumazet98a045d2011-10-13 08:03:36 +00001433 skb->truesize += PAGE_SIZE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001434 }
1435
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001436 /* strip the ethernet crc, problem is we're using pages now so
1437 * this whole operation can get a little cpu intensive
1438 */
Ben Greear01840392012-02-11 15:39:25 +00001439 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1440 if (!(netdev->features & NETIF_F_RXFCS))
1441 pskb_trim(skb, skb->len - 4);
1442 }
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001443
Auke Kokbc7f75f2007-09-17 12:30:59 -07001444copydone:
1445 total_rx_bytes += skb->len;
1446 total_rx_packets++;
1447
Bruce Allan2e1706f2012-06-30 20:02:42 +00001448 e1000_rx_checksum(adapter, staterr, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001449
Bruce Allan70495a52012-01-11 01:26:50 +00001450 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1451
Auke Kokbc7f75f2007-09-17 12:30:59 -07001452 if (rx_desc->wb.upper.header_status &
Bruce Allan17e813e2013-02-20 04:06:01 +00001453 cpu_to_le16(E1000_RXDPS_HDRSTAT_HDRSP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001454 adapter->rx_hdr_split++;
1455
Bruce Allanb67e1912012-12-27 08:32:33 +00001456 e1000_receive_skb(adapter, netdev, skb, staterr,
1457 rx_desc->wb.middle.vlan);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001458
1459next_desc:
1460 rx_desc->wb.middle.status_error &= cpu_to_le32(~0xFF);
1461 buffer_info->skb = NULL;
1462
1463 /* return some buffers to hardware, one at a time is too slow */
1464 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001465 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001466 GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001467 cleaned_count = 0;
1468 }
1469
1470 /* use prefetched values */
1471 rx_desc = next_rxd;
1472 buffer_info = next_buffer;
1473
1474 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1475 }
1476 rx_ring->next_to_clean = i;
1477
1478 cleaned_count = e1000_desc_unused(rx_ring);
1479 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001480 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001481
Auke Kokbc7f75f2007-09-17 12:30:59 -07001482 adapter->total_rx_bytes += total_rx_bytes;
Bruce Allan7c257692008-04-23 11:09:00 -07001483 adapter->total_rx_packets += total_rx_packets;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001484 return cleaned;
1485}
1486
1487/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001488 * e1000_consume_page - helper function
1489 **/
1490static void e1000_consume_page(struct e1000_buffer *bi, struct sk_buff *skb,
Bruce Allan66501f52013-02-20 04:05:55 +00001491 u16 length)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001492{
1493 bi->page = NULL;
1494 skb->len += length;
1495 skb->data_len += length;
Eric Dumazet98a045d2011-10-13 08:03:36 +00001496 skb->truesize += PAGE_SIZE;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001497}
1498
1499/**
1500 * e1000_clean_jumbo_rx_irq - Send received data up the network stack; legacy
1501 * @adapter: board private structure
1502 *
1503 * the return value indicates whether actual cleaning was done, there
1504 * is no guarantee that everything was cleaned
1505 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001506static bool e1000_clean_jumbo_rx_irq(struct e1000_ring *rx_ring, int *work_done,
1507 int work_to_do)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001508{
Bruce Allan55aa6982011-12-16 00:45:45 +00001509 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001510 struct net_device *netdev = adapter->netdev;
1511 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +00001512 union e1000_rx_desc_extended *rx_desc, *next_rxd;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001513 struct e1000_buffer *buffer_info, *next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001514 u32 length, staterr;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001515 unsigned int i;
1516 int cleaned_count = 0;
1517 bool cleaned = false;
Bruce Allan362e20c2013-02-20 04:05:45 +00001518 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Bruce Allan17e813e2013-02-20 04:06:01 +00001519 struct skb_shared_info *shinfo;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001520
1521 i = rx_ring->next_to_clean;
Bruce Allan5f450212011-07-22 06:21:46 +00001522 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
1523 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001524 buffer_info = &rx_ring->buffer_info[i];
1525
Bruce Allan5f450212011-07-22 06:21:46 +00001526 while (staterr & E1000_RXD_STAT_DD) {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001527 struct sk_buff *skb;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001528
1529 if (*work_done >= work_to_do)
1530 break;
1531 (*work_done)++;
Alexander Duyck837a1db2015-04-07 16:55:27 -07001532 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001533
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001534 skb = buffer_info->skb;
1535 buffer_info->skb = NULL;
1536
1537 ++i;
1538 if (i == rx_ring->count)
1539 i = 0;
Bruce Allan5f450212011-07-22 06:21:46 +00001540 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001541 prefetch(next_rxd);
1542
1543 next_buffer = &rx_ring->buffer_info[i];
1544
1545 cleaned = true;
1546 cleaned_count++;
Nick Nunley0be3f552010-04-27 13:09:05 +00001547 dma_unmap_page(&pdev->dev, buffer_info->dma, PAGE_SIZE,
1548 DMA_FROM_DEVICE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001549 buffer_info->dma = 0;
1550
Bruce Allan5f450212011-07-22 06:21:46 +00001551 length = le16_to_cpu(rx_desc->wb.upper.length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001552
1553 /* errors is only valid for DD + EOP descriptors */
Bruce Allan5f450212011-07-22 06:21:46 +00001554 if (unlikely((staterr & E1000_RXD_STAT_EOP) &&
Ben Greearcf955e62012-02-11 15:39:51 +00001555 ((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1556 !(netdev->features & NETIF_F_RXALL)))) {
Bruce Allan5f450212011-07-22 06:21:46 +00001557 /* recycle both page and skb */
1558 buffer_info->skb = skb;
1559 /* an error means any chain goes out the window too */
1560 if (rx_ring->rx_skb_top)
1561 dev_kfree_skb_irq(rx_ring->rx_skb_top);
1562 rx_ring->rx_skb_top = NULL;
1563 goto next_desc;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001564 }
Bruce Allanf0f1a172010-12-11 05:53:32 +00001565#define rxtop (rx_ring->rx_skb_top)
Bruce Allan5f450212011-07-22 06:21:46 +00001566 if (!(staterr & E1000_RXD_STAT_EOP)) {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001567 /* this descriptor is only the beginning (or middle) */
1568 if (!rxtop) {
1569 /* this is the beginning of a chain */
1570 rxtop = skb;
1571 skb_fill_page_desc(rxtop, 0, buffer_info->page,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001572 0, length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001573 } else {
1574 /* this is the middle of a chain */
Bruce Allan17e813e2013-02-20 04:06:01 +00001575 shinfo = skb_shinfo(rxtop);
1576 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1577 buffer_info->page, 0,
1578 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001579 /* re-use the skb, only consumed the page */
1580 buffer_info->skb = skb;
1581 }
1582 e1000_consume_page(buffer_info, rxtop, length);
1583 goto next_desc;
1584 } else {
1585 if (rxtop) {
1586 /* end of the chain */
Bruce Allan17e813e2013-02-20 04:06:01 +00001587 shinfo = skb_shinfo(rxtop);
1588 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1589 buffer_info->page, 0,
1590 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001591 /* re-use the current skb, we only consumed the
Bruce Allane921eb12012-11-28 09:28:37 +00001592 * page
1593 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001594 buffer_info->skb = skb;
1595 skb = rxtop;
1596 rxtop = NULL;
1597 e1000_consume_page(buffer_info, skb, length);
1598 } else {
1599 /* no chain, got EOP, this buf is the packet
Bruce Allane921eb12012-11-28 09:28:37 +00001600 * copybreak to save the put_page/alloc_page
1601 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001602 if (length <= copybreak &&
1603 skb_tailroom(skb) >= length) {
1604 u8 *vaddr;
Cong Wang46790262011-11-25 23:14:23 +08001605 vaddr = kmap_atomic(buffer_info->page);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001606 memcpy(skb_tail_pointer(skb), vaddr,
1607 length);
Cong Wang46790262011-11-25 23:14:23 +08001608 kunmap_atomic(vaddr);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001609 /* re-use the page, so don't erase
Bruce Allane921eb12012-11-28 09:28:37 +00001610 * buffer_info->page
1611 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001612 skb_put(skb, length);
1613 } else {
1614 skb_fill_page_desc(skb, 0,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001615 buffer_info->page, 0,
1616 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001617 e1000_consume_page(buffer_info, skb,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001618 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001619 }
1620 }
1621 }
1622
Bruce Allan2e1706f2012-06-30 20:02:42 +00001623 /* Receive Checksum Offload */
1624 e1000_rx_checksum(adapter, staterr, skb);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001625
Bruce Allan70495a52012-01-11 01:26:50 +00001626 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1627
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001628 /* probably a little skewed due to removing CRC */
1629 total_rx_bytes += skb->len;
1630 total_rx_packets++;
1631
1632 /* eth type trans needs skb->data to point to something */
1633 if (!pskb_may_pull(skb, ETH_HLEN)) {
Jeff Kirsher44defeb2008-08-04 17:20:41 -07001634 e_err("pskb_may_pull failed.\n");
Bruce Allanef5ab892011-02-10 08:17:21 +00001635 dev_kfree_skb_irq(skb);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001636 goto next_desc;
1637 }
1638
Bruce Allan5f450212011-07-22 06:21:46 +00001639 e1000_receive_skb(adapter, netdev, skb, staterr,
1640 rx_desc->wb.upper.vlan);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001641
1642next_desc:
Bruce Allan5f450212011-07-22 06:21:46 +00001643 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001644
1645 /* return some buffers to hardware, one at a time is too slow */
1646 if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001647 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001648 GFP_ATOMIC);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001649 cleaned_count = 0;
1650 }
1651
1652 /* use prefetched values */
1653 rx_desc = next_rxd;
1654 buffer_info = next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001655
1656 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001657 }
1658 rx_ring->next_to_clean = i;
1659
1660 cleaned_count = e1000_desc_unused(rx_ring);
1661 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001662 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001663
1664 adapter->total_rx_bytes += total_rx_bytes;
1665 adapter->total_rx_packets += total_rx_packets;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001666 return cleaned;
1667}
1668
1669/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001670 * e1000_clean_rx_ring - Free Rx Buffers per Queue
Bruce Allan55aa6982011-12-16 00:45:45 +00001671 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001672 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001673static void e1000_clean_rx_ring(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001674{
Bruce Allan55aa6982011-12-16 00:45:45 +00001675 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001676 struct e1000_buffer *buffer_info;
1677 struct e1000_ps_page *ps_page;
1678 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001679 unsigned int i, j;
1680
1681 /* Free all the Rx ring sk_buffs */
1682 for (i = 0; i < rx_ring->count; i++) {
1683 buffer_info = &rx_ring->buffer_info[i];
1684 if (buffer_info->dma) {
1685 if (adapter->clean_rx == e1000_clean_rx_irq)
Nick Nunley0be3f552010-04-27 13:09:05 +00001686 dma_unmap_single(&pdev->dev, buffer_info->dma,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001687 adapter->rx_buffer_len,
Nick Nunley0be3f552010-04-27 13:09:05 +00001688 DMA_FROM_DEVICE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001689 else if (adapter->clean_rx == e1000_clean_jumbo_rx_irq)
Nick Nunley0be3f552010-04-27 13:09:05 +00001690 dma_unmap_page(&pdev->dev, buffer_info->dma,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001691 PAGE_SIZE, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001692 else if (adapter->clean_rx == e1000_clean_rx_irq_ps)
Nick Nunley0be3f552010-04-27 13:09:05 +00001693 dma_unmap_single(&pdev->dev, buffer_info->dma,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001694 adapter->rx_ps_bsize0,
Nick Nunley0be3f552010-04-27 13:09:05 +00001695 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001696 buffer_info->dma = 0;
1697 }
1698
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001699 if (buffer_info->page) {
1700 put_page(buffer_info->page);
1701 buffer_info->page = NULL;
1702 }
1703
Auke Kokbc7f75f2007-09-17 12:30:59 -07001704 if (buffer_info->skb) {
1705 dev_kfree_skb(buffer_info->skb);
1706 buffer_info->skb = NULL;
1707 }
1708
1709 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
Auke Kok47f44e42007-10-25 13:57:44 -07001710 ps_page = &buffer_info->ps_pages[j];
Auke Kokbc7f75f2007-09-17 12:30:59 -07001711 if (!ps_page->page)
1712 break;
Nick Nunley0be3f552010-04-27 13:09:05 +00001713 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1714 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001715 ps_page->dma = 0;
1716 put_page(ps_page->page);
1717 ps_page->page = NULL;
1718 }
1719 }
1720
1721 /* there also may be some cached data from a chained receive */
1722 if (rx_ring->rx_skb_top) {
1723 dev_kfree_skb(rx_ring->rx_skb_top);
1724 rx_ring->rx_skb_top = NULL;
1725 }
1726
Auke Kokbc7f75f2007-09-17 12:30:59 -07001727 /* Zero out the descriptor ring */
1728 memset(rx_ring->desc, 0, rx_ring->size);
1729
1730 rx_ring->next_to_clean = 0;
1731 rx_ring->next_to_use = 0;
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001732 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001733}
1734
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001735static void e1000e_downshift_workaround(struct work_struct *work)
1736{
1737 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00001738 struct e1000_adapter,
1739 downshift_task);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001740
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00001741 if (test_bit(__E1000_DOWN, &adapter->state))
1742 return;
1743
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001744 e1000e_gig_downshift_workaround_ich8lan(&adapter->hw);
1745}
1746
Auke Kokbc7f75f2007-09-17 12:30:59 -07001747/**
1748 * e1000_intr_msi - Interrupt Handler
1749 * @irq: interrupt number
1750 * @data: pointer to a network interface device structure
1751 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001752static irqreturn_t e1000_intr_msi(int __always_unused irq, void *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001753{
1754 struct net_device *netdev = data;
1755 struct e1000_adapter *adapter = netdev_priv(netdev);
1756 struct e1000_hw *hw = &adapter->hw;
1757 u32 icr = er32(ICR);
1758
Bruce Allane921eb12012-11-28 09:28:37 +00001759 /* read ICR disables interrupts using IAM */
dave graham573cca82009-02-10 12:52:05 +00001760 if (icr & E1000_ICR_LSC) {
Bruce Allanf92518d2012-02-01 11:16:42 +00001761 hw->mac.get_link_status = true;
Bruce Allane921eb12012-11-28 09:28:37 +00001762 /* ICH8 workaround-- Call gig speed drop workaround on cable
Bruce Allanad680762008-03-28 09:15:03 -07001763 * disconnect (LSC) before accessing any PHY registers
1764 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001765 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1766 (!(er32(STATUS) & E1000_STATUS_LU)))
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001767 schedule_work(&adapter->downshift_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001768
Bruce Allane921eb12012-11-28 09:28:37 +00001769 /* 80003ES2LAN workaround-- For packet buffer work-around on
Auke Kokbc7f75f2007-09-17 12:30:59 -07001770 * link down event; disable receives here in the ISR and reset
Bruce Allanad680762008-03-28 09:15:03 -07001771 * adapter in watchdog
1772 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001773 if (netif_carrier_ok(netdev) &&
1774 adapter->flags & FLAG_RX_NEEDS_RESTART) {
1775 /* disable receives */
1776 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00001777
Auke Kokbc7f75f2007-09-17 12:30:59 -07001778 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00001779 adapter->flags |= FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001780 }
1781 /* guard against interrupt when we're going down */
1782 if (!test_bit(__E1000_DOWN, &adapter->state))
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08001783 mod_timer(&adapter->watchdog_timer, jiffies + 1);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001784 }
1785
Bruce Allan94fb8482013-01-23 09:00:03 +00001786 /* Reset on uncorrectable ECC error */
Sasha Neftinc8744f42017-04-06 10:26:47 +03001787 if ((icr & E1000_ICR_ECCER) && (hw->mac.type >= e1000_pch_lpt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00001788 u32 pbeccsts = er32(PBECCSTS);
1789
1790 adapter->corr_errors +=
1791 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1792 adapter->uncorr_errors +=
1793 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1794 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1795
1796 /* Do the reset outside of interrupt context */
1797 schedule_work(&adapter->reset_task);
1798
1799 /* return immediately since reset is imminent */
1800 return IRQ_HANDLED;
1801 }
1802
Ben Hutchings288379f2009-01-19 16:43:59 -08001803 if (napi_schedule_prep(&adapter->napi)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001804 adapter->total_tx_bytes = 0;
1805 adapter->total_tx_packets = 0;
1806 adapter->total_rx_bytes = 0;
1807 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001808 __napi_schedule(&adapter->napi);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001809 }
1810
1811 return IRQ_HANDLED;
1812}
1813
1814/**
1815 * e1000_intr - Interrupt Handler
1816 * @irq: interrupt number
1817 * @data: pointer to a network interface device structure
1818 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001819static irqreturn_t e1000_intr(int __always_unused irq, void *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001820{
1821 struct net_device *netdev = data;
1822 struct e1000_adapter *adapter = netdev_priv(netdev);
1823 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001824 u32 rctl, icr = er32(ICR);
Bruce Allan4662e822008-08-26 18:37:06 -07001825
Bruce Allana68ea772009-11-20 23:23:16 +00001826 if (!icr || test_bit(__E1000_DOWN, &adapter->state))
Bruce Allane80bd1d2013-05-01 01:19:46 +00001827 return IRQ_NONE; /* Not our interrupt */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001828
Bruce Allane921eb12012-11-28 09:28:37 +00001829 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Bruce Allanad680762008-03-28 09:15:03 -07001830 * not set, then the adapter didn't send an interrupt
1831 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001832 if (!(icr & E1000_ICR_INT_ASSERTED))
1833 return IRQ_NONE;
1834
Bruce Allane921eb12012-11-28 09:28:37 +00001835 /* Interrupt Auto-Mask...upon reading ICR,
Bruce Allanad680762008-03-28 09:15:03 -07001836 * interrupts are masked. No need for the
1837 * IMC write
1838 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001839
dave graham573cca82009-02-10 12:52:05 +00001840 if (icr & E1000_ICR_LSC) {
Bruce Allanf92518d2012-02-01 11:16:42 +00001841 hw->mac.get_link_status = true;
Bruce Allane921eb12012-11-28 09:28:37 +00001842 /* ICH8 workaround-- Call gig speed drop workaround on cable
Bruce Allanad680762008-03-28 09:15:03 -07001843 * disconnect (LSC) before accessing any PHY registers
1844 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001845 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1846 (!(er32(STATUS) & E1000_STATUS_LU)))
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001847 schedule_work(&adapter->downshift_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001848
Bruce Allane921eb12012-11-28 09:28:37 +00001849 /* 80003ES2LAN workaround--
Auke Kokbc7f75f2007-09-17 12:30:59 -07001850 * For packet buffer work-around on link down event;
1851 * disable receives here in the ISR and
1852 * reset adapter in watchdog
1853 */
1854 if (netif_carrier_ok(netdev) &&
1855 (adapter->flags & FLAG_RX_NEEDS_RESTART)) {
1856 /* disable receives */
1857 rctl = er32(RCTL);
1858 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00001859 adapter->flags |= FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001860 }
1861 /* guard against interrupt when we're going down */
1862 if (!test_bit(__E1000_DOWN, &adapter->state))
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08001863 mod_timer(&adapter->watchdog_timer, jiffies + 1);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001864 }
1865
Bruce Allan94fb8482013-01-23 09:00:03 +00001866 /* Reset on uncorrectable ECC error */
Sasha Neftinc8744f42017-04-06 10:26:47 +03001867 if ((icr & E1000_ICR_ECCER) && (hw->mac.type >= e1000_pch_lpt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00001868 u32 pbeccsts = er32(PBECCSTS);
1869
1870 adapter->corr_errors +=
1871 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1872 adapter->uncorr_errors +=
1873 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1874 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1875
1876 /* Do the reset outside of interrupt context */
1877 schedule_work(&adapter->reset_task);
1878
1879 /* return immediately since reset is imminent */
1880 return IRQ_HANDLED;
1881 }
1882
Ben Hutchings288379f2009-01-19 16:43:59 -08001883 if (napi_schedule_prep(&adapter->napi)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001884 adapter->total_tx_bytes = 0;
1885 adapter->total_tx_packets = 0;
1886 adapter->total_rx_bytes = 0;
1887 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001888 __napi_schedule(&adapter->napi);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001889 }
1890
1891 return IRQ_HANDLED;
1892}
1893
Bruce Allan8bb62862013-01-16 08:46:49 +00001894static irqreturn_t e1000_msix_other(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001895{
1896 struct net_device *netdev = data;
1897 struct e1000_adapter *adapter = netdev_priv(netdev);
1898 struct e1000_hw *hw = &adapter->hw;
Benjamin Poirier116f4a62018-02-08 15:47:14 +09001899 u32 icr = er32(ICR);
Benjamin Poirier745d0bd2018-01-31 16:26:27 +09001900
Benjamin Poirier361a9542018-02-08 15:47:13 +09001901 if (icr & adapter->eiac_mask)
1902 ew32(ICS, (icr & adapter->eiac_mask));
1903
Benjamin Poirier4aea7a5c2017-07-21 11:36:27 -07001904 if (icr & E1000_ICR_LSC) {
Benjamin Poirier4aea7a5c2017-07-21 11:36:27 -07001905 hw->mac.get_link_status = true;
1906 /* guard against interrupt when we're going down */
1907 if (!test_bit(__E1000_DOWN, &adapter->state))
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08001908 mod_timer(&adapter->watchdog_timer, jiffies + 1);
Benjamin Poirier4aea7a5c2017-07-21 11:36:27 -07001909 }
1910
Benjamin Poirier1f0ea192018-02-08 15:47:12 +09001911 if (!test_bit(__E1000_DOWN, &adapter->state))
Benjamin Poirier116f4a62018-02-08 15:47:14 +09001912 ew32(IMS, E1000_IMS_OTHER | IMS_OTHER_MASK);
Bruce Allan4662e822008-08-26 18:37:06 -07001913
Bruce Allan4662e822008-08-26 18:37:06 -07001914 return IRQ_HANDLED;
1915}
1916
Bruce Allan8bb62862013-01-16 08:46:49 +00001917static irqreturn_t e1000_intr_msix_tx(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001918{
1919 struct net_device *netdev = data;
1920 struct e1000_adapter *adapter = netdev_priv(netdev);
1921 struct e1000_hw *hw = &adapter->hw;
1922 struct e1000_ring *tx_ring = adapter->tx_ring;
1923
Bruce Allan4662e822008-08-26 18:37:06 -07001924 adapter->total_tx_bytes = 0;
1925 adapter->total_tx_packets = 0;
1926
Bruce Allan55aa6982011-12-16 00:45:45 +00001927 if (!e1000_clean_tx_irq(tx_ring))
Bruce Allan4662e822008-08-26 18:37:06 -07001928 /* Ring was not completely cleaned, so fire another interrupt */
1929 ew32(ICS, tx_ring->ims_val);
1930
Benjamin Poirier0a8047a2015-11-09 15:50:21 -08001931 if (!test_bit(__E1000_DOWN, &adapter->state))
1932 ew32(IMS, adapter->tx_ring->ims_val);
1933
Bruce Allan4662e822008-08-26 18:37:06 -07001934 return IRQ_HANDLED;
1935}
1936
Bruce Allan8bb62862013-01-16 08:46:49 +00001937static irqreturn_t e1000_intr_msix_rx(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001938{
1939 struct net_device *netdev = data;
1940 struct e1000_adapter *adapter = netdev_priv(netdev);
Bruce Allan55aa6982011-12-16 00:45:45 +00001941 struct e1000_ring *rx_ring = adapter->rx_ring;
Bruce Allan4662e822008-08-26 18:37:06 -07001942
1943 /* Write the ITR value calculated at the end of the
1944 * previous interrupt.
1945 */
Bruce Allan55aa6982011-12-16 00:45:45 +00001946 if (rx_ring->set_itr) {
Dmitry Fleytmanb77ac462015-10-13 12:48:18 +03001947 u32 itr = rx_ring->itr_val ?
1948 1000000000 / (rx_ring->itr_val * 256) : 0;
1949
1950 writel(itr, rx_ring->itr_register);
Bruce Allan55aa6982011-12-16 00:45:45 +00001951 rx_ring->set_itr = 0;
Bruce Allan4662e822008-08-26 18:37:06 -07001952 }
1953
Ben Hutchings288379f2009-01-19 16:43:59 -08001954 if (napi_schedule_prep(&adapter->napi)) {
Bruce Allan4662e822008-08-26 18:37:06 -07001955 adapter->total_rx_bytes = 0;
1956 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001957 __napi_schedule(&adapter->napi);
Bruce Allan4662e822008-08-26 18:37:06 -07001958 }
1959 return IRQ_HANDLED;
1960}
1961
1962/**
1963 * e1000_configure_msix - Configure MSI-X hardware
1964 *
1965 * e1000_configure_msix sets up the hardware to properly
1966 * generate MSI-X interrupts.
1967 **/
1968static void e1000_configure_msix(struct e1000_adapter *adapter)
1969{
1970 struct e1000_hw *hw = &adapter->hw;
1971 struct e1000_ring *rx_ring = adapter->rx_ring;
1972 struct e1000_ring *tx_ring = adapter->tx_ring;
1973 int vector = 0;
1974 u32 ctrl_ext, ivar = 0;
1975
1976 adapter->eiac_mask = 0;
1977
1978 /* Workaround issue with spurious interrupts on 82574 in MSI-X mode */
1979 if (hw->mac.type == e1000_82574) {
1980 u32 rfctl = er32(RFCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00001981
Bruce Allan4662e822008-08-26 18:37:06 -07001982 rfctl |= E1000_RFCTL_ACK_DIS;
1983 ew32(RFCTL, rfctl);
1984 }
1985
Bruce Allan4662e822008-08-26 18:37:06 -07001986 /* Configure Rx vector */
1987 rx_ring->ims_val = E1000_IMS_RXQ0;
1988 adapter->eiac_mask |= rx_ring->ims_val;
1989 if (rx_ring->itr_val)
1990 writel(1000000000 / (rx_ring->itr_val * 256),
Bruce Allanc5083cf2011-12-16 00:45:40 +00001991 rx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07001992 else
Bruce Allanc5083cf2011-12-16 00:45:40 +00001993 writel(1, rx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07001994 ivar = E1000_IVAR_INT_ALLOC_VALID | vector;
1995
1996 /* Configure Tx vector */
1997 tx_ring->ims_val = E1000_IMS_TXQ0;
1998 vector++;
1999 if (tx_ring->itr_val)
2000 writel(1000000000 / (tx_ring->itr_val * 256),
Bruce Allanc5083cf2011-12-16 00:45:40 +00002001 tx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002002 else
Bruce Allanc5083cf2011-12-16 00:45:40 +00002003 writel(1, tx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002004 adapter->eiac_mask |= tx_ring->ims_val;
2005 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 8);
2006
2007 /* set vector for Other Causes, e.g. link changes */
2008 vector++;
2009 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 16);
2010 if (rx_ring->itr_val)
2011 writel(1000000000 / (rx_ring->itr_val * 256),
2012 hw->hw_addr + E1000_EITR_82574(vector));
2013 else
2014 writel(1, hw->hw_addr + E1000_EITR_82574(vector));
2015
2016 /* Cause Tx interrupts on every write back */
Jacob Keller18dd2392016-04-13 16:08:32 -07002017 ivar |= BIT(31);
Bruce Allan4662e822008-08-26 18:37:06 -07002018
2019 ew32(IVAR, ivar);
2020
2021 /* enable MSI-X PBA support */
Benjamin Poirier0a8047a2015-11-09 15:50:21 -08002022 ctrl_ext = er32(CTRL_EXT) & ~E1000_CTRL_EXT_IAME;
2023 ctrl_ext |= E1000_CTRL_EXT_PBA_CLR | E1000_CTRL_EXT_EIAME;
Bruce Allan4662e822008-08-26 18:37:06 -07002024 ew32(CTRL_EXT, ctrl_ext);
2025 e1e_flush();
2026}
2027
2028void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter)
2029{
2030 if (adapter->msix_entries) {
2031 pci_disable_msix(adapter->pdev);
2032 kfree(adapter->msix_entries);
2033 adapter->msix_entries = NULL;
2034 } else if (adapter->flags & FLAG_MSI_ENABLED) {
2035 pci_disable_msi(adapter->pdev);
2036 adapter->flags &= ~FLAG_MSI_ENABLED;
2037 }
Bruce Allan4662e822008-08-26 18:37:06 -07002038}
2039
2040/**
2041 * e1000e_set_interrupt_capability - set MSI or MSI-X if supported
2042 *
2043 * Attempt to configure interrupts using the best available
2044 * capabilities of the hardware and kernel.
2045 **/
2046void e1000e_set_interrupt_capability(struct e1000_adapter *adapter)
2047{
2048 int err;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002049 int i;
Bruce Allan4662e822008-08-26 18:37:06 -07002050
2051 switch (adapter->int_mode) {
2052 case E1000E_INT_MODE_MSIX:
2053 if (adapter->flags & FLAG_HAS_MSIX) {
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002054 adapter->num_vectors = 3; /* RxQ0, TxQ0 and other */
2055 adapter->msix_entries = kcalloc(adapter->num_vectors,
Bruce Allan17e813e2013-02-20 04:06:01 +00002056 sizeof(struct
2057 msix_entry),
2058 GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002059 if (adapter->msix_entries) {
Alexander Gordeev0cc7c952014-02-18 11:11:41 +01002060 struct e1000_adapter *a = adapter;
2061
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002062 for (i = 0; i < adapter->num_vectors; i++)
Bruce Allan4662e822008-08-26 18:37:06 -07002063 adapter->msix_entries[i].entry = i;
2064
Alexander Gordeev0cc7c952014-02-18 11:11:41 +01002065 err = pci_enable_msix_range(a->pdev,
2066 a->msix_entries,
2067 a->num_vectors,
2068 a->num_vectors);
2069 if (err > 0)
Bruce Allan4662e822008-08-26 18:37:06 -07002070 return;
2071 }
2072 /* MSI-X failed, so fall through and try MSI */
Jeff Kirsheref456f82011-11-03 11:40:28 +00002073 e_err("Failed to initialize MSI-X interrupts. Falling back to MSI interrupts.\n");
Bruce Allan4662e822008-08-26 18:37:06 -07002074 e1000e_reset_interrupt_capability(adapter);
2075 }
2076 adapter->int_mode = E1000E_INT_MODE_MSI;
2077 /* Fall through */
2078 case E1000E_INT_MODE_MSI:
2079 if (!pci_enable_msi(adapter->pdev)) {
2080 adapter->flags |= FLAG_MSI_ENABLED;
2081 } else {
2082 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Jeff Kirsheref456f82011-11-03 11:40:28 +00002083 e_err("Failed to initialize MSI interrupts. Falling back to legacy interrupts.\n");
Bruce Allan4662e822008-08-26 18:37:06 -07002084 }
2085 /* Fall through */
2086 case E1000E_INT_MODE_LEGACY:
2087 /* Don't do anything; this is the system default */
2088 break;
2089 }
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002090
2091 /* store the number of vectors being used */
2092 adapter->num_vectors = 1;
Bruce Allan4662e822008-08-26 18:37:06 -07002093}
2094
2095/**
2096 * e1000_request_msix - Initialize MSI-X interrupts
2097 *
2098 * e1000_request_msix allocates MSI-X vectors and requests interrupts from the
2099 * kernel.
2100 **/
2101static int e1000_request_msix(struct e1000_adapter *adapter)
2102{
2103 struct net_device *netdev = adapter->netdev;
2104 int err = 0, vector = 0;
2105
2106 if (strlen(netdev->name) < (IFNAMSIZ - 5))
Bruce Allan79f5e842011-01-19 04:20:59 +00002107 snprintf(adapter->rx_ring->name,
2108 sizeof(adapter->rx_ring->name) - 1,
Florian Fainelli135e7242019-02-21 20:09:28 -08002109 "%.14s-rx-0", netdev->name);
Bruce Allan4662e822008-08-26 18:37:06 -07002110 else
2111 memcpy(adapter->rx_ring->name, netdev->name, IFNAMSIZ);
2112 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002113 e1000_intr_msix_rx, 0, adapter->rx_ring->name,
Bruce Allan4662e822008-08-26 18:37:06 -07002114 netdev);
2115 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002116 return err;
Bruce Allanc5083cf2011-12-16 00:45:40 +00002117 adapter->rx_ring->itr_register = adapter->hw.hw_addr +
2118 E1000_EITR_82574(vector);
Bruce Allan4662e822008-08-26 18:37:06 -07002119 adapter->rx_ring->itr_val = adapter->itr;
2120 vector++;
2121
2122 if (strlen(netdev->name) < (IFNAMSIZ - 5))
Bruce Allan79f5e842011-01-19 04:20:59 +00002123 snprintf(adapter->tx_ring->name,
2124 sizeof(adapter->tx_ring->name) - 1,
Florian Fainelli135e7242019-02-21 20:09:28 -08002125 "%.14s-tx-0", netdev->name);
Bruce Allan4662e822008-08-26 18:37:06 -07002126 else
2127 memcpy(adapter->tx_ring->name, netdev->name, IFNAMSIZ);
2128 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002129 e1000_intr_msix_tx, 0, adapter->tx_ring->name,
Bruce Allan4662e822008-08-26 18:37:06 -07002130 netdev);
2131 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002132 return err;
Bruce Allanc5083cf2011-12-16 00:45:40 +00002133 adapter->tx_ring->itr_register = adapter->hw.hw_addr +
2134 E1000_EITR_82574(vector);
Bruce Allan4662e822008-08-26 18:37:06 -07002135 adapter->tx_ring->itr_val = adapter->itr;
2136 vector++;
2137
2138 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002139 e1000_msix_other, 0, netdev->name, netdev);
Bruce Allan4662e822008-08-26 18:37:06 -07002140 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002141 return err;
Bruce Allan4662e822008-08-26 18:37:06 -07002142
2143 e1000_configure_msix(adapter);
Bruce Allan5015e532012-02-08 02:55:56 +00002144
Bruce Allan4662e822008-08-26 18:37:06 -07002145 return 0;
Bruce Allan4662e822008-08-26 18:37:06 -07002146}
2147
Bruce Allanf8d59f72008-08-08 18:36:11 -07002148/**
2149 * e1000_request_irq - initialize interrupts
2150 *
2151 * Attempts to configure interrupts using the best available
2152 * capabilities of the hardware and kernel.
2153 **/
Auke Kokbc7f75f2007-09-17 12:30:59 -07002154static int e1000_request_irq(struct e1000_adapter *adapter)
2155{
2156 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002157 int err;
2158
Bruce Allan4662e822008-08-26 18:37:06 -07002159 if (adapter->msix_entries) {
2160 err = e1000_request_msix(adapter);
2161 if (!err)
2162 return err;
2163 /* fall back to MSI */
2164 e1000e_reset_interrupt_capability(adapter);
2165 adapter->int_mode = E1000E_INT_MODE_MSI;
2166 e1000e_set_interrupt_capability(adapter);
2167 }
2168 if (adapter->flags & FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002169 err = request_irq(adapter->pdev->irq, e1000_intr_msi, 0,
Bruce Allan4662e822008-08-26 18:37:06 -07002170 netdev->name, netdev);
2171 if (!err)
2172 return err;
2173
2174 /* fall back to legacy interrupt */
2175 e1000e_reset_interrupt_capability(adapter);
2176 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002177 }
2178
Joe Perchesa0607fd2009-11-18 23:29:17 -08002179 err = request_irq(adapter->pdev->irq, e1000_intr, IRQF_SHARED,
Bruce Allan4662e822008-08-26 18:37:06 -07002180 netdev->name, netdev);
2181 if (err)
Bruce Allanf8d59f72008-08-08 18:36:11 -07002182 e_err("Unable to allocate interrupt, Error: %d\n", err);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002183
2184 return err;
2185}
2186
2187static void e1000_free_irq(struct e1000_adapter *adapter)
2188{
2189 struct net_device *netdev = adapter->netdev;
2190
Bruce Allan4662e822008-08-26 18:37:06 -07002191 if (adapter->msix_entries) {
2192 int vector = 0;
2193
2194 free_irq(adapter->msix_entries[vector].vector, netdev);
2195 vector++;
2196
2197 free_irq(adapter->msix_entries[vector].vector, netdev);
2198 vector++;
2199
2200 /* Other Causes interrupt vector */
2201 free_irq(adapter->msix_entries[vector].vector, netdev);
2202 return;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002203 }
Bruce Allan4662e822008-08-26 18:37:06 -07002204
2205 free_irq(adapter->pdev->irq, netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002206}
2207
2208/**
2209 * e1000_irq_disable - Mask off interrupt generation on the NIC
2210 **/
2211static void e1000_irq_disable(struct e1000_adapter *adapter)
2212{
2213 struct e1000_hw *hw = &adapter->hw;
2214
Auke Kokbc7f75f2007-09-17 12:30:59 -07002215 ew32(IMC, ~0);
Bruce Allan4662e822008-08-26 18:37:06 -07002216 if (adapter->msix_entries)
2217 ew32(EIAC_82574, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002218 e1e_flush();
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002219
2220 if (adapter->msix_entries) {
2221 int i;
David Ertman6cf08d12014-04-05 06:07:00 +00002222
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002223 for (i = 0; i < adapter->num_vectors; i++)
2224 synchronize_irq(adapter->msix_entries[i].vector);
2225 } else {
2226 synchronize_irq(adapter->pdev->irq);
2227 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002228}
2229
2230/**
2231 * e1000_irq_enable - Enable default interrupt generation settings
2232 **/
2233static void e1000_irq_enable(struct e1000_adapter *adapter)
2234{
2235 struct e1000_hw *hw = &adapter->hw;
2236
Bruce Allan4662e822008-08-26 18:37:06 -07002237 if (adapter->msix_entries) {
2238 ew32(EIAC_82574, adapter->eiac_mask & E1000_EIAC_MASK_82574);
Benjamin Poirier116f4a62018-02-08 15:47:14 +09002239 ew32(IMS, adapter->eiac_mask | E1000_IMS_OTHER |
2240 IMS_OTHER_MASK);
Sasha Neftinc8744f42017-04-06 10:26:47 +03002241 } else if (hw->mac.type >= e1000_pch_lpt) {
Bruce Allan94fb8482013-01-23 09:00:03 +00002242 ew32(IMS, IMS_ENABLE_MASK | E1000_IMS_ECCER);
Bruce Allan4662e822008-08-26 18:37:06 -07002243 } else {
2244 ew32(IMS, IMS_ENABLE_MASK);
2245 }
Jesse Brandeburg74ef9c32008-03-21 11:06:52 -07002246 e1e_flush();
Auke Kokbc7f75f2007-09-17 12:30:59 -07002247}
2248
2249/**
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002250 * e1000e_get_hw_control - get control of the h/w from f/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07002251 * @adapter: address of board private structure
2252 *
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002253 * e1000e_get_hw_control sets {CTRL_EXT|SWSM}:DRV_LOAD bit.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002254 * For ASF and Pass Through versions of f/w this means that
2255 * the driver is loaded. For AMT version (only with 82573)
2256 * of the f/w this means that the network i/f is open.
2257 **/
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002258void e1000e_get_hw_control(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002259{
2260 struct e1000_hw *hw = &adapter->hw;
2261 u32 ctrl_ext;
2262 u32 swsm;
2263
2264 /* Let firmware know the driver has taken over */
2265 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2266 swsm = er32(SWSM);
2267 ew32(SWSM, swsm | E1000_SWSM_DRV_LOAD);
2268 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2269 ctrl_ext = er32(CTRL_EXT);
Bruce Allanad680762008-03-28 09:15:03 -07002270 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002271 }
2272}
2273
2274/**
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002275 * e1000e_release_hw_control - release control of the h/w to f/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07002276 * @adapter: address of board private structure
2277 *
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002278 * e1000e_release_hw_control resets {CTRL_EXT|SWSM}:DRV_LOAD bit.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002279 * For ASF and Pass Through versions of f/w this means that the
2280 * driver is no longer loaded. For AMT version (only with 82573) i
2281 * of the f/w this means that the network i/f is closed.
2282 *
2283 **/
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002284void e1000e_release_hw_control(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002285{
2286 struct e1000_hw *hw = &adapter->hw;
2287 u32 ctrl_ext;
2288 u32 swsm;
2289
2290 /* Let firmware taken over control of h/w */
2291 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2292 swsm = er32(SWSM);
2293 ew32(SWSM, swsm & ~E1000_SWSM_DRV_LOAD);
2294 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2295 ctrl_ext = er32(CTRL_EXT);
Bruce Allanad680762008-03-28 09:15:03 -07002296 ew32(CTRL_EXT, ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002297 }
2298}
2299
Auke Kokbc7f75f2007-09-17 12:30:59 -07002300/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002301 * e1000_alloc_ring_dma - allocate memory for a ring structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002302 **/
2303static int e1000_alloc_ring_dma(struct e1000_adapter *adapter,
2304 struct e1000_ring *ring)
2305{
2306 struct pci_dev *pdev = adapter->pdev;
2307
Luis Chamberlain750afb02019-01-04 09:23:09 +01002308 ring->desc = dma_alloc_coherent(&pdev->dev, ring->size, &ring->dma,
2309 GFP_KERNEL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002310 if (!ring->desc)
2311 return -ENOMEM;
2312
2313 return 0;
2314}
2315
2316/**
2317 * e1000e_setup_tx_resources - allocate Tx resources (Descriptors)
Bruce Allan55aa6982011-12-16 00:45:45 +00002318 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002319 *
2320 * Return 0 on success, negative on failure
2321 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002322int e1000e_setup_tx_resources(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002323{
Bruce Allan55aa6982011-12-16 00:45:45 +00002324 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002325 int err = -ENOMEM, size;
2326
2327 size = sizeof(struct e1000_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002328 tx_ring->buffer_info = vzalloc(size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002329 if (!tx_ring->buffer_info)
2330 goto err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002331
2332 /* round up to nearest 4K */
2333 tx_ring->size = tx_ring->count * sizeof(struct e1000_tx_desc);
2334 tx_ring->size = ALIGN(tx_ring->size, 4096);
2335
2336 err = e1000_alloc_ring_dma(adapter, tx_ring);
2337 if (err)
2338 goto err;
2339
2340 tx_ring->next_to_use = 0;
2341 tx_ring->next_to_clean = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002342
2343 return 0;
2344err:
2345 vfree(tx_ring->buffer_info);
Jeff Kirsher44defeb2008-08-04 17:20:41 -07002346 e_err("Unable to allocate memory for the transmit descriptor ring\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002347 return err;
2348}
2349
2350/**
2351 * e1000e_setup_rx_resources - allocate Rx resources (Descriptors)
Bruce Allan55aa6982011-12-16 00:45:45 +00002352 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002353 *
2354 * Returns 0 on success, negative on failure
2355 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002356int e1000e_setup_rx_resources(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002357{
Bruce Allan55aa6982011-12-16 00:45:45 +00002358 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kok47f44e42007-10-25 13:57:44 -07002359 struct e1000_buffer *buffer_info;
2360 int i, size, desc_len, err = -ENOMEM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002361
2362 size = sizeof(struct e1000_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002363 rx_ring->buffer_info = vzalloc(size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002364 if (!rx_ring->buffer_info)
2365 goto err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002366
Auke Kok47f44e42007-10-25 13:57:44 -07002367 for (i = 0; i < rx_ring->count; i++) {
2368 buffer_info = &rx_ring->buffer_info[i];
2369 buffer_info->ps_pages = kcalloc(PS_PAGE_BUFFERS,
2370 sizeof(struct e1000_ps_page),
2371 GFP_KERNEL);
2372 if (!buffer_info->ps_pages)
2373 goto err_pages;
2374 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002375
2376 desc_len = sizeof(union e1000_rx_desc_packet_split);
2377
2378 /* Round up to nearest 4K */
2379 rx_ring->size = rx_ring->count * desc_len;
2380 rx_ring->size = ALIGN(rx_ring->size, 4096);
2381
2382 err = e1000_alloc_ring_dma(adapter, rx_ring);
2383 if (err)
Auke Kok47f44e42007-10-25 13:57:44 -07002384 goto err_pages;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002385
2386 rx_ring->next_to_clean = 0;
2387 rx_ring->next_to_use = 0;
2388 rx_ring->rx_skb_top = NULL;
2389
2390 return 0;
Auke Kok47f44e42007-10-25 13:57:44 -07002391
2392err_pages:
2393 for (i = 0; i < rx_ring->count; i++) {
2394 buffer_info = &rx_ring->buffer_info[i];
2395 kfree(buffer_info->ps_pages);
2396 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002397err:
2398 vfree(rx_ring->buffer_info);
Bruce Allane9262442010-11-24 06:02:06 +00002399 e_err("Unable to allocate memory for the receive descriptor ring\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002400 return err;
2401}
2402
2403/**
2404 * e1000_clean_tx_ring - Free Tx Buffers
Bruce Allan55aa6982011-12-16 00:45:45 +00002405 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002406 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002407static void e1000_clean_tx_ring(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002408{
Bruce Allan55aa6982011-12-16 00:45:45 +00002409 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002410 struct e1000_buffer *buffer_info;
2411 unsigned long size;
2412 unsigned int i;
2413
2414 for (i = 0; i < tx_ring->count; i++) {
2415 buffer_info = &tx_ring->buffer_info[i];
Florian Fainelli377b6272017-08-25 18:14:24 -07002416 e1000_put_txbuf(tx_ring, buffer_info, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002417 }
2418
Tom Herbert3f0cfa32011-11-28 16:33:16 +00002419 netdev_reset_queue(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002420 size = sizeof(struct e1000_buffer) * tx_ring->count;
2421 memset(tx_ring->buffer_info, 0, size);
2422
2423 memset(tx_ring->desc, 0, tx_ring->size);
2424
2425 tx_ring->next_to_use = 0;
2426 tx_ring->next_to_clean = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002427}
2428
2429/**
2430 * e1000e_free_tx_resources - Free Tx Resources per Queue
Bruce Allan55aa6982011-12-16 00:45:45 +00002431 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002432 *
2433 * Free all transmit software resources
2434 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002435void e1000e_free_tx_resources(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002436{
Bruce Allan55aa6982011-12-16 00:45:45 +00002437 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002438 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002439
Bruce Allan55aa6982011-12-16 00:45:45 +00002440 e1000_clean_tx_ring(tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002441
2442 vfree(tx_ring->buffer_info);
2443 tx_ring->buffer_info = NULL;
2444
2445 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
2446 tx_ring->dma);
2447 tx_ring->desc = NULL;
2448}
2449
2450/**
2451 * e1000e_free_rx_resources - Free Rx Resources
Bruce Allan55aa6982011-12-16 00:45:45 +00002452 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002453 *
2454 * Free all receive software resources
2455 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002456void e1000e_free_rx_resources(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002457{
Bruce Allan55aa6982011-12-16 00:45:45 +00002458 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002459 struct pci_dev *pdev = adapter->pdev;
Auke Kok47f44e42007-10-25 13:57:44 -07002460 int i;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002461
Bruce Allan55aa6982011-12-16 00:45:45 +00002462 e1000_clean_rx_ring(rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002463
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002464 for (i = 0; i < rx_ring->count; i++)
Auke Kok47f44e42007-10-25 13:57:44 -07002465 kfree(rx_ring->buffer_info[i].ps_pages);
Auke Kok47f44e42007-10-25 13:57:44 -07002466
Auke Kokbc7f75f2007-09-17 12:30:59 -07002467 vfree(rx_ring->buffer_info);
2468 rx_ring->buffer_info = NULL;
2469
Auke Kokbc7f75f2007-09-17 12:30:59 -07002470 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
2471 rx_ring->dma);
2472 rx_ring->desc = NULL;
2473}
2474
2475/**
2476 * e1000_update_itr - update the dynamic ITR value based on statistics
Auke Kok489815c2008-02-21 15:11:07 -08002477 * @adapter: pointer to adapter
2478 * @itr_setting: current adapter->itr
2479 * @packets: the number of packets during this measurement interval
2480 * @bytes: the number of bytes during this measurement interval
2481 *
Auke Kokbc7f75f2007-09-17 12:30:59 -07002482 * Stores a new ITR value based on packets and byte
2483 * counts during the last interrupt. The advantage of per interrupt
2484 * computation is faster updates and more accurate ITR for the current
2485 * traffic pattern. Constants in this function were computed
2486 * based on theoretical maximum wire speed and thresholds were set based
2487 * on testing data as well as attempting to minimize response time
Bruce Allan4662e822008-08-26 18:37:06 -07002488 * while increasing bulk throughput. This functionality is controlled
2489 * by the InterruptThrottleRate module parameter.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002490 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00002491static unsigned int e1000_update_itr(u16 itr_setting, int packets, int bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002492{
2493 unsigned int retval = itr_setting;
2494
2495 if (packets == 0)
Bruce Allan5015e532012-02-08 02:55:56 +00002496 return itr_setting;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002497
2498 switch (itr_setting) {
2499 case lowest_latency:
2500 /* handle TSO and jumbo frames */
Bruce Allan362e20c2013-02-20 04:05:45 +00002501 if (bytes / packets > 8000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002502 retval = bulk_latency;
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002503 else if ((packets < 5) && (bytes > 512))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002504 retval = low_latency;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002505 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00002506 case low_latency: /* 50 usec aka 20000 ints/s */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002507 if (bytes > 10000) {
2508 /* this if handles the TSO accounting */
Bruce Allan362e20c2013-02-20 04:05:45 +00002509 if (bytes / packets > 8000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002510 retval = bulk_latency;
Bruce Allan362e20c2013-02-20 04:05:45 +00002511 else if ((packets < 10) || ((bytes / packets) > 1200))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002512 retval = bulk_latency;
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002513 else if ((packets > 35))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002514 retval = lowest_latency;
Bruce Allan362e20c2013-02-20 04:05:45 +00002515 } else if (bytes / packets > 2000) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002516 retval = bulk_latency;
2517 } else if (packets <= 2 && bytes < 512) {
2518 retval = lowest_latency;
2519 }
2520 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00002521 case bulk_latency: /* 250 usec aka 4000 ints/s */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002522 if (bytes > 25000) {
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002523 if (packets > 35)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002524 retval = low_latency;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002525 } else if (bytes < 6000) {
2526 retval = low_latency;
2527 }
2528 break;
2529 }
2530
Auke Kokbc7f75f2007-09-17 12:30:59 -07002531 return retval;
2532}
2533
2534static void e1000_set_itr(struct e1000_adapter *adapter)
2535{
Auke Kokbc7f75f2007-09-17 12:30:59 -07002536 u16 current_itr;
2537 u32 new_itr = adapter->itr;
2538
2539 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
2540 if (adapter->link_speed != SPEED_1000) {
2541 current_itr = 0;
2542 new_itr = 4000;
2543 goto set_itr_now;
2544 }
2545
Bruce Allan828bac82010-09-29 21:39:37 +00002546 if (adapter->flags2 & FLAG2_DISABLE_AIM) {
2547 new_itr = 0;
2548 goto set_itr_now;
2549 }
2550
Bruce Allan8bb62862013-01-16 08:46:49 +00002551 adapter->tx_itr = e1000_update_itr(adapter->tx_itr,
2552 adapter->total_tx_packets,
2553 adapter->total_tx_bytes);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002554 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2555 if (adapter->itr_setting == 3 && adapter->tx_itr == lowest_latency)
2556 adapter->tx_itr = low_latency;
2557
Bruce Allan8bb62862013-01-16 08:46:49 +00002558 adapter->rx_itr = e1000_update_itr(adapter->rx_itr,
2559 adapter->total_rx_packets,
2560 adapter->total_rx_bytes);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002561 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2562 if (adapter->itr_setting == 3 && adapter->rx_itr == lowest_latency)
2563 adapter->rx_itr = low_latency;
2564
2565 current_itr = max(adapter->rx_itr, adapter->tx_itr);
2566
Auke Kokbc7f75f2007-09-17 12:30:59 -07002567 /* counts and packets in update_itr are dependent on these numbers */
Bruce Allan33550ce2013-02-20 04:06:16 +00002568 switch (current_itr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002569 case lowest_latency:
2570 new_itr = 70000;
2571 break;
2572 case low_latency:
Bruce Allane80bd1d2013-05-01 01:19:46 +00002573 new_itr = 20000; /* aka hwitr = ~200 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002574 break;
2575 case bulk_latency:
2576 new_itr = 4000;
2577 break;
2578 default:
2579 break;
2580 }
2581
2582set_itr_now:
2583 if (new_itr != adapter->itr) {
Bruce Allane921eb12012-11-28 09:28:37 +00002584 /* this attempts to bias the interrupt rate towards Bulk
Auke Kokbc7f75f2007-09-17 12:30:59 -07002585 * by adding intermediate steps when interrupt rate is
Bruce Allanad680762008-03-28 09:15:03 -07002586 * increasing
2587 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002588 new_itr = new_itr > adapter->itr ?
Bruce Allanf0ff4392013-02-20 04:05:39 +00002589 min(adapter->itr + (new_itr >> 2), new_itr) : new_itr;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002590 adapter->itr = new_itr;
Bruce Allan4662e822008-08-26 18:37:06 -07002591 adapter->rx_ring->itr_val = new_itr;
2592 if (adapter->msix_entries)
2593 adapter->rx_ring->set_itr = 1;
2594 else
Bruce Allane3d14b02012-12-05 06:26:51 +00002595 e1000e_write_itr(adapter, new_itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002596 }
2597}
2598
2599/**
Matthew Vick22a4cca2012-07-12 00:02:42 +00002600 * e1000e_write_itr - write the ITR value to the appropriate registers
2601 * @adapter: address of board private structure
2602 * @itr: new ITR value to program
2603 *
2604 * e1000e_write_itr determines if the adapter is in MSI-X mode
2605 * and, if so, writes the EITR registers with the ITR value.
2606 * Otherwise, it writes the ITR value into the ITR register.
2607 **/
2608void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr)
2609{
2610 struct e1000_hw *hw = &adapter->hw;
2611 u32 new_itr = itr ? 1000000000 / (itr * 256) : 0;
2612
2613 if (adapter->msix_entries) {
2614 int vector;
2615
2616 for (vector = 0; vector < adapter->num_vectors; vector++)
2617 writel(new_itr, hw->hw_addr + E1000_EITR_82574(vector));
2618 } else {
2619 ew32(ITR, new_itr);
2620 }
2621}
2622
2623/**
Bruce Allan4662e822008-08-26 18:37:06 -07002624 * e1000_alloc_queues - Allocate memory for all rings
2625 * @adapter: board private structure to initialize
2626 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002627static int e1000_alloc_queues(struct e1000_adapter *adapter)
Bruce Allan4662e822008-08-26 18:37:06 -07002628{
Bruce Allan55aa6982011-12-16 00:45:45 +00002629 int size = sizeof(struct e1000_ring);
2630
2631 adapter->tx_ring = kzalloc(size, GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002632 if (!adapter->tx_ring)
2633 goto err;
Bruce Allan55aa6982011-12-16 00:45:45 +00002634 adapter->tx_ring->count = adapter->tx_ring_count;
2635 adapter->tx_ring->adapter = adapter;
Bruce Allan4662e822008-08-26 18:37:06 -07002636
Bruce Allan55aa6982011-12-16 00:45:45 +00002637 adapter->rx_ring = kzalloc(size, GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002638 if (!adapter->rx_ring)
2639 goto err;
Bruce Allan55aa6982011-12-16 00:45:45 +00002640 adapter->rx_ring->count = adapter->rx_ring_count;
2641 adapter->rx_ring->adapter = adapter;
Bruce Allan4662e822008-08-26 18:37:06 -07002642
2643 return 0;
2644err:
2645 e_err("Unable to allocate memory for queues\n");
2646 kfree(adapter->rx_ring);
2647 kfree(adapter->tx_ring);
2648 return -ENOMEM;
2649}
2650
2651/**
Bruce Allanc58c8a72012-03-20 03:48:19 +00002652 * e1000e_poll - NAPI Rx polling callback
Bruce Allanad680762008-03-28 09:15:03 -07002653 * @napi: struct associated with this polling callback
Jesse Brandeburg0bcd9522018-11-08 14:55:32 -08002654 * @budget: number of packets driver is allowed to process this poll
Auke Kokbc7f75f2007-09-17 12:30:59 -07002655 **/
Jesse Brandeburg0bcd9522018-11-08 14:55:32 -08002656static int e1000e_poll(struct napi_struct *napi, int budget)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002657{
Bruce Allanc58c8a72012-03-20 03:48:19 +00002658 struct e1000_adapter *adapter = container_of(napi, struct e1000_adapter,
2659 napi);
Bruce Allan4662e822008-08-26 18:37:06 -07002660 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002661 struct net_device *poll_dev = adapter->netdev;
Andy Gospodarek679e8a02009-06-18 11:57:37 +00002662 int tx_cleaned = 1, work_done = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002663
Wang Chen4cf16532008-11-12 23:38:14 -08002664 adapter = netdev_priv(poll_dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002665
Bruce Allanc58c8a72012-03-20 03:48:19 +00002666 if (!adapter->msix_entries ||
2667 (adapter->rx_ring->ims_val & adapter->tx_ring->ims_val))
2668 tx_cleaned = e1000_clean_tx_irq(adapter->tx_ring);
Bruce Allan4662e822008-08-26 18:37:06 -07002669
Jesse Brandeburg0bcd9522018-11-08 14:55:32 -08002670 adapter->clean_rx(adapter->rx_ring, &work_done, budget);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002671
Jesse Brandeburg0bcd9522018-11-08 14:55:32 -08002672 if (!tx_cleaned || work_done == budget)
2673 return budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08002674
Jesse Brandeburg0bcd9522018-11-08 14:55:32 -08002675 /* Exit the polling mode, but don't re-enable interrupts if stack might
2676 * poll us due to busy-polling
2677 */
2678 if (likely(napi_complete_done(napi, work_done))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002679 if (adapter->itr_setting & 3)
2680 e1000_set_itr(adapter);
Jesse Brandeburga3c69fe2009-03-25 22:05:41 +00002681 if (!test_bit(__E1000_DOWN, &adapter->state)) {
2682 if (adapter->msix_entries)
Benjamin Poirier1f0ea192018-02-08 15:47:12 +09002683 ew32(IMS, adapter->rx_ring->ims_val);
Jesse Brandeburga3c69fe2009-03-25 22:05:41 +00002684 else
2685 e1000_irq_enable(adapter);
2686 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002687 }
2688
2689 return work_done;
2690}
2691
Patrick McHardy80d5c362013-04-19 02:04:28 +00002692static int e1000_vlan_rx_add_vid(struct net_device *netdev,
Bruce Allan603cdca2013-05-01 03:48:11 +00002693 __always_unused __be16 proto, u16 vid)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002694{
2695 struct e1000_adapter *adapter = netdev_priv(netdev);
2696 struct e1000_hw *hw = &adapter->hw;
2697 u32 vfta, index;
2698
2699 /* don't update vlan cookie if already programmed */
2700 if ((adapter->hw.mng_cookie.status &
2701 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2702 (vid == adapter->mng_vlan_id))
Jiri Pirko8e586132011-12-08 19:52:37 -05002703 return 0;
Bruce Allancaaddaf2009-12-01 15:46:43 +00002704
Auke Kokbc7f75f2007-09-17 12:30:59 -07002705 /* add VID to filter table */
Bruce Allancaaddaf2009-12-01 15:46:43 +00002706 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2707 index = (vid >> 5) & 0x7F;
2708 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
Jacob Keller18dd2392016-04-13 16:08:32 -07002709 vfta |= BIT((vid & 0x1F));
Bruce Allancaaddaf2009-12-01 15:46:43 +00002710 hw->mac.ops.write_vfta(hw, index, vfta);
2711 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002712
2713 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05002714
2715 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002716}
2717
Patrick McHardy80d5c362013-04-19 02:04:28 +00002718static int e1000_vlan_rx_kill_vid(struct net_device *netdev,
Bruce Allan603cdca2013-05-01 03:48:11 +00002719 __always_unused __be16 proto, u16 vid)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002720{
2721 struct e1000_adapter *adapter = netdev_priv(netdev);
2722 struct e1000_hw *hw = &adapter->hw;
2723 u32 vfta, index;
2724
Auke Kokbc7f75f2007-09-17 12:30:59 -07002725 if ((adapter->hw.mng_cookie.status &
2726 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2727 (vid == adapter->mng_vlan_id)) {
2728 /* release control to f/w */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002729 e1000e_release_hw_control(adapter);
Jiri Pirko8e586132011-12-08 19:52:37 -05002730 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002731 }
2732
2733 /* remove VID from filter table */
Bruce Allancaaddaf2009-12-01 15:46:43 +00002734 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2735 index = (vid >> 5) & 0x7F;
2736 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
Jacob Keller18dd2392016-04-13 16:08:32 -07002737 vfta &= ~BIT((vid & 0x1F));
Bruce Allancaaddaf2009-12-01 15:46:43 +00002738 hw->mac.ops.write_vfta(hw, index, vfta);
2739 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002740
2741 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05002742
2743 return 0;
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002744}
2745
2746/**
2747 * e1000e_vlan_filter_disable - helper to disable hw VLAN filtering
2748 * @adapter: board private structure to initialize
2749 **/
2750static void e1000e_vlan_filter_disable(struct e1000_adapter *adapter)
2751{
2752 struct net_device *netdev = adapter->netdev;
2753 struct e1000_hw *hw = &adapter->hw;
2754 u32 rctl;
2755
2756 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2757 /* disable VLAN receive filtering */
2758 rctl = er32(RCTL);
2759 rctl &= ~(E1000_RCTL_VFE | E1000_RCTL_CFIEN);
2760 ew32(RCTL, rctl);
2761
2762 if (adapter->mng_vlan_id != (u16)E1000_MNG_VLAN_NONE) {
Patrick McHardy80d5c362013-04-19 02:04:28 +00002763 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
2764 adapter->mng_vlan_id);
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002765 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
2766 }
2767 }
2768}
2769
2770/**
2771 * e1000e_vlan_filter_enable - helper to enable HW VLAN filtering
2772 * @adapter: board private structure to initialize
2773 **/
2774static void e1000e_vlan_filter_enable(struct e1000_adapter *adapter)
2775{
2776 struct e1000_hw *hw = &adapter->hw;
2777 u32 rctl;
2778
2779 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2780 /* enable VLAN receive filtering */
2781 rctl = er32(RCTL);
2782 rctl |= E1000_RCTL_VFE;
2783 rctl &= ~E1000_RCTL_CFIEN;
2784 ew32(RCTL, rctl);
2785 }
2786}
2787
2788/**
Jarod Wilson889ad452016-06-28 20:41:31 -07002789 * e1000e_vlan_strip_disable - helper to disable HW VLAN stripping
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002790 * @adapter: board private structure to initialize
2791 **/
2792static void e1000e_vlan_strip_disable(struct e1000_adapter *adapter)
2793{
2794 struct e1000_hw *hw = &adapter->hw;
2795 u32 ctrl;
2796
2797 /* disable VLAN tag insert/strip */
2798 ctrl = er32(CTRL);
2799 ctrl &= ~E1000_CTRL_VME;
2800 ew32(CTRL, ctrl);
2801}
2802
2803/**
2804 * e1000e_vlan_strip_enable - helper to enable HW VLAN stripping
2805 * @adapter: board private structure to initialize
2806 **/
2807static void e1000e_vlan_strip_enable(struct e1000_adapter *adapter)
2808{
2809 struct e1000_hw *hw = &adapter->hw;
2810 u32 ctrl;
2811
2812 /* enable VLAN tag insert/strip */
2813 ctrl = er32(CTRL);
2814 ctrl |= E1000_CTRL_VME;
2815 ew32(CTRL, ctrl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002816}
2817
2818static void e1000_update_mng_vlan(struct e1000_adapter *adapter)
2819{
2820 struct net_device *netdev = adapter->netdev;
2821 u16 vid = adapter->hw.mng_cookie.vlan_id;
2822 u16 old_vid = adapter->mng_vlan_id;
2823
Bruce Allane5fe2542013-02-20 04:06:27 +00002824 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
Patrick McHardy80d5c362013-04-19 02:04:28 +00002825 e1000_vlan_rx_add_vid(netdev, htons(ETH_P_8021Q), vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002826 adapter->mng_vlan_id = vid;
2827 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002828
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002829 if ((old_vid != (u16)E1000_MNG_VLAN_NONE) && (vid != old_vid))
Patrick McHardy80d5c362013-04-19 02:04:28 +00002830 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q), old_vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002831}
2832
2833static void e1000_restore_vlan(struct e1000_adapter *adapter)
2834{
2835 u16 vid;
2836
Patrick McHardy80d5c362013-04-19 02:04:28 +00002837 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002838
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002839 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00002840 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002841}
2842
Bruce Allancd791612010-05-10 14:59:51 +00002843static void e1000_init_manageability_pt(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002844{
2845 struct e1000_hw *hw = &adapter->hw;
Bruce Allancd791612010-05-10 14:59:51 +00002846 u32 manc, manc2h, mdef, i, j;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002847
2848 if (!(adapter->flags & FLAG_MNG_PT_ENABLED))
2849 return;
2850
2851 manc = er32(MANC);
2852
Bruce Allane921eb12012-11-28 09:28:37 +00002853 /* enable receiving management packets to the host. this will probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002854 * generate destination unreachable messages from the host OS, but
Bruce Allanad680762008-03-28 09:15:03 -07002855 * the packets will be handled on SMBUS
2856 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002857 manc |= E1000_MANC_EN_MNG2HOST;
2858 manc2h = er32(MANC2H);
Bruce Allancd791612010-05-10 14:59:51 +00002859
2860 switch (hw->mac.type) {
2861 default:
2862 manc2h |= (E1000_MANC2H_PORT_623 | E1000_MANC2H_PORT_664);
2863 break;
2864 case e1000_82574:
2865 case e1000_82583:
Bruce Allane921eb12012-11-28 09:28:37 +00002866 /* Check if IPMI pass-through decision filter already exists;
Bruce Allancd791612010-05-10 14:59:51 +00002867 * if so, enable it.
2868 */
2869 for (i = 0, j = 0; i < 8; i++) {
2870 mdef = er32(MDEF(i));
2871
2872 /* Ignore filters with anything other than IPMI ports */
Dan Carpenter3b21b502010-06-02 13:43:15 +00002873 if (mdef & ~(E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
Bruce Allancd791612010-05-10 14:59:51 +00002874 continue;
2875
2876 /* Enable this decision filter in MANC2H */
2877 if (mdef)
Jacob Keller18dd2392016-04-13 16:08:32 -07002878 manc2h |= BIT(i);
Bruce Allancd791612010-05-10 14:59:51 +00002879
2880 j |= mdef;
2881 }
2882
2883 if (j == (E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
2884 break;
2885
2886 /* Create new decision filter in an empty filter */
2887 for (i = 0, j = 0; i < 8; i++)
2888 if (er32(MDEF(i)) == 0) {
2889 ew32(MDEF(i), (E1000_MDEF_PORT_623 |
2890 E1000_MDEF_PORT_664));
Jacob Keller18dd2392016-04-13 16:08:32 -07002891 manc2h |= BIT(1);
Bruce Allancd791612010-05-10 14:59:51 +00002892 j++;
2893 break;
2894 }
2895
2896 if (!j)
2897 e_warn("Unable to create IPMI pass-through filter\n");
2898 break;
2899 }
2900
Auke Kokbc7f75f2007-09-17 12:30:59 -07002901 ew32(MANC2H, manc2h);
2902 ew32(MANC, manc);
2903}
2904
2905/**
Bruce Allanaf667a22010-12-31 06:10:01 +00002906 * e1000_configure_tx - Configure Transmit Unit after Reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002907 * @adapter: board private structure
2908 *
2909 * Configure the Tx unit of the MAC after a reset.
2910 **/
2911static void e1000_configure_tx(struct e1000_adapter *adapter)
2912{
2913 struct e1000_hw *hw = &adapter->hw;
2914 struct e1000_ring *tx_ring = adapter->tx_ring;
2915 u64 tdba;
David Ertmane7e834a2014-01-13 23:19:27 +00002916 u32 tdlen, tctl, tarc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002917
2918 /* Setup the HW Tx Head and Tail descriptor pointers */
2919 tdba = tx_ring->dma;
2920 tdlen = tx_ring->count * sizeof(struct e1000_tx_desc);
Bruce Allan1e360522012-03-20 03:48:13 +00002921 ew32(TDBAL(0), (tdba & DMA_BIT_MASK(32)));
2922 ew32(TDBAH(0), (tdba >> 32));
2923 ew32(TDLEN(0), tdlen);
2924 ew32(TDH(0), 0);
2925 ew32(TDT(0), 0);
2926 tx_ring->head = adapter->hw.hw_addr + E1000_TDH(0);
2927 tx_ring->tail = adapter->hw.hw_addr + E1000_TDT(0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002928
Jia-Ju Bai0845d452015-08-05 18:16:10 +08002929 writel(0, tx_ring->head);
2930 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
2931 e1000e_update_tdt_wa(tx_ring, 0);
2932 else
2933 writel(0, tx_ring->tail);
2934
Auke Kokbc7f75f2007-09-17 12:30:59 -07002935 /* Set the Tx Interrupt Delay register */
2936 ew32(TIDV, adapter->tx_int_delay);
Bruce Allanad680762008-03-28 09:15:03 -07002937 /* Tx irq moderation */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002938 ew32(TADV, adapter->tx_abs_int_delay);
2939
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002940 if (adapter->flags2 & FLAG2_DMA_BURST) {
2941 u32 txdctl = er32(TXDCTL(0));
David Ertman6cf08d12014-04-05 06:07:00 +00002942
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002943 txdctl &= ~(E1000_TXDCTL_PTHRESH | E1000_TXDCTL_HTHRESH |
2944 E1000_TXDCTL_WTHRESH);
Bruce Allane921eb12012-11-28 09:28:37 +00002945 /* set up some performance related parameters to encourage the
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002946 * hardware to use the bus more efficiently in bursts, depends
2947 * on the tx_int_delay to be enabled,
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +00002948 * wthresh = 1 ==> burst write is disabled to avoid Tx stalls
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002949 * hthresh = 1 ==> prefetch when one or more available
2950 * pthresh = 0x1f ==> prefetch if internal cache 31 or less
2951 * BEWARE: this seems to work but should be considered first if
Bruce Allanaf667a22010-12-31 06:10:01 +00002952 * there are Tx hangs or other Tx related bugs
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002953 */
2954 txdctl |= E1000_TXDCTL_DMA_BURST_ENABLE;
2955 ew32(TXDCTL(0), txdctl);
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002956 }
Bruce Allan56032be2011-12-16 00:46:01 +00002957 /* erratum work around: set txdctl the same for both queues */
2958 ew32(TXDCTL(1), er32(TXDCTL(0)));
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002959
David Ertmane7e834a2014-01-13 23:19:27 +00002960 /* Program the Transmit Control Register */
2961 tctl = er32(TCTL);
2962 tctl &= ~E1000_TCTL_CT;
2963 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2964 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2965
Auke Kokbc7f75f2007-09-17 12:30:59 -07002966 if (adapter->flags & FLAG_TARC_SPEED_MODE_BIT) {
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002967 tarc = er32(TARC(0));
Bruce Allane921eb12012-11-28 09:28:37 +00002968 /* set the speed mode bit, we'll clear it if we're not at
Bruce Allanad680762008-03-28 09:15:03 -07002969 * gigabit link later
2970 */
Jacob Keller18dd2392016-04-13 16:08:32 -07002971#define SPEED_MODE_BIT BIT(21)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002972 tarc |= SPEED_MODE_BIT;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002973 ew32(TARC(0), tarc);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002974 }
2975
2976 /* errata: program both queues to unweighted RR */
2977 if (adapter->flags & FLAG_TARC_SET_BIT_ZERO) {
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002978 tarc = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07002979 tarc |= 1;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002980 ew32(TARC(0), tarc);
2981 tarc = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07002982 tarc |= 1;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002983 ew32(TARC(1), tarc);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002984 }
2985
Auke Kokbc7f75f2007-09-17 12:30:59 -07002986 /* Setup Transmit Descriptor Settings for eop descriptor */
2987 adapter->txd_cmd = E1000_TXD_CMD_EOP | E1000_TXD_CMD_IFCS;
2988
2989 /* only set IDE if we are delaying interrupts using the timers */
2990 if (adapter->tx_int_delay)
2991 adapter->txd_cmd |= E1000_TXD_CMD_IDE;
2992
2993 /* enable Report Status bit */
2994 adapter->txd_cmd |= E1000_TXD_CMD_RS;
2995
David Ertmane7e834a2014-01-13 23:19:27 +00002996 ew32(TCTL, tctl);
2997
Bruce Allan57cde762012-02-22 09:02:58 +00002998 hw->mac.ops.config_collision_dist(hw);
David Ertman79849eb2015-02-10 09:10:43 +00002999
Sasha Neftinb10effb2017-08-06 16:49:18 +03003000 /* SPT and KBL Si errata workaround to avoid data corruption */
3001 if (hw->mac.type == e1000_pch_spt) {
David Ertman79849eb2015-02-10 09:10:43 +00003002 u32 reg_val;
3003
3004 reg_val = er32(IOSFPC);
3005 reg_val |= E1000_RCTL_RDMTS_HEX;
3006 ew32(IOSFPC, reg_val);
3007
3008 reg_val = er32(TARC(0));
Sasha Neftinc0f4b162017-11-06 08:31:59 +02003009 /* SPT and KBL Si errata workaround to avoid Tx hang.
3010 * Dropping the number of outstanding requests from
3011 * 3 to 2 in order to avoid a buffer overrun.
3012 */
3013 reg_val &= ~E1000_TARC0_CB_MULTIQ_3_REQ;
3014 reg_val |= E1000_TARC0_CB_MULTIQ_2_REQ;
David Ertman79849eb2015-02-10 09:10:43 +00003015 ew32(TARC(0), reg_val);
3016 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003017}
3018
3019/**
3020 * e1000_setup_rctl - configure the receive control registers
3021 * @adapter: Board private structure
3022 **/
3023#define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
3024 (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
3025static void e1000_setup_rctl(struct e1000_adapter *adapter)
3026{
3027 struct e1000_hw *hw = &adapter->hw;
3028 u32 rctl, rfctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003029 u32 pages = 0;
3030
David Ertmanb20a7742014-03-25 04:27:55 +00003031 /* Workaround Si errata on PCHx - configure jumbo frame flow.
3032 * If jumbo frames not set, program related MAC/PHY registers
3033 * to h/w defaults
3034 */
3035 if (hw->mac.type >= e1000_pch2lan) {
3036 s32 ret_val;
3037
3038 if (adapter->netdev->mtu > ETH_DATA_LEN)
3039 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, true);
3040 else
3041 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, false);
3042
3043 if (ret_val)
3044 e_dbg("failed to enable|disable jumbo frame workaround mode\n");
3045 }
Bruce Allana1ce6472010-09-22 17:16:40 +00003046
Auke Kokbc7f75f2007-09-17 12:30:59 -07003047 /* Program MC offset vector base */
3048 rctl = er32(RCTL);
3049 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
3050 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
Bruce Allanf0ff4392013-02-20 04:05:39 +00003051 E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
3052 (adapter->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003053
3054 /* Do not Store bad packets */
3055 rctl &= ~E1000_RCTL_SBP;
3056
3057 /* Enable Long Packet receive */
3058 if (adapter->netdev->mtu <= ETH_DATA_LEN)
3059 rctl &= ~E1000_RCTL_LPE;
3060 else
3061 rctl |= E1000_RCTL_LPE;
3062
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00003063 /* Some systems expect that the CRC is included in SMBUS traffic. The
3064 * hardware strips the CRC before sending to both SMBUS (BMC) and to
3065 * host memory when this is enabled
3066 */
3067 if (adapter->flags2 & FLAG2_CRC_STRIPPING)
3068 rctl |= E1000_RCTL_SECRC;
Auke Kok5918bd82008-02-12 15:20:24 -08003069
Bruce Allana4f58f52009-06-02 11:29:18 +00003070 /* Workaround Si errata on 82577 PHY - configure IPG for jumbos */
3071 if ((hw->phy.type == e1000_phy_82577) && (rctl & E1000_RCTL_LPE)) {
3072 u16 phy_data;
3073
3074 e1e_rphy(hw, PHY_REG(770, 26), &phy_data);
3075 phy_data &= 0xfff8;
Jacob Keller18dd2392016-04-13 16:08:32 -07003076 phy_data |= BIT(2);
Bruce Allana4f58f52009-06-02 11:29:18 +00003077 e1e_wphy(hw, PHY_REG(770, 26), phy_data);
3078
3079 e1e_rphy(hw, 22, &phy_data);
3080 phy_data &= 0x0fff;
Jacob Keller18dd2392016-04-13 16:08:32 -07003081 phy_data |= BIT(14);
Bruce Allana4f58f52009-06-02 11:29:18 +00003082 e1e_wphy(hw, 0x10, 0x2823);
3083 e1e_wphy(hw, 0x11, 0x0003);
3084 e1e_wphy(hw, 22, phy_data);
3085 }
3086
Auke Kokbc7f75f2007-09-17 12:30:59 -07003087 /* Setup buffer sizes */
3088 rctl &= ~E1000_RCTL_SZ_4096;
3089 rctl |= E1000_RCTL_BSEX;
3090 switch (adapter->rx_buffer_len) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003091 case 2048:
3092 default:
3093 rctl |= E1000_RCTL_SZ_2048;
3094 rctl &= ~E1000_RCTL_BSEX;
3095 break;
3096 case 4096:
3097 rctl |= E1000_RCTL_SZ_4096;
3098 break;
3099 case 8192:
3100 rctl |= E1000_RCTL_SZ_8192;
3101 break;
3102 case 16384:
3103 rctl |= E1000_RCTL_SZ_16384;
3104 break;
3105 }
3106
Bruce Allan5f450212011-07-22 06:21:46 +00003107 /* Enable Extended Status in all Receive Descriptors */
3108 rfctl = er32(RFCTL);
3109 rfctl |= E1000_RFCTL_EXTEN;
Matthew Vickf6bd5572012-04-25 08:01:05 +00003110 ew32(RFCTL, rfctl);
Bruce Allan5f450212011-07-22 06:21:46 +00003111
Bruce Allane921eb12012-11-28 09:28:37 +00003112 /* 82571 and greater support packet-split where the protocol
Auke Kokbc7f75f2007-09-17 12:30:59 -07003113 * header is placed in skb->data and the packet data is
3114 * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
3115 * In the case of a non-split, skb->data is linearly filled,
3116 * followed by the page buffers. Therefore, skb->data is
3117 * sized to hold the largest protocol header.
3118 *
3119 * allocations using alloc_page take too long for regular MTU
3120 * so only enable packet split for jumbo frames
3121 *
3122 * Using pages when the page size is greater than 16k wastes
3123 * a lot of memory, since we allocate 3 pages at all times
3124 * per packet.
3125 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003126 pages = PAGE_USE_COUNT(adapter->netdev->mtu);
Bruce Allan79d4e902011-12-16 00:46:27 +00003127 if ((pages <= 3) && (PAGE_SIZE <= 16384) && (rctl & E1000_RCTL_LPE))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003128 adapter->rx_ps_pages = pages;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003129 else
3130 adapter->rx_ps_pages = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003131
3132 if (adapter->rx_ps_pages) {
Bruce Allan90da0662011-01-06 07:02:53 +00003133 u32 psrctl = 0;
3134
Auke Kok140a7482007-10-25 13:57:58 -07003135 /* Enable Packet split descriptors */
3136 rctl |= E1000_RCTL_DTYP_PS;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003137
Bruce Allane5fe2542013-02-20 04:06:27 +00003138 psrctl |= adapter->rx_ps_bsize0 >> E1000_PSRCTL_BSIZE0_SHIFT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003139
3140 switch (adapter->rx_ps_pages) {
3141 case 3:
Bruce Allane5fe2542013-02-20 04:06:27 +00003142 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE3_SHIFT;
3143 /* fall-through */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003144 case 2:
Bruce Allane5fe2542013-02-20 04:06:27 +00003145 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE2_SHIFT;
3146 /* fall-through */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003147 case 1:
Bruce Allane5fe2542013-02-20 04:06:27 +00003148 psrctl |= PAGE_SIZE >> E1000_PSRCTL_BSIZE1_SHIFT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003149 break;
3150 }
3151
3152 ew32(PSRCTL, psrctl);
3153 }
3154
Ben Greearcf955e62012-02-11 15:39:51 +00003155 /* This is useful for sniffing bad packets. */
3156 if (adapter->netdev->features & NETIF_F_RXALL) {
3157 /* UPE and MPE will be handled by normal PROMISC logic
Bruce Allane921eb12012-11-28 09:28:37 +00003158 * in e1000e_set_rx_mode
3159 */
Bruce Allane80bd1d2013-05-01 01:19:46 +00003160 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3161 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3162 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
Ben Greearcf955e62012-02-11 15:39:51 +00003163
Bruce Allane80bd1d2013-05-01 01:19:46 +00003164 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3165 E1000_RCTL_DPF | /* Allow filtered pause */
3166 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
Ben Greearcf955e62012-02-11 15:39:51 +00003167 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3168 * and that breaks VLANs.
3169 */
3170 }
3171
Auke Kokbc7f75f2007-09-17 12:30:59 -07003172 ew32(RCTL, rctl);
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003173 /* just started the receive unit, no need to restart */
Bruce Allan12d43f72012-12-05 06:26:14 +00003174 adapter->flags &= ~FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003175}
3176
3177/**
3178 * e1000_configure_rx - Configure Receive Unit after Reset
3179 * @adapter: board private structure
3180 *
3181 * Configure the Rx unit of the MAC after a reset.
3182 **/
3183static void e1000_configure_rx(struct e1000_adapter *adapter)
3184{
3185 struct e1000_hw *hw = &adapter->hw;
3186 struct e1000_ring *rx_ring = adapter->rx_ring;
3187 u64 rdba;
3188 u32 rdlen, rctl, rxcsum, ctrl_ext;
3189
3190 if (adapter->rx_ps_pages) {
3191 /* this is a 32 byte descriptor */
3192 rdlen = rx_ring->count *
Bruce Allanaf667a22010-12-31 06:10:01 +00003193 sizeof(union e1000_rx_desc_packet_split);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003194 adapter->clean_rx = e1000_clean_rx_irq_ps;
3195 adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003196 } else if (adapter->netdev->mtu > ETH_FRAME_LEN + ETH_FCS_LEN) {
Bruce Allan5f450212011-07-22 06:21:46 +00003197 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003198 adapter->clean_rx = e1000_clean_jumbo_rx_irq;
3199 adapter->alloc_rx_buf = e1000_alloc_jumbo_rx_buffers;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003200 } else {
Bruce Allan5f450212011-07-22 06:21:46 +00003201 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003202 adapter->clean_rx = e1000_clean_rx_irq;
3203 adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
3204 }
3205
3206 /* disable receives while setting up the descriptors */
3207 rctl = er32(RCTL);
David S. Miller823dcd22011-08-20 10:39:12 -07003208 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
3209 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003210 e1e_flush();
Arjan van de Venab6973a2019-06-14 17:29:35 -07003211 usleep_range(10000, 11000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003212
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003213 if (adapter->flags2 & FLAG2_DMA_BURST) {
Bruce Allane921eb12012-11-28 09:28:37 +00003214 /* set the writeback threshold (only takes effect if the RDTR
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003215 * is set). set GRAN=1 and write back up to 0x4 worth, and
Bruce Allanaf667a22010-12-31 06:10:01 +00003216 * enable prefetching of 0x20 Rx descriptors
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003217 * granularity = 01
3218 * wthresh = 04,
3219 * hthresh = 04,
3220 * pthresh = 0x20
3221 */
3222 ew32(RXDCTL(0), E1000_RXDCTL_DMA_BURST_ENABLE);
3223 ew32(RXDCTL(1), E1000_RXDCTL_DMA_BURST_ENABLE);
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003224 }
3225
Auke Kokbc7f75f2007-09-17 12:30:59 -07003226 /* set the Receive Delay Timer Register */
3227 ew32(RDTR, adapter->rx_int_delay);
3228
3229 /* irq moderation */
3230 ew32(RADV, adapter->rx_abs_int_delay);
Bruce Allan828bac82010-09-29 21:39:37 +00003231 if ((adapter->itr_setting != 0) && (adapter->itr != 0))
Matthew Vick22a4cca2012-07-12 00:02:42 +00003232 e1000e_write_itr(adapter, adapter->itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003233
3234 ctrl_ext = er32(CTRL_EXT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003235 /* Auto-Mask interrupts upon ICR access */
3236 ctrl_ext |= E1000_CTRL_EXT_IAME;
3237 ew32(IAM, 0xffffffff);
3238 ew32(CTRL_EXT, ctrl_ext);
3239 e1e_flush();
3240
Bruce Allane921eb12012-11-28 09:28:37 +00003241 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Bruce Allanad680762008-03-28 09:15:03 -07003242 * the Base and Length of the Rx Descriptor Ring
3243 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003244 rdba = rx_ring->dma;
Bruce Allan1e360522012-03-20 03:48:13 +00003245 ew32(RDBAL(0), (rdba & DMA_BIT_MASK(32)));
3246 ew32(RDBAH(0), (rdba >> 32));
3247 ew32(RDLEN(0), rdlen);
3248 ew32(RDH(0), 0);
3249 ew32(RDT(0), 0);
3250 rx_ring->head = adapter->hw.hw_addr + E1000_RDH(0);
3251 rx_ring->tail = adapter->hw.hw_addr + E1000_RDT(0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003252
Jia-Ju Bai0845d452015-08-05 18:16:10 +08003253 writel(0, rx_ring->head);
3254 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
3255 e1000e_update_rdt_wa(rx_ring, 0);
3256 else
3257 writel(0, rx_ring->tail);
3258
Auke Kokbc7f75f2007-09-17 12:30:59 -07003259 /* Enable Receive Checksum Offload for TCP and UDP */
3260 rxcsum = er32(RXCSUM);
Bruce Allan2e1706f2012-06-30 20:02:42 +00003261 if (adapter->netdev->features & NETIF_F_RXCSUM)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003262 rxcsum |= E1000_RXCSUM_TUOFL;
Bruce Allan2e1706f2012-06-30 20:02:42 +00003263 else
Auke Kokbc7f75f2007-09-17 12:30:59 -07003264 rxcsum &= ~E1000_RXCSUM_TUOFL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003265 ew32(RXCSUM, rxcsum);
3266
Bruce Allan3e35d992013-01-12 07:25:22 +00003267 /* With jumbo frames, excessive C-state transition latencies result
3268 * in dropped transactions.
3269 */
3270 if (adapter->netdev->mtu > ETH_DATA_LEN) {
3271 u32 lat =
3272 ((er32(PBA) & E1000_PBA_RXA_MASK) * 1024 -
3273 adapter->max_frame_size) * 8 / 1000;
3274
3275 if (adapter->flags & FLAG_IS_ICH) {
Bruce Allan53ec5492009-11-20 23:27:40 +00003276 u32 rxdctl = er32(RXDCTL(0));
David Ertman6cf08d12014-04-05 06:07:00 +00003277
Matt Turnerb701cac2017-11-07 14:13:30 -08003278 ew32(RXDCTL(0), rxdctl | 0x3 | BIT(8));
Bruce Allan53ec5492009-11-20 23:27:40 +00003279 }
Bruce Allan3e35d992013-01-12 07:25:22 +00003280
Matt Turner8299b002017-11-14 15:51:33 -08003281 dev_info(&adapter->pdev->dev,
3282 "Some CPU C-states have been disabled in order to enable jumbo frames\n");
Rafael J. Wysocki81e95ad2020-02-12 00:24:36 +01003283 cpu_latency_qos_update_request(&adapter->pm_qos_req, lat);
Bruce Allan3e35d992013-01-12 07:25:22 +00003284 } else {
Rafael J. Wysocki81e95ad2020-02-12 00:24:36 +01003285 cpu_latency_qos_update_request(&adapter->pm_qos_req,
3286 PM_QOS_DEFAULT_VALUE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003287 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003288
3289 /* Enable Receives */
3290 ew32(RCTL, rctl);
3291}
3292
3293/**
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003294 * e1000e_write_mc_addr_list - write multicast addresses to MTA
Auke Kokbc7f75f2007-09-17 12:30:59 -07003295 * @netdev: network interface device structure
3296 *
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003297 * Writes multicast address list to the MTA hash table.
3298 * Returns: -ENOMEM on failure
3299 * 0 on no addresses written
3300 * X on writing X addresses to MTA
3301 */
3302static int e1000e_write_mc_addr_list(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003303{
3304 struct e1000_adapter *adapter = netdev_priv(netdev);
3305 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003306 struct netdev_hw_addr *ha;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003307 u8 *mta_list;
3308 int i;
3309
3310 if (netdev_mc_empty(netdev)) {
3311 /* nothing to program, so clear mc list */
3312 hw->mac.ops.update_mc_addr_list(hw, NULL, 0);
3313 return 0;
3314 }
3315
Kees Cook6396bb22018-06-12 14:03:40 -07003316 mta_list = kcalloc(netdev_mc_count(netdev), ETH_ALEN, GFP_ATOMIC);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003317 if (!mta_list)
3318 return -ENOMEM;
3319
3320 /* update_mc_addr_list expects a packed array of only addresses. */
3321 i = 0;
3322 netdev_for_each_mc_addr(ha, netdev)
Bruce Allanf0ff4392013-02-20 04:05:39 +00003323 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003324
3325 hw->mac.ops.update_mc_addr_list(hw, mta_list, i);
3326 kfree(mta_list);
3327
3328 return netdev_mc_count(netdev);
3329}
3330
3331/**
3332 * e1000e_write_uc_addr_list - write unicast addresses to RAR table
3333 * @netdev: network interface device structure
3334 *
3335 * Writes unicast address list to the RAR table.
3336 * Returns: -ENOMEM on failure/insufficient address space
3337 * 0 on no addresses written
3338 * X on writing X addresses to the RAR table
3339 **/
3340static int e1000e_write_uc_addr_list(struct net_device *netdev)
3341{
3342 struct e1000_adapter *adapter = netdev_priv(netdev);
3343 struct e1000_hw *hw = &adapter->hw;
David Ertmanb3e5bf12014-05-06 03:50:17 +00003344 unsigned int rar_entries;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003345 int count = 0;
3346
David Ertmanb3e5bf12014-05-06 03:50:17 +00003347 rar_entries = hw->mac.ops.rar_get_count(hw);
3348
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003349 /* save a rar entry for our hardware address */
3350 rar_entries--;
3351
3352 /* save a rar entry for the LAA workaround */
3353 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA)
3354 rar_entries--;
3355
3356 /* return ENOMEM indicating insufficient memory for addresses */
3357 if (netdev_uc_count(netdev) > rar_entries)
3358 return -ENOMEM;
3359
3360 if (!netdev_uc_empty(netdev) && rar_entries) {
3361 struct netdev_hw_addr *ha;
3362
Bruce Allane921eb12012-11-28 09:28:37 +00003363 /* write the addresses in reverse order to avoid write
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003364 * combining
3365 */
3366 netdev_for_each_uc_addr(ha, netdev) {
Brian Walsh847042a2016-04-12 23:22:30 -04003367 int ret_val;
David Ertmanb3e5bf12014-05-06 03:50:17 +00003368
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003369 if (!rar_entries)
3370 break;
Brian Walsh847042a2016-04-12 23:22:30 -04003371 ret_val = hw->mac.ops.rar_set(hw, ha->addr, rar_entries--);
3372 if (ret_val < 0)
David Ertmanb3e5bf12014-05-06 03:50:17 +00003373 return -ENOMEM;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003374 count++;
3375 }
3376 }
3377
3378 /* zero out the remaining RAR entries not used above */
3379 for (; rar_entries > 0; rar_entries--) {
3380 ew32(RAH(rar_entries), 0);
3381 ew32(RAL(rar_entries), 0);
3382 }
3383 e1e_flush();
3384
3385 return count;
3386}
3387
3388/**
3389 * e1000e_set_rx_mode - secondary unicast, Multicast and Promiscuous mode set
3390 * @netdev: network interface device structure
3391 *
3392 * The ndo_set_rx_mode entry point is called whenever the unicast or multicast
3393 * address list or the network interface flags are updated. This routine is
3394 * responsible for configuring the hardware for proper unicast, multicast,
3395 * promiscuous mode, and all-multi behavior.
3396 **/
3397static void e1000e_set_rx_mode(struct net_device *netdev)
3398{
3399 struct e1000_adapter *adapter = netdev_priv(netdev);
3400 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003401 u32 rctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003402
David Ertman63eb48f2014-02-14 07:16:46 +00003403 if (pm_runtime_suspended(netdev->dev.parent))
3404 return;
3405
Auke Kokbc7f75f2007-09-17 12:30:59 -07003406 /* Check for Promiscuous and All Multicast modes */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003407 rctl = er32(RCTL);
3408
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003409 /* clear the affected bits */
3410 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
3411
Auke Kokbc7f75f2007-09-17 12:30:59 -07003412 if (netdev->flags & IFF_PROMISC) {
3413 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003414 /* Do not hardware filter VLANs in promisc mode */
3415 e1000e_vlan_filter_disable(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003416 } else {
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003417 int count;
Bruce Allan3d3a1672012-02-23 03:13:18 +00003418
Patrick McHardy746b9f02008-07-16 20:15:45 -07003419 if (netdev->flags & IFF_ALLMULTI) {
3420 rctl |= E1000_RCTL_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003421 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00003422 /* Write addresses to the MTA, if the attempt fails
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003423 * then we should just turn on promiscuous mode so
3424 * that we can at least receive multicast traffic
3425 */
3426 count = e1000e_write_mc_addr_list(netdev);
3427 if (count < 0)
3428 rctl |= E1000_RCTL_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003429 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003430 e1000e_vlan_filter_enable(adapter);
Bruce Allane921eb12012-11-28 09:28:37 +00003431 /* Write addresses to available RAR registers, if there is not
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003432 * sufficient space to store all the addresses then enable
3433 * unicast promiscuous mode
3434 */
3435 count = e1000e_write_uc_addr_list(netdev);
3436 if (count < 0)
3437 rctl |= E1000_RCTL_UPE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003438 }
3439
3440 ew32(RCTL, rctl);
3441
Jarod Wilson83808642016-06-09 19:50:13 -04003442 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003443 e1000e_vlan_strip_enable(adapter);
3444 else
3445 e1000e_vlan_strip_disable(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003446}
3447
Bruce Allan70495a52012-01-11 01:26:50 +00003448static void e1000e_setup_rss_hash(struct e1000_adapter *adapter)
3449{
3450 struct e1000_hw *hw = &adapter->hw;
3451 u32 mrqc, rxcsum;
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003452 u32 rss_key[10];
Bruce Allan70495a52012-01-11 01:26:50 +00003453 int i;
Bruce Allan70495a52012-01-11 01:26:50 +00003454
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003455 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Bruce Allan70495a52012-01-11 01:26:50 +00003456 for (i = 0; i < 10; i++)
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003457 ew32(RSSRK(i), rss_key[i]);
Bruce Allan70495a52012-01-11 01:26:50 +00003458
3459 /* Direct all traffic to queue 0 */
3460 for (i = 0; i < 32; i++)
3461 ew32(RETA(i), 0);
3462
Bruce Allane921eb12012-11-28 09:28:37 +00003463 /* Disable raw packet checksumming so that RSS hash is placed in
Bruce Allan70495a52012-01-11 01:26:50 +00003464 * descriptor on writeback.
3465 */
3466 rxcsum = er32(RXCSUM);
3467 rxcsum |= E1000_RXCSUM_PCSD;
3468
3469 ew32(RXCSUM, rxcsum);
3470
3471 mrqc = (E1000_MRQC_RSS_FIELD_IPV4 |
3472 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3473 E1000_MRQC_RSS_FIELD_IPV6 |
3474 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3475 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
3476
3477 ew32(MRQC, mrqc);
3478}
3479
Auke Kokbc7f75f2007-09-17 12:30:59 -07003480/**
Bruce Allanb67e1912012-12-27 08:32:33 +00003481 * e1000e_get_base_timinca - get default SYSTIM time increment attributes
3482 * @adapter: board private structure
3483 * @timinca: pointer to returned time increment attributes
3484 *
3485 * Get attributes for incrementing the System Time Register SYSTIML/H at
3486 * the default base frequency, and set the cyclecounter shift value.
3487 **/
Bruce Alland89777b2013-01-19 01:09:58 +00003488s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca)
Bruce Allanb67e1912012-12-27 08:32:33 +00003489{
3490 struct e1000_hw *hw = &adapter->hw;
3491 u32 incvalue, incperiod, shift;
3492
David Ertman79849eb2015-02-10 09:10:43 +00003493 /* Make sure clock is enabled on I217/I218/I219 before checking
3494 * the frequency
3495 */
Sasha Neftinc8744f42017-04-06 10:26:47 +03003496 if ((hw->mac.type >= e1000_pch_lpt) &&
Bruce Allanb67e1912012-12-27 08:32:33 +00003497 !(er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) &&
3498 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_ENABLED)) {
3499 u32 fextnvm7 = er32(FEXTNVM7);
3500
Jacob Keller18dd2392016-04-13 16:08:32 -07003501 if (!(fextnvm7 & BIT(0))) {
3502 ew32(FEXTNVM7, fextnvm7 | BIT(0));
Bruce Allanb67e1912012-12-27 08:32:33 +00003503 e1e_flush();
3504 }
3505 }
3506
3507 switch (hw->mac.type) {
3508 case e1000_pch2lan:
Bernd Faust5313eec2017-02-16 19:42:07 +01003509 /* Stable 96MHz frequency */
Sasha Neftin68fe1d52017-04-06 10:27:03 +03003510 incperiod = INCPERIOD_96MHZ;
3511 incvalue = INCVALUE_96MHZ;
3512 shift = INCVALUE_SHIFT_96MHZ;
3513 adapter->cc.shift = shift + INCPERIOD_SHIFT_96MHZ;
Bernd Faust5313eec2017-02-16 19:42:07 +01003514 break;
Bruce Allanb67e1912012-12-27 08:32:33 +00003515 case e1000_pch_lpt:
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003516 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
Bruce Allanb67e1912012-12-27 08:32:33 +00003517 /* Stable 96MHz frequency */
Sasha Neftin68fe1d52017-04-06 10:27:03 +03003518 incperiod = INCPERIOD_96MHZ;
3519 incvalue = INCVALUE_96MHZ;
3520 shift = INCVALUE_SHIFT_96MHZ;
3521 adapter->cc.shift = shift + INCPERIOD_SHIFT_96MHZ;
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003522 } else {
3523 /* Stable 25MHz frequency */
Sasha Neftin68fe1d52017-04-06 10:27:03 +03003524 incperiod = INCPERIOD_25MHZ;
3525 incvalue = INCVALUE_25MHZ;
3526 shift = INCVALUE_SHIFT_25MHZ;
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003527 adapter->cc.shift = shift;
3528 }
3529 break;
3530 case e1000_pch_spt:
Benjamin Poirierfff200c2018-05-10 16:28:35 +09003531 /* Stable 24MHz frequency */
3532 incperiod = INCPERIOD_24MHZ;
3533 incvalue = INCVALUE_24MHZ;
3534 shift = INCVALUE_SHIFT_24MHZ;
3535 adapter->cc.shift = shift;
3536 break;
Sasha Neftin68fe1d52017-04-06 10:27:03 +03003537 case e1000_pch_cnp:
Sasha Neftinfb776f52019-10-16 11:08:38 +03003538 case e1000_pch_tgp:
Sasha Neftin59e46682020-01-19 13:57:13 +02003539 case e1000_pch_adp:
Sasha Neftin68fe1d52017-04-06 10:27:03 +03003540 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
3541 /* Stable 24MHz frequency */
3542 incperiod = INCPERIOD_24MHZ;
3543 incvalue = INCVALUE_24MHZ;
3544 shift = INCVALUE_SHIFT_24MHZ;
3545 adapter->cc.shift = shift;
3546 } else {
3547 /* Stable 38400KHz frequency */
3548 incperiod = INCPERIOD_38400KHZ;
3549 incvalue = INCVALUE_38400KHZ;
3550 shift = INCVALUE_SHIFT_38400KHZ;
3551 adapter->cc.shift = shift;
3552 }
3553 break;
Bruce Allanb67e1912012-12-27 08:32:33 +00003554 case e1000_82574:
3555 case e1000_82583:
3556 /* Stable 25MHz frequency */
Sasha Neftin68fe1d52017-04-06 10:27:03 +03003557 incperiod = INCPERIOD_25MHZ;
3558 incvalue = INCVALUE_25MHZ;
3559 shift = INCVALUE_SHIFT_25MHZ;
Bruce Allanb67e1912012-12-27 08:32:33 +00003560 adapter->cc.shift = shift;
3561 break;
3562 default:
3563 return -EINVAL;
3564 }
3565
3566 *timinca = ((incperiod << E1000_TIMINCA_INCPERIOD_SHIFT) |
3567 ((incvalue << shift) & E1000_TIMINCA_INCVALUE_MASK));
3568
3569 return 0;
3570}
3571
3572/**
3573 * e1000e_config_hwtstamp - configure the hwtstamp registers and enable/disable
3574 * @adapter: board private structure
3575 *
3576 * Outgoing time stamping can be enabled and disabled. Play nice and
3577 * disable it when requested, although it shouldn't cause any overhead
3578 * when no packet needs it. At most one packet in the queue may be
3579 * marked for time stamping, otherwise it would be impossible to tell
3580 * for sure to which packet the hardware time stamp belongs.
3581 *
3582 * Incoming time stamping has to be configured via the hardware filters.
3583 * Not all combinations are supported, in particular event type has to be
3584 * specified. Matching the kind of event packet is not supported, with the
3585 * exception of "all V2 events regardless of level 2 or 4".
3586 **/
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00003587static int e1000e_config_hwtstamp(struct e1000_adapter *adapter,
3588 struct hwtstamp_config *config)
Bruce Allanb67e1912012-12-27 08:32:33 +00003589{
3590 struct e1000_hw *hw = &adapter->hw;
Bruce Allanb67e1912012-12-27 08:32:33 +00003591 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
3592 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
Bruce Alland89777b2013-01-19 01:09:58 +00003593 u32 rxmtrl = 0;
3594 u16 rxudp = 0;
3595 bool is_l4 = false;
3596 bool is_l2 = false;
Bruce Allanb67e1912012-12-27 08:32:33 +00003597 u32 regval;
Bruce Allanb67e1912012-12-27 08:32:33 +00003598
3599 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
3600 return -EINVAL;
3601
3602 /* flags reserved for future extensions - must be zero */
3603 if (config->flags)
3604 return -EINVAL;
3605
3606 switch (config->tx_type) {
3607 case HWTSTAMP_TX_OFF:
3608 tsync_tx_ctl = 0;
3609 break;
3610 case HWTSTAMP_TX_ON:
3611 break;
3612 default:
3613 return -ERANGE;
3614 }
3615
3616 switch (config->rx_filter) {
3617 case HWTSTAMP_FILTER_NONE:
3618 tsync_rx_ctl = 0;
3619 break;
Bruce Alland89777b2013-01-19 01:09:58 +00003620 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
3621 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3622 rxmtrl = E1000_RXMTRL_PTP_V1_SYNC_MESSAGE;
3623 is_l4 = true;
3624 break;
3625 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
3626 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3627 rxmtrl = E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE;
3628 is_l4 = true;
3629 break;
3630 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3631 /* Also time stamps V2 L2 Path Delay Request/Response */
3632 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3633 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3634 is_l2 = true;
3635 break;
3636 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3637 /* Also time stamps V2 L2 Path Delay Request/Response. */
3638 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3639 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3640 is_l2 = true;
3641 break;
3642 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3643 /* Hardware cannot filter just V2 L4 Sync messages;
3644 * fall-through to V2 (both L2 and L4) Sync.
3645 */
3646 case HWTSTAMP_FILTER_PTP_V2_SYNC:
3647 /* Also time stamps V2 Path Delay Request/Response. */
3648 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3649 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3650 is_l2 = true;
3651 is_l4 = true;
3652 break;
3653 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3654 /* Hardware cannot filter just V2 L4 Delay Request messages;
3655 * fall-through to V2 (both L2 and L4) Delay Request.
3656 */
3657 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3658 /* Also time stamps V2 Path Delay Request/Response. */
3659 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3660 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3661 is_l2 = true;
3662 is_l4 = true;
3663 break;
3664 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3665 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3666 /* Hardware cannot filter just V2 L4 or L2 Event messages;
3667 * fall-through to all V2 (both L2 and L4) Events.
3668 */
3669 case HWTSTAMP_FILTER_PTP_V2_EVENT:
3670 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
3671 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
3672 is_l2 = true;
3673 is_l4 = true;
3674 break;
3675 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
3676 /* For V1, the hardware can only filter Sync messages or
3677 * Delay Request messages but not both so fall-through to
3678 * time stamp all packets.
3679 */
Miroslav Lichvare3412572017-05-19 17:52:36 +02003680 case HWTSTAMP_FILTER_NTP_ALL:
Bruce Allanb67e1912012-12-27 08:32:33 +00003681 case HWTSTAMP_FILTER_ALL:
Bruce Alland89777b2013-01-19 01:09:58 +00003682 is_l2 = true;
3683 is_l4 = true;
Bruce Allanb67e1912012-12-27 08:32:33 +00003684 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
3685 config->rx_filter = HWTSTAMP_FILTER_ALL;
3686 break;
3687 default:
3688 return -ERANGE;
3689 }
3690
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00003691 adapter->hwtstamp_config = *config;
3692
Bruce Allanb67e1912012-12-27 08:32:33 +00003693 /* enable/disable Tx h/w time stamping */
3694 regval = er32(TSYNCTXCTL);
3695 regval &= ~E1000_TSYNCTXCTL_ENABLED;
3696 regval |= tsync_tx_ctl;
3697 ew32(TSYNCTXCTL, regval);
3698 if ((er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) !=
3699 (regval & E1000_TSYNCTXCTL_ENABLED)) {
3700 e_err("Timesync Tx Control register not set as expected\n");
3701 return -EAGAIN;
3702 }
3703
3704 /* enable/disable Rx h/w time stamping */
3705 regval = er32(TSYNCRXCTL);
3706 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
3707 regval |= tsync_rx_ctl;
3708 ew32(TSYNCRXCTL, regval);
3709 if ((er32(TSYNCRXCTL) & (E1000_TSYNCRXCTL_ENABLED |
3710 E1000_TSYNCRXCTL_TYPE_MASK)) !=
3711 (regval & (E1000_TSYNCRXCTL_ENABLED |
3712 E1000_TSYNCRXCTL_TYPE_MASK))) {
3713 e_err("Timesync Rx Control register not set as expected\n");
3714 return -EAGAIN;
3715 }
3716
Bruce Alland89777b2013-01-19 01:09:58 +00003717 /* L2: define ethertype filter for time stamped packets */
3718 if (is_l2)
3719 rxmtrl |= ETH_P_1588;
3720
3721 /* define which PTP packets get time stamped */
3722 ew32(RXMTRL, rxmtrl);
3723
3724 /* Filter by destination port */
3725 if (is_l4) {
3726 rxudp = PTP_EV_PORT;
3727 cpu_to_be16s(&rxudp);
3728 }
3729 ew32(RXUDP, rxudp);
3730
3731 e1e_flush();
3732
Bruce Allanb67e1912012-12-27 08:32:33 +00003733 /* Clear TSYNCRXCTL_VALID & TSYNCTXCTL_VALID bit */
Bruce Allan70806a72013-01-05 05:08:37 +00003734 er32(RXSTMPH);
3735 er32(TXSTMPH);
Bruce Allanb67e1912012-12-27 08:32:33 +00003736
Bruce Allanb67e1912012-12-27 08:32:33 +00003737 return 0;
3738}
3739
3740/**
Bruce Allanad680762008-03-28 09:15:03 -07003741 * e1000_configure - configure the hardware for Rx and Tx
Auke Kokbc7f75f2007-09-17 12:30:59 -07003742 * @adapter: private board structure
3743 **/
3744static void e1000_configure(struct e1000_adapter *adapter)
3745{
Bruce Allan55aa6982011-12-16 00:45:45 +00003746 struct e1000_ring *rx_ring = adapter->rx_ring;
3747
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003748 e1000e_set_rx_mode(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003749
3750 e1000_restore_vlan(adapter);
Bruce Allancd791612010-05-10 14:59:51 +00003751 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003752
3753 e1000_configure_tx(adapter);
Bruce Allan70495a52012-01-11 01:26:50 +00003754
3755 if (adapter->netdev->features & NETIF_F_RXHASH)
3756 e1000e_setup_rss_hash(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003757 e1000_setup_rctl(adapter);
3758 e1000_configure_rx(adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +00003759 adapter->alloc_rx_buf(rx_ring, e1000_desc_unused(rx_ring), GFP_KERNEL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003760}
3761
3762/**
3763 * e1000e_power_up_phy - restore link in case the phy was powered down
3764 * @adapter: address of board private structure
3765 *
3766 * The phy may be powered down to save power and turn off link when the
3767 * driver is unloaded and wake on lan is not enabled (among others)
3768 * *** this routine MUST be followed by a call to e1000e_reset ***
3769 **/
3770void e1000e_power_up_phy(struct e1000_adapter *adapter)
3771{
Bruce Allan17f208d2009-12-01 15:47:22 +00003772 if (adapter->hw.phy.ops.power_up)
3773 adapter->hw.phy.ops.power_up(&adapter->hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003774
3775 adapter->hw.mac.ops.setup_link(&adapter->hw);
3776}
3777
3778/**
3779 * e1000_power_down_phy - Power down the PHY
3780 *
Bruce Allan17f208d2009-12-01 15:47:22 +00003781 * Power down the PHY so no link is implied when interface is down.
3782 * The PHY cannot be powered down if management or WoL is active.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003783 */
3784static void e1000_power_down_phy(struct e1000_adapter *adapter)
3785{
Bruce Allan17f208d2009-12-01 15:47:22 +00003786 if (adapter->hw.phy.ops.power_down)
3787 adapter->hw.phy.ops.power_down(&adapter->hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003788}
3789
3790/**
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003791 * e1000_flush_tx_ring - remove all descriptors from the tx_ring
3792 *
3793 * We want to clear all pending descriptors from the TX ring.
3794 * zeroing happens when the HW reads the regs. We assign the ring itself as
3795 * the data of the next descriptor. We don't care about the data we are about
3796 * to reset the HW.
3797 */
3798static void e1000_flush_tx_ring(struct e1000_adapter *adapter)
3799{
3800 struct e1000_hw *hw = &adapter->hw;
3801 struct e1000_ring *tx_ring = adapter->tx_ring;
3802 struct e1000_tx_desc *tx_desc = NULL;
3803 u32 tdt, tctl, txd_lower = E1000_TXD_CMD_IFCS;
3804 u16 size = 512;
3805
3806 tctl = er32(TCTL);
3807 ew32(TCTL, tctl | E1000_TCTL_EN);
3808 tdt = er32(TDT(0));
3809 BUG_ON(tdt != tx_ring->next_to_use);
3810 tx_desc = E1000_TX_DESC(*tx_ring, tx_ring->next_to_use);
Ben Dooks (Codethink)99fe61b2019-12-18 09:53:08 +00003811 tx_desc->buffer_addr = cpu_to_le64(tx_ring->dma);
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003812
3813 tx_desc->lower.data = cpu_to_le32(txd_lower | size);
3814 tx_desc->upper.data = 0;
3815 /* flush descriptors to memory before notifying the HW */
3816 wmb();
3817 tx_ring->next_to_use++;
3818 if (tx_ring->next_to_use == tx_ring->count)
3819 tx_ring->next_to_use = 0;
3820 ew32(TDT(0), tx_ring->next_to_use);
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003821 usleep_range(200, 250);
3822}
3823
3824/**
3825 * e1000_flush_rx_ring - remove all descriptors from the rx_ring
3826 *
3827 * Mark all descriptors in the RX ring as consumed and disable the rx ring
3828 */
3829static void e1000_flush_rx_ring(struct e1000_adapter *adapter)
3830{
3831 u32 rctl, rxdctl;
3832 struct e1000_hw *hw = &adapter->hw;
3833
3834 rctl = er32(RCTL);
3835 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3836 e1e_flush();
3837 usleep_range(100, 150);
3838
3839 rxdctl = er32(RXDCTL(0));
3840 /* zero the lower 14 bits (prefetch and host thresholds) */
3841 rxdctl &= 0xffffc000;
3842
3843 /* update thresholds: prefetch threshold to 31, host threshold to 1
3844 * and make sure the granularity is "descriptors" and not "cache lines"
3845 */
Jacob Keller18dd2392016-04-13 16:08:32 -07003846 rxdctl |= (0x1F | BIT(8) | E1000_RXDCTL_THRESH_UNIT_DESC);
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003847
3848 ew32(RXDCTL(0), rxdctl);
3849 /* momentarily enable the RX ring for the changes to take effect */
3850 ew32(RCTL, rctl | E1000_RCTL_EN);
3851 e1e_flush();
3852 usleep_range(100, 150);
3853 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3854}
3855
3856/**
3857 * e1000_flush_desc_rings - remove all descriptors from the descriptor rings
3858 *
3859 * In i219, the descriptor rings must be emptied before resetting the HW
3860 * or before changing the device state to D3 during runtime (runtime PM).
3861 *
3862 * Failure to do this will cause the HW to enter a unit hang state which can
3863 * only be released by PCI reset on the device
3864 *
3865 */
3866
3867static void e1000_flush_desc_rings(struct e1000_adapter *adapter)
3868{
Yanir Lubetkinff9174292015-06-02 17:05:38 +03003869 u16 hang_state;
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003870 u32 fext_nvm11, tdlen;
3871 struct e1000_hw *hw = &adapter->hw;
3872
3873 /* First, disable MULR fix in FEXTNVM11 */
3874 fext_nvm11 = er32(FEXTNVM11);
3875 fext_nvm11 |= E1000_FEXTNVM11_DISABLE_MULR_FIX;
3876 ew32(FEXTNVM11, fext_nvm11);
3877 /* do nothing if we're not in faulty state, or if the queue is empty */
3878 tdlen = er32(TDLEN(0));
Yanir Lubetkinff9174292015-06-02 17:05:38 +03003879 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3880 &hang_state);
3881 if (!(hang_state & FLUSH_DESC_REQUIRED) || !tdlen)
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003882 return;
3883 e1000_flush_tx_ring(adapter);
3884 /* recheck, maybe the fault is caused by the rx ring */
Yanir Lubetkinff9174292015-06-02 17:05:38 +03003885 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3886 &hang_state);
3887 if (hang_state & FLUSH_DESC_REQUIRED)
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003888 e1000_flush_rx_ring(adapter);
3889}
3890
3891/**
Jacob Kelleraa524b62016-04-20 11:36:42 -07003892 * e1000e_systim_reset - reset the timesync registers after a hardware reset
3893 * @adapter: board private structure
3894 *
3895 * When the MAC is reset, all hardware bits for timesync will be reset to the
3896 * default values. This function will restore the settings last in place.
3897 * Since the clock SYSTIME registers are reset, we will simply restore the
3898 * cyclecounter to the kernel real clock time.
3899 **/
3900static void e1000e_systim_reset(struct e1000_adapter *adapter)
3901{
3902 struct ptp_clock_info *info = &adapter->ptp_clock_info;
3903 struct e1000_hw *hw = &adapter->hw;
3904 unsigned long flags;
3905 u32 timinca;
3906 s32 ret_val;
3907
3908 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
3909 return;
3910
3911 if (info->adjfreq) {
3912 /* restore the previous ptp frequency delta */
3913 ret_val = info->adjfreq(info, adapter->ptp_delta);
3914 } else {
3915 /* set the default base frequency if no adjustment possible */
3916 ret_val = e1000e_get_base_timinca(adapter, &timinca);
3917 if (!ret_val)
3918 ew32(TIMINCA, timinca);
3919 }
3920
3921 if (ret_val) {
3922 dev_warn(&adapter->pdev->dev,
3923 "Failed to restore TIMINCA clock rate delta: %d\n",
3924 ret_val);
3925 return;
3926 }
3927
3928 /* reset the systim ns time counter */
3929 spin_lock_irqsave(&adapter->systim_lock, flags);
3930 timecounter_init(&adapter->tc, &adapter->cc,
3931 ktime_to_ns(ktime_get_real()));
3932 spin_unlock_irqrestore(&adapter->systim_lock, flags);
3933
3934 /* restore the previous hwtstamp configuration settings */
3935 e1000e_config_hwtstamp(adapter, &adapter->hwtstamp_config);
3936}
3937
3938/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003939 * e1000e_reset - bring the hardware into a known good state
3940 *
3941 * This function boots the hardware and enables some settings that
3942 * require a configuration cycle of the hardware - those cannot be
3943 * set/changed during runtime. After reset the device needs to be
Bruce Allanad680762008-03-28 09:15:03 -07003944 * properly configured for Rx, Tx etc.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003945 */
3946void e1000e_reset(struct e1000_adapter *adapter)
3947{
3948 struct e1000_mac_info *mac = &adapter->hw.mac;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003949 struct e1000_fc_info *fc = &adapter->hw.fc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003950 struct e1000_hw *hw = &adapter->hw;
3951 u32 tx_space, min_tx_space, min_rx_space;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003952 u32 pba = adapter->pba;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003953 u16 hwm;
3954
Bruce Allanad680762008-03-28 09:15:03 -07003955 /* reset Packet Buffer Allocation to default */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003956 ew32(PBA, pba);
Auke Kokdf762462007-10-25 13:57:53 -07003957
Alexander Duyck8084b862015-05-02 00:52:00 -07003958 if (adapter->max_frame_size > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) {
Bruce Allane921eb12012-11-28 09:28:37 +00003959 /* To maintain wire speed transmits, the Tx FIFO should be
Auke Kokbc7f75f2007-09-17 12:30:59 -07003960 * large enough to accommodate two full transmit packets,
3961 * rounded up to the next 1KB and expressed in KB. Likewise,
3962 * the Rx FIFO should be large enough to accommodate at least
3963 * one full receive packet and is similarly rounded up and
Bruce Allanad680762008-03-28 09:15:03 -07003964 * expressed in KB.
3965 */
Auke Kokdf762462007-10-25 13:57:53 -07003966 pba = er32(PBA);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003967 /* upper 16 bits has Tx packet buffer allocation size in KB */
Auke Kokdf762462007-10-25 13:57:53 -07003968 tx_space = pba >> 16;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003969 /* lower 16 bits has Rx packet buffer allocation size in KB */
Auke Kokdf762462007-10-25 13:57:53 -07003970 pba &= 0xffff;
Bruce Allane921eb12012-11-28 09:28:37 +00003971 /* the Tx fifo also stores 16 bytes of information about the Tx
Bruce Allanad680762008-03-28 09:15:03 -07003972 * but don't include ethernet FCS because hardware appends it
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003973 */
3974 min_tx_space = (adapter->max_frame_size +
Bruce Allane5fe2542013-02-20 04:06:27 +00003975 sizeof(struct e1000_tx_desc) - ETH_FCS_LEN) * 2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003976 min_tx_space = ALIGN(min_tx_space, 1024);
3977 min_tx_space >>= 10;
3978 /* software strips receive CRC, so leave room for it */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003979 min_rx_space = adapter->max_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003980 min_rx_space = ALIGN(min_rx_space, 1024);
3981 min_rx_space >>= 10;
3982
Bruce Allane921eb12012-11-28 09:28:37 +00003983 /* If current Tx allocation is less than the min Tx FIFO size,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003984 * and the min Tx FIFO size is less than the current Rx FIFO
Bruce Allanad680762008-03-28 09:15:03 -07003985 * allocation, take space away from current Rx allocation
3986 */
Auke Kokdf762462007-10-25 13:57:53 -07003987 if ((tx_space < min_tx_space) &&
3988 ((min_tx_space - tx_space) < pba)) {
3989 pba -= min_tx_space - tx_space;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003990
Bruce Allane921eb12012-11-28 09:28:37 +00003991 /* if short on Rx space, Rx wins and must trump Tx
Bruce Allan419e5512012-08-17 06:18:02 +00003992 * adjustment
Bruce Allanad680762008-03-28 09:15:03 -07003993 */
Bruce Allan79d4e902011-12-16 00:46:27 +00003994 if (pba < min_rx_space)
Auke Kokdf762462007-10-25 13:57:53 -07003995 pba = min_rx_space;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003996 }
Auke Kokdf762462007-10-25 13:57:53 -07003997
3998 ew32(PBA, pba);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003999 }
4000
Bruce Allane921eb12012-11-28 09:28:37 +00004001 /* flow control settings
Bruce Allanad680762008-03-28 09:15:03 -07004002 *
Bruce Allan38eb3942009-11-19 12:34:20 +00004003 * The high water mark must be low enough to fit one full frame
Auke Kokbc7f75f2007-09-17 12:30:59 -07004004 * (or the size used for early receive) above it in the Rx FIFO.
4005 * Set it to the lower of:
4006 * - 90% of the Rx FIFO size, and
Bruce Allan38eb3942009-11-19 12:34:20 +00004007 * - the full Rx FIFO size minus one full frame
Bruce Allanad680762008-03-28 09:15:03 -07004008 */
Bruce Alland3738bb2010-06-16 13:27:28 +00004009 if (adapter->flags & FLAG_DISABLE_FC_PAUSE_TIME)
4010 fc->pause_time = 0xFFFF;
4011 else
4012 fc->pause_time = E1000_FC_PAUSE_TIME;
Bruce Allanb20caa82012-02-22 09:03:03 +00004013 fc->send_xon = true;
Bruce Alland3738bb2010-06-16 13:27:28 +00004014 fc->current_mode = fc->requested_mode;
4015
4016 switch (hw->mac.type) {
Bruce Allan79d4e902011-12-16 00:46:27 +00004017 case e1000_ich9lan:
4018 case e1000_ich10lan:
4019 if (adapter->netdev->mtu > ETH_DATA_LEN) {
4020 pba = 14;
4021 ew32(PBA, pba);
4022 fc->high_water = 0x2800;
4023 fc->low_water = fc->high_water - 8;
4024 break;
4025 }
4026 /* fall-through */
Bruce Alland3738bb2010-06-16 13:27:28 +00004027 default:
Bruce Allan79d4e902011-12-16 00:46:27 +00004028 hwm = min(((pba << 10) * 9 / 10),
4029 ((pba << 10) - adapter->max_frame_size));
Bruce Alland3738bb2010-06-16 13:27:28 +00004030
Bruce Allane80bd1d2013-05-01 01:19:46 +00004031 fc->high_water = hwm & E1000_FCRTH_RTH; /* 8-byte granularity */
Bruce Alland3738bb2010-06-16 13:27:28 +00004032 fc->low_water = fc->high_water - 8;
4033 break;
4034 case e1000_pchlan:
Bruce Allane921eb12012-11-28 09:28:37 +00004035 /* Workaround PCH LOM adapter hangs with certain network
Bruce Allan38eb3942009-11-19 12:34:20 +00004036 * loads. If hangs persist, try disabling Tx flow control.
4037 */
4038 if (adapter->netdev->mtu > ETH_DATA_LEN) {
4039 fc->high_water = 0x3500;
Bruce Allane80bd1d2013-05-01 01:19:46 +00004040 fc->low_water = 0x1500;
Bruce Allan38eb3942009-11-19 12:34:20 +00004041 } else {
4042 fc->high_water = 0x5000;
Bruce Allane80bd1d2013-05-01 01:19:46 +00004043 fc->low_water = 0x3000;
Bruce Allan38eb3942009-11-19 12:34:20 +00004044 }
Bruce Allana3055952010-05-10 15:02:12 +00004045 fc->refresh_time = 0x1000;
Bruce Alland3738bb2010-06-16 13:27:28 +00004046 break;
4047 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00004048 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00004049 case e1000_pch_spt:
Sasha Neftinc8744f42017-04-06 10:26:47 +03004050 case e1000_pch_cnp:
Sasha Neftinfb776f52019-10-16 11:08:38 +03004051 /* fall-through */
4052 case e1000_pch_tgp:
Sasha Neftin59e46682020-01-19 13:57:13 +02004053 case e1000_pch_adp:
Miguel Bernal Marinf74dc882017-03-27 16:01:56 -06004054 fc->refresh_time = 0xFFFF;
4055 fc->pause_time = 0xFFFF;
Bruce Allan347b5202012-12-08 00:35:35 +00004056
4057 if (adapter->netdev->mtu <= ETH_DATA_LEN) {
4058 fc->high_water = 0x05C20;
4059 fc->low_water = 0x05048;
Bruce Allan347b5202012-12-08 00:35:35 +00004060 break;
Bruce Allan828bac82010-09-29 21:39:37 +00004061 }
Bruce Allan347b5202012-12-08 00:35:35 +00004062
Bruce Allance345e02013-06-21 09:07:07 +00004063 pba = 14;
4064 ew32(PBA, pba);
Bruce Allan347b5202012-12-08 00:35:35 +00004065 fc->high_water = ((pba << 10) * 9 / 10) & E1000_FCRTH_RTH;
4066 fc->low_water = ((pba << 10) * 8 / 10) & E1000_FCRTL_RTL;
Bruce Alland3738bb2010-06-16 13:27:28 +00004067 break;
Bruce Allan38eb3942009-11-19 12:34:20 +00004068 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004069
Bruce Allane921eb12012-11-28 09:28:37 +00004070 /* Alignment of Tx data is on an arbitrary byte boundary with the
Bruce Alland821a4c2012-08-24 20:38:11 +00004071 * maximum size per Tx descriptor limited only to the transmit
4072 * allocation of the packet buffer minus 96 bytes with an upper
4073 * limit of 24KB due to receive synchronization limitations.
4074 */
4075 adapter->tx_fifo_limit = min_t(u32, ((er32(PBA) >> 16) << 10) - 96,
4076 24 << 10);
4077
Bruce Allane921eb12012-11-28 09:28:37 +00004078 /* Disable Adaptive Interrupt Moderation if 2 full packets cannot
Bruce Allan79d4e902011-12-16 00:46:27 +00004079 * fit in receive buffer.
Bruce Allan828bac82010-09-29 21:39:37 +00004080 */
4081 if (adapter->itr_setting & 0x3) {
Bruce Allan79d4e902011-12-16 00:46:27 +00004082 if ((adapter->max_frame_size * 2) > (pba << 10)) {
Bruce Allan828bac82010-09-29 21:39:37 +00004083 if (!(adapter->flags2 & FLAG2_DISABLE_AIM)) {
4084 dev_info(&adapter->pdev->dev,
Bruce Allan17e813e2013-02-20 04:06:01 +00004085 "Interrupt Throttle Rate off\n");
Bruce Allan828bac82010-09-29 21:39:37 +00004086 adapter->flags2 |= FLAG2_DISABLE_AIM;
Matthew Vick22a4cca2012-07-12 00:02:42 +00004087 e1000e_write_itr(adapter, 0);
Bruce Allan828bac82010-09-29 21:39:37 +00004088 }
4089 } else if (adapter->flags2 & FLAG2_DISABLE_AIM) {
4090 dev_info(&adapter->pdev->dev,
Bruce Allan17e813e2013-02-20 04:06:01 +00004091 "Interrupt Throttle Rate on\n");
Bruce Allan828bac82010-09-29 21:39:37 +00004092 adapter->flags2 &= ~FLAG2_DISABLE_AIM;
4093 adapter->itr = 20000;
Matthew Vick22a4cca2012-07-12 00:02:42 +00004094 e1000e_write_itr(adapter, adapter->itr);
Bruce Allan828bac82010-09-29 21:39:37 +00004095 }
4096 }
4097
Sasha Neftinc8744f42017-04-06 10:26:47 +03004098 if (hw->mac.type >= e1000_pch_spt)
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004099 e1000_flush_desc_rings(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004100 /* Allow time for pending master requests to run */
4101 mac->ops.reset_hw(hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004102
Bruce Allane921eb12012-11-28 09:28:37 +00004103 /* For parts with AMT enabled, let the firmware know
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004104 * that the network interface is in control
4105 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07004106 if (adapter->flags & FLAG_HAS_AMT)
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004107 e1000e_get_hw_control(adapter);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004108
Auke Kokbc7f75f2007-09-17 12:30:59 -07004109 ew32(WUC, 0);
4110
4111 if (mac->ops.init_hw(hw))
Jeff Kirsher44defeb2008-08-04 17:20:41 -07004112 e_err("Hardware Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004113
4114 e1000_update_mng_vlan(adapter);
4115
4116 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
4117 ew32(VET, ETH_P_8021Q);
4118
4119 e1000e_reset_adaptive(hw);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004120
Jacob Kelleraa524b62016-04-20 11:36:42 -07004121 /* restore systim and hwtstamp settings */
4122 e1000e_systim_reset(adapter);
Bruce Allanb67e1912012-12-27 08:32:33 +00004123
Bruce Alland495bcb2013-03-20 07:23:11 +00004124 /* Set EEE advertisement as appropriate */
4125 if (adapter->flags2 & FLAG2_HAS_EEE) {
4126 s32 ret_val;
4127 u16 adv_addr;
4128
4129 switch (hw->phy.type) {
4130 case e1000_phy_82579:
4131 adv_addr = I82579_EEE_ADVERTISEMENT;
4132 break;
4133 case e1000_phy_i217:
4134 adv_addr = I217_EEE_ADVERTISEMENT;
4135 break;
4136 default:
4137 dev_err(&adapter->pdev->dev,
4138 "Invalid PHY type setting EEE advertisement\n");
4139 return;
4140 }
4141
4142 ret_val = hw->phy.ops.acquire(hw);
4143 if (ret_val) {
4144 dev_err(&adapter->pdev->dev,
4145 "EEE advertisement - unable to acquire PHY\n");
4146 return;
4147 }
4148
4149 e1000_write_emi_reg_locked(hw, adv_addr,
4150 hw->dev_spec.ich8lan.eee_disable ?
4151 0 : adapter->eee_advert);
4152
4153 hw->phy.ops.release(hw);
4154 }
4155
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004156 if (!netif_running(adapter->netdev) &&
David Ertman28002092014-02-14 07:16:41 +00004157 !test_bit(__E1000_TESTING, &adapter->state))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004158 e1000_power_down_phy(adapter);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004159
Auke Kokbc7f75f2007-09-17 12:30:59 -07004160 e1000_get_phy_info(hw);
4161
Bruce Allan918d7192009-06-02 11:28:20 +00004162 if ((adapter->flags & FLAG_HAS_SMART_POWER_DOWN) &&
4163 !(adapter->flags & FLAG_SMART_POWER_DOWN)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004164 u16 phy_data = 0;
Bruce Allane921eb12012-11-28 09:28:37 +00004165 /* speed up time to link by disabling smart power down, ignore
Auke Kokbc7f75f2007-09-17 12:30:59 -07004166 * the return value of this function because there is nothing
Bruce Allanad680762008-03-28 09:15:03 -07004167 * different we would do if it failed
4168 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004169 e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &phy_data);
4170 phy_data &= ~IGP02E1000_PM_SPD;
4171 e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, phy_data);
4172 }
Sasha Neftinc8744f42017-04-06 10:26:47 +03004173 if (hw->mac.type >= e1000_pch_spt && adapter->int_mode == 0) {
Yanir Lubetkinec945cf2015-06-02 17:05:42 +03004174 u32 reg;
4175
4176 /* Fextnvm7 @ 0xe4[2] = 1 */
4177 reg = er32(FEXTNVM7);
4178 reg |= E1000_FEXTNVM7_SIDE_CLK_UNGATE;
4179 ew32(FEXTNVM7, reg);
4180 /* Fextnvm9 @ 0x5bb4[13:12] = 11 */
4181 reg = er32(FEXTNVM9);
4182 reg |= E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS |
4183 E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS;
4184 ew32(FEXTNVM9, reg);
4185 }
4186
Auke Kokbc7f75f2007-09-17 12:30:59 -07004187}
4188
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004189/**
4190 * e1000e_trigger_lsc - trigger an LSC interrupt
4191 * @adapter:
4192 *
4193 * Fire a link status change interrupt to start the watchdog.
4194 **/
4195static void e1000e_trigger_lsc(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004196{
4197 struct e1000_hw *hw = &adapter->hw;
4198
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004199 if (adapter->msix_entries)
Benjamin Poirier4aea7a5c2017-07-21 11:36:27 -07004200 ew32(ICS, E1000_ICS_LSC | E1000_ICS_OTHER);
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004201 else
4202 ew32(ICS, E1000_ICS_LSC);
4203}
4204
4205void e1000e_up(struct e1000_adapter *adapter)
4206{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004207 /* hardware has been reset, we need to reload some things */
4208 e1000_configure(adapter);
4209
4210 clear_bit(__E1000_DOWN, &adapter->state);
4211
Bruce Allan4662e822008-08-26 18:37:06 -07004212 if (adapter->msix_entries)
4213 e1000_configure_msix(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004214 e1000_irq_enable(adapter);
4215
Konstantin Khlebnikovd17ba0f2019-04-17 11:13:20 +03004216 /* Tx queue started by watchdog timer when link is up */
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004217
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004218 e1000e_trigger_lsc(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004219}
4220
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00004221static void e1000e_flush_descriptors(struct e1000_adapter *adapter)
4222{
4223 struct e1000_hw *hw = &adapter->hw;
4224
4225 if (!(adapter->flags2 & FLAG2_DMA_BURST))
4226 return;
4227
4228 /* flush pending descriptor writebacks to memory */
4229 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4230 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4231
4232 /* execute the writes immediately */
4233 e1e_flush();
Matthew Vickbf030852012-03-16 09:03:00 +00004234
Bruce Allane921eb12012-11-28 09:28:37 +00004235 /* due to rare timing issues, write to TIDV/RDTR again to ensure the
Matthew Vickbf030852012-03-16 09:03:00 +00004236 * write is successful
4237 */
4238 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4239 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4240
4241 /* execute the writes immediately */
4242 e1e_flush();
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00004243}
4244
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004245static void e1000e_update_stats(struct e1000_adapter *adapter);
4246
David Ertman28002092014-02-14 07:16:41 +00004247/**
4248 * e1000e_down - quiesce the device and optionally reset the hardware
4249 * @adapter: board private structure
4250 * @reset: boolean flag to reset the hardware or not
4251 */
4252void e1000e_down(struct e1000_adapter *adapter, bool reset)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004253{
4254 struct net_device *netdev = adapter->netdev;
4255 struct e1000_hw *hw = &adapter->hw;
4256 u32 tctl, rctl;
4257
Bruce Allane921eb12012-11-28 09:28:37 +00004258 /* signal that we're down so the interrupt handler does not
Bruce Allanad680762008-03-28 09:15:03 -07004259 * reschedule our watchdog timer
4260 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004261 set_bit(__E1000_DOWN, &adapter->state);
4262
Eliezer Tamira60a1322015-03-20 17:41:52 -07004263 netif_carrier_off(netdev);
4264
Auke Kokbc7f75f2007-09-17 12:30:59 -07004265 /* disable receives in the hardware */
4266 rctl = er32(RCTL);
David S. Miller823dcd22011-08-20 10:39:12 -07004267 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
4268 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004269 /* flush and sleep below */
4270
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004271 netif_stop_queue(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004272
4273 /* disable transmits in the hardware */
4274 tctl = er32(TCTL);
4275 tctl &= ~E1000_TCTL_EN;
4276 ew32(TCTL, tctl);
David S. Miller823dcd22011-08-20 10:39:12 -07004277
Auke Kokbc7f75f2007-09-17 12:30:59 -07004278 /* flush both disables and wait for them to finish */
4279 e1e_flush();
Arjan van de Venab6973a2019-06-14 17:29:35 -07004280 usleep_range(10000, 11000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004281
Auke Kokbc7f75f2007-09-17 12:30:59 -07004282 e1000_irq_disable(adapter);
4283
Bruce Allana3b87a42013-04-20 05:37:29 +00004284 napi_synchronize(&adapter->napi);
4285
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08004286 del_timer_sync(&adapter->watchdog_timer);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004287 del_timer_sync(&adapter->phy_info_timer);
4288
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004289 spin_lock(&adapter->stats64_lock);
4290 e1000e_update_stats(adapter);
4291 spin_unlock(&adapter->stats64_lock);
4292
Bruce Allan400484f2011-05-13 07:20:03 +00004293 e1000e_flush_descriptors(adapter);
Bruce Allan400484f2011-05-13 07:20:03 +00004294
Auke Kokbc7f75f2007-09-17 12:30:59 -07004295 adapter->link_speed = 0;
4296 adapter->link_duplex = 0;
4297
Bruce Allanda1e20462013-06-21 09:07:02 +00004298 /* Disable Si errata workaround on PCHx for jumbo frame flow */
4299 if ((hw->mac.type >= e1000_pch2lan) &&
4300 (adapter->netdev->mtu > ETH_DATA_LEN) &&
4301 e1000_lv_jumbo_workaround_ich8lan(hw, false))
4302 e_dbg("failed to disable jumbo frame workaround mode\n");
4303
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004304 if (!pci_channel_offline(adapter->pdev)) {
4305 if (reset)
4306 e1000e_reset(adapter);
Sasha Neftinc8744f42017-04-06 10:26:47 +03004307 else if (hw->mac.type >= e1000_pch_spt)
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004308 e1000_flush_desc_rings(adapter);
4309 }
4310 e1000_clean_tx_ring(adapter->tx_ring);
4311 e1000_clean_rx_ring(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004312}
4313
4314void e1000e_reinit_locked(struct e1000_adapter *adapter)
4315{
4316 might_sleep();
4317 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
Arjan van de Venab6973a2019-06-14 17:29:35 -07004318 usleep_range(1000, 1100);
David Ertman28002092014-02-14 07:16:41 +00004319 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004320 e1000e_up(adapter);
4321 clear_bit(__E1000_RESETTING, &adapter->state);
4322}
4323
4324/**
Jarod Wilson0be5b962016-07-26 14:25:34 -04004325 * e1000e_sanitize_systim - sanitize raw cycle counter reads
4326 * @hw: pointer to the HW structure
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004327 * @systim: PHC time value read, sanitized and returned
4328 * @sts: structure to hold system time before and after reading SYSTIML,
4329 * may be NULL
Jarod Wilson0be5b962016-07-26 14:25:34 -04004330 *
4331 * Errata for 82574/82583 possible bad bits read from SYSTIMH/L:
4332 * check to see that the time is incrementing at a reasonable
4333 * rate and is a multiple of incvalue.
4334 **/
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004335static u64 e1000e_sanitize_systim(struct e1000_hw *hw, u64 systim,
4336 struct ptp_system_timestamp *sts)
Jarod Wilson0be5b962016-07-26 14:25:34 -04004337{
4338 u64 time_delta, rem, temp;
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004339 u64 systim_next;
Jarod Wilson0be5b962016-07-26 14:25:34 -04004340 u32 incvalue;
4341 int i;
4342
4343 incvalue = er32(TIMINCA) & E1000_TIMINCA_INCVALUE_MASK;
4344 for (i = 0; i < E1000_MAX_82574_SYSTIM_REREADS; i++) {
4345 /* latch SYSTIMH on read of SYSTIML */
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004346 ptp_read_system_prets(sts);
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004347 systim_next = (u64)er32(SYSTIML);
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004348 ptp_read_system_postts(sts);
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004349 systim_next |= (u64)er32(SYSTIMH) << 32;
Jarod Wilson0be5b962016-07-26 14:25:34 -04004350
4351 time_delta = systim_next - systim;
4352 temp = time_delta;
4353 /* VMWare users have seen incvalue of zero, don't div / 0 */
4354 rem = incvalue ? do_div(temp, incvalue) : (time_delta != 0);
4355
4356 systim = systim_next;
4357
4358 if ((time_delta < E1000_82574_SYSTIM_EPSILON) && (rem == 0))
4359 break;
4360 }
4361
4362 return systim;
4363}
4364
4365/**
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004366 * e1000e_read_systim - read SYSTIM register
4367 * @adapter: board private structure
4368 * @sts: structure which will contain system time before and after reading
4369 * SYSTIML, may be NULL
Bruce Allanb67e1912012-12-27 08:32:33 +00004370 **/
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004371u64 e1000e_read_systim(struct e1000_adapter *adapter,
4372 struct ptp_system_timestamp *sts)
Bruce Allanb67e1912012-12-27 08:32:33 +00004373{
Bruce Allanb67e1912012-12-27 08:32:33 +00004374 struct e1000_hw *hw = &adapter->hw;
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004375 u32 systimel, systimel_2, systimeh;
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004376 u64 systim;
Raanan Avargil37b129102015-07-19 16:33:20 +03004377 /* SYSTIMH latching upon SYSTIML read does not work well.
4378 * This means that if SYSTIML overflows after we read it but before
4379 * we read SYSTIMH, the value of SYSTIMH has been incremented and we
4380 * will experience a huge non linear increment in the systime value
4381 * to fix that we test for overflow and if true, we re-read systime.
Yanir Lubetkin83129b32015-06-02 17:05:45 +03004382 */
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004383 ptp_read_system_prets(sts);
Denys Vlasenkoab507c92016-04-20 17:45:56 +02004384 systimel = er32(SYSTIML);
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004385 ptp_read_system_postts(sts);
Raanan Avargil37b129102015-07-19 16:33:20 +03004386 systimeh = er32(SYSTIMH);
Denys Vlasenkoab507c92016-04-20 17:45:56 +02004387 /* Is systimel is so large that overflow is possible? */
4388 if (systimel >= (u32)0xffffffff - E1000_TIMINCA_INCVALUE_MASK) {
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004389 ptp_read_system_prets(sts);
4390 systimel_2 = er32(SYSTIML);
4391 ptp_read_system_postts(sts);
Denys Vlasenkoab507c92016-04-20 17:45:56 +02004392 if (systimel > systimel_2) {
4393 /* There was an overflow, read again SYSTIMH, and use
4394 * systimel_2
4395 */
4396 systimeh = er32(SYSTIMH);
4397 systimel = systimel_2;
4398 }
Raanan Avargil37b129102015-07-19 16:33:20 +03004399 }
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01004400 systim = (u64)systimel;
4401 systim |= (u64)systimeh << 32;
Bruce Allanb67e1912012-12-27 08:32:33 +00004402
Jarod Wilson0be5b962016-07-26 14:25:34 -04004403 if (adapter->flags2 & FLAG2_CHECK_SYSTIM_OVERFLOW)
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004404 systim = e1000e_sanitize_systim(hw, systim, sts);
Todd Fujinaka5e7ff972014-05-03 06:41:37 +00004405
Bruce Allanb67e1912012-12-27 08:32:33 +00004406 return systim;
4407}
4408
4409/**
Miroslav Lichvar98942d72018-11-09 11:14:46 +01004410 * e1000e_cyclecounter_read - read raw cycle counter (used by time counter)
4411 * @cc: cyclecounter structure
4412 **/
4413static u64 e1000e_cyclecounter_read(const struct cyclecounter *cc)
4414{
4415 struct e1000_adapter *adapter = container_of(cc, struct e1000_adapter,
4416 cc);
4417
4418 return e1000e_read_systim(adapter, NULL);
4419}
4420
4421/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004422 * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
4423 * @adapter: board private structure to initialize
4424 *
4425 * e1000_sw_init initializes the Adapter private data structure.
4426 * Fields are initialized based on PCI device information and
4427 * OS network device settings (MTU size).
4428 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004429static int e1000_sw_init(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004430{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004431 struct net_device *netdev = adapter->netdev;
4432
Alexander Duyck8084b862015-05-02 00:52:00 -07004433 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004434 adapter->rx_ps_bsize0 = 128;
Alexander Duyck8084b862015-05-02 00:52:00 -07004435 adapter->max_frame_size = netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004436 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
Bruce Allan55aa6982011-12-16 00:45:45 +00004437 adapter->tx_ring_count = E1000_DEFAULT_TXD;
4438 adapter->rx_ring_count = E1000_DEFAULT_RXD;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004439
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004440 spin_lock_init(&adapter->stats64_lock);
4441
Bruce Allan4662e822008-08-26 18:37:06 -07004442 e1000e_set_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004443
Bruce Allan4662e822008-08-26 18:37:06 -07004444 if (e1000_alloc_queues(adapter))
4445 return -ENOMEM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004446
Bruce Allanb67e1912012-12-27 08:32:33 +00004447 /* Setup hardware time stamping cyclecounter */
4448 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
4449 adapter->cc.read = e1000e_cyclecounter_read;
Richard Cochran4d045b42015-01-02 20:22:05 +01004450 adapter->cc.mask = CYCLECOUNTER_MASK(64);
Bruce Allanb67e1912012-12-27 08:32:33 +00004451 adapter->cc.mult = 1;
4452 /* cc.shift set in e1000e_get_base_tininca() */
4453
4454 spin_lock_init(&adapter->systim_lock);
4455 INIT_WORK(&adapter->tx_hwtstamp_work, e1000e_tx_hwtstamp_work);
4456 }
4457
Auke Kokbc7f75f2007-09-17 12:30:59 -07004458 /* Explicitly disable IRQ since the NIC can be in any state. */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004459 e1000_irq_disable(adapter);
4460
Auke Kokbc7f75f2007-09-17 12:30:59 -07004461 set_bit(__E1000_DOWN, &adapter->state);
4462 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004463}
4464
4465/**
Bruce Allanf8d59f72008-08-08 18:36:11 -07004466 * e1000_intr_msi_test - Interrupt Handler
4467 * @irq: interrupt number
4468 * @data: pointer to a network interface device structure
4469 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00004470static irqreturn_t e1000_intr_msi_test(int __always_unused irq, void *data)
Bruce Allanf8d59f72008-08-08 18:36:11 -07004471{
4472 struct net_device *netdev = data;
4473 struct e1000_adapter *adapter = netdev_priv(netdev);
4474 struct e1000_hw *hw = &adapter->hw;
4475 u32 icr = er32(ICR);
4476
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004477 e_dbg("icr is %08X\n", icr);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004478 if (icr & E1000_ICR_RXSEQ) {
4479 adapter->flags &= ~FLAG_MSI_TEST_FAILED;
Bruce Allane921eb12012-11-28 09:28:37 +00004480 /* Force memory writes to complete before acknowledging the
Bruce Allanbc763292012-08-17 06:18:07 +00004481 * interrupt is handled.
4482 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004483 wmb();
4484 }
4485
4486 return IRQ_HANDLED;
4487}
4488
4489/**
4490 * e1000_test_msi_interrupt - Returns 0 for successful test
4491 * @adapter: board private struct
4492 *
4493 * code flow taken from tg3.c
4494 **/
4495static int e1000_test_msi_interrupt(struct e1000_adapter *adapter)
4496{
4497 struct net_device *netdev = adapter->netdev;
4498 struct e1000_hw *hw = &adapter->hw;
4499 int err;
4500
4501 /* poll_enable hasn't been called yet, so don't need disable */
4502 /* clear any pending events */
4503 er32(ICR);
4504
4505 /* free the real vector and request a test handler */
4506 e1000_free_irq(adapter);
Bruce Allan4662e822008-08-26 18:37:06 -07004507 e1000e_reset_interrupt_capability(adapter);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004508
4509 /* Assume that the test fails, if it succeeds then the test
Bruce Allane921eb12012-11-28 09:28:37 +00004510 * MSI irq handler will unset this flag
4511 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004512 adapter->flags |= FLAG_MSI_TEST_FAILED;
4513
4514 err = pci_enable_msi(adapter->pdev);
4515 if (err)
4516 goto msi_test_failed;
4517
Joe Perchesa0607fd2009-11-18 23:29:17 -08004518 err = request_irq(adapter->pdev->irq, e1000_intr_msi_test, 0,
Bruce Allanf8d59f72008-08-08 18:36:11 -07004519 netdev->name, netdev);
4520 if (err) {
4521 pci_disable_msi(adapter->pdev);
4522 goto msi_test_failed;
4523 }
4524
Bruce Allane921eb12012-11-28 09:28:37 +00004525 /* Force memory writes to complete before enabling and firing an
Bruce Allanbc763292012-08-17 06:18:07 +00004526 * interrupt.
4527 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004528 wmb();
4529
4530 e1000_irq_enable(adapter);
4531
4532 /* fire an unusual interrupt on the test handler */
4533 ew32(ICS, E1000_ICS_RXSEQ);
4534 e1e_flush();
Prasanna S Panchamukhi569a3af2012-04-19 17:01:00 +00004535 msleep(100);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004536
4537 e1000_irq_disable(adapter);
4538
Bruce Allanbc763292012-08-17 06:18:07 +00004539 rmb(); /* read flags after interrupt has been fired */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004540
4541 if (adapter->flags & FLAG_MSI_TEST_FAILED) {
Bruce Allan4662e822008-08-26 18:37:06 -07004542 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Jean Delvare068e8a32010-09-12 22:45:39 +00004543 e_info("MSI interrupt test failed, using legacy interrupt.\n");
Bruce Allan24b706b2012-01-31 06:37:22 +00004544 } else {
Jean Delvare068e8a32010-09-12 22:45:39 +00004545 e_dbg("MSI interrupt test succeeded!\n");
Bruce Allan24b706b2012-01-31 06:37:22 +00004546 }
Bruce Allanf8d59f72008-08-08 18:36:11 -07004547
4548 free_irq(adapter->pdev->irq, netdev);
4549 pci_disable_msi(adapter->pdev);
4550
Bruce Allanf8d59f72008-08-08 18:36:11 -07004551msi_test_failed:
Bruce Allan4662e822008-08-26 18:37:06 -07004552 e1000e_set_interrupt_capability(adapter);
Jean Delvare068e8a32010-09-12 22:45:39 +00004553 return e1000_request_irq(adapter);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004554}
4555
4556/**
4557 * e1000_test_msi - Returns 0 if MSI test succeeds or INTx mode is restored
4558 * @adapter: board private struct
4559 *
4560 * code flow taken from tg3.c, called with e1000 interrupts disabled.
4561 **/
4562static int e1000_test_msi(struct e1000_adapter *adapter)
4563{
4564 int err;
4565 u16 pci_cmd;
4566
4567 if (!(adapter->flags & FLAG_MSI_ENABLED))
4568 return 0;
4569
4570 /* disable SERR in case the MSI write causes a master abort */
4571 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
Dean Nelson36f24072010-06-29 18:12:05 +00004572 if (pci_cmd & PCI_COMMAND_SERR)
4573 pci_write_config_word(adapter->pdev, PCI_COMMAND,
4574 pci_cmd & ~PCI_COMMAND_SERR);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004575
4576 err = e1000_test_msi_interrupt(adapter);
4577
Dean Nelson36f24072010-06-29 18:12:05 +00004578 /* re-enable SERR */
4579 if (pci_cmd & PCI_COMMAND_SERR) {
4580 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
4581 pci_cmd |= PCI_COMMAND_SERR;
4582 pci_write_config_word(adapter->pdev, PCI_COMMAND, pci_cmd);
4583 }
Bruce Allanf8d59f72008-08-08 18:36:11 -07004584
Bruce Allanf8d59f72008-08-08 18:36:11 -07004585 return err;
4586}
4587
4588/**
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004589 * e1000e_open - Called when a network interface is made active
Auke Kokbc7f75f2007-09-17 12:30:59 -07004590 * @netdev: network interface device structure
4591 *
4592 * Returns 0 on success, negative value on failure
4593 *
4594 * The open entry point is called when a network interface is made
4595 * active by the system (IFF_UP). At this point all resources needed
4596 * for transmit and receive operations are allocated, the interrupt
4597 * handler is registered with the OS, the watchdog timer is started,
4598 * and the stack is notified that the interface is ready.
4599 **/
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004600int e1000e_open(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004601{
4602 struct e1000_adapter *adapter = netdev_priv(netdev);
4603 struct e1000_hw *hw = &adapter->hw;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004604 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004605 int err;
4606
4607 /* disallow open during test */
4608 if (test_bit(__E1000_TESTING, &adapter->state))
4609 return -EBUSY;
4610
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004611 pm_runtime_get_sync(&pdev->dev);
4612
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00004613 netif_carrier_off(netdev);
Konstantin Khlebnikovd17ba0f2019-04-17 11:13:20 +03004614 netif_stop_queue(netdev);
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00004615
Auke Kokbc7f75f2007-09-17 12:30:59 -07004616 /* allocate transmit descriptors */
Bruce Allan55aa6982011-12-16 00:45:45 +00004617 err = e1000e_setup_tx_resources(adapter->tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004618 if (err)
4619 goto err_setup_tx;
4620
4621 /* allocate receive descriptors */
Bruce Allan55aa6982011-12-16 00:45:45 +00004622 err = e1000e_setup_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004623 if (err)
4624 goto err_setup_rx;
4625
Bruce Allane921eb12012-11-28 09:28:37 +00004626 /* If AMT is enabled, let the firmware know that the network
Bruce Allan11b08be2010-05-10 14:59:31 +00004627 * interface is now open and reset the part to a known state.
4628 */
4629 if (adapter->flags & FLAG_HAS_AMT) {
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004630 e1000e_get_hw_control(adapter);
Bruce Allan11b08be2010-05-10 14:59:31 +00004631 e1000e_reset(adapter);
4632 }
4633
Auke Kokbc7f75f2007-09-17 12:30:59 -07004634 e1000e_power_up_phy(adapter);
4635
4636 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
Bruce Allane5fe2542013-02-20 04:06:27 +00004637 if ((adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004638 e1000_update_mng_vlan(adapter);
4639
Bruce Allan79d4e902011-12-16 00:46:27 +00004640 /* DMA latency requirement to workaround jumbo issue */
Rafael J. Wysocki81e95ad2020-02-12 00:24:36 +01004641 cpu_latency_qos_add_request(&adapter->pm_qos_req, PM_QOS_DEFAULT_VALUE);
Florian Micklerc128ec22010-08-02 14:27:00 +00004642
Bruce Allane921eb12012-11-28 09:28:37 +00004643 /* before we allocate an interrupt, we must be ready to handle it.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004644 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
4645 * as soon as we call pci_request_irq, so we have to setup our
Bruce Allanad680762008-03-28 09:15:03 -07004646 * clean_rx handler before we do so.
4647 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004648 e1000_configure(adapter);
4649
4650 err = e1000_request_irq(adapter);
4651 if (err)
4652 goto err_req_irq;
4653
Bruce Allane921eb12012-11-28 09:28:37 +00004654 /* Work around PCIe errata with MSI interrupts causing some chipsets to
Bruce Allanf8d59f72008-08-08 18:36:11 -07004655 * ignore e1000e MSI messages, which means we need to test our MSI
4656 * interrupt now
4657 */
Bruce Allan4662e822008-08-26 18:37:06 -07004658 if (adapter->int_mode != E1000E_INT_MODE_LEGACY) {
Bruce Allanf8d59f72008-08-08 18:36:11 -07004659 err = e1000_test_msi(adapter);
4660 if (err) {
4661 e_err("Interrupt allocation failed\n");
4662 goto err_req_irq;
4663 }
4664 }
4665
Auke Kokbc7f75f2007-09-17 12:30:59 -07004666 /* From here on the code is the same as e1000e_up() */
4667 clear_bit(__E1000_DOWN, &adapter->state);
4668
4669 napi_enable(&adapter->napi);
4670
4671 e1000_irq_enable(adapter);
4672
Jeff Kirsher09357b02011-11-18 14:25:00 +00004673 adapter->tx_hang_recheck = false;
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07004674
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00004675 hw->mac.get_link_status = true;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004676 pm_runtime_put(&pdev->dev);
4677
Benjamin Poiriera61cfe42015-11-09 15:50:20 -08004678 e1000e_trigger_lsc(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004679
4680 return 0;
4681
4682err_req_irq:
Rafael J. Wysocki81e95ad2020-02-12 00:24:36 +01004683 cpu_latency_qos_remove_request(&adapter->pm_qos_req);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004684 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004685 e1000_power_down_phy(adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +00004686 e1000e_free_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004687err_setup_rx:
Bruce Allan55aa6982011-12-16 00:45:45 +00004688 e1000e_free_tx_resources(adapter->tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004689err_setup_tx:
4690 e1000e_reset(adapter);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004691 pm_runtime_put_sync(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004692
4693 return err;
4694}
4695
4696/**
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004697 * e1000e_close - Disables a network interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07004698 * @netdev: network interface device structure
4699 *
4700 * Returns 0, this is not allowed to fail
4701 *
4702 * The close entry point is called when an interface is de-activated
4703 * by the OS. The hardware is still under the drivers control, but
4704 * needs to be disabled. A global MAC reset is issued to stop the
4705 * hardware, and all transmit and receive resources are freed.
4706 **/
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01004707int e1000e_close(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004708{
4709 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004710 struct pci_dev *pdev = adapter->pdev;
Bruce Allanbb9e44d2012-03-21 00:39:12 +00004711 int count = E1000_CHECK_RESET_COUNT;
4712
4713 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
Arjan van de Venab6973a2019-06-14 17:29:35 -07004714 usleep_range(10000, 11000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004715
4716 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004717
4718 pm_runtime_get_sync(&pdev->dev);
4719
Alexander Duycka7023812019-10-11 08:34:52 -07004720 if (netif_device_present(netdev)) {
David Ertman28002092014-02-14 07:16:41 +00004721 e1000e_down(adapter, true);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004722 e1000_free_irq(adapter);
David Ertman63eb48f2014-02-14 07:16:46 +00004723
4724 /* Link status message must follow this format */
Alexander Duyckc557a4b2019-10-31 09:58:51 -07004725 netdev_info(netdev, "NIC Link is Down\n");
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004726 }
Bruce Allana3b87a42013-04-20 05:37:29 +00004727
4728 napi_disable(&adapter->napi);
4729
Bruce Allan55aa6982011-12-16 00:45:45 +00004730 e1000e_free_tx_resources(adapter->tx_ring);
4731 e1000e_free_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004732
Bruce Allane921eb12012-11-28 09:28:37 +00004733 /* kill manageability vlan ID if supported, but not if a vlan with
Bruce Allanad680762008-03-28 09:15:03 -07004734 * the same ID is registered on the host OS (let 8021q kill it)
4735 */
Bruce Allane5fe2542013-02-20 04:06:27 +00004736 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN)
Patrick McHardy80d5c362013-04-19 02:04:28 +00004737 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
4738 adapter->mng_vlan_id);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004739
Bruce Allane921eb12012-11-28 09:28:37 +00004740 /* If AMT is enabled, let the firmware know that the network
Bruce Allanad680762008-03-28 09:15:03 -07004741 * interface is now closed
4742 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004743 if ((adapter->flags & FLAG_HAS_AMT) &&
4744 !test_bit(__E1000_TESTING, &adapter->state))
4745 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004746
Rafael J. Wysocki81e95ad2020-02-12 00:24:36 +01004747 cpu_latency_qos_remove_request(&adapter->pm_qos_req);
Florian Micklerc128ec22010-08-02 14:27:00 +00004748
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004749 pm_runtime_put_sync(&pdev->dev);
4750
Auke Kokbc7f75f2007-09-17 12:30:59 -07004751 return 0;
4752}
Bruce Allanfc830b72013-02-20 04:06:11 +00004753
Auke Kokbc7f75f2007-09-17 12:30:59 -07004754/**
4755 * e1000_set_mac - Change the Ethernet Address of the NIC
4756 * @netdev: network interface device structure
4757 * @p: pointer to an address structure
4758 *
4759 * Returns 0 on success, negative on failure
4760 **/
4761static int e1000_set_mac(struct net_device *netdev, void *p)
4762{
4763 struct e1000_adapter *adapter = netdev_priv(netdev);
Bruce Allan69e1e012012-04-14 03:28:50 +00004764 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004765 struct sockaddr *addr = p;
4766
4767 if (!is_valid_ether_addr(addr->sa_data))
4768 return -EADDRNOTAVAIL;
4769
4770 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
4771 memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
4772
Bruce Allan69e1e012012-04-14 03:28:50 +00004773 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004774
4775 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA) {
4776 /* activate the work around */
4777 e1000e_set_laa_state_82571(&adapter->hw, 1);
4778
Bruce Allane921eb12012-11-28 09:28:37 +00004779 /* Hold a copy of the LAA in RAR[14] This is done so that
Auke Kokbc7f75f2007-09-17 12:30:59 -07004780 * between the time RAR[0] gets clobbered and the time it
4781 * gets fixed (in e1000_watchdog), the actual LAA is in one
4782 * of the RARs and no incoming packets directed to this port
4783 * are dropped. Eventually the LAA will be in RAR[0] and
Bruce Allanad680762008-03-28 09:15:03 -07004784 * RAR[14]
4785 */
Bruce Allan69e1e012012-04-14 03:28:50 +00004786 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr,
4787 adapter->hw.mac.rar_entry_count - 1);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004788 }
4789
4790 return 0;
4791}
4792
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004793/**
4794 * e1000e_update_phy_task - work thread to update phy
4795 * @work: pointer to our work struct
4796 *
4797 * this worker thread exists because we must acquire a
4798 * semaphore to read the phy, which we could msleep while
4799 * waiting for it, and we can't msleep in a timer.
4800 **/
4801static void e1000e_update_phy_task(struct work_struct *work)
4802{
4803 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00004804 struct e1000_adapter,
4805 update_phy_task);
David Ertmana03206e2014-01-24 23:07:48 +00004806 struct e1000_hw *hw = &adapter->hw;
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00004807
4808 if (test_bit(__E1000_DOWN, &adapter->state))
4809 return;
4810
David Ertmana03206e2014-01-24 23:07:48 +00004811 e1000_get_phy_info(hw);
4812
4813 /* Enable EEE on 82579 after link up */
David Ertman50844bb2014-05-13 00:06:26 +00004814 if (hw->phy.type >= e1000_phy_82579)
David Ertmana03206e2014-01-24 23:07:48 +00004815 e1000_set_eee_pchlan(hw);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004816}
4817
Bruce Allane921eb12012-11-28 09:28:37 +00004818/**
4819 * e1000_update_phy_info - timre call-back to update PHY info
4820 * @data: pointer to adapter cast into an unsigned long
4821 *
Bruce Allanad680762008-03-28 09:15:03 -07004822 * Need to wait a few seconds after link up to get diagnostic information from
4823 * the phy
Bruce Allane921eb12012-11-28 09:28:37 +00004824 **/
Kees Cook26566ea2017-10-16 17:29:35 -07004825static void e1000_update_phy_info(struct timer_list *t)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004826{
Kees Cook26566ea2017-10-16 17:29:35 -07004827 struct e1000_adapter *adapter = from_timer(adapter, t, phy_info_timer);
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00004828
4829 if (test_bit(__E1000_DOWN, &adapter->state))
4830 return;
4831
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004832 schedule_work(&adapter->update_phy_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004833}
4834
4835/**
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004836 * e1000e_update_phy_stats - Update the PHY statistics counters
4837 * @adapter: board private structure
Bruce Allan2b6b1682011-05-13 07:20:09 +00004838 *
4839 * Read/clear the upper 16-bit PHY registers and read/accumulate lower
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004840 **/
4841static void e1000e_update_phy_stats(struct e1000_adapter *adapter)
4842{
4843 struct e1000_hw *hw = &adapter->hw;
4844 s32 ret_val;
4845 u16 phy_data;
4846
4847 ret_val = hw->phy.ops.acquire(hw);
4848 if (ret_val)
4849 return;
4850
Bruce Allane921eb12012-11-28 09:28:37 +00004851 /* A page set is expensive so check if already on desired page.
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004852 * If not, set to the page with the PHY status registers.
4853 */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004854 hw->phy.addr = 1;
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004855 ret_val = e1000e_read_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
4856 &phy_data);
4857 if (ret_val)
4858 goto release;
Bruce Allan2b6b1682011-05-13 07:20:09 +00004859 if (phy_data != (HV_STATS_PAGE << IGP_PAGE_SHIFT)) {
4860 ret_val = hw->phy.ops.set_page(hw,
4861 HV_STATS_PAGE << IGP_PAGE_SHIFT);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004862 if (ret_val)
4863 goto release;
4864 }
4865
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004866 /* Single Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004867 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4868 ret_val = hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004869 if (!ret_val)
4870 adapter->stats.scc += phy_data;
4871
4872 /* Excessive Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004873 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4874 ret_val = hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004875 if (!ret_val)
4876 adapter->stats.ecol += phy_data;
4877
4878 /* Multiple Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004879 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4880 ret_val = hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004881 if (!ret_val)
4882 adapter->stats.mcc += phy_data;
4883
4884 /* Late Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004885 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4886 ret_val = hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004887 if (!ret_val)
4888 adapter->stats.latecol += phy_data;
4889
4890 /* Collision Count - also used for adaptive IFS */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004891 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4892 ret_val = hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004893 if (!ret_val)
4894 hw->mac.collision_delta = phy_data;
4895
4896 /* Defer Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004897 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4898 ret_val = hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004899 if (!ret_val)
4900 adapter->stats.dc += phy_data;
4901
4902 /* Transmit with no CRS */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004903 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4904 ret_val = hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004905 if (!ret_val)
4906 adapter->stats.tncrs += phy_data;
4907
4908release:
4909 hw->phy.ops.release(hw);
4910}
4911
4912/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004913 * e1000e_update_stats - Update the board statistics counters
4914 * @adapter: board private structure
4915 **/
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004916static void e1000e_update_stats(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004917{
Ajit Khaparde7274c202009-10-07 02:44:26 +00004918 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004919 struct e1000_hw *hw = &adapter->hw;
4920 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004921
Bruce Allane921eb12012-11-28 09:28:37 +00004922 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kokbc7f75f2007-09-17 12:30:59 -07004923 * connection is down.
4924 */
4925 if (adapter->link_speed == 0)
4926 return;
4927 if (pci_channel_offline(pdev))
4928 return;
4929
Auke Kokbc7f75f2007-09-17 12:30:59 -07004930 adapter->stats.crcerrs += er32(CRCERRS);
4931 adapter->stats.gprc += er32(GPRC);
Bruce Allan7c257692008-04-23 11:09:00 -07004932 adapter->stats.gorc += er32(GORCL);
Bruce Allane80bd1d2013-05-01 01:19:46 +00004933 er32(GORCH); /* Clear gorc */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004934 adapter->stats.bprc += er32(BPRC);
4935 adapter->stats.mprc += er32(MPRC);
4936 adapter->stats.roc += er32(ROC);
4937
Auke Kokbc7f75f2007-09-17 12:30:59 -07004938 adapter->stats.mpc += er32(MPC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004939
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004940 /* Half-duplex statistics */
4941 if (adapter->link_duplex == HALF_DUPLEX) {
4942 if (adapter->flags2 & FLAG2_HAS_PHY_STATS) {
4943 e1000e_update_phy_stats(adapter);
4944 } else {
4945 adapter->stats.scc += er32(SCC);
4946 adapter->stats.ecol += er32(ECOL);
4947 adapter->stats.mcc += er32(MCC);
4948 adapter->stats.latecol += er32(LATECOL);
4949 adapter->stats.dc += er32(DC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004950
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004951 hw->mac.collision_delta = er32(COLC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004952
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004953 if ((hw->mac.type != e1000_82574) &&
4954 (hw->mac.type != e1000_82583))
4955 adapter->stats.tncrs += er32(TNCRS);
4956 }
4957 adapter->stats.colc += hw->mac.collision_delta;
Bruce Allana4f58f52009-06-02 11:29:18 +00004958 }
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004959
Auke Kokbc7f75f2007-09-17 12:30:59 -07004960 adapter->stats.xonrxc += er32(XONRXC);
4961 adapter->stats.xontxc += er32(XONTXC);
4962 adapter->stats.xoffrxc += er32(XOFFRXC);
4963 adapter->stats.xofftxc += er32(XOFFTXC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004964 adapter->stats.gptc += er32(GPTC);
Bruce Allan7c257692008-04-23 11:09:00 -07004965 adapter->stats.gotc += er32(GOTCL);
Bruce Allane80bd1d2013-05-01 01:19:46 +00004966 er32(GOTCH); /* Clear gotc */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004967 adapter->stats.rnbc += er32(RNBC);
4968 adapter->stats.ruc += er32(RUC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004969
4970 adapter->stats.mptc += er32(MPTC);
4971 adapter->stats.bptc += er32(BPTC);
4972
4973 /* used for adaptive IFS */
4974
4975 hw->mac.tx_packet_delta = er32(TPT);
4976 adapter->stats.tpt += hw->mac.tx_packet_delta;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004977
4978 adapter->stats.algnerrc += er32(ALGNERRC);
4979 adapter->stats.rxerrc += er32(RXERRC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004980 adapter->stats.cexterr += er32(CEXTERR);
4981 adapter->stats.tsctc += er32(TSCTC);
4982 adapter->stats.tsctfc += er32(TSCTFC);
4983
Auke Kokbc7f75f2007-09-17 12:30:59 -07004984 /* Fill out the OS statistics structure */
Ajit Khaparde7274c202009-10-07 02:44:26 +00004985 netdev->stats.multicast = adapter->stats.mprc;
4986 netdev->stats.collisions = adapter->stats.colc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004987
4988 /* Rx Errors */
4989
Bruce Allane921eb12012-11-28 09:28:37 +00004990 /* RLEC on some newer hardware can be incorrect so build
Bruce Allanad680762008-03-28 09:15:03 -07004991 * our own version based on RUC and ROC
4992 */
Ajit Khaparde7274c202009-10-07 02:44:26 +00004993 netdev->stats.rx_errors = adapter->stats.rxerrc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00004994 adapter->stats.crcerrs + adapter->stats.algnerrc +
4995 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004996 netdev->stats.rx_length_errors = adapter->stats.ruc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00004997 adapter->stats.roc;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004998 netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
4999 netdev->stats.rx_frame_errors = adapter->stats.algnerrc;
5000 netdev->stats.rx_missed_errors = adapter->stats.mpc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005001
5002 /* Tx Errors */
Bruce Allanf0ff4392013-02-20 04:05:39 +00005003 netdev->stats.tx_errors = adapter->stats.ecol + adapter->stats.latecol;
Ajit Khaparde7274c202009-10-07 02:44:26 +00005004 netdev->stats.tx_aborted_errors = adapter->stats.ecol;
5005 netdev->stats.tx_window_errors = adapter->stats.latecol;
5006 netdev->stats.tx_carrier_errors = adapter->stats.tncrs;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005007
5008 /* Tx Dropped needs to be maintained elsewhere */
5009
Auke Kokbc7f75f2007-09-17 12:30:59 -07005010 /* Management Stats */
5011 adapter->stats.mgptc += er32(MGTPTC);
5012 adapter->stats.mgprc += er32(MGTPRC);
5013 adapter->stats.mgpdc += er32(MGTPDC);
Bruce Allan94fb8482013-01-23 09:00:03 +00005014
5015 /* Correctable ECC Errors */
Sasha Neftinc8744f42017-04-06 10:26:47 +03005016 if (hw->mac.type >= e1000_pch_lpt) {
Bruce Allan94fb8482013-01-23 09:00:03 +00005017 u32 pbeccsts = er32(PBECCSTS);
David Ertman6cf08d12014-04-05 06:07:00 +00005018
Bruce Allan94fb8482013-01-23 09:00:03 +00005019 adapter->corr_errors +=
5020 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
5021 adapter->uncorr_errors +=
5022 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
5023 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
5024 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005025}
5026
Bruce Allan7c257692008-04-23 11:09:00 -07005027/**
5028 * e1000_phy_read_status - Update the PHY register status snapshot
5029 * @adapter: board private structure
5030 **/
5031static void e1000_phy_read_status(struct e1000_adapter *adapter)
5032{
5033 struct e1000_hw *hw = &adapter->hw;
5034 struct e1000_phy_regs *phy = &adapter->phy_regs;
Bruce Allan7c257692008-04-23 11:09:00 -07005035
Bruce Allan97390ab2013-06-29 07:42:25 +00005036 if (!pm_runtime_suspended((&adapter->pdev->dev)->parent) &&
5037 (er32(STATUS) & E1000_STATUS_LU) &&
Bruce Allan7c257692008-04-23 11:09:00 -07005038 (adapter->hw.phy.media_type == e1000_media_type_copper)) {
Bruce Allan90da0662011-01-06 07:02:53 +00005039 int ret_val;
5040
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005041 ret_val = e1e_rphy(hw, MII_BMCR, &phy->bmcr);
5042 ret_val |= e1e_rphy(hw, MII_BMSR, &phy->bmsr);
5043 ret_val |= e1e_rphy(hw, MII_ADVERTISE, &phy->advertise);
5044 ret_val |= e1e_rphy(hw, MII_LPA, &phy->lpa);
5045 ret_val |= e1e_rphy(hw, MII_EXPANSION, &phy->expansion);
5046 ret_val |= e1e_rphy(hw, MII_CTRL1000, &phy->ctrl1000);
5047 ret_val |= e1e_rphy(hw, MII_STAT1000, &phy->stat1000);
5048 ret_val |= e1e_rphy(hw, MII_ESTATUS, &phy->estatus);
Bruce Allan7c257692008-04-23 11:09:00 -07005049 if (ret_val)
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005050 e_warn("Error reading PHY register\n");
Bruce Allan7c257692008-04-23 11:09:00 -07005051 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00005052 /* Do not read PHY registers if link is not up
Bruce Allan7c257692008-04-23 11:09:00 -07005053 * Set values to typical power-on defaults
5054 */
5055 phy->bmcr = (BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_FULLDPLX);
5056 phy->bmsr = (BMSR_100FULL | BMSR_100HALF | BMSR_10FULL |
5057 BMSR_10HALF | BMSR_ESTATEN | BMSR_ANEGCAPABLE |
5058 BMSR_ERCAP);
5059 phy->advertise = (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP |
5060 ADVERTISE_ALL | ADVERTISE_CSMA);
5061 phy->lpa = 0;
5062 phy->expansion = EXPANSION_ENABLENPAGE;
5063 phy->ctrl1000 = ADVERTISE_1000FULL;
5064 phy->stat1000 = 0;
5065 phy->estatus = (ESTATUS_1000_TFULL | ESTATUS_1000_THALF);
5066 }
Bruce Allan7c257692008-04-23 11:09:00 -07005067}
5068
Auke Kokbc7f75f2007-09-17 12:30:59 -07005069static void e1000_print_link_info(struct e1000_adapter *adapter)
5070{
Auke Kokbc7f75f2007-09-17 12:30:59 -07005071 struct e1000_hw *hw = &adapter->hw;
5072 u32 ctrl = er32(CTRL);
5073
Bruce Allan8f12fe82008-11-21 16:54:43 -08005074 /* Link status message must follow this format for user tools */
Alexander Duyckc557a4b2019-10-31 09:58:51 -07005075 netdev_info(adapter->netdev,
5076 "NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
5077 adapter->link_speed,
5078 adapter->link_duplex == FULL_DUPLEX ? "Full" : "Half",
5079 (ctrl & E1000_CTRL_TFCE) && (ctrl & E1000_CTRL_RFCE) ? "Rx/Tx" :
5080 (ctrl & E1000_CTRL_RFCE) ? "Rx" :
5081 (ctrl & E1000_CTRL_TFCE) ? "Tx" : "None");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005082}
5083
Bruce Allan0c6bdb32010-06-17 18:58:43 +00005084static bool e1000e_has_link(struct e1000_adapter *adapter)
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005085{
5086 struct e1000_hw *hw = &adapter->hw;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005087 bool link_active = false;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005088 s32 ret_val = 0;
5089
Bruce Allane921eb12012-11-28 09:28:37 +00005090 /* get_link_status is set on LSC (link status) interrupt or
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005091 * Rx sequence error interrupt. get_link_status will stay
Benjamin Poirier65a29da2017-07-21 11:36:24 -07005092 * true until the check_for_link establishes link
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005093 * for copper adapters ONLY
5094 */
5095 switch (hw->phy.media_type) {
5096 case e1000_media_type_copper:
5097 if (hw->mac.get_link_status) {
5098 ret_val = hw->mac.ops.check_for_link(hw);
Benjamin Poirier3016e0a2018-03-06 10:55:52 +09005099 link_active = !hw->mac.get_link_status;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005100 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005101 link_active = true;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005102 }
5103 break;
5104 case e1000_media_type_fiber:
5105 ret_val = hw->mac.ops.check_for_link(hw);
5106 link_active = !!(er32(STATUS) & E1000_STATUS_LU);
5107 break;
5108 case e1000_media_type_internal_serdes:
5109 ret_val = hw->mac.ops.check_for_link(hw);
Benjamin Poirier65a29da2017-07-21 11:36:24 -07005110 link_active = hw->mac.serdes_has_link;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005111 break;
5112 default:
5113 case e1000_media_type_unknown:
5114 break;
5115 }
5116
Benjamin Poirierd3509f82017-07-21 11:36:25 -07005117 if ((ret_val == -E1000_ERR_PHY) && (hw->phy.type == e1000_phy_igp_3) &&
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005118 (er32(CTRL) & E1000_PHY_CTRL_GBE_DISABLE)) {
5119 /* See e1000_kmrn_lock_loss_workaround_ich8lan() */
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005120 e_info("Gigabit has been disabled, downgrading speed\n");
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005121 }
5122
5123 return link_active;
5124}
5125
5126static void e1000e_enable_receives(struct e1000_adapter *adapter)
5127{
5128 /* make sure the receive unit is started */
5129 if ((adapter->flags & FLAG_RX_NEEDS_RESTART) &&
Bruce Allan12d43f72012-12-05 06:26:14 +00005130 (adapter->flags & FLAG_RESTART_NOW)) {
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005131 struct e1000_hw *hw = &adapter->hw;
5132 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00005133
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005134 ew32(RCTL, rctl | E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00005135 adapter->flags &= ~FLAG_RESTART_NOW;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005136 }
5137}
5138
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005139static void e1000e_check_82574_phy_workaround(struct e1000_adapter *adapter)
5140{
5141 struct e1000_hw *hw = &adapter->hw;
5142
Bruce Allane921eb12012-11-28 09:28:37 +00005143 /* With 82574 controllers, PHY needs to be checked periodically
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005144 * for hung state and reset, if two calls return true
5145 */
5146 if (e1000_check_phy_82574(hw))
5147 adapter->phy_hang_count++;
5148 else
5149 adapter->phy_hang_count = 0;
5150
5151 if (adapter->phy_hang_count > 1) {
5152 adapter->phy_hang_count = 0;
David Ertmand9554e92014-01-08 01:07:55 +00005153 e_dbg("PHY appears hung - resetting\n");
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005154 schedule_work(&adapter->reset_task);
5155 }
5156}
5157
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08005158/**
5159 * e1000_watchdog - Timer Call-back
5160 * @data: pointer to adapter cast into an unsigned long
5161 **/
5162static void e1000_watchdog(struct timer_list *t)
5163{
5164 struct e1000_adapter *adapter = from_timer(adapter, t, watchdog_timer);
5165
5166 /* Do the rest outside of interrupt context */
5167 schedule_work(&adapter->watchdog_task);
5168
5169 /* TODO: make this use queue_delayed_work() */
5170}
5171
Auke Kokbc7f75f2007-09-17 12:30:59 -07005172static void e1000_watchdog_task(struct work_struct *work)
5173{
5174 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00005175 struct e1000_adapter,
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08005176 watchdog_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005177 struct net_device *netdev = adapter->netdev;
5178 struct e1000_mac_info *mac = &adapter->hw.mac;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08005179 struct e1000_phy_info *phy = &adapter->hw.phy;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005180 struct e1000_ring *tx_ring = adapter->tx_ring;
Vitaly Lifshitsdef4ec62019-06-25 17:39:11 +03005181 u32 dmoff_exit_timeout = 100, tries = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005182 struct e1000_hw *hw = &adapter->hw;
Vitaly Lifshitsdef4ec62019-06-25 17:39:11 +03005183 u32 link, tctl, pcim_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005184
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00005185 if (test_bit(__E1000_DOWN, &adapter->state))
5186 return;
5187
David S. Millerb405e8d2010-02-04 22:31:41 -08005188 link = e1000e_has_link(adapter);
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005189 if ((netif_carrier_ok(netdev)) && link) {
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005190 /* Cancel scheduled suspend requests. */
5191 pm_runtime_resume(netdev->dev.parent);
5192
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005193 e1000e_enable_receives(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005194 goto link_up;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005195 }
5196
5197 if ((e1000e_enable_tx_pkt_filtering(hw)) &&
5198 (adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id))
5199 e1000_update_mng_vlan(adapter);
5200
Auke Kokbc7f75f2007-09-17 12:30:59 -07005201 if (link) {
5202 if (!netif_carrier_ok(netdev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005203 bool txb2b = true;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005204
5205 /* Cancel scheduled suspend requests. */
5206 pm_runtime_resume(netdev->dev.parent);
5207
Vitaly Lifshitsdef4ec62019-06-25 17:39:11 +03005208 /* Checking if MAC is in DMoff state*/
5209 pcim_state = er32(STATUS);
5210 while (pcim_state & E1000_STATUS_PCIM_STATE) {
5211 if (tries++ == dmoff_exit_timeout) {
5212 e_dbg("Error in exiting dmoff\n");
5213 break;
5214 }
5215 usleep_range(10000, 20000);
5216 pcim_state = er32(STATUS);
5217
5218 /* Checking if MAC exited DMoff state */
5219 if (!(pcim_state & E1000_STATUS_PCIM_STATE))
5220 e1000_phy_hw_reset(&adapter->hw);
5221 }
5222
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005223 /* update snapshot of PHY registers on LSC */
Bruce Allan7c257692008-04-23 11:09:00 -07005224 e1000_phy_read_status(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005225 mac->ops.get_link_up_info(&adapter->hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00005226 &adapter->link_speed,
5227 &adapter->link_duplex);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005228 e1000_print_link_info(adapter);
Koki Sanagie792cd92013-02-03 14:03:55 +00005229
5230 /* check if SmartSpeed worked */
5231 e1000e_check_downshift(hw);
5232 if (phy->speed_downgraded)
5233 netdev_warn(netdev,
5234 "Link Speed was downgraded by SmartSpeed\n");
5235
Bruce Allane921eb12012-11-28 09:28:37 +00005236 /* On supported PHYs, check for duplex mismatch only
Bruce Allanf4187b52008-08-26 18:36:50 -07005237 * if link has autonegotiated at 10/100 half
5238 */
5239 if ((hw->phy.type == e1000_phy_igp_3 ||
5240 hw->phy.type == e1000_phy_bm) &&
David Ertman138953b2013-08-30 05:45:25 +00005241 hw->mac.autoneg &&
Bruce Allanf4187b52008-08-26 18:36:50 -07005242 (adapter->link_speed == SPEED_10 ||
5243 adapter->link_speed == SPEED_100) &&
5244 (adapter->link_duplex == HALF_DUPLEX)) {
5245 u16 autoneg_exp;
5246
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005247 e1e_rphy(hw, MII_EXPANSION, &autoneg_exp);
Bruce Allanf4187b52008-08-26 18:36:50 -07005248
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005249 if (!(autoneg_exp & EXPANSION_NWAY))
Jeff Kirsheref456f82011-11-03 11:40:28 +00005250 e_info("Autonegotiated half duplex but link partner cannot autoneg. Try forcing full duplex if link gets many collisions.\n");
Bruce Allanf4187b52008-08-26 18:36:50 -07005251 }
5252
Emil Tantilovf49c57e2010-03-24 12:55:02 +00005253 /* adjust timeout factor according to speed/duplex */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005254 adapter->tx_timeout_factor = 1;
5255 switch (adapter->link_speed) {
5256 case SPEED_10:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005257 txb2b = false;
Bruce Allan10f1b492008-08-08 18:36:01 -07005258 adapter->tx_timeout_factor = 16;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005259 break;
5260 case SPEED_100:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005261 txb2b = false;
Bruce Allan4c86e0b2009-11-19 12:35:26 +00005262 adapter->tx_timeout_factor = 10;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005263 break;
5264 }
5265
Bruce Allane921eb12012-11-28 09:28:37 +00005266 /* workaround: re-program speed mode bit after
Bruce Allanad680762008-03-28 09:15:03 -07005267 * link-up event
5268 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005269 if ((adapter->flags & FLAG_TARC_SPEED_MODE_BIT) &&
5270 !txb2b) {
5271 u32 tarc0;
David Ertman6cf08d12014-04-05 06:07:00 +00005272
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07005273 tarc0 = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005274 tarc0 &= ~SPEED_MODE_BIT;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07005275 ew32(TARC(0), tarc0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005276 }
5277
Bruce Allane921eb12012-11-28 09:28:37 +00005278 /* disable TSO for pcie and 10/100 speeds, to avoid
Bruce Allanad680762008-03-28 09:15:03 -07005279 * some hardware issues
5280 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005281 if (!(adapter->flags & FLAG_TSO_FORCE)) {
5282 switch (adapter->link_speed) {
5283 case SPEED_10:
5284 case SPEED_100:
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005285 e_info("10/100 speed: disabling TSO\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005286 netdev->features &= ~NETIF_F_TSO;
5287 netdev->features &= ~NETIF_F_TSO6;
5288 break;
5289 case SPEED_1000:
5290 netdev->features |= NETIF_F_TSO;
5291 netdev->features |= NETIF_F_TSO6;
5292 break;
5293 default:
5294 /* oops */
5295 break;
5296 }
Kai-Heng Fengf2980102020-05-07 22:21:07 +08005297 if (hw->mac.type == e1000_pch_spt) {
5298 netdev->features &= ~NETIF_F_TSO;
5299 netdev->features &= ~NETIF_F_TSO6;
5300 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005301 }
5302
Bruce Allane921eb12012-11-28 09:28:37 +00005303 /* enable transmits in the hardware, need to do this
Bruce Allanad680762008-03-28 09:15:03 -07005304 * after setting TARC(0)
5305 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005306 tctl = er32(TCTL);
5307 tctl |= E1000_TCTL_EN;
5308 ew32(TCTL, tctl);
5309
Bruce Allane921eb12012-11-28 09:28:37 +00005310 /* Perform any post-link-up configuration before
Bruce Allan75eb0fa2008-11-21 16:53:51 -08005311 * reporting link up.
5312 */
5313 if (phy->ops.cfg_on_link_up)
5314 phy->ops.cfg_on_link_up(hw);
5315
Konstantin Khlebnikovd17ba0f2019-04-17 11:13:20 +03005316 netif_wake_queue(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005317 netif_carrier_on(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005318
5319 if (!test_bit(__E1000_DOWN, &adapter->state))
5320 mod_timer(&adapter->phy_info_timer,
5321 round_jiffies(jiffies + 2 * HZ));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005322 }
5323 } else {
5324 if (netif_carrier_ok(netdev)) {
5325 adapter->link_speed = 0;
5326 adapter->link_duplex = 0;
Bruce Allan8f12fe82008-11-21 16:54:43 -08005327 /* Link status message must follow this format */
Alexander Duyckc557a4b2019-10-31 09:58:51 -07005328 netdev_info(netdev, "NIC Link is Down\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005329 netif_carrier_off(netdev);
Konstantin Khlebnikovd17ba0f2019-04-17 11:13:20 +03005330 netif_stop_queue(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005331 if (!test_bit(__E1000_DOWN, &adapter->state))
5332 mod_timer(&adapter->phy_info_timer,
5333 round_jiffies(jiffies + 2 * HZ));
5334
David Ertmand9554e92014-01-08 01:07:55 +00005335 /* 8000ES2LAN requires a Rx packet buffer work-around
5336 * on link down event; reset the controller to flush
5337 * the Rx packet buffer.
Bruce Allan12d43f72012-12-05 06:26:14 +00005338 */
Konstantin Khlebnikovcaff4222019-04-17 11:13:16 +03005339 if (adapter->flags & FLAG_RX_NEEDS_RESTART)
Bruce Allan12d43f72012-12-05 06:26:14 +00005340 adapter->flags |= FLAG_RESTART_NOW;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005341 else
5342 pm_schedule_suspend(netdev->dev.parent,
Bruce Allan17e813e2013-02-20 04:06:01 +00005343 LINK_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005344 }
5345 }
5346
5347link_up:
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005348 spin_lock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005349 e1000e_update_stats(adapter);
5350
5351 mac->tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
5352 adapter->tpt_old = adapter->stats.tpt;
5353 mac->collision_delta = adapter->stats.colc - adapter->colc_old;
5354 adapter->colc_old = adapter->stats.colc;
5355
Bruce Allan7c257692008-04-23 11:09:00 -07005356 adapter->gorc = adapter->stats.gorc - adapter->gorc_old;
5357 adapter->gorc_old = adapter->stats.gorc;
5358 adapter->gotc = adapter->stats.gotc - adapter->gotc_old;
5359 adapter->gotc_old = adapter->stats.gotc;
Flavio Leitner2084b112011-04-05 04:27:43 +00005360 spin_unlock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005361
Konstantin Khlebnikovcaff4222019-04-17 11:13:16 +03005362 /* If the link is lost the controller stops DMA, but
5363 * if there is queued Tx work it cannot be done. So
5364 * reset the controller to flush the Tx packet buffers.
5365 */
5366 if (!netif_carrier_ok(netdev) &&
5367 (e1000_desc_unused(tx_ring) + 1 < tx_ring->count))
5368 adapter->flags |= FLAG_RESTART_NOW;
5369
David Ertmand9554e92014-01-08 01:07:55 +00005370 /* If reset is necessary, do it outside of interrupt context. */
Bruce Allan12d43f72012-12-05 06:26:14 +00005371 if (adapter->flags & FLAG_RESTART_NOW) {
Bruce Allan90da0662011-01-06 07:02:53 +00005372 schedule_work(&adapter->reset_task);
5373 /* return immediately since reset is imminent */
5374 return;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005375 }
5376
Bruce Allan12d43f72012-12-05 06:26:14 +00005377 e1000e_update_adaptive(&adapter->hw);
5378
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005379 /* Simple mode for Interrupt Throttle Rate (ITR) */
5380 if (adapter->itr_setting == 4) {
Bruce Allane921eb12012-11-28 09:28:37 +00005381 /* Symmetric Tx/Rx gets a reduced ITR=2000;
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005382 * Total asymmetrical Tx or Rx gets ITR=8000;
5383 * everyone else is between 2000-8000.
5384 */
5385 u32 goc = (adapter->gotc + adapter->gorc) / 10000;
5386 u32 dif = (adapter->gotc > adapter->gorc ?
Bruce Allan17e813e2013-02-20 04:06:01 +00005387 adapter->gotc - adapter->gorc :
5388 adapter->gorc - adapter->gotc) / 10000;
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005389 u32 itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
5390
Matthew Vick22a4cca2012-07-12 00:02:42 +00005391 e1000e_write_itr(adapter, itr);
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005392 }
5393
Bruce Allanad680762008-03-28 09:15:03 -07005394 /* Cause software interrupt to ensure Rx ring is cleaned */
Bruce Allan4662e822008-08-26 18:37:06 -07005395 if (adapter->msix_entries)
5396 ew32(ICS, adapter->rx_ring->ims_val);
5397 else
5398 ew32(ICS, E1000_ICS_RXDMT0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005399
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00005400 /* flush pending descriptors to memory before detecting Tx hang */
5401 e1000e_flush_descriptors(adapter);
5402
Auke Kokbc7f75f2007-09-17 12:30:59 -07005403 /* Force detection of hung controller every watchdog period */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005404 adapter->detect_tx_hung = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005405
Bruce Allane921eb12012-11-28 09:28:37 +00005406 /* With 82571 controllers, LAA may be overwritten due to controller
Bruce Allanad680762008-03-28 09:15:03 -07005407 * reset from the other port. Set the appropriate LAA in RAR[0]
5408 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005409 if (e1000e_get_laa_state_82571(hw))
Bruce Allan69e1e012012-04-14 03:28:50 +00005410 hw->mac.ops.rar_set(hw, adapter->hw.mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005411
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005412 if (adapter->flags2 & FLAG2_CHECK_PHY_HANG)
5413 e1000e_check_82574_phy_workaround(adapter);
5414
Bruce Allanb67e1912012-12-27 08:32:33 +00005415 /* Clear valid timestamp stuck in RXSTMPL/H due to a Rx error */
5416 if (adapter->hwtstamp_config.rx_filter != HWTSTAMP_FILTER_NONE) {
5417 if ((adapter->flags2 & FLAG2_CHECK_RX_HWTSTAMP) &&
5418 (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID)) {
5419 er32(RXSTMPH);
5420 adapter->rx_hwtstamp_cleared++;
5421 } else {
5422 adapter->flags2 |= FLAG2_CHECK_RX_HWTSTAMP;
5423 }
5424 }
5425
Auke Kokbc7f75f2007-09-17 12:30:59 -07005426 /* Reset the timer */
5427 if (!test_bit(__E1000_DOWN, &adapter->state))
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08005428 mod_timer(&adapter->watchdog_timer,
5429 round_jiffies(jiffies + 2 * HZ));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005430}
5431
5432#define E1000_TX_FLAGS_CSUM 0x00000001
5433#define E1000_TX_FLAGS_VLAN 0x00000002
5434#define E1000_TX_FLAGS_TSO 0x00000004
5435#define E1000_TX_FLAGS_IPV4 0x00000008
Ben Greear943146d2012-02-11 15:39:40 +00005436#define E1000_TX_FLAGS_NO_FCS 0x00000010
Bruce Allanb67e1912012-12-27 08:32:33 +00005437#define E1000_TX_FLAGS_HWTSTAMP 0x00000020
Auke Kokbc7f75f2007-09-17 12:30:59 -07005438#define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
5439#define E1000_TX_FLAGS_VLAN_SHIFT 16
5440
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005441static int e1000_tso(struct e1000_ring *tx_ring, struct sk_buff *skb,
5442 __be16 protocol)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005443{
Auke Kokbc7f75f2007-09-17 12:30:59 -07005444 struct e1000_context_desc *context_desc;
5445 struct e1000_buffer *buffer_info;
5446 unsigned int i;
5447 u32 cmd_length = 0;
Bruce Allan70443ae2012-08-17 06:18:13 +00005448 u16 ipcse = 0, mss;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005449 u8 ipcss, ipcso, tucss, tucso, hdr_len;
Francois Romieubcf1f572014-03-30 03:14:43 +00005450 int err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005451
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005452 if (!skb_is_gso(skb))
5453 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005454
Francois Romieubcf1f572014-03-30 03:14:43 +00005455 err = skb_cow_head(skb, 0);
5456 if (err < 0)
5457 return err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005458
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005459 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
5460 mss = skb_shinfo(skb)->gso_size;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005461 if (protocol == htons(ETH_P_IP)) {
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005462 struct iphdr *iph = ip_hdr(skb);
5463 iph->tot_len = 0;
5464 iph->check = 0;
5465 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
Bruce Allanf0ff4392013-02-20 04:05:39 +00005466 0, IPPROTO_TCP, 0);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005467 cmd_length = E1000_TXD_CMD_IP;
5468 ipcse = skb_transport_offset(skb) - 1;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005469 } else if (skb_is_gso_v6(skb)) {
Heiner Kallweit2b316fbc2020-02-18 21:05:02 +01005470 tcp_v6_gso_csum_prep(skb);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005471 ipcse = 0;
5472 }
5473 ipcss = skb_network_offset(skb);
5474 ipcso = (void *)&(ip_hdr(skb)->check) - (void *)skb->data;
5475 tucss = skb_transport_offset(skb);
5476 tucso = (void *)&(tcp_hdr(skb)->check) - (void *)skb->data;
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005477
5478 cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
Bruce Allanf0ff4392013-02-20 04:05:39 +00005479 E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005480
5481 i = tx_ring->next_to_use;
5482 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5483 buffer_info = &tx_ring->buffer_info[i];
5484
Bruce Allane80bd1d2013-05-01 01:19:46 +00005485 context_desc->lower_setup.ip_fields.ipcss = ipcss;
5486 context_desc->lower_setup.ip_fields.ipcso = ipcso;
5487 context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005488 context_desc->upper_setup.tcp_fields.tucss = tucss;
5489 context_desc->upper_setup.tcp_fields.tucso = tucso;
Bruce Allan70443ae2012-08-17 06:18:13 +00005490 context_desc->upper_setup.tcp_fields.tucse = 0;
Bruce Allane80bd1d2013-05-01 01:19:46 +00005491 context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005492 context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
5493 context_desc->cmd_and_length = cpu_to_le32(cmd_length);
5494
5495 buffer_info->time_stamp = jiffies;
5496 buffer_info->next_to_watch = i;
5497
5498 i++;
5499 if (i == tx_ring->count)
5500 i = 0;
5501 tx_ring->next_to_use = i;
5502
5503 return 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005504}
5505
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005506static bool e1000_tx_csum(struct e1000_ring *tx_ring, struct sk_buff *skb,
5507 __be16 protocol)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005508{
Bruce Allan55aa6982011-12-16 00:45:45 +00005509 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005510 struct e1000_context_desc *context_desc;
5511 struct e1000_buffer *buffer_info;
5512 unsigned int i;
5513 u8 css;
Dave Grahamaf807c82008-10-09 14:28:58 -07005514 u32 cmd_len = E1000_TXD_CMD_DEXT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005515
Dave Grahamaf807c82008-10-09 14:28:58 -07005516 if (skb->ip_summed != CHECKSUM_PARTIAL)
David Ertman3992c8e2014-04-05 03:36:15 +00005517 return false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005518
Arthur Jones3f518392009-03-20 15:56:35 -07005519 switch (protocol) {
Harvey Harrison09640e632009-02-01 00:45:17 -08005520 case cpu_to_be16(ETH_P_IP):
Dave Grahamaf807c82008-10-09 14:28:58 -07005521 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
5522 cmd_len |= E1000_TXD_CMD_TCP;
5523 break;
Harvey Harrison09640e632009-02-01 00:45:17 -08005524 case cpu_to_be16(ETH_P_IPV6):
Dave Grahamaf807c82008-10-09 14:28:58 -07005525 /* XXX not handling all IPV6 headers */
5526 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
5527 cmd_len |= E1000_TXD_CMD_TCP;
5528 break;
5529 default:
5530 if (unlikely(net_ratelimit()))
Arthur Jones5f66f202009-03-19 01:13:08 +00005531 e_warn("checksum_partial proto=%x!\n",
5532 be16_to_cpu(protocol));
Dave Grahamaf807c82008-10-09 14:28:58 -07005533 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005534 }
5535
Michał Mirosław0d0b1672010-12-14 15:24:08 +00005536 css = skb_checksum_start_offset(skb);
Dave Grahamaf807c82008-10-09 14:28:58 -07005537
5538 i = tx_ring->next_to_use;
5539 buffer_info = &tx_ring->buffer_info[i];
5540 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5541
5542 context_desc->lower_setup.ip_config = 0;
5543 context_desc->upper_setup.tcp_fields.tucss = css;
Bruce Allanf0ff4392013-02-20 04:05:39 +00005544 context_desc->upper_setup.tcp_fields.tucso = css + skb->csum_offset;
Dave Grahamaf807c82008-10-09 14:28:58 -07005545 context_desc->upper_setup.tcp_fields.tucse = 0;
5546 context_desc->tcp_seg_setup.data = 0;
5547 context_desc->cmd_and_length = cpu_to_le32(cmd_len);
5548
5549 buffer_info->time_stamp = jiffies;
5550 buffer_info->next_to_watch = i;
5551
5552 i++;
5553 if (i == tx_ring->count)
5554 i = 0;
5555 tx_ring->next_to_use = i;
5556
David Ertman3992c8e2014-04-05 03:36:15 +00005557 return true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005558}
5559
Bruce Allan55aa6982011-12-16 00:45:45 +00005560static int e1000_tx_map(struct e1000_ring *tx_ring, struct sk_buff *skb,
5561 unsigned int first, unsigned int max_per_txd,
Bruce Alland821a4c2012-08-24 20:38:11 +00005562 unsigned int nr_frags)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005563{
Bruce Allan55aa6982011-12-16 00:45:45 +00005564 struct e1000_adapter *adapter = tx_ring->adapter;
Alexander Duyck03b13202009-12-02 16:45:31 +00005565 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005566 struct e1000_buffer *buffer_info;
Jesse Brandeburg8ddc9512009-03-02 16:02:53 -08005567 unsigned int len = skb_headlen(skb);
Alexander Duyck03b13202009-12-02 16:45:31 +00005568 unsigned int offset = 0, size, count = 0, i;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005569 unsigned int f, bytecount, segs;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005570
5571 i = tx_ring->next_to_use;
5572
5573 while (len) {
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005574 buffer_info = &tx_ring->buffer_info[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07005575 size = min(len, max_per_txd);
5576
Auke Kokbc7f75f2007-09-17 12:30:59 -07005577 buffer_info->length = size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005578 buffer_info->time_stamp = jiffies;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005579 buffer_info->next_to_watch = i;
Nick Nunley0be3f552010-04-27 13:09:05 +00005580 buffer_info->dma = dma_map_single(&pdev->dev,
5581 skb->data + offset,
Bruce Allanaf667a22010-12-31 06:10:01 +00005582 size, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00005583 buffer_info->mapped_as_page = false;
Nick Nunley0be3f552010-04-27 13:09:05 +00005584 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
Alexander Duyck03b13202009-12-02 16:45:31 +00005585 goto dma_error;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005586
5587 len -= size;
5588 offset += size;
Alexander Duyck03b13202009-12-02 16:45:31 +00005589 count++;
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005590
5591 if (len) {
5592 i++;
5593 if (i == tx_ring->count)
5594 i = 0;
5595 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005596 }
5597
5598 for (f = 0; f < nr_frags; f++) {
Matthew Wilcox (Oracle)d7840972019-07-22 20:08:25 -07005599 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
Auke Kokbc7f75f2007-09-17 12:30:59 -07005600
Eric Dumazet9e903e02011-10-18 21:00:24 +00005601 len = skb_frag_size(frag);
Ian Campbell877749b2011-08-29 23:18:26 +00005602 offset = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005603
5604 while (len) {
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005605 i++;
5606 if (i == tx_ring->count)
5607 i = 0;
5608
Auke Kokbc7f75f2007-09-17 12:30:59 -07005609 buffer_info = &tx_ring->buffer_info[i];
5610 size = min(len, max_per_txd);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005611
5612 buffer_info->length = size;
5613 buffer_info->time_stamp = jiffies;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005614 buffer_info->next_to_watch = i;
Ian Campbell877749b2011-08-29 23:18:26 +00005615 buffer_info->dma = skb_frag_dma_map(&pdev->dev, frag,
Bruce Allan17e813e2013-02-20 04:06:01 +00005616 offset, size,
5617 DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00005618 buffer_info->mapped_as_page = true;
Nick Nunley0be3f552010-04-27 13:09:05 +00005619 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
Alexander Duyck03b13202009-12-02 16:45:31 +00005620 goto dma_error;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005621
5622 len -= size;
5623 offset += size;
5624 count++;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005625 }
5626 }
5627
Bruce Allanaf667a22010-12-31 06:10:01 +00005628 segs = skb_shinfo(skb)->gso_segs ? : 1;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005629 /* multiply data chunks by size of headers */
5630 bytecount = ((segs - 1) * skb_headlen(skb)) + skb->len;
5631
Auke Kokbc7f75f2007-09-17 12:30:59 -07005632 tx_ring->buffer_info[i].skb = skb;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005633 tx_ring->buffer_info[i].segs = segs;
5634 tx_ring->buffer_info[i].bytecount = bytecount;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005635 tx_ring->buffer_info[first].next_to_watch = i;
5636
5637 return count;
Alexander Duyck03b13202009-12-02 16:45:31 +00005638
5639dma_error:
Bruce Allanaf667a22010-12-31 06:10:01 +00005640 dev_err(&pdev->dev, "Tx DMA map failed\n");
Alexander Duyck03b13202009-12-02 16:45:31 +00005641 buffer_info->dma = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005642 if (count)
Alexander Duyck03b13202009-12-02 16:45:31 +00005643 count--;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005644
5645 while (count--) {
Bruce Allanaf667a22010-12-31 06:10:01 +00005646 if (i == 0)
Alexander Duyck03b13202009-12-02 16:45:31 +00005647 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005648 i--;
Alexander Duyck03b13202009-12-02 16:45:31 +00005649 buffer_info = &tx_ring->buffer_info[i];
Florian Fainelli377b6272017-08-25 18:14:24 -07005650 e1000_put_txbuf(tx_ring, buffer_info, true);
Alexander Duyck03b13202009-12-02 16:45:31 +00005651 }
5652
5653 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005654}
5655
Bruce Allan55aa6982011-12-16 00:45:45 +00005656static void e1000_tx_queue(struct e1000_ring *tx_ring, int tx_flags, int count)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005657{
Bruce Allan55aa6982011-12-16 00:45:45 +00005658 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005659 struct e1000_tx_desc *tx_desc = NULL;
5660 struct e1000_buffer *buffer_info;
5661 u32 txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
5662 unsigned int i;
5663
5664 if (tx_flags & E1000_TX_FLAGS_TSO) {
5665 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
Bruce Allanf0ff4392013-02-20 04:05:39 +00005666 E1000_TXD_CMD_TSE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005667 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5668
5669 if (tx_flags & E1000_TX_FLAGS_IPV4)
5670 txd_upper |= E1000_TXD_POPTS_IXSM << 8;
5671 }
5672
5673 if (tx_flags & E1000_TX_FLAGS_CSUM) {
5674 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5675 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5676 }
5677
5678 if (tx_flags & E1000_TX_FLAGS_VLAN) {
5679 txd_lower |= E1000_TXD_CMD_VLE;
5680 txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
5681 }
5682
Ben Greear943146d2012-02-11 15:39:40 +00005683 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5684 txd_lower &= ~(E1000_TXD_CMD_IFCS);
5685
Bruce Allanb67e1912012-12-27 08:32:33 +00005686 if (unlikely(tx_flags & E1000_TX_FLAGS_HWTSTAMP)) {
5687 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5688 txd_upper |= E1000_TXD_EXTCMD_TSTAMP;
5689 }
5690
Auke Kokbc7f75f2007-09-17 12:30:59 -07005691 i = tx_ring->next_to_use;
5692
Bruce Allan36b973d2010-11-24 07:42:43 +00005693 do {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005694 buffer_info = &tx_ring->buffer_info[i];
5695 tx_desc = E1000_TX_DESC(*tx_ring, i);
5696 tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
Bruce Allanf0ff4392013-02-20 04:05:39 +00005697 tx_desc->lower.data = cpu_to_le32(txd_lower |
5698 buffer_info->length);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005699 tx_desc->upper.data = cpu_to_le32(txd_upper);
5700
5701 i++;
5702 if (i == tx_ring->count)
5703 i = 0;
Bruce Allan36b973d2010-11-24 07:42:43 +00005704 } while (--count > 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005705
5706 tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
5707
Ben Greear943146d2012-02-11 15:39:40 +00005708 /* txd_cmd re-enables FCS, so we'll re-disable it here as desired. */
5709 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5710 tx_desc->lower.data &= ~(cpu_to_le32(E1000_TXD_CMD_IFCS));
5711
Bruce Allane921eb12012-11-28 09:28:37 +00005712 /* Force memory writes to complete before letting h/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07005713 * know there are new descriptors to fetch. (Only
5714 * applicable for weak-ordered memory model archs,
Bruce Allanad680762008-03-28 09:15:03 -07005715 * such as IA-64).
5716 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005717 wmb();
5718
5719 tx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005720}
5721
5722#define MINIMUM_DHCP_PACKET_SIZE 282
5723static int e1000_transfer_dhcp_info(struct e1000_adapter *adapter,
5724 struct sk_buff *skb)
5725{
Bruce Allane80bd1d2013-05-01 01:19:46 +00005726 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005727 u16 length, offset;
5728
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005729 if (skb_vlan_tag_present(skb) &&
5730 !((skb_vlan_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
Bruce Alland60923c2012-12-05 06:26:56 +00005731 (adapter->hw.mng_cookie.status &
5732 E1000_MNG_DHCP_COOKIE_STATUS_VLAN)))
5733 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005734
5735 if (skb->len <= MINIMUM_DHCP_PACKET_SIZE)
5736 return 0;
5737
Bruce Allan53aa82d2013-02-20 04:06:06 +00005738 if (((struct ethhdr *)skb->data)->h_proto != htons(ETH_P_IP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005739 return 0;
5740
5741 {
Bruce Allan362e20c2013-02-20 04:05:45 +00005742 const struct iphdr *ip = (struct iphdr *)((u8 *)skb->data + 14);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005743 struct udphdr *udp;
5744
5745 if (ip->protocol != IPPROTO_UDP)
5746 return 0;
5747
5748 udp = (struct udphdr *)((u8 *)ip + (ip->ihl << 2));
5749 if (ntohs(udp->dest) != 67)
5750 return 0;
5751
5752 offset = (u8 *)udp + 8 - skb->data;
5753 length = skb->len - offset;
5754 return e1000e_mng_write_dhcp_info(hw, (u8 *)udp + 8, length);
5755 }
5756
5757 return 0;
5758}
5759
Bruce Allan55aa6982011-12-16 00:45:45 +00005760static int __e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005761{
Bruce Allan55aa6982011-12-16 00:45:45 +00005762 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005763
Bruce Allan55aa6982011-12-16 00:45:45 +00005764 netif_stop_queue(adapter->netdev);
Bruce Allane921eb12012-11-28 09:28:37 +00005765 /* Herbert's original patch had:
Auke Kokbc7f75f2007-09-17 12:30:59 -07005766 * smp_mb__after_netif_stop_queue();
Bruce Allanad680762008-03-28 09:15:03 -07005767 * but since that doesn't exist yet, just open code it.
5768 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005769 smp_mb();
5770
Bruce Allane921eb12012-11-28 09:28:37 +00005771 /* We need to check again in a case another CPU has just
Bruce Allanad680762008-03-28 09:15:03 -07005772 * made room available.
5773 */
Bruce Allan55aa6982011-12-16 00:45:45 +00005774 if (e1000_desc_unused(tx_ring) < size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005775 return -EBUSY;
5776
5777 /* A reprieve! */
Bruce Allan55aa6982011-12-16 00:45:45 +00005778 netif_start_queue(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005779 ++adapter->restart_queue;
5780 return 0;
5781}
5782
Bruce Allan55aa6982011-12-16 00:45:45 +00005783static int e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005784{
Bruce Alland821a4c2012-08-24 20:38:11 +00005785 BUG_ON(size > tx_ring->count);
5786
Bruce Allan55aa6982011-12-16 00:45:45 +00005787 if (e1000_desc_unused(tx_ring) >= size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005788 return 0;
Bruce Allan55aa6982011-12-16 00:45:45 +00005789 return __e1000_maybe_stop_tx(tx_ring, size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005790}
5791
Stephen Hemminger3b29a562009-08-31 19:50:55 +00005792static netdev_tx_t e1000_xmit_frame(struct sk_buff *skb,
5793 struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005794{
5795 struct e1000_adapter *adapter = netdev_priv(netdev);
5796 struct e1000_ring *tx_ring = adapter->tx_ring;
5797 unsigned int first;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005798 unsigned int tx_flags = 0;
Eric Dumazete743d312010-04-14 15:59:40 -07005799 unsigned int len = skb_headlen(skb);
Auke Kok4e6c7092007-10-05 14:15:23 -07005800 unsigned int nr_frags;
5801 unsigned int mss;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005802 int count = 0;
5803 int tso;
5804 unsigned int f;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005805 __be16 protocol = vlan_get_protocol(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005806
5807 if (test_bit(__E1000_DOWN, &adapter->state)) {
5808 dev_kfree_skb_any(skb);
5809 return NETDEV_TX_OK;
5810 }
5811
5812 if (skb->len <= 0) {
5813 dev_kfree_skb_any(skb);
5814 return NETDEV_TX_OK;
5815 }
5816
Bruce Allane921eb12012-11-28 09:28:37 +00005817 /* The minimum packet size with TCTL.PSP set is 17 bytes so
Tushar Dave6e97c172012-09-14 02:21:37 +00005818 * pad skb in order to meet this minimum size requirement
5819 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08005820 if (skb_put_padto(skb, 17))
5821 return NETDEV_TX_OK;
Tushar Dave6e97c172012-09-14 02:21:37 +00005822
Auke Kokbc7f75f2007-09-17 12:30:59 -07005823 mss = skb_shinfo(skb)->gso_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005824 if (mss) {
5825 u8 hdr_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005826
Bruce Allane921eb12012-11-28 09:28:37 +00005827 /* TSO Workaround for 82571/2/3 Controllers -- if skb->data
Bruce Allanad680762008-03-28 09:15:03 -07005828 * points to just header, pull a few bytes of payload from
5829 * frags into skb->data
5830 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005831 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
Bruce Allane921eb12012-11-28 09:28:37 +00005832 /* we do this workaround for ES2LAN, but it is un-necessary,
Bruce Allanad680762008-03-28 09:15:03 -07005833 * avoiding it could save a lot of cycles
5834 */
Auke Kok4e6c7092007-10-05 14:15:23 -07005835 if (skb->data_len && (hdr_len == len)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005836 unsigned int pull_size;
5837
Bruce Allana2a5b322012-01-31 06:37:17 +00005838 pull_size = min_t(unsigned int, 4, skb->data_len);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005839 if (!__pskb_pull_tail(skb, pull_size)) {
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005840 e_err("__pskb_pull_tail failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005841 dev_kfree_skb_any(skb);
5842 return NETDEV_TX_OK;
5843 }
Eric Dumazete743d312010-04-14 15:59:40 -07005844 len = skb_headlen(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005845 }
5846 }
5847
5848 /* reserve a descriptor for the offload context */
5849 if ((mss) || (skb->ip_summed == CHECKSUM_PARTIAL))
5850 count++;
5851 count++;
5852
Bruce Alland821a4c2012-08-24 20:38:11 +00005853 count += DIV_ROUND_UP(len, adapter->tx_fifo_limit);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005854
5855 nr_frags = skb_shinfo(skb)->nr_frags;
5856 for (f = 0; f < nr_frags; f++)
Bruce Alland821a4c2012-08-24 20:38:11 +00005857 count += DIV_ROUND_UP(skb_frag_size(&skb_shinfo(skb)->frags[f]),
5858 adapter->tx_fifo_limit);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005859
5860 if (adapter->hw.mac.tx_pkt_filtering)
5861 e1000_transfer_dhcp_info(adapter, skb);
5862
Bruce Allane921eb12012-11-28 09:28:37 +00005863 /* need: count + 2 desc gap to keep tail from touching
Bruce Allanad680762008-03-28 09:15:03 -07005864 * head, otherwise try next time
5865 */
Bruce Allan55aa6982011-12-16 00:45:45 +00005866 if (e1000_maybe_stop_tx(tx_ring, count + 2))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005867 return NETDEV_TX_BUSY;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005868
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005869 if (skb_vlan_tag_present(skb)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005870 tx_flags |= E1000_TX_FLAGS_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005871 tx_flags |= (skb_vlan_tag_get(skb) <<
5872 E1000_TX_FLAGS_VLAN_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005873 }
5874
5875 first = tx_ring->next_to_use;
5876
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005877 tso = e1000_tso(tx_ring, skb, protocol);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005878 if (tso < 0) {
5879 dev_kfree_skb_any(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005880 return NETDEV_TX_OK;
5881 }
5882
5883 if (tso)
5884 tx_flags |= E1000_TX_FLAGS_TSO;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005885 else if (e1000_tx_csum(tx_ring, skb, protocol))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005886 tx_flags |= E1000_TX_FLAGS_CSUM;
5887
Bruce Allane921eb12012-11-28 09:28:37 +00005888 /* Old method was to assume IPv4 packet by default if TSO was enabled.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005889 * 82571 hardware supports TSO capabilities for IPv6 as well...
Bruce Allanad680762008-03-28 09:15:03 -07005890 * no longer assume, we must.
5891 */
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005892 if (protocol == htons(ETH_P_IP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005893 tx_flags |= E1000_TX_FLAGS_IPV4;
5894
Ben Greear943146d2012-02-11 15:39:40 +00005895 if (unlikely(skb->no_fcs))
5896 tx_flags |= E1000_TX_FLAGS_NO_FCS;
5897
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005898 /* if count is 0 then mapping error has occurred */
Bruce Alland821a4c2012-08-24 20:38:11 +00005899 count = e1000_tx_map(tx_ring, skb, first, adapter->tx_fifo_limit,
5900 nr_frags);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005901 if (count) {
Mathias Koehrer69308952014-08-07 18:51:53 +00005902 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
Jacob Kellercff57142017-05-03 10:28:57 -07005903 (adapter->flags & FLAG_HAS_HW_TIMESTAMP)) {
5904 if (!adapter->tx_hwtstamp_skb) {
5905 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
5906 tx_flags |= E1000_TX_FLAGS_HWTSTAMP;
5907 adapter->tx_hwtstamp_skb = skb_get(skb);
5908 adapter->tx_hwtstamp_start = jiffies;
5909 schedule_work(&adapter->tx_hwtstamp_work);
5910 } else {
5911 adapter->tx_hwtstamp_skipped++;
5912 }
Bruce Allanb67e1912012-12-27 08:32:33 +00005913 }
Willem de Bruijn80be3122012-04-27 09:04:05 +00005914
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02005915 skb_tx_timestamp(skb);
5916
Tom Herbert3f0cfa32011-11-28 16:33:16 +00005917 netdev_sent_queue(netdev, skb->len);
Bruce Allan55aa6982011-12-16 00:45:45 +00005918 e1000_tx_queue(tx_ring, tx_flags, count);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005919 /* Make sure there is space in the ring for the next send. */
Bruce Alland821a4c2012-08-24 20:38:11 +00005920 e1000_maybe_stop_tx(tx_ring,
5921 (MAX_SKB_FRAGS *
5922 DIV_ROUND_UP(PAGE_SIZE,
5923 adapter->tx_fifo_limit) + 2));
Florian Westphal472f31f2015-01-09 09:26:14 +00005924
Florian Westphal6b16f9e2019-04-01 16:42:14 +02005925 if (!netdev_xmit_more() ||
Florian Westphal472f31f2015-01-09 09:26:14 +00005926 netif_xmit_stopped(netdev_get_tx_queue(netdev, 0))) {
5927 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
5928 e1000e_update_tdt_wa(tx_ring,
5929 tx_ring->next_to_use);
5930 else
5931 writel(tx_ring->next_to_use, tx_ring->tail);
Florian Westphal472f31f2015-01-09 09:26:14 +00005932 }
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005933 } else {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005934 dev_kfree_skb_any(skb);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005935 tx_ring->buffer_info[first].time_stamp = 0;
5936 tx_ring->next_to_use = first;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005937 }
5938
Auke Kokbc7f75f2007-09-17 12:30:59 -07005939 return NETDEV_TX_OK;
5940}
5941
5942/**
5943 * e1000_tx_timeout - Respond to a Tx Hang
5944 * @netdev: network interface device structure
5945 **/
Michael S. Tsirkin0290bd22019-12-10 09:23:51 -05005946static void e1000_tx_timeout(struct net_device *netdev, unsigned int txqueue)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005947{
5948 struct e1000_adapter *adapter = netdev_priv(netdev);
5949
5950 /* Do the reset outside of interrupt context */
5951 adapter->tx_timeout_count++;
5952 schedule_work(&adapter->reset_task);
5953}
5954
5955static void e1000_reset_task(struct work_struct *work)
5956{
5957 struct e1000_adapter *adapter;
5958 adapter = container_of(work, struct e1000_adapter, reset_task);
5959
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00005960 /* don't run the task if already down */
5961 if (test_bit(__E1000_DOWN, &adapter->state))
5962 return;
5963
Bruce Allan12d43f72012-12-05 06:26:14 +00005964 if (!(adapter->flags & FLAG_RESTART_NOW)) {
Carolyn Wybornyaffa9df2010-10-28 00:59:55 +00005965 e1000e_dump(adapter);
Bruce Allan12d43f72012-12-05 06:26:14 +00005966 e_err("Reset adapter unexpectedly\n");
Carolyn Wybornyaffa9df2010-10-28 00:59:55 +00005967 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005968 e1000e_reinit_locked(adapter);
5969}
5970
5971/**
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005972 * e1000_get_stats64 - Get System Network Statistics
Auke Kokbc7f75f2007-09-17 12:30:59 -07005973 * @netdev: network interface device structure
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005974 * @stats: rtnl_link_stats64 pointer
Auke Kokbc7f75f2007-09-17 12:30:59 -07005975 *
5976 * Returns the address of the device statistics structure.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005977 **/
stephen hemmingerbc1f4472017-01-06 19:12:52 -08005978void e1000e_get_stats64(struct net_device *netdev,
5979 struct rtnl_link_stats64 *stats)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005980{
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005981 struct e1000_adapter *adapter = netdev_priv(netdev);
5982
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005983 spin_lock(&adapter->stats64_lock);
5984 e1000e_update_stats(adapter);
5985 /* Fill out the OS statistics structure */
5986 stats->rx_bytes = adapter->stats.gorc;
5987 stats->rx_packets = adapter->stats.gprc;
5988 stats->tx_bytes = adapter->stats.gotc;
5989 stats->tx_packets = adapter->stats.gptc;
5990 stats->multicast = adapter->stats.mprc;
5991 stats->collisions = adapter->stats.colc;
5992
5993 /* Rx Errors */
5994
Bruce Allane921eb12012-11-28 09:28:37 +00005995 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005996 * our own version based on RUC and ROC
5997 */
5998 stats->rx_errors = adapter->stats.rxerrc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00005999 adapter->stats.crcerrs + adapter->stats.algnerrc +
6000 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
6001 stats->rx_length_errors = adapter->stats.ruc + adapter->stats.roc;
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00006002 stats->rx_crc_errors = adapter->stats.crcerrs;
6003 stats->rx_frame_errors = adapter->stats.algnerrc;
6004 stats->rx_missed_errors = adapter->stats.mpc;
6005
6006 /* Tx Errors */
Bruce Allanf0ff4392013-02-20 04:05:39 +00006007 stats->tx_errors = adapter->stats.ecol + adapter->stats.latecol;
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00006008 stats->tx_aborted_errors = adapter->stats.ecol;
6009 stats->tx_window_errors = adapter->stats.latecol;
6010 stats->tx_carrier_errors = adapter->stats.tncrs;
6011
6012 /* Tx Dropped needs to be maintained elsewhere */
6013
6014 spin_unlock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006015}
6016
6017/**
6018 * e1000_change_mtu - Change the Maximum Transfer Unit
6019 * @netdev: network interface device structure
6020 * @new_mtu: new value for maximum frame size
6021 *
6022 * Returns 0 on success, negative on failure
6023 **/
6024static int e1000_change_mtu(struct net_device *netdev, int new_mtu)
6025{
6026 struct e1000_adapter *adapter = netdev_priv(netdev);
Alexander Duyck8084b862015-05-02 00:52:00 -07006027 int max_frame = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006028
Bruce Allan2adc55c2009-06-02 11:28:58 +00006029 /* Jumbo frame support */
Jarod Wilson91c527a2016-10-17 15:54:05 -04006030 if ((new_mtu > ETH_DATA_LEN) &&
Bruce Allan2e1706f2012-06-30 20:02:42 +00006031 !(adapter->flags & FLAG_HAS_JUMBO_FRAMES)) {
6032 e_err("Jumbo Frames not supported.\n");
6033 return -EINVAL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006034 }
6035
Bruce Allan2fbe4522012-04-19 03:21:47 +00006036 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
6037 if ((adapter->hw.mac.type >= e1000_pch2lan) &&
Bruce Allana1ce6472010-09-22 17:16:40 +00006038 !(adapter->flags2 & FLAG2_CRC_STRIPPING) &&
6039 (new_mtu > ETH_DATA_LEN)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00006040 e_err("Jumbo Frames not supported on this device when CRC stripping is disabled.\n");
Bruce Allana1ce6472010-09-22 17:16:40 +00006041 return -EINVAL;
6042 }
6043
Auke Kokbc7f75f2007-09-17 12:30:59 -07006044 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
Arjan van de Venab6973a2019-06-14 17:29:35 -07006045 usleep_range(1000, 1100);
Bruce Allan610c9922009-11-19 12:35:45 +00006046 /* e1000e_down -> e1000e_reset dependent on max_frame_size & mtu */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07006047 adapter->max_frame_size = max_frame;
Florian Fainelli12299132019-11-07 14:35:36 -08006048 netdev_dbg(netdev, "changing MTU from %d to %d\n",
6049 netdev->mtu, new_mtu);
Bruce Allan610c9922009-11-19 12:35:45 +00006050 netdev->mtu = new_mtu;
David Ertman63eb48f2014-02-14 07:16:46 +00006051
6052 pm_runtime_get_sync(netdev->dev.parent);
6053
Auke Kokbc7f75f2007-09-17 12:30:59 -07006054 if (netif_running(netdev))
David Ertman28002092014-02-14 07:16:41 +00006055 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006056
Bruce Allane921eb12012-11-28 09:28:37 +00006057 /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
Auke Kokbc7f75f2007-09-17 12:30:59 -07006058 * means we reserve 2 more, this pushes us to allocate from the next
6059 * larger slab size.
Bruce Allanad680762008-03-28 09:15:03 -07006060 * i.e. RXBUFFER_2048 --> size-4096 slab
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006061 * However with the new *_jumbo_rx* routines, jumbo receives will use
6062 * fragmented skbs
Bruce Allanad680762008-03-28 09:15:03 -07006063 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07006064
Jesse Brandeburg99261462010-01-22 22:56:16 +00006065 if (max_frame <= 2048)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006066 adapter->rx_buffer_len = 2048;
6067 else
6068 adapter->rx_buffer_len = 4096;
6069
6070 /* adjust allocation if LPE protects us, and we aren't using SBP */
Alexander Duyck8084b862015-05-02 00:52:00 -07006071 if (max_frame <= (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN))
6072 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006073
Auke Kokbc7f75f2007-09-17 12:30:59 -07006074 if (netif_running(netdev))
6075 e1000e_up(adapter);
6076 else
6077 e1000e_reset(adapter);
6078
David Ertman63eb48f2014-02-14 07:16:46 +00006079 pm_runtime_put_sync(netdev->dev.parent);
6080
Auke Kokbc7f75f2007-09-17 12:30:59 -07006081 clear_bit(__E1000_RESETTING, &adapter->state);
6082
6083 return 0;
6084}
6085
6086static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
6087 int cmd)
6088{
6089 struct e1000_adapter *adapter = netdev_priv(netdev);
6090 struct mii_ioctl_data *data = if_mii(ifr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006091
Jeff Kirsher318a94d2008-03-28 09:15:16 -07006092 if (adapter->hw.phy.media_type != e1000_media_type_copper)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006093 return -EOPNOTSUPP;
6094
6095 switch (cmd) {
6096 case SIOCGMIIPHY:
6097 data->phy_id = adapter->hw.phy.addr;
6098 break;
6099 case SIOCGMIIREG:
Bruce Allanb16a0022009-11-20 23:24:30 +00006100 e1000_phy_read_status(adapter);
6101
Bruce Allan7c257692008-04-23 11:09:00 -07006102 switch (data->reg_num & 0x1F) {
6103 case MII_BMCR:
6104 data->val_out = adapter->phy_regs.bmcr;
6105 break;
6106 case MII_BMSR:
6107 data->val_out = adapter->phy_regs.bmsr;
6108 break;
6109 case MII_PHYSID1:
6110 data->val_out = (adapter->hw.phy.id >> 16);
6111 break;
6112 case MII_PHYSID2:
6113 data->val_out = (adapter->hw.phy.id & 0xFFFF);
6114 break;
6115 case MII_ADVERTISE:
6116 data->val_out = adapter->phy_regs.advertise;
6117 break;
6118 case MII_LPA:
6119 data->val_out = adapter->phy_regs.lpa;
6120 break;
6121 case MII_EXPANSION:
6122 data->val_out = adapter->phy_regs.expansion;
6123 break;
6124 case MII_CTRL1000:
6125 data->val_out = adapter->phy_regs.ctrl1000;
6126 break;
6127 case MII_STAT1000:
6128 data->val_out = adapter->phy_regs.stat1000;
6129 break;
6130 case MII_ESTATUS:
6131 data->val_out = adapter->phy_regs.estatus;
6132 break;
6133 default:
Auke Kokbc7f75f2007-09-17 12:30:59 -07006134 return -EIO;
6135 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006136 break;
6137 case SIOCSMIIREG:
6138 default:
6139 return -EOPNOTSUPP;
6140 }
6141 return 0;
6142}
6143
Bruce Allanb67e1912012-12-27 08:32:33 +00006144/**
6145 * e1000e_hwtstamp_ioctl - control hardware time stamping
6146 * @netdev: network interface device structure
6147 * @ifreq: interface request
6148 *
6149 * Outgoing time stamping can be enabled and disabled. Play nice and
6150 * disable it when requested, although it shouldn't cause any overhead
6151 * when no packet needs it. At most one packet in the queue may be
6152 * marked for time stamping, otherwise it would be impossible to tell
6153 * for sure to which packet the hardware time stamp belongs.
6154 *
6155 * Incoming time stamping has to be configured via the hardware filters.
6156 * Not all combinations are supported, in particular event type has to be
6157 * specified. Matching the kind of event packet is not supported, with the
6158 * exception of "all V2 events regardless of level 2 or 4".
6159 **/
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006160static int e1000e_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Bruce Allanb67e1912012-12-27 08:32:33 +00006161{
6162 struct e1000_adapter *adapter = netdev_priv(netdev);
6163 struct hwtstamp_config config;
6164 int ret_val;
6165
6166 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
6167 return -EFAULT;
6168
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00006169 ret_val = e1000e_config_hwtstamp(adapter, &config);
Bruce Allanb67e1912012-12-27 08:32:33 +00006170 if (ret_val)
6171 return ret_val;
6172
Bruce Alland89777b2013-01-19 01:09:58 +00006173 switch (config.rx_filter) {
6174 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
6175 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
6176 case HWTSTAMP_FILTER_PTP_V2_SYNC:
6177 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
6178 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
6179 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
6180 /* With V2 type filters which specify a Sync or Delay Request,
6181 * Path Delay Request/Response messages are also time stamped
6182 * by hardware so notify the caller the requested packets plus
6183 * some others are time stamped.
6184 */
6185 config.rx_filter = HWTSTAMP_FILTER_SOME;
6186 break;
6187 default:
6188 break;
6189 }
6190
Bruce Allanb67e1912012-12-27 08:32:33 +00006191 return copy_to_user(ifr->ifr_data, &config,
6192 sizeof(config)) ? -EFAULT : 0;
6193}
6194
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006195static int e1000e_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
6196{
6197 struct e1000_adapter *adapter = netdev_priv(netdev);
6198
6199 return copy_to_user(ifr->ifr_data, &adapter->hwtstamp_config,
6200 sizeof(adapter->hwtstamp_config)) ? -EFAULT : 0;
6201}
6202
Auke Kokbc7f75f2007-09-17 12:30:59 -07006203static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6204{
6205 switch (cmd) {
6206 case SIOCGMIIPHY:
6207 case SIOCGMIIREG:
6208 case SIOCSMIIREG:
6209 return e1000_mii_ioctl(netdev, ifr, cmd);
Bruce Allanb67e1912012-12-27 08:32:33 +00006210 case SIOCSHWTSTAMP:
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006211 return e1000e_hwtstamp_set(netdev, ifr);
6212 case SIOCGHWTSTAMP:
6213 return e1000e_hwtstamp_get(netdev, ifr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006214 default:
6215 return -EOPNOTSUPP;
6216 }
6217}
6218
Bruce Allana4f58f52009-06-02 11:29:18 +00006219static int e1000_init_phy_wakeup(struct e1000_adapter *adapter, u32 wufc)
6220{
6221 struct e1000_hw *hw = &adapter->hw;
David Ertman74f350e2014-02-22 03:15:17 +00006222 u32 i, mac_reg, wuc;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006223 u16 phy_reg, wuc_enable;
Bruce Allan70806a72013-01-05 05:08:37 +00006224 int retval;
Bruce Allana4f58f52009-06-02 11:29:18 +00006225
6226 /* copy MAC RARs to PHY RARs */
Bruce Alland3738bb2010-06-16 13:27:28 +00006227 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00006228
Bruce Allan2b6b1682011-05-13 07:20:09 +00006229 retval = hw->phy.ops.acquire(hw);
6230 if (retval) {
6231 e_err("Could not acquire PHY\n");
6232 return retval;
6233 }
6234
6235 /* Enable access to wakeup registers on and set page to BM_WUC_PAGE */
6236 retval = e1000_enable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
6237 if (retval)
Bruce Allan75ce1532012-02-08 02:54:48 +00006238 goto release;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006239
6240 /* copy MAC MTA to PHY MTA - only needed for pchlan */
Bruce Allana4f58f52009-06-02 11:29:18 +00006241 for (i = 0; i < adapter->hw.mac.mta_reg_count; i++) {
6242 mac_reg = E1000_READ_REG_ARRAY(hw, E1000_MTA, i);
Bruce Allan2b6b1682011-05-13 07:20:09 +00006243 hw->phy.ops.write_reg_page(hw, BM_MTA(i),
6244 (u16)(mac_reg & 0xFFFF));
6245 hw->phy.ops.write_reg_page(hw, BM_MTA(i) + 1,
6246 (u16)((mac_reg >> 16) & 0xFFFF));
Bruce Allana4f58f52009-06-02 11:29:18 +00006247 }
6248
6249 /* configure PHY Rx Control register */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006250 hw->phy.ops.read_reg_page(&adapter->hw, BM_RCTL, &phy_reg);
Bruce Allana4f58f52009-06-02 11:29:18 +00006251 mac_reg = er32(RCTL);
6252 if (mac_reg & E1000_RCTL_UPE)
6253 phy_reg |= BM_RCTL_UPE;
6254 if (mac_reg & E1000_RCTL_MPE)
6255 phy_reg |= BM_RCTL_MPE;
6256 phy_reg &= ~(BM_RCTL_MO_MASK);
6257 if (mac_reg & E1000_RCTL_MO_3)
6258 phy_reg |= (((mac_reg & E1000_RCTL_MO_3) >> E1000_RCTL_MO_SHIFT)
Bruce Allan17e813e2013-02-20 04:06:01 +00006259 << BM_RCTL_MO_SHIFT);
Bruce Allana4f58f52009-06-02 11:29:18 +00006260 if (mac_reg & E1000_RCTL_BAM)
6261 phy_reg |= BM_RCTL_BAM;
6262 if (mac_reg & E1000_RCTL_PMCF)
6263 phy_reg |= BM_RCTL_PMCF;
6264 mac_reg = er32(CTRL);
6265 if (mac_reg & E1000_CTRL_RFCE)
6266 phy_reg |= BM_RCTL_RFCE;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006267 hw->phy.ops.write_reg_page(&adapter->hw, BM_RCTL, phy_reg);
Bruce Allana4f58f52009-06-02 11:29:18 +00006268
David Ertman74f350e2014-02-22 03:15:17 +00006269 wuc = E1000_WUC_PME_EN;
6270 if (wufc & (E1000_WUFC_MAG | E1000_WUFC_LNKC))
6271 wuc |= E1000_WUC_APME;
6272
Bruce Allana4f58f52009-06-02 11:29:18 +00006273 /* enable PHY wakeup in MAC register */
6274 ew32(WUFC, wufc);
David Ertman74f350e2014-02-22 03:15:17 +00006275 ew32(WUC, (E1000_WUC_PHY_WAKE | E1000_WUC_APMPME |
6276 E1000_WUC_PME_STATUS | wuc));
Bruce Allana4f58f52009-06-02 11:29:18 +00006277
6278 /* configure and enable PHY wakeup in PHY registers */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006279 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUFC, wufc);
David Ertman74f350e2014-02-22 03:15:17 +00006280 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUC, wuc);
Bruce Allana4f58f52009-06-02 11:29:18 +00006281
6282 /* activate PHY wakeup */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006283 wuc_enable |= BM_WUC_ENABLE_BIT | BM_WUC_HOST_WU_BIT;
6284 retval = e1000_disable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
Bruce Allana4f58f52009-06-02 11:29:18 +00006285 if (retval)
6286 e_err("Could not set PHY Host Wakeup bit\n");
Bruce Allan75ce1532012-02-08 02:54:48 +00006287release:
Bruce Allan94d81862009-11-20 23:25:26 +00006288 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00006289
6290 return retval;
6291}
6292
David Ertman2a7e19a2014-07-11 06:21:31 +00006293static void e1000e_flush_lpic(struct pci_dev *pdev)
6294{
6295 struct net_device *netdev = pci_get_drvdata(pdev);
6296 struct e1000_adapter *adapter = netdev_priv(netdev);
6297 struct e1000_hw *hw = &adapter->hw;
6298 u32 ret_val;
6299
6300 pm_runtime_get_sync(netdev->dev.parent);
6301
6302 ret_val = hw->phy.ops.acquire(hw);
6303 if (ret_val)
6304 goto fl_out;
6305
6306 pr_info("EEE TX LPI TIMER: %08X\n",
6307 er32(LPIC) >> E1000_LPIC_LPIET_SHIFT);
6308
6309 hw->phy.ops.release(hw);
6310
6311fl_out:
6312 pm_runtime_put_sync(netdev->dev.parent);
6313}
6314
Sasha Neftin203bddf2019-10-23 18:09:17 +03006315#ifdef CONFIG_PM_SLEEP
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006316/* S0ix implementation */
6317static void e1000e_s0ix_entry_flow(struct e1000_adapter *adapter)
6318{
6319 struct e1000_hw *hw = &adapter->hw;
6320 u32 mac_data;
6321 u16 phy_data;
6322
6323 /* Disable the periodic inband message,
6324 * don't request PCIe clock in K1 page770_17[10:9] = 10b
6325 */
6326 e1e_rphy(hw, HV_PM_CTRL, &phy_data);
6327 phy_data &= ~HV_PM_CTRL_K1_CLK_REQ;
6328 phy_data |= BIT(10);
6329 e1e_wphy(hw, HV_PM_CTRL, phy_data);
6330
6331 /* Make sure we don't exit K1 every time a new packet arrives
6332 * 772_29[5] = 1 CS_Mode_Stay_In_K1
6333 */
6334 e1e_rphy(hw, I217_CGFREG, &phy_data);
6335 phy_data |= BIT(5);
6336 e1e_wphy(hw, I217_CGFREG, phy_data);
6337
6338 /* Change the MAC/PHY interface to SMBus
6339 * Force the SMBus in PHY page769_23[0] = 1
6340 * Force the SMBus in MAC CTRL_EXT[11] = 1
6341 */
6342 e1e_rphy(hw, CV_SMB_CTRL, &phy_data);
6343 phy_data |= CV_SMB_CTRL_FORCE_SMBUS;
6344 e1e_wphy(hw, CV_SMB_CTRL, phy_data);
6345 mac_data = er32(CTRL_EXT);
6346 mac_data |= E1000_CTRL_EXT_FORCE_SMBUS;
6347 ew32(CTRL_EXT, mac_data);
6348
6349 /* DFT control: PHY bit: page769_20[0] = 1
6350 * Gate PPW via EXTCNF_CTRL - set 0x0F00[7] = 1
6351 */
6352 e1e_rphy(hw, I82579_DFT_CTRL, &phy_data);
6353 phy_data |= BIT(0);
6354 e1e_wphy(hw, I82579_DFT_CTRL, phy_data);
6355
6356 mac_data = er32(EXTCNF_CTRL);
6357 mac_data |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
6358 ew32(EXTCNF_CTRL, mac_data);
6359
6360 /* Check MAC Tx/Rx packet buffer pointers.
6361 * Reset MAC Tx/Rx packet buffer pointers to suppress any
6362 * pending traffic indication that would prevent power gating.
6363 */
6364 mac_data = er32(TDFH);
6365 if (mac_data)
6366 ew32(TDFH, 0);
6367 mac_data = er32(TDFT);
6368 if (mac_data)
6369 ew32(TDFT, 0);
6370 mac_data = er32(TDFHS);
6371 if (mac_data)
6372 ew32(TDFHS, 0);
6373 mac_data = er32(TDFTS);
6374 if (mac_data)
6375 ew32(TDFTS, 0);
6376 mac_data = er32(TDFPC);
6377 if (mac_data)
6378 ew32(TDFPC, 0);
6379 mac_data = er32(RDFH);
6380 if (mac_data)
6381 ew32(RDFH, 0);
6382 mac_data = er32(RDFT);
6383 if (mac_data)
6384 ew32(RDFT, 0);
6385 mac_data = er32(RDFHS);
6386 if (mac_data)
6387 ew32(RDFHS, 0);
6388 mac_data = er32(RDFTS);
6389 if (mac_data)
6390 ew32(RDFTS, 0);
6391 mac_data = er32(RDFPC);
6392 if (mac_data)
6393 ew32(RDFPC, 0);
6394
6395 /* Enable the Dynamic Power Gating in the MAC */
6396 mac_data = er32(FEXTNVM7);
6397 mac_data |= BIT(22);
6398 ew32(FEXTNVM7, mac_data);
6399
6400 /* Disable the time synchronization clock */
6401 mac_data = er32(FEXTNVM7);
6402 mac_data |= BIT(31);
6403 mac_data &= ~BIT(0);
6404 ew32(FEXTNVM7, mac_data);
6405
6406 /* Dynamic Power Gating Enable */
6407 mac_data = er32(CTRL_EXT);
6408 mac_data |= BIT(3);
6409 ew32(CTRL_EXT, mac_data);
6410
Vitaly Lifshits632fbd52020-03-12 13:57:07 +02006411 /* Disable disconnected cable conditioning for Power Gating */
6412 mac_data = er32(DPGFR);
6413 mac_data |= BIT(2);
6414 ew32(DPGFR, mac_data);
6415
6416 /* Don't wake from dynamic Power Gating with clock request */
6417 mac_data = er32(FEXTNVM12);
6418 mac_data |= BIT(12);
6419 ew32(FEXTNVM12, mac_data);
6420
6421 /* Ungate PGCB clock */
6422 mac_data = er32(FEXTNVM9);
6423 mac_data |= BIT(28);
6424 ew32(FEXTNVM9, mac_data);
6425
6426 /* Enable K1 off to enable mPHY Power Gating */
6427 mac_data = er32(FEXTNVM6);
6428 mac_data |= BIT(31);
6429 ew32(FEXTNVM12, mac_data);
6430
6431 /* Enable mPHY power gating for any link and speed */
6432 mac_data = er32(FEXTNVM8);
6433 mac_data |= BIT(9);
6434 ew32(FEXTNVM8, mac_data);
6435
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006436 /* Enable the Dynamic Clock Gating in the DMA and MAC */
6437 mac_data = er32(CTRL_EXT);
6438 mac_data |= E1000_CTRL_EXT_DMA_DYN_CLK_EN;
6439 ew32(CTRL_EXT, mac_data);
6440
6441 /* No MAC DPG gating SLP_S0 in modern standby
6442 * Switch the logic of the lanphypc to use PMC counter
6443 */
6444 mac_data = er32(FEXTNVM5);
6445 mac_data |= BIT(7);
6446 ew32(FEXTNVM5, mac_data);
6447}
6448
6449static void e1000e_s0ix_exit_flow(struct e1000_adapter *adapter)
6450{
6451 struct e1000_hw *hw = &adapter->hw;
6452 u32 mac_data;
6453 u16 phy_data;
6454
6455 /* Disable the Dynamic Power Gating in the MAC */
6456 mac_data = er32(FEXTNVM7);
6457 mac_data &= 0xFFBFFFFF;
6458 ew32(FEXTNVM7, mac_data);
6459
6460 /* Enable the time synchronization clock */
6461 mac_data = er32(FEXTNVM7);
6462 mac_data |= BIT(0);
6463 ew32(FEXTNVM7, mac_data);
6464
Vitaly Lifshits632fbd52020-03-12 13:57:07 +02006465 /* Disable mPHY power gating for any link and speed */
6466 mac_data = er32(FEXTNVM8);
6467 mac_data &= ~BIT(9);
6468 ew32(FEXTNVM8, mac_data);
6469
6470 /* Disable K1 off */
6471 mac_data = er32(FEXTNVM6);
6472 mac_data &= ~BIT(31);
6473 ew32(FEXTNVM12, mac_data);
6474
6475 /* Disable Ungate PGCB clock */
6476 mac_data = er32(FEXTNVM9);
6477 mac_data &= ~BIT(28);
6478 ew32(FEXTNVM9, mac_data);
6479
6480 /* Cancel not waking from dynamic
6481 * Power Gating with clock request
6482 */
6483 mac_data = er32(FEXTNVM12);
6484 mac_data &= ~BIT(12);
6485 ew32(FEXTNVM12, mac_data);
6486
6487 /* Cancel disable disconnected cable conditioning
6488 * for Power Gating
6489 */
6490 mac_data = er32(DPGFR);
6491 mac_data &= ~BIT(2);
6492 ew32(DPGFR, mac_data);
6493
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006494 /* Disable Dynamic Power Gating */
6495 mac_data = er32(CTRL_EXT);
6496 mac_data &= 0xFFFFFFF7;
6497 ew32(CTRL_EXT, mac_data);
6498
6499 /* Disable the Dynamic Clock Gating in the DMA and MAC */
6500 mac_data = er32(CTRL_EXT);
6501 mac_data &= 0xFFF7FFFF;
6502 ew32(CTRL_EXT, mac_data);
6503
6504 /* Revert the lanphypc logic to use the internal Gbe counter
6505 * and not the PMC counter
6506 */
6507 mac_data = er32(FEXTNVM5);
6508 mac_data &= 0xFFFFFF7F;
6509 ew32(FEXTNVM5, mac_data);
6510
6511 /* Enable the periodic inband message,
6512 * Request PCIe clock in K1 page770_17[10:9] =01b
6513 */
6514 e1e_rphy(hw, HV_PM_CTRL, &phy_data);
6515 phy_data &= 0xFBFF;
6516 phy_data |= HV_PM_CTRL_K1_CLK_REQ;
6517 e1e_wphy(hw, HV_PM_CTRL, phy_data);
6518
6519 /* Return back configuration
6520 * 772_29[5] = 0 CS_Mode_Stay_In_K1
6521 */
6522 e1e_rphy(hw, I217_CGFREG, &phy_data);
6523 phy_data &= 0xFFDF;
6524 e1e_wphy(hw, I217_CGFREG, phy_data);
6525
6526 /* Change the MAC/PHY interface to Kumeran
6527 * Unforce the SMBus in PHY page769_23[0] = 0
6528 * Unforce the SMBus in MAC CTRL_EXT[11] = 0
6529 */
6530 e1e_rphy(hw, CV_SMB_CTRL, &phy_data);
6531 phy_data &= ~CV_SMB_CTRL_FORCE_SMBUS;
6532 e1e_wphy(hw, CV_SMB_CTRL, phy_data);
6533 mac_data = er32(CTRL_EXT);
6534 mac_data &= ~E1000_CTRL_EXT_FORCE_SMBUS;
6535 ew32(CTRL_EXT, mac_data);
6536}
Sasha Neftin203bddf2019-10-23 18:09:17 +03006537#endif /* CONFIG_PM_SLEEP */
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006538
David Ertman28002092014-02-14 07:16:41 +00006539static int e1000e_pm_freeze(struct device *dev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006540{
Chuhong Yuanee2e80c2019-07-23 22:15:13 +08006541 struct net_device *netdev = dev_get_drvdata(dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006542 struct e1000_adapter *adapter = netdev_priv(netdev);
Alexander Duycka7023812019-10-11 08:34:52 -07006543 bool present;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006544
Alexander Duycka7023812019-10-11 08:34:52 -07006545 rtnl_lock();
6546
6547 present = netif_device_present(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006548 netif_device_detach(netdev);
6549
Alexander Duycka7023812019-10-11 08:34:52 -07006550 if (present && netif_running(netdev)) {
Bruce Allanbb9e44d2012-03-21 00:39:12 +00006551 int count = E1000_CHECK_RESET_COUNT;
6552
6553 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
Arjan van de Venab6973a2019-06-14 17:29:35 -07006554 usleep_range(10000, 11000);
Bruce Allanbb9e44d2012-03-21 00:39:12 +00006555
Auke Kokbc7f75f2007-09-17 12:30:59 -07006556 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
David Ertman28002092014-02-14 07:16:41 +00006557
6558 /* Quiesce the device without resetting the hardware */
6559 e1000e_down(adapter, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006560 e1000_free_irq(adapter);
6561 }
Alexander Duycka7023812019-10-11 08:34:52 -07006562 rtnl_unlock();
6563
Jeff Kirsher9f47a482017-03-23 20:47:15 -07006564 e1000e_reset_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006565
David Ertman28002092014-02-14 07:16:41 +00006566 /* Allow time for pending master requests to run */
6567 e1000e_disable_pcie_master(&adapter->hw);
6568
6569 return 0;
6570}
6571
6572static int __e1000_shutdown(struct pci_dev *pdev, bool runtime)
6573{
6574 struct net_device *netdev = pci_get_drvdata(pdev);
6575 struct e1000_adapter *adapter = netdev_priv(netdev);
6576 struct e1000_hw *hw = &adapter->hw;
6577 u32 ctrl, ctrl_ext, rctl, status;
6578 /* Runtime suspend should only enable wakeup for link changes */
6579 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
6580 int retval = 0;
6581
Auke Kokbc7f75f2007-09-17 12:30:59 -07006582 status = er32(STATUS);
6583 if (status & E1000_STATUS_LU)
6584 wufc &= ~E1000_WUFC_LNKC;
6585
6586 if (wufc) {
6587 e1000_setup_rctl(adapter);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00006588 e1000e_set_rx_mode(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006589
6590 /* turn on all-multi mode if wake on multicast is enabled */
6591 if (wufc & E1000_WUFC_MC) {
6592 rctl = er32(RCTL);
6593 rctl |= E1000_RCTL_MPE;
6594 ew32(RCTL, rctl);
6595 }
6596
6597 ctrl = er32(CTRL);
Bruce Allana4f58f52009-06-02 11:29:18 +00006598 ctrl |= E1000_CTRL_ADVD3WUC;
6599 if (!(adapter->flags2 & FLAG2_HAS_PHY_WAKEUP))
6600 ctrl |= E1000_CTRL_EN_PHY_PWR_MGMT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006601 ew32(CTRL, ctrl);
6602
Jeff Kirsher318a94d2008-03-28 09:15:16 -07006603 if (adapter->hw.phy.media_type == e1000_media_type_fiber ||
6604 adapter->hw.phy.media_type ==
6605 e1000_media_type_internal_serdes) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006606 /* keep the laser running in D3 */
6607 ctrl_ext = er32(CTRL_EXT);
Bruce Allan93a23f42009-12-08 07:27:41 +00006608 ctrl_ext |= E1000_CTRL_EXT_SDP3_DATA;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006609 ew32(CTRL_EXT, ctrl_ext);
6610 }
6611
David Ertman63eb48f2014-02-14 07:16:46 +00006612 if (!runtime)
6613 e1000e_power_up_phy(adapter);
6614
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006615 if (adapter->flags & FLAG_IS_ICH)
Bruce Allan99730e42011-05-13 07:19:48 +00006616 e1000_suspend_workarounds_ich8lan(&adapter->hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006617
Bruce Allan82776a42009-08-14 14:35:33 +00006618 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
Bruce Allana4f58f52009-06-02 11:29:18 +00006619 /* enable wakeup by the PHY */
6620 retval = e1000_init_phy_wakeup(adapter, wufc);
6621 if (retval)
6622 return retval;
6623 } else {
6624 /* enable wakeup by the MAC */
6625 ew32(WUFC, wufc);
6626 ew32(WUC, E1000_WUC_PME_EN);
6627 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006628 } else {
6629 ew32(WUC, 0);
6630 ew32(WUFC, 0);
David Ertman28002092014-02-14 07:16:41 +00006631
6632 e1000_power_down_phy(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006633 }
6634
David Ertman74f350e2014-02-22 03:15:17 +00006635 if (adapter->hw.phy.type == e1000_phy_igp_3) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006636 e1000e_igp3_phy_powerdown_workaround_ich8lan(&adapter->hw);
Sasha Neftinc8744f42017-04-06 10:26:47 +03006637 } else if (hw->mac.type >= e1000_pch_lpt) {
David Ertman74f350e2014-02-22 03:15:17 +00006638 if (!(wufc & (E1000_WUFC_EX | E1000_WUFC_MC | E1000_WUFC_BC)))
6639 /* ULP does not support wake from unicast, multicast
6640 * or broadcast.
6641 */
6642 retval = e1000_enable_ulp_lpt_lp(hw, !runtime);
6643
6644 if (retval)
6645 return retval;
6646 }
6647
Raanan Avargilf5ac7442015-07-06 16:48:00 +03006648 /* Ensure that the appropriate bits are set in LPI_CTRL
6649 * for EEE in Sx
6650 */
6651 if ((hw->phy.type >= e1000_phy_i217) &&
6652 adapter->eee_advert && hw->dev_spec.ich8lan.eee_lp_ability) {
6653 u16 lpi_ctrl = 0;
6654
6655 retval = hw->phy.ops.acquire(hw);
6656 if (!retval) {
6657 retval = e1e_rphy_locked(hw, I82579_LPI_CTRL,
6658 &lpi_ctrl);
6659 if (!retval) {
6660 if (adapter->eee_advert &
6661 hw->dev_spec.ich8lan.eee_lp_ability &
6662 I82579_EEE_100_SUPPORTED)
6663 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
6664 if (adapter->eee_advert &
6665 hw->dev_spec.ich8lan.eee_lp_ability &
6666 I82579_EEE_1000_SUPPORTED)
6667 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
6668
6669 retval = e1e_wphy_locked(hw, I82579_LPI_CTRL,
6670 lpi_ctrl);
6671 }
6672 }
6673 hw->phy.ops.release(hw);
6674 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006675
Bruce Allane921eb12012-11-28 09:28:37 +00006676 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Bruce Allanad680762008-03-28 09:15:03 -07006677 * would have already happened in close and is redundant.
6678 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006679 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006680
Dean Nelson24b41c92013-06-13 03:55:44 +00006681 pci_clear_master(pdev);
6682
Bruce Allane921eb12012-11-28 09:28:37 +00006683 /* The pci-e switch on some quad port adapters will report a
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006684 * correctable error when the MAC transitions from D0 to D3. To
6685 * prevent this we need to mask off the correctable errors on the
6686 * downstream port of the pci-e switch.
Li Zhange8c254c2013-08-13 18:42:58 +00006687 *
6688 * We don't have the associated upstream bridge while assigning
6689 * the PCI device into guest. For example, the KVM on power is
6690 * one of the cases.
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006691 */
6692 if (adapter->flags & FLAG_IS_QUAD_PORT) {
6693 struct pci_dev *us_dev = pdev->bus->self;
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006694 u16 devctl;
6695
Li Zhange8c254c2013-08-13 18:42:58 +00006696 if (!us_dev)
6697 return 0;
6698
Jiang Liuf8c0fca2012-08-20 13:30:43 -06006699 pcie_capability_read_word(us_dev, PCI_EXP_DEVCTL, &devctl);
6700 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL,
6701 (devctl & ~PCI_EXP_DEVCTL_CERE));
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006702
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006703 pci_save_state(pdev);
6704 pci_prepare_to_sleep(pdev);
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006705
Jiang Liuf8c0fca2012-08-20 13:30:43 -06006706 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL, devctl);
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006707 }
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006708
6709 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006710}
6711
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006712/**
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006713 * __e1000e_disable_aspm - Disable ASPM states
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006714 * @pdev: pointer to PCI device struct
6715 * @state: bit-mask of ASPM states to disable
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006716 * @locked: indication if this context holds pci_bus_sem locked.
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006717 *
6718 * Some devices *must* have certain ASPM states disabled per hardware errata.
6719 **/
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006720static void __e1000e_disable_aspm(struct pci_dev *pdev, u16 state, int locked)
Bruce Allan6f461f62010-04-27 03:33:04 +00006721{
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006722 struct pci_dev *parent = pdev->bus->self;
6723 u16 aspm_dis_mask = 0;
6724 u16 pdev_aspmc, parent_aspmc;
Bjorn Helgaasffe0b2ff2012-12-06 06:40:07 +00006725
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006726 switch (state) {
6727 case PCIE_LINK_STATE_L0S:
6728 case PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1:
6729 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L0S;
6730 /* fall-through - can't have L1 without L0s */
6731 case PCIE_LINK_STATE_L1:
6732 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L1;
6733 break;
6734 default:
6735 return;
6736 }
6737
6738 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6739 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6740
6741 if (parent) {
6742 pcie_capability_read_word(parent, PCI_EXP_LNKCTL,
6743 &parent_aspmc);
6744 parent_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6745 }
6746
6747 /* Nothing to do if the ASPM states to be disabled already are */
6748 if (!(pdev_aspmc & aspm_dis_mask) &&
6749 (!parent || !(parent_aspmc & aspm_dis_mask)))
6750 return;
6751
6752 dev_info(&pdev->dev, "Disabling ASPM %s %s\n",
6753 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L0S) ?
6754 "L0s" : "",
6755 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L1) ?
6756 "L1" : "");
6757
6758#ifdef CONFIG_PCIEASPM
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006759 if (locked)
6760 pci_disable_link_state_locked(pdev, state);
6761 else
6762 pci_disable_link_state(pdev, state);
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006763
6764 /* Double-check ASPM control. If not disabled by the above, the
6765 * BIOS is preventing that from happening (or CONFIG_PCIEASPM is
6766 * not enabled); override by writing PCI config space directly.
6767 */
6768 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6769 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6770
6771 if (!(aspm_dis_mask & pdev_aspmc))
6772 return;
6773#endif
Bjorn Helgaasffe0b2ff2012-12-06 06:40:07 +00006774
Bruce Allane921eb12012-11-28 09:28:37 +00006775 /* Both device and parent should have the same ASPM setting.
Bruce Allan6f461f62010-04-27 03:33:04 +00006776 * Disable ASPM in downstream component first and then upstream.
Auke Kok1eae4eb2007-10-31 15:22:00 -07006777 */
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006778 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL, aspm_dis_mask);
Bruce Allan6f461f62010-04-27 03:33:04 +00006779
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006780 if (parent)
6781 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
6782 aspm_dis_mask);
Auke Kok1eae4eb2007-10-31 15:22:00 -07006783}
6784
Yanir Lubetkinbeb0a152015-06-10 01:15:05 +03006785/**
6786 * e1000e_disable_aspm - Disable ASPM states.
6787 * @pdev: pointer to PCI device struct
6788 * @state: bit-mask of ASPM states to disable
6789 *
6790 * This function acquires the pci_bus_sem!
6791 * Some devices *must* have certain ASPM states disabled per hardware errata.
6792 **/
6793static void e1000e_disable_aspm(struct pci_dev *pdev, u16 state)
6794{
6795 __e1000e_disable_aspm(pdev, state, 0);
6796}
6797
6798/**
6799 * e1000e_disable_aspm_locked Disable ASPM states.
6800 * @pdev: pointer to PCI device struct
6801 * @state: bit-mask of ASPM states to disable
6802 *
6803 * This function must be called with pci_bus_sem acquired!
6804 * Some devices *must* have certain ASPM states disabled per hardware errata.
6805 **/
6806static void e1000e_disable_aspm_locked(struct pci_dev *pdev, u16 state)
6807{
6808 __e1000e_disable_aspm(pdev, state, 1);
6809}
6810
Alexander Duycka7023812019-10-11 08:34:52 -07006811static int e1000e_pm_thaw(struct device *dev)
6812{
6813 struct net_device *netdev = dev_get_drvdata(dev);
6814 struct e1000_adapter *adapter = netdev_priv(netdev);
6815 int rc = 0;
6816
6817 e1000e_set_interrupt_capability(adapter);
6818
6819 rtnl_lock();
6820 if (netif_running(netdev)) {
6821 rc = e1000_request_irq(adapter);
6822 if (rc)
6823 goto err_irq;
6824
6825 e1000e_up(adapter);
6826 }
6827
6828 netif_device_attach(netdev);
6829err_irq:
6830 rtnl_unlock();
6831
6832 return rc;
6833}
6834
Rafael J. Wysockiaa338602011-02-11 00:06:54 +01006835#ifdef CONFIG_PM
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006836static int __e1000_resume(struct pci_dev *pdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006837{
6838 struct net_device *netdev = pci_get_drvdata(pdev);
6839 struct e1000_adapter *adapter = netdev_priv(netdev);
6840 struct e1000_hw *hw = &adapter->hw;
Bruce Allan78cd29d2011-03-24 03:09:03 +00006841 u16 aspm_disable_flag = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006842
Bruce Allan78cd29d2011-03-24 03:09:03 +00006843 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6844 aspm_disable_flag = PCIE_LINK_STATE_L0S;
6845 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
6846 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6847 if (aspm_disable_flag)
Raanan Avargil2758f9e2015-07-06 17:57:36 +03006848 e1000e_disable_aspm(pdev, aspm_disable_flag);
Bruce Allan78cd29d2011-03-24 03:09:03 +00006849
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006850 pci_set_master(pdev);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006851
Bruce Allan2fbe4522012-04-19 03:21:47 +00006852 if (hw->mac.type >= e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00006853 e1000_resume_workarounds_pchlan(&adapter->hw);
6854
Auke Kokbc7f75f2007-09-17 12:30:59 -07006855 e1000e_power_up_phy(adapter);
Bruce Allana4f58f52009-06-02 11:29:18 +00006856
6857 /* report the system wakeup cause from S3/S4 */
6858 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
6859 u16 phy_data;
6860
6861 e1e_rphy(&adapter->hw, BM_WUS, &phy_data);
6862 if (phy_data) {
6863 e_info("PHY Wakeup cause - %s\n",
Bruce Allan17e813e2013-02-20 04:06:01 +00006864 phy_data & E1000_WUS_EX ? "Unicast Packet" :
6865 phy_data & E1000_WUS_MC ? "Multicast Packet" :
6866 phy_data & E1000_WUS_BC ? "Broadcast Packet" :
6867 phy_data & E1000_WUS_MAG ? "Magic Packet" :
6868 phy_data & E1000_WUS_LNKC ?
6869 "Link Status Change" : "other");
Bruce Allana4f58f52009-06-02 11:29:18 +00006870 }
6871 e1e_wphy(&adapter->hw, BM_WUS, ~0);
6872 } else {
6873 u32 wus = er32(WUS);
David Ertman6cf08d12014-04-05 06:07:00 +00006874
Bruce Allana4f58f52009-06-02 11:29:18 +00006875 if (wus) {
6876 e_info("MAC Wakeup cause - %s\n",
Bruce Allan17e813e2013-02-20 04:06:01 +00006877 wus & E1000_WUS_EX ? "Unicast Packet" :
6878 wus & E1000_WUS_MC ? "Multicast Packet" :
6879 wus & E1000_WUS_BC ? "Broadcast Packet" :
6880 wus & E1000_WUS_MAG ? "Magic Packet" :
6881 wus & E1000_WUS_LNKC ? "Link Status Change" :
6882 "other");
Bruce Allana4f58f52009-06-02 11:29:18 +00006883 }
6884 ew32(WUS, ~0);
6885 }
6886
Auke Kokbc7f75f2007-09-17 12:30:59 -07006887 e1000e_reset(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006888
Bruce Allancd791612010-05-10 14:59:51 +00006889 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006890
Bruce Allane921eb12012-11-28 09:28:37 +00006891 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07006892 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07006893 * under the control of the driver.
6894 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07006895 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006896 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006897
6898 return 0;
6899}
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006900
Hiroaki SHIMODA3e7986f2014-04-15 08:20:19 +00006901#ifdef CONFIG_PM_SLEEP
David Ertman28002092014-02-14 07:16:41 +00006902static int e1000e_pm_suspend(struct device *dev)
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006903{
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006904 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
6905 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006906 struct pci_dev *pdev = to_pci_dev(dev);
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006907 struct e1000_hw *hw = &adapter->hw;
Chris Wilson833521e2017-05-31 18:50:43 +03006908 int rc;
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006909
David Ertman2a7e19a2014-07-11 06:21:31 +00006910 e1000e_flush_lpic(pdev);
6911
David Ertman28002092014-02-14 07:16:41 +00006912 e1000e_pm_freeze(dev);
6913
Chris Wilson833521e2017-05-31 18:50:43 +03006914 rc = __e1000_shutdown(pdev, false);
6915 if (rc)
6916 e1000e_pm_thaw(dev);
6917
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006918 /* Introduce S0ix implementation */
6919 if (hw->mac.type >= e1000_pch_cnp)
6920 e1000e_s0ix_entry_flow(adapter);
6921
Chris Wilson833521e2017-05-31 18:50:43 +03006922 return rc;
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006923}
6924
David Ertman28002092014-02-14 07:16:41 +00006925static int e1000e_pm_resume(struct device *dev)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006926{
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006927 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
6928 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006929 struct pci_dev *pdev = to_pci_dev(dev);
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006930 struct e1000_hw *hw = &adapter->hw;
David Ertman28002092014-02-14 07:16:41 +00006931 int rc;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006932
Sasha Neftinf15bb6d2019-09-16 09:52:40 +03006933 /* Introduce S0ix implementation */
6934 if (hw->mac.type >= e1000_pch_cnp)
6935 e1000e_s0ix_exit_flow(adapter);
6936
David Ertman28002092014-02-14 07:16:41 +00006937 rc = __e1000_resume(pdev);
6938 if (rc)
6939 return rc;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006940
David Ertman28002092014-02-14 07:16:41 +00006941 return e1000e_pm_thaw(dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006942}
Mika Westerberg38a529b2014-01-16 14:39:39 +02006943#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006944
David Ertman63eb48f2014-02-14 07:16:46 +00006945static int e1000e_pm_runtime_idle(struct device *dev)
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006946{
Chuhong Yuanee2e80c2019-07-23 22:15:13 +08006947 struct net_device *netdev = dev_get_drvdata(dev);
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006948 struct e1000_adapter *adapter = netdev_priv(netdev);
David Ertman2116bc252014-07-11 06:21:23 +00006949 u16 eee_lp;
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006950
David Ertman2116bc252014-07-11 06:21:23 +00006951 eee_lp = adapter->hw.dev_spec.ich8lan.eee_lp_ability;
6952
6953 if (!e1000e_has_link(adapter)) {
6954 adapter->hw.dev_spec.ich8lan.eee_lp_ability = eee_lp;
David Ertman63eb48f2014-02-14 07:16:46 +00006955 pm_schedule_suspend(dev, 5 * MSEC_PER_SEC);
David Ertman2116bc252014-07-11 06:21:23 +00006956 }
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006957
6958 return -EBUSY;
6959}
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006960
David Ertman63eb48f2014-02-14 07:16:46 +00006961static int e1000e_pm_runtime_resume(struct device *dev)
6962{
6963 struct pci_dev *pdev = to_pci_dev(dev);
6964 struct net_device *netdev = pci_get_drvdata(pdev);
6965 struct e1000_adapter *adapter = netdev_priv(netdev);
6966 int rc;
6967
6968 rc = __e1000_resume(pdev);
6969 if (rc)
6970 return rc;
6971
6972 if (netdev->flags & IFF_UP)
Alexander Duyck386164d2015-10-27 16:59:31 -07006973 e1000e_up(adapter);
David Ertman63eb48f2014-02-14 07:16:46 +00006974
6975 return rc;
6976}
6977
6978static int e1000e_pm_runtime_suspend(struct device *dev)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006979{
6980 struct pci_dev *pdev = to_pci_dev(dev);
6981 struct net_device *netdev = pci_get_drvdata(pdev);
6982 struct e1000_adapter *adapter = netdev_priv(netdev);
6983
David Ertman63eb48f2014-02-14 07:16:46 +00006984 if (netdev->flags & IFF_UP) {
6985 int count = E1000_CHECK_RESET_COUNT;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006986
David Ertman63eb48f2014-02-14 07:16:46 +00006987 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
Arjan van de Venab6973a2019-06-14 17:29:35 -07006988 usleep_range(10000, 11000);
David Ertman63eb48f2014-02-14 07:16:46 +00006989
6990 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
6991
6992 /* Down the device without resetting the hardware */
6993 e1000e_down(adapter, false);
6994 }
6995
6996 if (__e1000_shutdown(pdev, true)) {
6997 e1000e_pm_runtime_resume(dev);
6998 return -EBUSY;
6999 }
7000
7001 return 0;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007002}
Rafael J. Wysockiaa338602011-02-11 00:06:54 +01007003#endif /* CONFIG_PM */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007004
7005static void e1000_shutdown(struct pci_dev *pdev)
7006{
David Ertman2a7e19a2014-07-11 06:21:31 +00007007 e1000e_flush_lpic(pdev);
7008
David Ertman28002092014-02-14 07:16:41 +00007009 e1000e_pm_freeze(&pdev->dev);
7010
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00007011 __e1000_shutdown(pdev, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007012}
7013
7014#ifdef CONFIG_NET_POLL_CONTROLLER
Dongdong Deng147b2c82010-11-16 19:50:15 -08007015
Bruce Allan8bb62862013-01-16 08:46:49 +00007016static irqreturn_t e1000_intr_msix(int __always_unused irq, void *data)
Dongdong Deng147b2c82010-11-16 19:50:15 -08007017{
7018 struct net_device *netdev = data;
7019 struct e1000_adapter *adapter = netdev_priv(netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08007020
7021 if (adapter->msix_entries) {
Bruce Allan90da0662011-01-06 07:02:53 +00007022 int vector, msix_irq;
7023
Dongdong Deng147b2c82010-11-16 19:50:15 -08007024 vector = 0;
7025 msix_irq = adapter->msix_entries[vector].vector;
Konstantin Khlebnikovfd8e5972017-05-19 10:18:49 +03007026 if (disable_hardirq(msix_irq))
7027 e1000_intr_msix_rx(msix_irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08007028 enable_irq(msix_irq);
7029
7030 vector++;
7031 msix_irq = adapter->msix_entries[vector].vector;
Konstantin Khlebnikovfd8e5972017-05-19 10:18:49 +03007032 if (disable_hardirq(msix_irq))
7033 e1000_intr_msix_tx(msix_irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08007034 enable_irq(msix_irq);
7035
7036 vector++;
7037 msix_irq = adapter->msix_entries[vector].vector;
Konstantin Khlebnikovfd8e5972017-05-19 10:18:49 +03007038 if (disable_hardirq(msix_irq))
7039 e1000_msix_other(msix_irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08007040 enable_irq(msix_irq);
7041 }
7042
7043 return IRQ_HANDLED;
7044}
7045
Bruce Allane921eb12012-11-28 09:28:37 +00007046/**
7047 * e1000_netpoll
7048 * @netdev: network interface device structure
7049 *
Auke Kokbc7f75f2007-09-17 12:30:59 -07007050 * Polling 'interrupt' - used by things like netconsole to send skbs
7051 * without having to re-enable interrupts. It's not called while
7052 * the interrupt routine is executing.
7053 */
7054static void e1000_netpoll(struct net_device *netdev)
7055{
7056 struct e1000_adapter *adapter = netdev_priv(netdev);
7057
Dongdong Deng147b2c82010-11-16 19:50:15 -08007058 switch (adapter->int_mode) {
7059 case E1000E_INT_MODE_MSIX:
7060 e1000_intr_msix(adapter->pdev->irq, netdev);
7061 break;
7062 case E1000E_INT_MODE_MSI:
WANG Cong31119122016-12-10 14:22:42 -08007063 if (disable_hardirq(adapter->pdev->irq))
7064 e1000_intr_msi(adapter->pdev->irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08007065 enable_irq(adapter->pdev->irq);
7066 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00007067 default: /* E1000E_INT_MODE_LEGACY */
WANG Cong31119122016-12-10 14:22:42 -08007068 if (disable_hardirq(adapter->pdev->irq))
7069 e1000_intr(adapter->pdev->irq, netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08007070 enable_irq(adapter->pdev->irq);
7071 break;
7072 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07007073}
7074#endif
7075
7076/**
7077 * e1000_io_error_detected - called when PCI error is detected
7078 * @pdev: Pointer to PCI device
7079 * @state: The current pci connection state
7080 *
7081 * This function is called after a PCI bus error affecting
7082 * this device has been detected.
7083 */
7084static pci_ers_result_t e1000_io_error_detected(struct pci_dev *pdev,
7085 pci_channel_state_t state)
7086{
Alexander Duycka7023812019-10-11 08:34:52 -07007087 e1000e_pm_freeze(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007088
Mike Masonc93b5a72009-06-30 12:45:53 +00007089 if (state == pci_channel_io_perm_failure)
7090 return PCI_ERS_RESULT_DISCONNECT;
7091
Auke Kokbc7f75f2007-09-17 12:30:59 -07007092 pci_disable_device(pdev);
7093
7094 /* Request a slot slot reset. */
7095 return PCI_ERS_RESULT_NEED_RESET;
7096}
7097
7098/**
7099 * e1000_io_slot_reset - called after the pci bus has been reset.
7100 * @pdev: Pointer to PCI device
7101 *
7102 * Restart the card from scratch, as if from a cold-boot. Implementation
David Ertman28002092014-02-14 07:16:41 +00007103 * resembles the first-half of the e1000e_pm_resume routine.
Auke Kokbc7f75f2007-09-17 12:30:59 -07007104 */
7105static pci_ers_result_t e1000_io_slot_reset(struct pci_dev *pdev)
7106{
7107 struct net_device *netdev = pci_get_drvdata(pdev);
7108 struct e1000_adapter *adapter = netdev_priv(netdev);
7109 struct e1000_hw *hw = &adapter->hw;
Bruce Allan78cd29d2011-03-24 03:09:03 +00007110 u16 aspm_disable_flag = 0;
Taku Izumi6e4f6f62008-06-20 11:57:02 +09007111 int err;
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007112 pci_ers_result_t result;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007113
Bruce Allan78cd29d2011-03-24 03:09:03 +00007114 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
7115 aspm_disable_flag = PCIE_LINK_STATE_L0S;
Bruce Allan6f461f62010-04-27 03:33:04 +00007116 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
Bruce Allan78cd29d2011-03-24 03:09:03 +00007117 aspm_disable_flag |= PCIE_LINK_STATE_L1;
7118 if (aspm_disable_flag)
Raanan Avargil2758f9e2015-07-06 17:57:36 +03007119 e1000e_disable_aspm_locked(pdev, aspm_disable_flag);
Bruce Allan78cd29d2011-03-24 03:09:03 +00007120
Bruce Allanf0f422e2008-08-04 17:21:53 -07007121 err = pci_enable_device_mem(pdev);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09007122 if (err) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007123 dev_err(&pdev->dev,
7124 "Cannot re-enable PCI device after reset.\n");
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007125 result = PCI_ERS_RESULT_DISCONNECT;
7126 } else {
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007127 pdev->state_saved = true;
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007128 pci_restore_state(pdev);
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00007129 pci_set_master(pdev);
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007130
7131 pci_enable_wake(pdev, PCI_D3hot, 0);
7132 pci_enable_wake(pdev, PCI_D3cold, 0);
7133
7134 e1000e_reset(adapter);
7135 ew32(WUS, ~0);
7136 result = PCI_ERS_RESULT_RECOVERED;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007137 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07007138
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007139 return result;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007140}
7141
7142/**
7143 * e1000_io_resume - called when traffic can start flowing again.
7144 * @pdev: Pointer to PCI device
7145 *
7146 * This callback is called when the error recovery driver tells us that
7147 * its OK to resume normal operation. Implementation resembles the
David Ertman28002092014-02-14 07:16:41 +00007148 * second-half of the e1000e_pm_resume routine.
Auke Kokbc7f75f2007-09-17 12:30:59 -07007149 */
7150static void e1000_io_resume(struct pci_dev *pdev)
7151{
7152 struct net_device *netdev = pci_get_drvdata(pdev);
7153 struct e1000_adapter *adapter = netdev_priv(netdev);
7154
Bruce Allancd791612010-05-10 14:59:51 +00007155 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007156
Alexander Duycka7023812019-10-11 08:34:52 -07007157 e1000e_pm_thaw(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007158
Bruce Allane921eb12012-11-28 09:28:37 +00007159 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07007160 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07007161 * under the control of the driver.
7162 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007163 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007164 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007165}
7166
7167static void e1000_print_device_info(struct e1000_adapter *adapter)
7168{
7169 struct e1000_hw *hw = &adapter->hw;
7170 struct net_device *netdev = adapter->netdev;
Bruce Allan073287c2010-11-24 06:01:51 +00007171 u32 ret_val;
7172 u8 pba_str[E1000_PBANUM_LENGTH];
Auke Kokbc7f75f2007-09-17 12:30:59 -07007173
7174 /* print bus type/speed/width info */
Bruce Allana5cc7642011-03-19 00:31:23 +00007175 e_info("(PCI Express:2.5GT/s:%s) %pM\n",
Jeff Kirsher44defeb2008-08-04 17:20:41 -07007176 /* bus width */
7177 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
Bruce Allanf0ff4392013-02-20 04:05:39 +00007178 "Width x1"),
Jeff Kirsher44defeb2008-08-04 17:20:41 -07007179 /* MAC address */
Johannes Berg7c510e42008-10-27 17:47:26 -07007180 netdev->dev_addr);
Jeff Kirsher44defeb2008-08-04 17:20:41 -07007181 e_info("Intel(R) PRO/%s Network Connection\n",
7182 (hw->phy.type == e1000_phy_ife) ? "10/100" : "1000");
Bruce Allan073287c2010-11-24 06:01:51 +00007183 ret_val = e1000_read_pba_string_generic(hw, pba_str,
7184 E1000_PBANUM_LENGTH);
7185 if (ret_val)
Bruce Allanf2315bf2011-12-16 00:46:59 +00007186 strlcpy((char *)pba_str, "Unknown", sizeof(pba_str));
Bruce Allan073287c2010-11-24 06:01:51 +00007187 e_info("MAC: %d, PHY: %d, PBA No: %s\n",
7188 hw->mac.type, hw->phy.type, pba_str);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007189}
7190
Auke Kok10aa4c02008-08-04 17:21:20 -07007191static void e1000_eeprom_checks(struct e1000_adapter *adapter)
7192{
7193 struct e1000_hw *hw = &adapter->hw;
7194 int ret_val;
7195 u16 buf = 0;
7196
7197 if (hw->mac.type != e1000_82573)
7198 return;
7199
7200 ret_val = e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &buf);
Bruce Allane885d762012-01-31 06:37:32 +00007201 le16_to_cpus(&buf);
Jacob Keller18dd2392016-04-13 16:08:32 -07007202 if (!ret_val && (!(buf & BIT(0)))) {
Auke Kok10aa4c02008-08-04 17:21:20 -07007203 /* Deep Smart Power Down (DSPD) */
Frans Pop6c2a9ef2008-09-22 14:52:22 -07007204 dev_warn(&adapter->pdev->dev,
7205 "Warning: detected DSPD enabled in EEPROM\n");
Auke Kok10aa4c02008-08-04 17:21:20 -07007206 }
Auke Kok10aa4c02008-08-04 17:21:20 -07007207}
7208
Alexander Duyck55e7fe52015-05-02 01:09:59 -07007209static netdev_features_t e1000_fix_features(struct net_device *netdev,
7210 netdev_features_t features)
7211{
7212 struct e1000_adapter *adapter = netdev_priv(netdev);
7213 struct e1000_hw *hw = &adapter->hw;
7214
7215 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
7216 if ((hw->mac.type >= e1000_pch2lan) && (netdev->mtu > ETH_DATA_LEN))
7217 features &= ~NETIF_F_RXFCS;
7218
Jarod Wilson83808642016-06-09 19:50:13 -04007219 /* Since there is no support for separate Rx/Tx vlan accel
7220 * enable/disable make sure Tx flag is always in same state as Rx.
7221 */
7222 if (features & NETIF_F_HW_VLAN_CTAG_RX)
7223 features |= NETIF_F_HW_VLAN_CTAG_TX;
7224 else
7225 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
7226
Alexander Duyck55e7fe52015-05-02 01:09:59 -07007227 return features;
7228}
7229
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007230static int e1000_set_features(struct net_device *netdev,
Bruce Allan70495a52012-01-11 01:26:50 +00007231 netdev_features_t features)
Bruce Allandc221292011-08-19 03:23:48 +00007232{
7233 struct e1000_adapter *adapter = netdev_priv(netdev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007234 netdev_features_t changed = features ^ netdev->features;
Bruce Allandc221292011-08-19 03:23:48 +00007235
7236 if (changed & (NETIF_F_TSO | NETIF_F_TSO6))
7237 adapter->flags |= FLAG_TSO_FORCE;
7238
Patrick McHardyf6469682013-04-19 02:04:27 +00007239 if (!(changed & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
Ben Greearcf955e62012-02-11 15:39:51 +00007240 NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_RXFCS |
7241 NETIF_F_RXALL)))
Bruce Allandc221292011-08-19 03:23:48 +00007242 return 0;
7243
Ben Greear01840392012-02-11 15:39:25 +00007244 if (changed & NETIF_F_RXFCS) {
7245 if (features & NETIF_F_RXFCS) {
7246 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
7247 } else {
7248 /* We need to take it back to defaults, which might mean
7249 * stripping is still disabled at the adapter level.
7250 */
7251 if (adapter->flags2 & FLAG2_DFLT_CRC_STRIPPING)
7252 adapter->flags2 |= FLAG2_CRC_STRIPPING;
7253 else
7254 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
7255 }
7256 }
7257
Bruce Allan70495a52012-01-11 01:26:50 +00007258 netdev->features = features;
7259
Bruce Allandc221292011-08-19 03:23:48 +00007260 if (netif_running(netdev))
7261 e1000e_reinit_locked(adapter);
7262 else
7263 e1000e_reset(adapter);
7264
Serhey Popovychb0ddfe22018-03-29 17:51:36 +03007265 return 1;
Bruce Allandc221292011-08-19 03:23:48 +00007266}
7267
Stephen Hemminger651c2462008-11-19 21:57:48 -08007268static const struct net_device_ops e1000e_netdev_ops = {
Stefan Assmannd5ea45d2016-02-03 09:20:52 +01007269 .ndo_open = e1000e_open,
7270 .ndo_stop = e1000e_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007271 .ndo_start_xmit = e1000_xmit_frame,
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00007272 .ndo_get_stats64 = e1000e_get_stats64,
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00007273 .ndo_set_rx_mode = e1000e_set_rx_mode,
Stephen Hemminger651c2462008-11-19 21:57:48 -08007274 .ndo_set_mac_address = e1000_set_mac,
7275 .ndo_change_mtu = e1000_change_mtu,
7276 .ndo_do_ioctl = e1000_ioctl,
7277 .ndo_tx_timeout = e1000_tx_timeout,
7278 .ndo_validate_addr = eth_validate_addr,
7279
Stephen Hemminger651c2462008-11-19 21:57:48 -08007280 .ndo_vlan_rx_add_vid = e1000_vlan_rx_add_vid,
7281 .ndo_vlan_rx_kill_vid = e1000_vlan_rx_kill_vid,
7282#ifdef CONFIG_NET_POLL_CONTROLLER
7283 .ndo_poll_controller = e1000_netpoll,
7284#endif
Bruce Allandc221292011-08-19 03:23:48 +00007285 .ndo_set_features = e1000_set_features,
Alexander Duyck55e7fe52015-05-02 01:09:59 -07007286 .ndo_fix_features = e1000_fix_features,
Toshiaki Makitaf2701b12015-08-06 17:57:29 +09007287 .ndo_features_check = passthru_features_check,
Stephen Hemminger651c2462008-11-19 21:57:48 -08007288};
7289
Auke Kokbc7f75f2007-09-17 12:30:59 -07007290/**
7291 * e1000_probe - Device Initialization Routine
7292 * @pdev: PCI device information struct
7293 * @ent: entry in e1000_pci_tbl
7294 *
7295 * Returns 0 on success, negative on failure
7296 *
7297 * e1000_probe initializes an adapter identified by a pci_dev structure.
7298 * The OS initialization, configuring of the adapter private structure,
7299 * and a hardware reset occur.
7300 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007301static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007302{
7303 struct net_device *netdev;
7304 struct e1000_adapter *adapter;
7305 struct e1000_hw *hw;
7306 const struct e1000_info *ei = e1000_info_tbl[ent->driver_data];
Becky Brucef47e81f2008-05-01 18:03:11 -05007307 resource_size_t mmio_start, mmio_len;
7308 resource_size_t flash_start, flash_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007309 static int cards_found;
Bruce Allan78cd29d2011-03-24 03:09:03 +00007310 u16 aspm_disable_flag = 0;
Bruce Allan17e813e2013-02-20 04:06:01 +00007311 int bars, i, err, pci_using_dac;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007312 u16 eeprom_data = 0;
7313 u16 eeprom_apme_mask = E1000_EEPROM_APME;
Brian Walsh847042a2016-04-12 23:22:30 -04007314 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007315
Bruce Allan78cd29d2011-03-24 03:09:03 +00007316 if (ei->flags2 & FLAG2_DISABLE_ASPM_L0S)
7317 aspm_disable_flag = PCIE_LINK_STATE_L0S;
Bruce Allan6f461f62010-04-27 03:33:04 +00007318 if (ei->flags2 & FLAG2_DISABLE_ASPM_L1)
Bruce Allan78cd29d2011-03-24 03:09:03 +00007319 aspm_disable_flag |= PCIE_LINK_STATE_L1;
7320 if (aspm_disable_flag)
7321 e1000e_disable_aspm(pdev, aspm_disable_flag);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09007322
Bruce Allanf0f422e2008-08-04 17:21:53 -07007323 err = pci_enable_device_mem(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007324 if (err)
7325 return err;
7326
7327 pci_using_dac = 0;
Russell King718a39e2013-06-10 12:22:30 +01007328 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007329 if (!err) {
Russell King718a39e2013-06-10 12:22:30 +01007330 pci_using_dac = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007331 } else {
Russell King718a39e2013-06-10 12:22:30 +01007332 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007333 if (err) {
Russell King718a39e2013-06-10 12:22:30 +01007334 dev_err(&pdev->dev,
7335 "No usable DMA configuration, aborting\n");
7336 goto err_dma;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007337 }
7338 }
7339
Bruce Allan17e813e2013-02-20 04:06:01 +00007340 bars = pci_select_bars(pdev, IORESOURCE_MEM);
7341 err = pci_request_selected_regions_exclusive(pdev, bars,
7342 e1000e_driver_name);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007343 if (err)
7344 goto err_pci_reg;
7345
Xiaotian Feng68eac462009-08-14 14:35:52 +00007346 /* AER (Advanced Error Reporting) hooks */
Frans Pop19d5afd2009-10-02 10:04:12 -07007347 pci_enable_pcie_error_reporting(pdev);
Xiaotian Feng68eac462009-08-14 14:35:52 +00007348
Auke Kokbc7f75f2007-09-17 12:30:59 -07007349 pci_set_master(pdev);
Bruce Allan438b3652008-11-21 16:51:33 -08007350 /* PCI config space info */
7351 err = pci_save_state(pdev);
7352 if (err)
7353 goto err_alloc_etherdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007354
7355 err = -ENOMEM;
7356 netdev = alloc_etherdev(sizeof(struct e1000_adapter));
7357 if (!netdev)
7358 goto err_alloc_etherdev;
7359
Auke Kokbc7f75f2007-09-17 12:30:59 -07007360 SET_NETDEV_DEV(netdev, &pdev->dev);
7361
Tom Herbertf85e4df2010-05-05 14:03:32 +00007362 netdev->irq = pdev->irq;
7363
Auke Kokbc7f75f2007-09-17 12:30:59 -07007364 pci_set_drvdata(pdev, netdev);
7365 adapter = netdev_priv(netdev);
7366 hw = &adapter->hw;
7367 adapter->netdev = netdev;
7368 adapter->pdev = pdev;
7369 adapter->ei = ei;
7370 adapter->pba = ei->pba;
7371 adapter->flags = ei->flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00007372 adapter->flags2 = ei->flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007373 adapter->hw.adapter = adapter;
7374 adapter->hw.mac.type = ei->mac;
Bruce Allan2adc55c2009-06-02 11:28:58 +00007375 adapter->max_hw_frame_size = ei->max_hw_frame_size;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007376 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007377
7378 mmio_start = pci_resource_start(pdev, 0);
7379 mmio_len = pci_resource_len(pdev, 0);
7380
7381 err = -EIO;
7382 adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
7383 if (!adapter->hw.hw_addr)
7384 goto err_ioremap;
7385
7386 if ((adapter->flags & FLAG_HAS_FLASH) &&
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007387 (pci_resource_flags(pdev, 1) & IORESOURCE_MEM) &&
7388 (hw->mac.type < e1000_pch_spt)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007389 flash_start = pci_resource_start(pdev, 1);
7390 flash_len = pci_resource_len(pdev, 1);
7391 adapter->hw.flash_address = ioremap(flash_start, flash_len);
7392 if (!adapter->hw.flash_address)
7393 goto err_flashmap;
7394 }
7395
Bruce Alland495bcb2013-03-20 07:23:11 +00007396 /* Set default EEE advertisement */
7397 if (adapter->flags2 & FLAG2_HAS_EEE)
7398 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
7399
Auke Kokbc7f75f2007-09-17 12:30:59 -07007400 /* construct the net_device struct */
Bruce Allane80bd1d2013-05-01 01:19:46 +00007401 netdev->netdev_ops = &e1000e_netdev_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007402 e1000e_set_ethtool_ops(netdev);
Bruce Allane80bd1d2013-05-01 01:19:46 +00007403 netdev->watchdog_timeo = 5 * HZ;
Bruce Allanc58c8a72012-03-20 03:48:19 +00007404 netif_napi_add(netdev, &adapter->napi, e1000e_poll, 64);
Bruce Allanf2315bf2011-12-16 00:46:59 +00007405 strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007406
7407 netdev->mem_start = mmio_start;
7408 netdev->mem_end = mmio_start + mmio_len;
7409
7410 adapter->bd_number = cards_found++;
7411
Bruce Allan4662e822008-08-26 18:37:06 -07007412 e1000e_check_options(adapter);
7413
Auke Kokbc7f75f2007-09-17 12:30:59 -07007414 /* setup adapter struct */
7415 err = e1000_sw_init(adapter);
7416 if (err)
7417 goto err_sw_init;
7418
Auke Kokbc7f75f2007-09-17 12:30:59 -07007419 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
7420 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
7421 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
7422
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07007423 err = ei->get_variants(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007424 if (err)
7425 goto err_hw_init;
7426
Bruce Allan4a770352008-10-01 17:18:35 -07007427 if ((adapter->flags & FLAG_IS_ICH) &&
Yanir Lubetkin152c0a92015-03-20 17:41:53 -07007428 (adapter->flags & FLAG_READ_ONLY_NVM) &&
7429 (hw->mac.type < e1000_pch_spt))
Bruce Allan4a770352008-10-01 17:18:35 -07007430 e1000e_write_protect_nvm_ich8lan(&adapter->hw);
7431
Auke Kokbc7f75f2007-09-17 12:30:59 -07007432 hw->mac.ops.get_bus_info(&adapter->hw);
7433
Jeff Kirsher318a94d2008-03-28 09:15:16 -07007434 adapter->hw.phy.autoneg_wait_to_complete = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007435
7436 /* Copper options */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07007437 if (adapter->hw.phy.media_type == e1000_media_type_copper) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007438 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7439 adapter->hw.phy.disable_polarity_correction = 0;
7440 adapter->hw.phy.ms_type = e1000_ms_hw_default;
7441 }
7442
Bruce Allan470a5422012-05-26 06:08:48 +00007443 if (hw->phy.ops.check_reset_block && hw->phy.ops.check_reset_block(hw))
Bruce Allan185095f2012-06-07 02:23:37 +00007444 dev_info(&pdev->dev,
7445 "PHY reset is blocked due to SOL/IDER session.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007446
Bruce Allandc221292011-08-19 03:23:48 +00007447 /* Set initial default active device features */
7448 netdev->features = (NETIF_F_SG |
Patrick McHardyf6469682013-04-19 02:04:27 +00007449 NETIF_F_HW_VLAN_CTAG_RX |
7450 NETIF_F_HW_VLAN_CTAG_TX |
Bruce Allandc221292011-08-19 03:23:48 +00007451 NETIF_F_TSO |
7452 NETIF_F_TSO6 |
Bruce Allan70495a52012-01-11 01:26:50 +00007453 NETIF_F_RXHASH |
Bruce Allandc221292011-08-19 03:23:48 +00007454 NETIF_F_RXCSUM |
7455 NETIF_F_HW_CSUM);
7456
7457 /* Set user-changeable features (subset of all device features) */
7458 netdev->hw_features = netdev->features;
Ben Greear01840392012-02-11 15:39:25 +00007459 netdev->hw_features |= NETIF_F_RXFCS;
Ben Greear943146d2012-02-11 15:39:40 +00007460 netdev->priv_flags |= IFF_SUPP_NOFCS;
Ben Greearcf955e62012-02-11 15:39:51 +00007461 netdev->hw_features |= NETIF_F_RXALL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007462
7463 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER)
Patrick McHardyf6469682013-04-19 02:04:27 +00007464 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007465
Bruce Allandc221292011-08-19 03:23:48 +00007466 netdev->vlan_features |= (NETIF_F_SG |
7467 NETIF_F_TSO |
7468 NETIF_F_TSO6 |
7469 NETIF_F_HW_CSUM);
Jeff Kirshera5136e22008-06-05 04:07:28 -07007470
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00007471 netdev->priv_flags |= IFF_UNICAST_FLT;
7472
Yi Zou7b872a52010-09-22 17:57:58 +00007473 if (pci_using_dac) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007474 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007475 netdev->vlan_features |= NETIF_F_HIGHDMA;
7476 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07007477
Jarod Wilson91c527a2016-10-17 15:54:05 -04007478 /* MTU range: 68 - max_hw_frame_size */
7479 netdev->min_mtu = ETH_MIN_MTU;
7480 netdev->max_mtu = adapter->max_hw_frame_size -
7481 (VLAN_ETH_HLEN + ETH_FCS_LEN);
7482
Auke Kokbc7f75f2007-09-17 12:30:59 -07007483 if (e1000e_enable_mng_pass_thru(&adapter->hw))
7484 adapter->flags |= FLAG_MNG_PT_ENABLED;
7485
Bruce Allane921eb12012-11-28 09:28:37 +00007486 /* before reading the NVM, reset the controller to
Bruce Allanad680762008-03-28 09:15:03 -07007487 * put the device in a known good starting state
7488 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007489 adapter->hw.mac.ops.reset_hw(&adapter->hw);
7490
Bruce Allane921eb12012-11-28 09:28:37 +00007491 /* systems with ASPM and others may see the checksum fail on the first
Auke Kokbc7f75f2007-09-17 12:30:59 -07007492 * attempt. Let's give it a few tries
7493 */
7494 for (i = 0;; i++) {
7495 if (e1000_validate_nvm_checksum(&adapter->hw) >= 0)
7496 break;
7497 if (i == 2) {
Bruce Allan185095f2012-06-07 02:23:37 +00007498 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007499 err = -EIO;
7500 goto err_eeprom;
7501 }
7502 }
7503
Auke Kok10aa4c02008-08-04 17:21:20 -07007504 e1000_eeprom_checks(adapter);
7505
Bruce Allan608f8a02010-01-13 02:04:58 +00007506 /* copy the MAC address */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007507 if (e1000e_read_mac_addr(&adapter->hw))
Bruce Allan185095f2012-06-07 02:23:37 +00007508 dev_err(&pdev->dev,
7509 "NVM Read Error while reading MAC address\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007510
7511 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007512
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007513 if (!is_valid_ether_addr(netdev->dev_addr)) {
Bruce Allan185095f2012-06-07 02:23:37 +00007514 dev_err(&pdev->dev, "Invalid MAC Address: %pM\n",
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007515 netdev->dev_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007516 err = -EIO;
7517 goto err_eeprom;
7518 }
7519
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08007520 timer_setup(&adapter->watchdog_timer, e1000_watchdog, 0);
Kees Cook26566ea2017-10-16 17:29:35 -07007521 timer_setup(&adapter->phy_info_timer, e1000_update_phy_info, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007522
7523 INIT_WORK(&adapter->reset_task, e1000_reset_task);
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08007524 INIT_WORK(&adapter->watchdog_task, e1000_watchdog_task);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07007525 INIT_WORK(&adapter->downshift_task, e1000e_downshift_workaround);
7526 INIT_WORK(&adapter->update_phy_task, e1000e_update_phy_task);
Bruce Allan41cec6f2009-11-20 23:28:56 +00007527 INIT_WORK(&adapter->print_hang_task, e1000_print_hw_hang);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007528
Auke Kokbc7f75f2007-09-17 12:30:59 -07007529 /* Initialize link parameters. User can change them with ethtool */
7530 adapter->hw.mac.autoneg = 1;
Rusty Russell3db1cd52011-12-19 13:56:45 +00007531 adapter->fc_autoneg = true;
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08007532 adapter->hw.fc.requested_mode = e1000_fc_default;
7533 adapter->hw.fc.current_mode = e1000_fc_default;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007534 adapter->hw.phy.autoneg_advertised = 0x2f;
7535
Bruce Allane921eb12012-11-28 09:28:37 +00007536 /* Initial Wake on LAN setting - If APM wake is enabled in
Auke Kokbc7f75f2007-09-17 12:30:59 -07007537 * the EEPROM, enable the ACPI Magic Packet filter
7538 */
7539 if (adapter->flags & FLAG_APME_IN_WUC) {
7540 /* APME bit in EEPROM is mapped to WUC.APME */
7541 eeprom_data = er32(WUC);
7542 eeprom_apme_mask = E1000_WUC_APME;
Bruce Allan4def99b2011-02-02 09:30:36 +00007543 if ((hw->mac.type > e1000_ich10lan) &&
7544 (eeprom_data & E1000_WUC_PHY_WAKE))
Bruce Allana4f58f52009-06-02 11:29:18 +00007545 adapter->flags2 |= FLAG2_HAS_PHY_WAKEUP;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007546 } else if (adapter->flags & FLAG_APME_IN_CTRL3) {
7547 if (adapter->flags & FLAG_APME_CHECK_PORT_B &&
7548 (adapter->hw.bus.func == 1))
Brian Walsh847042a2016-04-12 23:22:30 -04007549 ret_val = e1000_read_nvm(&adapter->hw,
David Ertman491a04d2014-07-09 16:07:42 +00007550 NVM_INIT_CONTROL3_PORT_B,
7551 1, &eeprom_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007552 else
Brian Walsh847042a2016-04-12 23:22:30 -04007553 ret_val = e1000_read_nvm(&adapter->hw,
David Ertman491a04d2014-07-09 16:07:42 +00007554 NVM_INIT_CONTROL3_PORT_A,
7555 1, &eeprom_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007556 }
7557
7558 /* fetch WoL from EEPROM */
Brian Walsh847042a2016-04-12 23:22:30 -04007559 if (ret_val)
7560 e_dbg("NVM read error getting WoL initial values: %d\n", ret_val);
David Ertman491a04d2014-07-09 16:07:42 +00007561 else if (eeprom_data & eeprom_apme_mask)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007562 adapter->eeprom_wol |= E1000_WUFC_MAG;
7563
Bruce Allane921eb12012-11-28 09:28:37 +00007564 /* now that we have the eeprom settings, apply the special cases
Auke Kokbc7f75f2007-09-17 12:30:59 -07007565 * where the eeprom may be wrong or the board simply won't support
7566 * wake on lan on a particular port
7567 */
7568 if (!(adapter->flags & FLAG_HAS_WOL))
7569 adapter->eeprom_wol = 0;
7570
7571 /* initialize the wol settings based on the eeprom settings */
7572 adapter->wol = adapter->eeprom_wol;
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00007573
7574 /* make sure adapter isn't asleep if manageability is enabled */
7575 if (adapter->wol || (adapter->flags & FLAG_MNG_PT_ENABLED) ||
7576 (hw->mac.ops.check_mng_mode(hw)))
7577 device_wakeup_enable(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007578
Bruce Allan84527592008-11-21 17:00:22 -08007579 /* save off EEPROM version number */
Brian Walsh847042a2016-04-12 23:22:30 -04007580 ret_val = e1000_read_nvm(&adapter->hw, 5, 1, &adapter->eeprom_vers);
David Ertman491a04d2014-07-09 16:07:42 +00007581
Brian Walsh847042a2016-04-12 23:22:30 -04007582 if (ret_val) {
7583 e_dbg("NVM read error getting EEPROM version: %d\n", ret_val);
David Ertman491a04d2014-07-09 16:07:42 +00007584 adapter->eeprom_vers = 0;
7585 }
Bruce Allan84527592008-11-21 17:00:22 -08007586
Jacob Kelleraa524b62016-04-20 11:36:42 -07007587 /* init PTP hardware clock */
7588 e1000e_ptp_init(adapter);
7589
Auke Kokbc7f75f2007-09-17 12:30:59 -07007590 /* reset the hardware with the new settings */
7591 e1000e_reset(adapter);
7592
Bruce Allane921eb12012-11-28 09:28:37 +00007593 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07007594 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07007595 * under the control of the driver.
7596 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007597 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007598 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007599
Bruce Allanf2315bf2011-12-16 00:46:59 +00007600 strlcpy(netdev->name, "eth%d", sizeof(netdev->name));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007601 err = register_netdev(netdev);
7602 if (err)
7603 goto err_register;
7604
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00007605 /* carrier off reporting is important to ethtool even BEFORE open */
7606 netif_carrier_off(netdev);
7607
Auke Kokbc7f75f2007-09-17 12:30:59 -07007608 e1000_print_device_info(adapter);
7609
Kai-Heng Feng59f58702018-12-11 15:59:37 +08007610 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
7611
Kai-Heng Feng459d69c2019-02-03 01:40:16 +08007612 if (pci_dev_run_wake(pdev) && hw->mac.type < e1000_pch_cnp)
Alan Sternf3ec4f82010-06-08 15:23:51 -04007613 pm_runtime_put_noidle(&pdev->dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007614
Auke Kokbc7f75f2007-09-17 12:30:59 -07007615 return 0;
7616
7617err_register:
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007618 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007619 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007620err_eeprom:
Bruce Allan470a5422012-05-26 06:08:48 +00007621 if (hw->phy.ops.check_reset_block && !hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07007622 e1000_phy_hw_reset(&adapter->hw);
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007623err_hw_init:
Auke Kokbc7f75f2007-09-17 12:30:59 -07007624 kfree(adapter->tx_ring);
7625 kfree(adapter->rx_ring);
7626err_sw_init:
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007627 if ((adapter->hw.flash_address) && (hw->mac.type < e1000_pch_spt))
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007628 iounmap(adapter->hw.flash_address);
Jeff Kirshere82f54b2008-11-14 06:45:07 +00007629 e1000e_reset_interrupt_capability(adapter);
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007630err_flashmap:
Auke Kokbc7f75f2007-09-17 12:30:59 -07007631 iounmap(adapter->hw.hw_addr);
7632err_ioremap:
7633 free_netdev(netdev);
7634err_alloc_etherdev:
Johannes Thumshirn56d766d2016-06-07 09:44:05 +02007635 pci_release_mem_regions(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007636err_pci_reg:
7637err_dma:
7638 pci_disable_device(pdev);
7639 return err;
7640}
7641
7642/**
7643 * e1000_remove - Device Removal Routine
7644 * @pdev: PCI device information struct
7645 *
7646 * e1000_remove is called by the PCI subsystem to alert the driver
7647 * that it should release a PCI device. The could be caused by a
7648 * Hot-Plug event, or because the driver is going to be removed from
7649 * memory.
7650 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007651static void e1000_remove(struct pci_dev *pdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007652{
7653 struct net_device *netdev = pci_get_drvdata(pdev);
7654 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007655
Bruce Alland89777b2013-01-19 01:09:58 +00007656 e1000e_ptp_remove(adapter);
7657
Bruce Allane921eb12012-11-28 09:28:37 +00007658 /* The timers may be rescheduled, so explicitly disable them
Tejun Heo23f333a2010-12-12 16:45:14 +01007659 * from being rescheduled.
Bruce Allanad680762008-03-28 09:15:03 -07007660 */
Alexander Duyckdaee5592019-10-11 08:34:59 -07007661 set_bit(__E1000_DOWN, &adapter->state);
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08007662 del_timer_sync(&adapter->watchdog_timer);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007663 del_timer_sync(&adapter->phy_info_timer);
7664
Bruce Allan41cec6f2009-11-20 23:28:56 +00007665 cancel_work_sync(&adapter->reset_task);
Jeff Kirsherd5ad7a62020-01-04 23:29:22 -08007666 cancel_work_sync(&adapter->watchdog_task);
Bruce Allan41cec6f2009-11-20 23:28:56 +00007667 cancel_work_sync(&adapter->downshift_task);
7668 cancel_work_sync(&adapter->update_phy_task);
7669 cancel_work_sync(&adapter->print_hang_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007670
Bruce Allanb67e1912012-12-27 08:32:33 +00007671 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
7672 cancel_work_sync(&adapter->tx_hwtstamp_work);
7673 if (adapter->tx_hwtstamp_skb) {
Florian Fainelli377b6272017-08-25 18:14:24 -07007674 dev_consume_skb_any(adapter->tx_hwtstamp_skb);
Bruce Allanb67e1912012-12-27 08:32:33 +00007675 adapter->tx_hwtstamp_skb = NULL;
7676 }
7677 }
7678
Bruce Allan17f208d2009-12-01 15:47:22 +00007679 unregister_netdev(netdev);
7680
Alan Sternf3ec4f82010-06-08 15:23:51 -04007681 if (pci_dev_run_wake(pdev))
7682 pm_runtime_get_noresume(&pdev->dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007683
Bruce Allane921eb12012-11-28 09:28:37 +00007684 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Bruce Allanad680762008-03-28 09:15:03 -07007685 * would have already happened in close and is redundant.
7686 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007687 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007688
Bruce Allan4662e822008-08-26 18:37:06 -07007689 e1000e_reset_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007690 kfree(adapter->tx_ring);
7691 kfree(adapter->rx_ring);
7692
7693 iounmap(adapter->hw.hw_addr);
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007694 if ((adapter->hw.flash_address) &&
7695 (adapter->hw.mac.type < e1000_pch_spt))
Auke Kokbc7f75f2007-09-17 12:30:59 -07007696 iounmap(adapter->hw.flash_address);
Johannes Thumshirn56d766d2016-06-07 09:44:05 +02007697 pci_release_mem_regions(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007698
7699 free_netdev(netdev);
7700
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007701 /* AER disable */
Frans Pop19d5afd2009-10-02 10:04:12 -07007702 pci_disable_pcie_error_reporting(pdev);
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007703
Auke Kokbc7f75f2007-09-17 12:30:59 -07007704 pci_disable_device(pdev);
7705}
7706
7707/* PCI Error Recovery (ERS) */
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007708static const struct pci_error_handlers e1000_err_handler = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007709 .error_detected = e1000_io_error_detected,
7710 .slot_reset = e1000_io_slot_reset,
7711 .resume = e1000_io_resume,
7712};
7713
David Ertman0e8e8422014-04-08 22:10:31 +00007714static const struct pci_device_id e1000_pci_tbl[] = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007715 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_COPPER), board_82571 },
7716 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_FIBER), board_82571 },
7717 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER), board_82571 },
Bruce Allanc29c3ba2013-02-20 04:05:50 +00007718 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER_LP),
7719 board_82571 },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007720 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_FIBER), board_82571 },
7721 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES), board_82571 },
Auke Kok040babf2007-10-31 15:22:05 -07007722 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_DUAL), board_82571 },
7723 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_QUAD), board_82571 },
7724 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571PT_QUAD_COPPER), board_82571 },
Bruce Allanad680762008-03-28 09:15:03 -07007725
Auke Kokbc7f75f2007-09-17 12:30:59 -07007726 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI), board_82572 },
7727 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_COPPER), board_82572 },
7728 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_FIBER), board_82572 },
7729 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_SERDES), board_82572 },
Bruce Allanad680762008-03-28 09:15:03 -07007730
Auke Kokbc7f75f2007-09-17 12:30:59 -07007731 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E), board_82573 },
7732 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E_IAMT), board_82573 },
7733 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573L), board_82573 },
Bruce Allanad680762008-03-28 09:15:03 -07007734
Bruce Allan4662e822008-08-26 18:37:06 -07007735 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574L), board_82574 },
Bruce Allanbef28b12009-03-24 23:28:02 -07007736 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574LA), board_82574 },
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00007737 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82583V), board_82583 },
Bruce Allan4662e822008-08-26 18:37:06 -07007738
Auke Kokbc7f75f2007-09-17 12:30:59 -07007739 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_DPT),
7740 board_80003es2lan },
7741 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_SPT),
7742 board_80003es2lan },
7743 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_DPT),
7744 board_80003es2lan },
7745 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_SPT),
7746 board_80003es2lan },
Bruce Allanad680762008-03-28 09:15:03 -07007747
Auke Kokbc7f75f2007-09-17 12:30:59 -07007748 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE), board_ich8lan },
7749 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_G), board_ich8lan },
7750 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_GT), board_ich8lan },
7751 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_AMT), board_ich8lan },
7752 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_C), board_ich8lan },
7753 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M), board_ich8lan },
7754 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M_AMT), board_ich8lan },
Bruce Allan9e135a22009-12-01 15:50:31 +00007755 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_82567V_3), board_ich8lan },
Bruce Allanad680762008-03-28 09:15:03 -07007756
Auke Kokbc7f75f2007-09-17 12:30:59 -07007757 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE), board_ich9lan },
7758 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_G), board_ich9lan },
7759 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_GT), board_ich9lan },
7760 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_AMT), board_ich9lan },
7761 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_C), board_ich9lan },
Bruce Allan2f15f9d2008-08-26 18:36:36 -07007762 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_BM), board_ich9lan },
Bruce Allan97ac8ca2008-04-29 09:16:05 -07007763 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M), board_ich9lan },
7764 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_AMT), board_ich9lan },
7765 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_V), board_ich9lan },
7766
7767 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LM), board_ich9lan },
7768 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LF), board_ich9lan },
7769 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_V), board_ich9lan },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007770
Bruce Allanf4187b52008-08-26 18:36:50 -07007771 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LM), board_ich10lan },
7772 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LF), board_ich10lan },
Bruce Allan10df0b92010-05-10 15:02:52 +00007773 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_V), board_ich10lan },
Bruce Allanf4187b52008-08-26 18:36:50 -07007774
Bruce Allana4f58f52009-06-02 11:29:18 +00007775 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LM), board_pchlan },
7776 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LC), board_pchlan },
7777 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DM), board_pchlan },
7778 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DC), board_pchlan },
7779
Bruce Alland3738bb2010-06-16 13:27:28 +00007780 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_LM), board_pch2lan },
7781 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_V), board_pch2lan },
7782
Bruce Allan2fbe4522012-04-19 03:21:47 +00007783 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_LM), board_pch_lpt },
7784 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_V), board_pch_lpt },
Bruce Allan16e310a2012-10-09 01:11:26 +00007785 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_LM), board_pch_lpt },
7786 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_V), board_pch_lpt },
Bruce Allan91a3d822013-06-29 01:15:16 +00007787 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM2), board_pch_lpt },
7788 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V2), board_pch_lpt },
7789 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM3), board_pch_lpt },
7790 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V3), board_pch_lpt },
David Ertman79849eb2015-02-10 09:10:43 +00007791 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM), board_pch_spt },
7792 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V), board_pch_spt },
7793 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM2), board_pch_spt },
7794 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V2), board_pch_spt },
Raanan Avargilf3ed9352015-10-20 17:13:01 +03007795 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LBG_I219_LM3), board_pch_spt },
Raanan Avargil9cd34b32015-12-22 15:35:05 +02007796 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM4), board_pch_spt },
7797 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V4), board_pch_spt },
7798 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM5), board_pch_spt },
7799 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V5), board_pch_spt },
Sasha Neftin3a3173b2017-04-06 10:26:32 +03007800 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CNP_I219_LM6), board_pch_cnp },
7801 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CNP_I219_V6), board_pch_cnp },
7802 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CNP_I219_LM7), board_pch_cnp },
7803 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CNP_I219_V7), board_pch_cnp },
Sasha Neftin48f76b682017-07-17 15:13:39 -07007804 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ICP_I219_LM8), board_pch_cnp },
7805 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ICP_I219_V8), board_pch_cnp },
7806 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ICP_I219_LM9), board_pch_cnp },
7807 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ICP_I219_V9), board_pch_cnp },
Sasha Neftin914ee9c2019-10-10 13:15:39 +03007808 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CMP_I219_LM10), board_pch_cnp },
7809 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CMP_I219_V10), board_pch_cnp },
7810 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CMP_I219_LM11), board_pch_cnp },
7811 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CMP_I219_V11), board_pch_cnp },
7812 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CMP_I219_LM12), board_pch_spt },
7813 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_CMP_I219_V12), board_pch_spt },
Sasha Neftinfb776f52019-10-16 11:08:38 +03007814 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_TGP_I219_LM13), board_pch_cnp },
7815 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_TGP_I219_V13), board_pch_cnp },
7816 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_TGP_I219_LM14), board_pch_cnp },
7817 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_TGP_I219_V14), board_pch_cnp },
7818 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_TGP_I219_LM15), board_pch_cnp },
Vitaly Lifshits56321222020-01-21 15:46:28 -08007819 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_TGP_I219_V15), board_pch_cnp },
Sasha Neftin59e46682020-01-19 13:57:13 +02007820 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ADP_I219_LM16), board_pch_cnp },
7821 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ADP_I219_V16), board_pch_cnp },
7822 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ADP_I219_LM17), board_pch_cnp },
7823 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_ADP_I219_V17), board_pch_cnp },
Bruce Allan2fbe4522012-04-19 03:21:47 +00007824
Bruce Allanf36bb6c2012-01-31 06:38:04 +00007825 { 0, 0, 0, 0, 0, 0, 0 } /* terminate list */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007826};
7827MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
7828
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007829static const struct dev_pm_ops e1000_pm_ops = {
Kevin Hao72f72dc2014-03-18 00:26:49 -07007830#ifdef CONFIG_PM_SLEEP
David Ertman28002092014-02-14 07:16:41 +00007831 .suspend = e1000e_pm_suspend,
7832 .resume = e1000e_pm_resume,
7833 .freeze = e1000e_pm_freeze,
7834 .thaw = e1000e_pm_thaw,
7835 .poweroff = e1000e_pm_suspend,
7836 .restore = e1000e_pm_resume,
Kevin Hao72f72dc2014-03-18 00:26:49 -07007837#endif
David Ertman63eb48f2014-02-14 07:16:46 +00007838 SET_RUNTIME_PM_OPS(e1000e_pm_runtime_suspend, e1000e_pm_runtime_resume,
7839 e1000e_pm_runtime_idle)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007840};
7841
Auke Kokbc7f75f2007-09-17 12:30:59 -07007842/* PCI Device API Driver */
7843static struct pci_driver e1000_driver = {
7844 .name = e1000e_driver_name,
7845 .id_table = e1000_pci_tbl,
7846 .probe = e1000_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007847 .remove = e1000_remove,
Bruce Allanf36bb6c2012-01-31 06:38:04 +00007848 .driver = {
7849 .pm = &e1000_pm_ops,
7850 },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007851 .shutdown = e1000_shutdown,
7852 .err_handler = &e1000_err_handler
7853};
7854
7855/**
7856 * e1000_init_module - Driver Registration Routine
7857 *
7858 * e1000_init_module is the first routine called when the driver is
7859 * loaded. All it does is register with the PCI subsystem.
7860 **/
7861static int __init e1000_init_module(void)
7862{
Bruce Allan8544b9f2010-03-24 12:55:30 +00007863 pr_info("Intel(R) PRO/1000 Network Driver - %s\n",
7864 e1000e_driver_version);
Yanir Lubetkin529498c2015-06-02 17:05:50 +03007865 pr_info("Copyright(c) 1999 - 2015 Intel Corporation.\n");
Bruce Allan53ec5492009-11-20 23:27:40 +00007866
Jean Sacren5a5e8892015-09-19 05:08:42 -06007867 return pci_register_driver(&e1000_driver);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007868}
7869module_init(e1000_init_module);
7870
7871/**
7872 * e1000_exit_module - Driver Exit Cleanup Routine
7873 *
7874 * e1000_exit_module is called just before the driver is removed
7875 * from memory.
7876 **/
7877static void __exit e1000_exit_module(void)
7878{
7879 pci_unregister_driver(&e1000_driver);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007880}
7881module_exit(e1000_exit_module);
7882
Auke Kokbc7f75f2007-09-17 12:30:59 -07007883MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
7884MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
Jesse Brandeburg98674eb2018-09-14 17:37:57 -07007885MODULE_LICENSE("GPL v2");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007886MODULE_VERSION(DRV_VERSION);
7887
Bruce Allan06c24b92012-02-23 03:13:13 +00007888/* netdev.c */