blob: 5c0fb3134825f56ce02af12738eabcbdbfcbbacf [file] [log] [blame]
Fabio Estevamce9c28c2018-05-21 23:53:32 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-dma.c
4//
5// This file contains a driver for the Freescale i.MX DMA engine
6// found on i.MX1/21/27
7//
8// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
9// Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
10
Thierry Reding73312052013-01-21 11:09:00 +010011#include <linux/err.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020012#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/mm.h>
15#include <linux/interrupt.h>
16#include <linux/spinlock.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/slab.h>
20#include <linux/platform_device.h>
Javier Martin6bd08122012-03-22 14:54:01 +010021#include <linux/clk.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020022#include <linux/dmaengine.h>
Paul Gortmaker5c45ad72011-07-31 16:14:17 -040023#include <linux/module.h>
Markus Pargmann290ad0f2013-05-26 11:53:20 +020024#include <linux/of_device.h>
25#include <linux/of_dma.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020026
27#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020028#include <linux/platform_data/dma-imx.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020029
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000030#include "dmaengine.h"
Javier Martin9e15db72012-03-02 09:28:47 +010031#define IMXDMA_MAX_CHAN_DESCRIPTORS 16
Javier Martin6bd08122012-03-22 14:54:01 +010032#define IMX_DMA_CHANNELS 16
33
Javier Martinf606ab82012-03-22 14:54:14 +010034#define IMX_DMA_2D_SLOTS 2
35#define IMX_DMA_2D_SLOT_A 0
36#define IMX_DMA_2D_SLOT_B 1
37
Javier Martin6bd08122012-03-22 14:54:01 +010038#define IMX_DMA_LENGTH_LOOP ((unsigned int)-1)
39#define IMX_DMA_MEMSIZE_32 (0 << 4)
40#define IMX_DMA_MEMSIZE_8 (1 << 4)
41#define IMX_DMA_MEMSIZE_16 (2 << 4)
42#define IMX_DMA_TYPE_LINEAR (0 << 10)
43#define IMX_DMA_TYPE_2D (1 << 10)
44#define IMX_DMA_TYPE_FIFO (2 << 10)
45
46#define IMX_DMA_ERR_BURST (1 << 0)
47#define IMX_DMA_ERR_REQUEST (1 << 1)
48#define IMX_DMA_ERR_TRANSFER (1 << 2)
49#define IMX_DMA_ERR_BUFFER (1 << 3)
50#define IMX_DMA_ERR_TIMEOUT (1 << 4)
51
52#define DMA_DCR 0x00 /* Control Register */
53#define DMA_DISR 0x04 /* Interrupt status Register */
54#define DMA_DIMR 0x08 /* Interrupt mask Register */
55#define DMA_DBTOSR 0x0c /* Burst timeout status Register */
56#define DMA_DRTOSR 0x10 /* Request timeout Register */
57#define DMA_DSESR 0x14 /* Transfer Error Status Register */
58#define DMA_DBOSR 0x18 /* Buffer overflow status Register */
59#define DMA_DBTOCR 0x1c /* Burst timeout control Register */
60#define DMA_WSRA 0x40 /* W-Size Register A */
61#define DMA_XSRA 0x44 /* X-Size Register A */
62#define DMA_YSRA 0x48 /* Y-Size Register A */
63#define DMA_WSRB 0x4c /* W-Size Register B */
64#define DMA_XSRB 0x50 /* X-Size Register B */
65#define DMA_YSRB 0x54 /* Y-Size Register B */
66#define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */
67#define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */
68#define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */
69#define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
70#define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */
71#define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */
72#define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */
73#define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */
74#define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */
75
76#define DCR_DRST (1<<1)
77#define DCR_DEN (1<<0)
78#define DBTOCR_EN (1<<15)
79#define DBTOCR_CNT(x) ((x) & 0x7fff)
80#define CNTR_CNT(x) ((x) & 0xffffff)
81#define CCR_ACRPT (1<<14)
82#define CCR_DMOD_LINEAR (0x0 << 12)
83#define CCR_DMOD_2D (0x1 << 12)
84#define CCR_DMOD_FIFO (0x2 << 12)
85#define CCR_DMOD_EOBFIFO (0x3 << 12)
86#define CCR_SMOD_LINEAR (0x0 << 10)
87#define CCR_SMOD_2D (0x1 << 10)
88#define CCR_SMOD_FIFO (0x2 << 10)
89#define CCR_SMOD_EOBFIFO (0x3 << 10)
90#define CCR_MDIR_DEC (1<<9)
91#define CCR_MSEL_B (1<<8)
92#define CCR_DSIZ_32 (0x0 << 6)
93#define CCR_DSIZ_8 (0x1 << 6)
94#define CCR_DSIZ_16 (0x2 << 6)
95#define CCR_SSIZ_32 (0x0 << 4)
96#define CCR_SSIZ_8 (0x1 << 4)
97#define CCR_SSIZ_16 (0x2 << 4)
98#define CCR_REN (1<<3)
99#define CCR_RPT (1<<2)
100#define CCR_FRC (1<<1)
101#define CCR_CEN (1<<0)
102#define RTOR_EN (1<<15)
103#define RTOR_CLK (1<<14)
104#define RTOR_PSC (1<<13)
Javier Martin9e15db72012-03-02 09:28:47 +0100105
106enum imxdma_prep_type {
107 IMXDMA_DESC_MEMCPY,
108 IMXDMA_DESC_INTERLEAVED,
109 IMXDMA_DESC_SLAVE_SG,
110 IMXDMA_DESC_CYCLIC,
111};
112
Javier Martinf606ab82012-03-22 14:54:14 +0100113struct imx_dma_2d_config {
114 u16 xsr;
115 u16 ysr;
116 u16 wsr;
117 int count;
118};
119
Javier Martin9e15db72012-03-02 09:28:47 +0100120struct imxdma_desc {
121 struct list_head node;
122 struct dma_async_tx_descriptor desc;
123 enum dma_status status;
124 dma_addr_t src;
125 dma_addr_t dest;
126 size_t len;
Javier Martin2efc3442012-03-22 14:54:03 +0100127 enum dma_transfer_direction direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100128 enum imxdma_prep_type type;
129 /* For memcpy and interleaved */
130 unsigned int config_port;
131 unsigned int config_mem;
132 /* For interleaved transfers */
133 unsigned int x;
134 unsigned int y;
135 unsigned int w;
136 /* For slave sg and cyclic */
137 struct scatterlist *sg;
138 unsigned int sgcount;
139};
140
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200141struct imxdma_channel {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100142 int hw_chaining;
143 struct timer_list watchdog;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200144 struct imxdma_engine *imxdma;
145 unsigned int channel;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200146
Javier Martin9e15db72012-03-02 09:28:47 +0100147 struct tasklet_struct dma_tasklet;
148 struct list_head ld_free;
149 struct list_head ld_queue;
150 struct list_head ld_active;
151 int descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200152 enum dma_slave_buswidth word_size;
153 dma_addr_t per_address;
154 u32 watermark_level;
155 struct dma_chan chan;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200156 struct dma_async_tx_descriptor desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200157 enum dma_status status;
158 int dma_request;
159 struct scatterlist *sg_list;
Javier Martin359291a2012-03-22 14:54:06 +0100160 u32 ccr_from_device;
161 u32 ccr_to_device;
Javier Martinf606ab82012-03-22 14:54:14 +0100162 bool enabled_2d;
163 int slot_2d;
Vinod Koulea62aa82016-07-02 15:25:01 +0530164 unsigned int irq;
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530165 struct dma_slave_config config;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200166};
167
Shawn Guoe51d0f02012-09-15 21:11:28 +0800168enum imx_dma_type {
169 IMX1_DMA,
170 IMX21_DMA,
171 IMX27_DMA,
172};
173
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200174struct imxdma_engine {
175 struct device *dev;
Sascha Hauer1e070a62011-01-12 13:14:37 +0100176 struct device_dma_parameters dma_parms;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200177 struct dma_device dma_device;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100178 void __iomem *base;
Fabio Estevama2367db2012-07-03 15:33:29 -0300179 struct clk *dma_ahb;
180 struct clk *dma_ipg;
Javier Martinf606ab82012-03-22 14:54:14 +0100181 spinlock_t lock;
182 struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS];
Javier Martin6bd08122012-03-22 14:54:01 +0100183 struct imxdma_channel channel[IMX_DMA_CHANNELS];
Shawn Guoe51d0f02012-09-15 21:11:28 +0800184 enum imx_dma_type devtype;
Vinod Koulea62aa82016-07-02 15:25:01 +0530185 unsigned int irq;
186 unsigned int irq_err;
187
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200188};
189
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200190struct imxdma_filter_data {
191 struct imxdma_engine *imxdma;
192 int request;
193};
194
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900195static const struct platform_device_id imx_dma_devtype[] = {
Shawn Guoe51d0f02012-09-15 21:11:28 +0800196 {
197 .name = "imx1-dma",
198 .driver_data = IMX1_DMA,
199 }, {
200 .name = "imx21-dma",
201 .driver_data = IMX21_DMA,
202 }, {
203 .name = "imx27-dma",
204 .driver_data = IMX27_DMA,
205 }, {
206 /* sentinel */
207 }
208};
209MODULE_DEVICE_TABLE(platform, imx_dma_devtype);
210
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200211static const struct of_device_id imx_dma_of_dev_id[] = {
212 {
213 .compatible = "fsl,imx1-dma",
214 .data = &imx_dma_devtype[IMX1_DMA],
215 }, {
216 .compatible = "fsl,imx21-dma",
217 .data = &imx_dma_devtype[IMX21_DMA],
218 }, {
219 .compatible = "fsl,imx27-dma",
220 .data = &imx_dma_devtype[IMX27_DMA],
221 }, {
222 /* sentinel */
223 }
224};
225MODULE_DEVICE_TABLE(of, imx_dma_of_dev_id);
226
Shawn Guoe51d0f02012-09-15 21:11:28 +0800227static inline int is_imx1_dma(struct imxdma_engine *imxdma)
228{
229 return imxdma->devtype == IMX1_DMA;
230}
231
Shawn Guoe51d0f02012-09-15 21:11:28 +0800232static inline int is_imx27_dma(struct imxdma_engine *imxdma)
233{
234 return imxdma->devtype == IMX27_DMA;
235}
236
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200237static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
238{
239 return container_of(chan, struct imxdma_channel, chan);
240}
241
Javier Martin9e15db72012-03-02 09:28:47 +0100242static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200243{
Javier Martin9e15db72012-03-02 09:28:47 +0100244 struct imxdma_desc *desc;
245
246 if (!list_empty(&imxdmac->ld_active)) {
247 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
248 node);
249 if (desc->type == IMXDMA_DESC_CYCLIC)
250 return true;
251 }
252 return false;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200253}
254
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200255
Javier Martincd5cf9d2012-03-22 14:54:12 +0100256
257static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
258 unsigned offset)
Javier Martin6bd08122012-03-22 14:54:01 +0100259{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100260 __raw_writel(val, imxdma->base + offset);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200261}
262
Javier Martincd5cf9d2012-03-22 14:54:12 +0100263static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200264{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100265 return __raw_readl(imxdma->base + offset);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200266}
267
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100268static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200269{
Shawn Guoe51d0f02012-09-15 21:11:28 +0800270 struct imxdma_engine *imxdma = imxdmac->imxdma;
271
272 if (is_imx27_dma(imxdma))
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100273 return imxdmac->hw_chaining;
Javier Martin6bd08122012-03-22 14:54:01 +0100274 else
275 return 0;
276}
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200277
Javier Martin6bd08122012-03-22 14:54:01 +0100278/*
279 * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
280 */
Vinod Koul452fd6d2019-01-20 11:42:44 +0530281static inline void imxdma_sg_next(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100282{
Javier Martin2efc3442012-03-22 14:54:03 +0100283 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100284 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100285 struct scatterlist *sg = d->sg;
Vinod Koulda5035f2019-01-20 11:42:44 +0530286 size_t now;
Javier Martin6bd08122012-03-22 14:54:01 +0100287
Anders Roxell9227ab52019-01-10 12:15:35 +0100288 now = min_t(size_t, d->len, sg_dma_len(sg));
Javier Martin6b0e2f52012-03-22 14:54:09 +0100289 if (d->len != IMX_DMA_LENGTH_LOOP)
290 d->len -= now;
Javier Martin6bd08122012-03-22 14:54:01 +0100291
Javier Martin2efc3442012-03-22 14:54:03 +0100292 if (d->direction == DMA_DEV_TO_MEM)
Javier Martincd5cf9d2012-03-22 14:54:12 +0100293 imx_dmav1_writel(imxdma, sg->dma_address,
294 DMA_DAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100295 else
Javier Martincd5cf9d2012-03-22 14:54:12 +0100296 imx_dmav1_writel(imxdma, sg->dma_address,
297 DMA_SAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100298
Javier Martincd5cf9d2012-03-22 14:54:12 +0100299 imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100300
Javier Martinf9b283a2012-03-22 14:54:13 +0100301 dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
302 "size 0x%08x\n", __func__, imxdmac->channel,
Javier Martincd5cf9d2012-03-22 14:54:12 +0100303 imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
304 imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
305 imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
Javier Martin6bd08122012-03-22 14:54:01 +0100306}
307
Javier Martin2efc3442012-03-22 14:54:03 +0100308static void imxdma_enable_hw(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100309{
Javier Martin2efc3442012-03-22 14:54:03 +0100310 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100311 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100312 int channel = imxdmac->channel;
313 unsigned long flags;
314
Javier Martinf9b283a2012-03-22 14:54:13 +0100315 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100316
Javier Martin6bd08122012-03-22 14:54:01 +0100317 local_irq_save(flags);
318
Javier Martincd5cf9d2012-03-22 14:54:12 +0100319 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
320 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
321 ~(1 << channel), DMA_DIMR);
322 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
323 CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100324
Shawn Guoe51d0f02012-09-15 21:11:28 +0800325 if (!is_imx1_dma(imxdma) &&
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100326 d->sg && imxdma_hw_chain(imxdmac)) {
Javier Martin833bc032012-03-22 14:54:07 +0100327 d->sg = sg_next(d->sg);
328 if (d->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100329 u32 tmp;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100330 imxdma_sg_next(d);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100331 tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
332 imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
333 DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100334 }
335 }
Javier Martin6bd08122012-03-22 14:54:01 +0100336
337 local_irq_restore(flags);
338}
339
340static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
341{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100342 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100343 int channel = imxdmac->channel;
344 unsigned long flags;
345
Javier Martinf9b283a2012-03-22 14:54:13 +0100346 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100347
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100348 if (imxdma_hw_chain(imxdmac))
349 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100350
351 local_irq_save(flags);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100352 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
353 (1 << channel), DMA_DIMR);
354 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
355 ~CCR_CEN, DMA_CCR(channel));
356 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100357 local_irq_restore(flags);
358}
359
Kees Cookbcdc4bd2017-10-24 03:02:23 -0700360static void imxdma_watchdog(struct timer_list *t)
Javier Martin6bd08122012-03-22 14:54:01 +0100361{
Kees Cookbcdc4bd2017-10-24 03:02:23 -0700362 struct imxdma_channel *imxdmac = from_timer(imxdmac, t, watchdog);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100363 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100364 int channel = imxdmac->channel;
365
Javier Martincd5cf9d2012-03-22 14:54:12 +0100366 imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100367
368 /* Tasklet watchdog error handler */
369 tasklet_schedule(&imxdmac->dma_tasklet);
Javier Martinf9b283a2012-03-22 14:54:13 +0100370 dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
371 imxdmac->channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100372}
373
374static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
375{
376 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100377 unsigned int err_mask;
378 int i, disr;
379 int errcode;
380
Javier Martincd5cf9d2012-03-22 14:54:12 +0100381 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100382
Javier Martincd5cf9d2012-03-22 14:54:12 +0100383 err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
384 imx_dmav1_readl(imxdma, DMA_DRTOSR) |
385 imx_dmav1_readl(imxdma, DMA_DSESR) |
386 imx_dmav1_readl(imxdma, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100387
388 if (!err_mask)
389 return IRQ_HANDLED;
390
Javier Martincd5cf9d2012-03-22 14:54:12 +0100391 imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100392
393 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
394 if (!(err_mask & (1 << i)))
395 continue;
Javier Martin6bd08122012-03-22 14:54:01 +0100396 errcode = 0;
397
Javier Martincd5cf9d2012-03-22 14:54:12 +0100398 if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
399 imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100400 errcode |= IMX_DMA_ERR_BURST;
401 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100402 if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
403 imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100404 errcode |= IMX_DMA_ERR_REQUEST;
405 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100406 if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
407 imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
Javier Martin6bd08122012-03-22 14:54:01 +0100408 errcode |= IMX_DMA_ERR_TRANSFER;
409 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100410 if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
411 imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100412 errcode |= IMX_DMA_ERR_BUFFER;
413 }
414 /* Tasklet error handler */
415 tasklet_schedule(&imxdma->channel[i].dma_tasklet);
416
Alexander Shiyan1d94fe02014-02-22 22:16:47 +0400417 dev_warn(imxdma->dev,
418 "DMA timeout on channel %d -%s%s%s%s\n", i,
419 errcode & IMX_DMA_ERR_BURST ? " burst" : "",
420 errcode & IMX_DMA_ERR_REQUEST ? " request" : "",
421 errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
422 errcode & IMX_DMA_ERR_BUFFER ? " buffer" : "");
Javier Martin6bd08122012-03-22 14:54:01 +0100423 }
424 return IRQ_HANDLED;
425}
426
427static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
428{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100429 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100430 int chno = imxdmac->channel;
Javier Martin2efc3442012-03-22 14:54:03 +0100431 struct imxdma_desc *desc;
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200432 unsigned long flags;
Javier Martin6bd08122012-03-22 14:54:01 +0100433
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200434 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin833bc032012-03-22 14:54:07 +0100435 if (list_empty(&imxdmac->ld_active)) {
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200436 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin833bc032012-03-22 14:54:07 +0100437 goto out;
438 }
439
440 desc = list_first_entry(&imxdmac->ld_active,
441 struct imxdma_desc,
442 node);
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200443 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin833bc032012-03-22 14:54:07 +0100444
445 if (desc->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100446 u32 tmp;
Javier Martin833bc032012-03-22 14:54:07 +0100447 desc->sg = sg_next(desc->sg);
Javier Martin6bd08122012-03-22 14:54:01 +0100448
Javier Martin833bc032012-03-22 14:54:07 +0100449 if (desc->sg) {
Javier Martina6cbb2d2012-03-22 14:54:11 +0100450 imxdma_sg_next(desc);
Javier Martin6bd08122012-03-22 14:54:01 +0100451
Javier Martincd5cf9d2012-03-22 14:54:12 +0100452 tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100453
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100454 if (imxdma_hw_chain(imxdmac)) {
Javier Martin6bd08122012-03-22 14:54:01 +0100455 /* FIXME: The timeout should probably be
456 * configurable
457 */
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100458 mod_timer(&imxdmac->watchdog,
Javier Martin6bd08122012-03-22 14:54:01 +0100459 jiffies + msecs_to_jiffies(500));
460
461 tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100462 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100463 } else {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100464 imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
465 DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100466 tmp |= CCR_CEN;
467 }
468
Javier Martincd5cf9d2012-03-22 14:54:12 +0100469 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100470
471 if (imxdma_chan_is_doing_cyclic(imxdmac))
472 /* Tasklet progression */
473 tasklet_schedule(&imxdmac->dma_tasklet);
474
475 return;
476 }
477
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100478 if (imxdma_hw_chain(imxdmac)) {
479 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100480 return;
481 }
482 }
483
Javier Martin2efc3442012-03-22 14:54:03 +0100484out:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100485 imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100486 /* Tasklet irq */
Javier Martin9e15db72012-03-02 09:28:47 +0100487 tasklet_schedule(&imxdmac->dma_tasklet);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200488}
489
Javier Martin6bd08122012-03-22 14:54:01 +0100490static irqreturn_t dma_irq_handler(int irq, void *dev_id)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200491{
Javier Martin6bd08122012-03-22 14:54:01 +0100492 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100493 int i, disr;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200494
Shawn Guoe51d0f02012-09-15 21:11:28 +0800495 if (!is_imx1_dma(imxdma))
Javier Martin6bd08122012-03-22 14:54:01 +0100496 imxdma_err_handler(irq, dev_id);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200497
Javier Martincd5cf9d2012-03-22 14:54:12 +0100498 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200499
Javier Martinf9b283a2012-03-22 14:54:13 +0100500 dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
Javier Martin6bd08122012-03-22 14:54:01 +0100501
Javier Martincd5cf9d2012-03-22 14:54:12 +0100502 imx_dmav1_writel(imxdma, disr, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100503 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100504 if (disr & (1 << i))
Javier Martin6bd08122012-03-22 14:54:01 +0100505 dma_irq_handle_channel(&imxdma->channel[i]);
Javier Martin6bd08122012-03-22 14:54:01 +0100506 }
507
508 return IRQ_HANDLED;
Javier Martin9e15db72012-03-02 09:28:47 +0100509}
510
511static int imxdma_xfer_desc(struct imxdma_desc *d)
512{
513 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martin3b4b6df2012-03-22 14:54:04 +0100514 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martinf606ab82012-03-22 14:54:14 +0100515 int slot = -1;
516 int i;
Javier Martin9e15db72012-03-02 09:28:47 +0100517
518 /* Configure and enable */
519 switch (d->type) {
Javier Martinf606ab82012-03-22 14:54:14 +0100520 case IMXDMA_DESC_INTERLEAVED:
521 /* Try to get a free 2D slot */
Javier Martinf606ab82012-03-22 14:54:14 +0100522 for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
523 if ((imxdma->slots_2d[i].count > 0) &&
524 ((imxdma->slots_2d[i].xsr != d->x) ||
525 (imxdma->slots_2d[i].ysr != d->y) ||
526 (imxdma->slots_2d[i].wsr != d->w)))
527 continue;
528 slot = i;
529 break;
530 }
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200531 if (slot < 0)
Javier Martinf606ab82012-03-22 14:54:14 +0100532 return -EBUSY;
533
534 imxdma->slots_2d[slot].xsr = d->x;
535 imxdma->slots_2d[slot].ysr = d->y;
536 imxdma->slots_2d[slot].wsr = d->w;
537 imxdma->slots_2d[slot].count++;
538
539 imxdmac->slot_2d = slot;
540 imxdmac->enabled_2d = true;
Javier Martinf606ab82012-03-22 14:54:14 +0100541
542 if (slot == IMX_DMA_2D_SLOT_A) {
543 d->config_mem &= ~CCR_MSEL_B;
544 d->config_port &= ~CCR_MSEL_B;
545 imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
546 imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
547 imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
548 } else {
549 d->config_mem |= CCR_MSEL_B;
550 d->config_port |= CCR_MSEL_B;
551 imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
552 imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
553 imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
554 }
555 /*
556 * We fall-through here intentionally, since a 2D transfer is
557 * similar to MEMCPY just adding the 2D slot configuration.
558 */
Gustavo A. R. Silva7f5d74252019-07-29 17:52:21 -0500559 /* Fall through */
Javier Martin9e15db72012-03-02 09:28:47 +0100560 case IMXDMA_DESC_MEMCPY:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100561 imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
562 imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
563 imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
Javier Martin3b4b6df2012-03-22 14:54:04 +0100564 DMA_CCR(imxdmac->channel));
565
Javier Martincd5cf9d2012-03-22 14:54:12 +0100566 imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
Javier Martin3b4b6df2012-03-22 14:54:04 +0100567
Russell Kingac806a12013-10-31 00:40:30 +0000568 dev_dbg(imxdma->dev,
569 "%s channel: %d dest=0x%08llx src=0x%08llx dma_length=%zu\n",
570 __func__, imxdmac->channel,
571 (unsigned long long)d->dest,
572 (unsigned long long)d->src, d->len);
Javier Martin3b4b6df2012-03-22 14:54:04 +0100573
574 break;
Javier Martin6bd08122012-03-22 14:54:01 +0100575 /* Cyclic transfer is the same as slave_sg with special sg configuration. */
Javier Martin9e15db72012-03-02 09:28:47 +0100576 case IMXDMA_DESC_CYCLIC:
Javier Martin9e15db72012-03-02 09:28:47 +0100577 case IMXDMA_DESC_SLAVE_SG:
Javier Martin359291a2012-03-22 14:54:06 +0100578 if (d->direction == DMA_DEV_TO_MEM) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100579 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100580 DMA_SAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100581 imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
Javier Martin359291a2012-03-22 14:54:06 +0100582 DMA_CCR(imxdmac->channel));
583
Russell Kingac806a12013-10-31 00:40:30 +0000584 dev_dbg(imxdma->dev,
585 "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (dev2mem)\n",
586 __func__, imxdmac->channel,
587 d->sg, d->sgcount, d->len,
588 (unsigned long long)imxdmac->per_address);
Javier Martin359291a2012-03-22 14:54:06 +0100589 } else if (d->direction == DMA_MEM_TO_DEV) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100590 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100591 DMA_DAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100592 imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
Javier Martin359291a2012-03-22 14:54:06 +0100593 DMA_CCR(imxdmac->channel));
594
Russell Kingac806a12013-10-31 00:40:30 +0000595 dev_dbg(imxdma->dev,
596 "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (mem2dev)\n",
597 __func__, imxdmac->channel,
598 d->sg, d->sgcount, d->len,
599 (unsigned long long)imxdmac->per_address);
Javier Martin359291a2012-03-22 14:54:06 +0100600 } else {
601 dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
602 __func__, imxdmac->channel);
603 return -EINVAL;
604 }
605
Javier Martina6cbb2d2012-03-22 14:54:11 +0100606 imxdma_sg_next(d);
Javier Martin359291a2012-03-22 14:54:06 +0100607
Javier Martin9e15db72012-03-02 09:28:47 +0100608 break;
609 default:
610 return -EINVAL;
611 }
Javier Martin2efc3442012-03-22 14:54:03 +0100612 imxdma_enable_hw(d);
Javier Martin9e15db72012-03-02 09:28:47 +0100613 return 0;
614}
615
616static void imxdma_tasklet(unsigned long data)
617{
618 struct imxdma_channel *imxdmac = (void *)data;
619 struct imxdma_engine *imxdma = imxdmac->imxdma;
Leonid Iziumtsev341198e2019-01-15 17:15:23 +0000620 struct imxdma_desc *desc, *next_desc;
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200621 unsigned long flags;
Javier Martin9e15db72012-03-02 09:28:47 +0100622
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200623 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100624
625 if (list_empty(&imxdmac->ld_active)) {
626 /* Someone might have called terminate all */
Michael Grzeschikfcaaba62013-09-17 15:56:08 +0200627 spin_unlock_irqrestore(&imxdma->lock, flags);
628 return;
Javier Martin9e15db72012-03-02 09:28:47 +0100629 }
630 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
631
Masanari Iidad73111c2012-08-04 23:37:53 +0900632 /* If we are dealing with a cyclic descriptor, keep it on ld_active
633 * and dont mark the descriptor as complete.
Vinod Koul60f29512012-04-20 15:28:07 +0530634 * Only in non-cyclic cases it would be marked as complete
635 */
Javier Martin9e15db72012-03-02 09:28:47 +0100636 if (imxdma_chan_is_doing_cyclic(imxdmac))
637 goto out;
Vinod Koul60f29512012-04-20 15:28:07 +0530638 else
639 dma_cookie_complete(&desc->desc);
Javier Martin9e15db72012-03-02 09:28:47 +0100640
Javier Martinf606ab82012-03-22 14:54:14 +0100641 /* Free 2D slot if it was an interleaved transfer */
642 if (imxdmac->enabled_2d) {
643 imxdma->slots_2d[imxdmac->slot_2d].count--;
644 imxdmac->enabled_2d = false;
645 }
646
Javier Martin9e15db72012-03-02 09:28:47 +0100647 list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
648
649 if (!list_empty(&imxdmac->ld_queue)) {
Leonid Iziumtsev341198e2019-01-15 17:15:23 +0000650 next_desc = list_first_entry(&imxdmac->ld_queue,
651 struct imxdma_desc, node);
Javier Martin9e15db72012-03-02 09:28:47 +0100652 list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
Leonid Iziumtsev341198e2019-01-15 17:15:23 +0000653 if (imxdma_xfer_desc(next_desc) < 0)
Javier Martin9e15db72012-03-02 09:28:47 +0100654 dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
655 __func__, imxdmac->channel);
656 }
657out:
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200658 spin_unlock_irqrestore(&imxdma->lock, flags);
Michael Grzeschikfcaaba62013-09-17 15:56:08 +0200659
Dave Jiangbe5af282016-07-20 13:11:22 -0700660 dmaengine_desc_get_callback_invoke(&desc->desc, NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200661}
662
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100663static int imxdma_terminate_all(struct dma_chan *chan)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200664{
665 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100666 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100667 unsigned long flags;
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100668
669 imxdma_disable_hw(imxdmac);
670
671 spin_lock_irqsave(&imxdma->lock, flags);
672 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
673 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
674 spin_unlock_irqrestore(&imxdma->lock, flags);
675 return 0;
676}
677
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530678static int imxdma_config_write(struct dma_chan *chan,
679 struct dma_slave_config *dmaengine_cfg,
680 enum dma_transfer_direction direction)
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100681{
682 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
683 struct imxdma_engine *imxdma = imxdmac->imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200684 unsigned int mode = 0;
685
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530686 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100687 imxdmac->per_address = dmaengine_cfg->src_addr;
688 imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
689 imxdmac->word_size = dmaengine_cfg->src_addr_width;
690 } else {
691 imxdmac->per_address = dmaengine_cfg->dst_addr;
692 imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
693 imxdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200694 }
695
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100696 switch (imxdmac->word_size) {
697 case DMA_SLAVE_BUSWIDTH_1_BYTE:
698 mode = IMX_DMA_MEMSIZE_8;
699 break;
700 case DMA_SLAVE_BUSWIDTH_2_BYTES:
701 mode = IMX_DMA_MEMSIZE_16;
702 break;
703 default:
704 case DMA_SLAVE_BUSWIDTH_4_BYTES:
705 mode = IMX_DMA_MEMSIZE_32;
706 break;
707 }
708
709 imxdmac->hw_chaining = 0;
710
711 imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
712 ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
713 CCR_REN;
714 imxdmac->ccr_to_device =
715 (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
716 ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
717 imx_dmav1_writel(imxdma, imxdmac->dma_request,
718 DMA_RSSR(imxdmac->channel));
719
720 /* Set burst length */
721 imx_dmav1_writel(imxdma, imxdmac->watermark_level *
722 imxdmac->word_size, DMA_BLR(imxdmac->channel));
723
724 return 0;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200725}
726
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530727static int imxdma_config(struct dma_chan *chan,
728 struct dma_slave_config *dmaengine_cfg)
729{
730 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
731
732 memcpy(&imxdmac->config, dmaengine_cfg, sizeof(*dmaengine_cfg));
733
734 return 0;
735}
736
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200737static enum dma_status imxdma_tx_status(struct dma_chan *chan,
738 dma_cookie_t cookie,
739 struct dma_tx_state *txstate)
740{
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000741 return dma_cookie_status(chan, cookie, txstate);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200742}
743
744static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
745{
746 struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100747 struct imxdma_engine *imxdma = imxdmac->imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200748 dma_cookie_t cookie;
Javier Martin9e15db72012-03-02 09:28:47 +0100749 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200750
Javier Martinf606ab82012-03-22 14:54:14 +0100751 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin660cd0d2012-03-22 14:54:15 +0100752 list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000753 cookie = dma_cookie_assign(tx);
Javier Martinf606ab82012-03-22 14:54:14 +0100754 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200755
756 return cookie;
757}
758
759static int imxdma_alloc_chan_resources(struct dma_chan *chan)
760{
761 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
762 struct imx_dma_data *data = chan->private;
763
Javier Martin6c05f092012-02-28 17:08:17 +0100764 if (data != NULL)
765 imxdmac->dma_request = data->dma_request;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200766
Javier Martin9e15db72012-03-02 09:28:47 +0100767 while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
768 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200769
Javier Martin9e15db72012-03-02 09:28:47 +0100770 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
771 if (!desc)
772 break;
Nicolas Pitreff5fdaf2018-01-19 18:17:46 +0100773 memset(&desc->desc, 0, sizeof(struct dma_async_tx_descriptor));
Javier Martin9e15db72012-03-02 09:28:47 +0100774 dma_async_tx_descriptor_init(&desc->desc, chan);
775 desc->desc.tx_submit = imxdma_tx_submit;
776 /* txd.flags will be overwritten in prep funcs */
777 desc->desc.flags = DMA_CTRL_ACK;
Vinod Koul3ded1ad2013-10-16 14:06:24 +0530778 desc->status = DMA_COMPLETE;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200779
Javier Martin9e15db72012-03-02 09:28:47 +0100780 list_add_tail(&desc->node, &imxdmac->ld_free);
781 imxdmac->descs_allocated++;
782 }
783
784 if (!imxdmac->descs_allocated)
785 return -ENOMEM;
786
787 return imxdmac->descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200788}
789
790static void imxdma_free_chan_resources(struct dma_chan *chan)
791{
792 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100793 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100794 struct imxdma_desc *desc, *_desc;
795 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200796
Javier Martinf606ab82012-03-22 14:54:14 +0100797 spin_lock_irqsave(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200798
Javier Martin6bd08122012-03-22 14:54:01 +0100799 imxdma_disable_hw(imxdmac);
Javier Martin9e15db72012-03-02 09:28:47 +0100800 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
801 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
802
Javier Martinf606ab82012-03-22 14:54:14 +0100803 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100804
805 list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
806 kfree(desc);
807 imxdmac->descs_allocated--;
808 }
809 INIT_LIST_HEAD(&imxdmac->ld_free);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200810
Sachin Kamat06f8db42013-09-02 13:21:18 +0530811 kfree(imxdmac->sg_list);
812 imxdmac->sg_list = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200813}
814
815static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
816 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530817 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500818 unsigned long flags, void *context)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200819{
820 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
821 struct scatterlist *sg;
Javier Martin9e15db72012-03-02 09:28:47 +0100822 int i, dma_length = 0;
823 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200824
Javier Martin9e15db72012-03-02 09:28:47 +0100825 if (list_empty(&imxdmac->ld_free) ||
826 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200827 return NULL;
828
Javier Martin9e15db72012-03-02 09:28:47 +0100829 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200830
831 for_each_sg(sgl, sg, sg_len, i) {
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200832 dma_length += sg_dma_len(sg);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200833 }
834
Sascha Hauerd07102a2011-01-12 14:13:23 +0100835 switch (imxdmac->word_size) {
836 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200837 if (sg_dma_len(sgl) & 3 || sgl->dma_address & 3)
Sascha Hauerd07102a2011-01-12 14:13:23 +0100838 return NULL;
839 break;
840 case DMA_SLAVE_BUSWIDTH_2_BYTES:
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200841 if (sg_dma_len(sgl) & 1 || sgl->dma_address & 1)
Sascha Hauerd07102a2011-01-12 14:13:23 +0100842 return NULL;
843 break;
844 case DMA_SLAVE_BUSWIDTH_1_BYTE:
845 break;
846 default:
847 return NULL;
848 }
849
Javier Martin9e15db72012-03-02 09:28:47 +0100850 desc->type = IMXDMA_DESC_SLAVE_SG;
851 desc->sg = sgl;
852 desc->sgcount = sg_len;
853 desc->len = dma_length;
Javier Martin2efc3442012-03-22 14:54:03 +0100854 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100855 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100856 desc->src = imxdmac->per_address;
857 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100858 desc->dest = imxdmac->per_address;
859 }
860 desc->desc.callback = NULL;
861 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200862
Javier Martin9e15db72012-03-02 09:28:47 +0100863 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200864}
865
866static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
867 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500868 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200869 unsigned long flags)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200870{
871 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
872 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100873 struct imxdma_desc *desc;
874 int i;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200875 unsigned int periods = buf_len / period_len;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200876
Russell Kingac806a12013-10-31 00:40:30 +0000877 dev_dbg(imxdma->dev, "%s channel: %d buf_len=%zu period_len=%zu\n",
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200878 __func__, imxdmac->channel, buf_len, period_len);
879
Javier Martin9e15db72012-03-02 09:28:47 +0100880 if (list_empty(&imxdmac->ld_free) ||
881 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200882 return NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200883
Javier Martin9e15db72012-03-02 09:28:47 +0100884 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200885
Syam Sidhardhan96a37132013-02-25 04:46:26 +0530886 kfree(imxdmac->sg_list);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200887
888 imxdmac->sg_list = kcalloc(periods + 1,
Michael Grzeschikedc530f2013-09-17 15:56:06 +0200889 sizeof(struct scatterlist), GFP_ATOMIC);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200890 if (!imxdmac->sg_list)
891 return NULL;
892
893 sg_init_table(imxdmac->sg_list, periods);
894
895 for (i = 0; i < periods; i++) {
Logan Gunthorpece818012017-05-30 16:39:16 -0600896 sg_assign_page(&imxdmac->sg_list[i], NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200897 imxdmac->sg_list[i].offset = 0;
898 imxdmac->sg_list[i].dma_address = dma_addr;
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200899 sg_dma_len(&imxdmac->sg_list[i]) = period_len;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200900 dma_addr += period_len;
901 }
902
903 /* close the loop */
Logan Gunthorpece818012017-05-30 16:39:16 -0600904 sg_chain(imxdmac->sg_list, periods + 1, imxdmac->sg_list);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200905
Javier Martin9e15db72012-03-02 09:28:47 +0100906 desc->type = IMXDMA_DESC_CYCLIC;
907 desc->sg = imxdmac->sg_list;
908 desc->sgcount = periods;
909 desc->len = IMX_DMA_LENGTH_LOOP;
Javier Martin2efc3442012-03-22 14:54:03 +0100910 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100911 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100912 desc->src = imxdmac->per_address;
913 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100914 desc->dest = imxdmac->per_address;
915 }
916 desc->desc.callback = NULL;
917 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200918
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530919 imxdma_config_write(chan, &imxdmac->config, direction);
920
Javier Martin9e15db72012-03-02 09:28:47 +0100921 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200922}
923
Javier Martin6c05f092012-02-28 17:08:17 +0100924static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
925 struct dma_chan *chan, dma_addr_t dest,
926 dma_addr_t src, size_t len, unsigned long flags)
927{
928 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
929 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100930 struct imxdma_desc *desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100931
Russell Kingac806a12013-10-31 00:40:30 +0000932 dev_dbg(imxdma->dev, "%s channel: %d src=0x%llx dst=0x%llx len=%zu\n",
933 __func__, imxdmac->channel, (unsigned long long)src,
934 (unsigned long long)dest, len);
Javier Martin6c05f092012-02-28 17:08:17 +0100935
Javier Martin9e15db72012-03-02 09:28:47 +0100936 if (list_empty(&imxdmac->ld_free) ||
937 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200938 return NULL;
939
Javier Martin9e15db72012-03-02 09:28:47 +0100940 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Javier Martin6c05f092012-02-28 17:08:17 +0100941
Javier Martin9e15db72012-03-02 09:28:47 +0100942 desc->type = IMXDMA_DESC_MEMCPY;
943 desc->src = src;
944 desc->dest = dest;
945 desc->len = len;
Javier Martin2efc3442012-03-22 14:54:03 +0100946 desc->direction = DMA_MEM_TO_MEM;
Javier Martin9e15db72012-03-02 09:28:47 +0100947 desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
948 desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
949 desc->desc.callback = NULL;
950 desc->desc.callback_param = NULL;
951
952 return &desc->desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100953}
954
Javier Martinf606ab82012-03-22 14:54:14 +0100955static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
956 struct dma_chan *chan, struct dma_interleaved_template *xt,
957 unsigned long flags)
958{
959 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
960 struct imxdma_engine *imxdma = imxdmac->imxdma;
961 struct imxdma_desc *desc;
962
Russell Kingac806a12013-10-31 00:40:30 +0000963 dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%llx dst_start=0x%llx\n"
964 " src_sgl=%s dst_sgl=%s numf=%zu frame_size=%zu\n", __func__,
965 imxdmac->channel, (unsigned long long)xt->src_start,
966 (unsigned long long) xt->dst_start,
Javier Martinf606ab82012-03-22 14:54:14 +0100967 xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
968 xt->numf, xt->frame_size);
969
970 if (list_empty(&imxdmac->ld_free) ||
971 imxdma_chan_is_doing_cyclic(imxdmac))
972 return NULL;
973
974 if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
975 return NULL;
976
977 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
978
979 desc->type = IMXDMA_DESC_INTERLEAVED;
980 desc->src = xt->src_start;
981 desc->dest = xt->dst_start;
982 desc->x = xt->sgl[0].size;
983 desc->y = xt->numf;
984 desc->w = xt->sgl[0].icg + desc->x;
985 desc->len = desc->x * desc->y;
986 desc->direction = DMA_MEM_TO_MEM;
987 desc->config_port = IMX_DMA_MEMSIZE_32;
988 desc->config_mem = IMX_DMA_MEMSIZE_32;
989 if (xt->src_sgl)
990 desc->config_mem |= IMX_DMA_TYPE_2D;
991 if (xt->dst_sgl)
992 desc->config_port |= IMX_DMA_TYPE_2D;
993 desc->desc.callback = NULL;
994 desc->desc.callback_param = NULL;
995
996 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200997}
998
999static void imxdma_issue_pending(struct dma_chan *chan)
1000{
Sascha Hauer5b316872012-01-09 10:32:49 +01001001 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martin9e15db72012-03-02 09:28:47 +01001002 struct imxdma_engine *imxdma = imxdmac->imxdma;
1003 struct imxdma_desc *desc;
1004 unsigned long flags;
Sascha Hauer5b316872012-01-09 10:32:49 +01001005
Javier Martinf606ab82012-03-22 14:54:14 +01001006 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +01001007 if (list_empty(&imxdmac->ld_active) &&
1008 !list_empty(&imxdmac->ld_queue)) {
1009 desc = list_first_entry(&imxdmac->ld_queue,
1010 struct imxdma_desc, node);
1011
1012 if (imxdma_xfer_desc(desc) < 0) {
1013 dev_warn(imxdma->dev,
1014 "%s: channel: %d couldn't issue DMA xfer\n",
1015 __func__, imxdmac->channel);
1016 } else {
1017 list_move_tail(imxdmac->ld_queue.next,
1018 &imxdmac->ld_active);
1019 }
1020 }
Javier Martinf606ab82012-03-22 14:54:14 +01001021 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001022}
1023
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001024static bool imxdma_filter_fn(struct dma_chan *chan, void *param)
1025{
1026 struct imxdma_filter_data *fdata = param;
1027 struct imxdma_channel *imxdma_chan = to_imxdma_chan(chan);
1028
1029 if (chan->device->dev != fdata->imxdma->dev)
1030 return false;
1031
1032 imxdma_chan->dma_request = fdata->request;
1033 chan->private = NULL;
1034
1035 return true;
1036}
1037
1038static struct dma_chan *imxdma_xlate(struct of_phandle_args *dma_spec,
1039 struct of_dma *ofdma)
1040{
1041 int count = dma_spec->args_count;
1042 struct imxdma_engine *imxdma = ofdma->of_dma_data;
1043 struct imxdma_filter_data fdata = {
1044 .imxdma = imxdma,
1045 };
1046
1047 if (count != 1)
1048 return NULL;
1049
1050 fdata.request = dma_spec->args[0];
1051
1052 return dma_request_channel(imxdma->dma_device.cap_mask,
1053 imxdma_filter_fn, &fdata);
1054}
1055
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001056static int __init imxdma_probe(struct platform_device *pdev)
Vinod Koul71c6b662016-07-02 15:35:07 +05301057{
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001058 struct imxdma_engine *imxdma;
Shawn Guo73930eb2012-09-15 15:57:00 +08001059 struct resource *res;
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001060 const struct of_device_id *of_id;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001061 int ret, i;
Shawn Guo73930eb2012-09-15 15:57:00 +08001062 int irq, irq_err;
Javier Martin6bd08122012-03-22 14:54:01 +01001063
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001064 of_id = of_match_device(imx_dma_of_dev_id, &pdev->dev);
1065 if (of_id)
1066 pdev->id_entry = of_id->data;
1067
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001068 imxdma = devm_kzalloc(&pdev->dev, sizeof(*imxdma), GFP_KERNEL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001069 if (!imxdma)
1070 return -ENOMEM;
1071
Markus Pargmann5c6b3e72013-05-26 11:53:21 +02001072 imxdma->dev = &pdev->dev;
Shawn Guoe51d0f02012-09-15 21:11:28 +08001073 imxdma->devtype = pdev->id_entry->driver_data;
1074
Shawn Guo73930eb2012-09-15 15:57:00 +08001075 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding73312052013-01-21 11:09:00 +01001076 imxdma->base = devm_ioremap_resource(&pdev->dev, res);
1077 if (IS_ERR(imxdma->base))
1078 return PTR_ERR(imxdma->base);
Shawn Guo73930eb2012-09-15 15:57:00 +08001079
1080 irq = platform_get_irq(pdev, 0);
1081 if (irq < 0)
1082 return irq;
Javier Martincd5cf9d2012-03-22 14:54:12 +01001083
Fabio Estevama2367db2012-07-03 15:33:29 -03001084 imxdma->dma_ipg = devm_clk_get(&pdev->dev, "ipg");
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001085 if (IS_ERR(imxdma->dma_ipg))
1086 return PTR_ERR(imxdma->dma_ipg);
Fabio Estevama2367db2012-07-03 15:33:29 -03001087
1088 imxdma->dma_ahb = devm_clk_get(&pdev->dev, "ahb");
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001089 if (IS_ERR(imxdma->dma_ahb))
1090 return PTR_ERR(imxdma->dma_ahb);
Fabio Estevama2367db2012-07-03 15:33:29 -03001091
Fabio Estevamfce9a742015-06-20 18:43:44 -03001092 ret = clk_prepare_enable(imxdma->dma_ipg);
1093 if (ret)
1094 return ret;
1095 ret = clk_prepare_enable(imxdma->dma_ahb);
1096 if (ret)
1097 goto disable_dma_ipg_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001098
1099 /* reset DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001100 imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +01001101
Shawn Guoe51d0f02012-09-15 21:11:28 +08001102 if (is_imx1_dma(imxdma)) {
Shawn Guo73930eb2012-09-15 15:57:00 +08001103 ret = devm_request_irq(&pdev->dev, irq,
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001104 dma_irq_handler, 0, "DMA", imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +01001105 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001106 dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
Fabio Estevamfce9a742015-06-20 18:43:44 -03001107 goto disable_dma_ahb_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001108 }
Vinod Koulea62aa82016-07-02 15:25:01 +05301109 imxdma->irq = irq;
Javier Martin6bd08122012-03-22 14:54:01 +01001110
Shawn Guo73930eb2012-09-15 15:57:00 +08001111 irq_err = platform_get_irq(pdev, 1);
1112 if (irq_err < 0) {
1113 ret = irq_err;
Fabio Estevamfce9a742015-06-20 18:43:44 -03001114 goto disable_dma_ahb_clk;
Shawn Guo73930eb2012-09-15 15:57:00 +08001115 }
1116
1117 ret = devm_request_irq(&pdev->dev, irq_err,
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001118 imxdma_err_handler, 0, "DMA", imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +01001119 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001120 dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
Fabio Estevamfce9a742015-06-20 18:43:44 -03001121 goto disable_dma_ahb_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001122 }
Vinod Koulea62aa82016-07-02 15:25:01 +05301123 imxdma->irq_err = irq_err;
Javier Martin6bd08122012-03-22 14:54:01 +01001124 }
1125
1126 /* enable DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001127 imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +01001128
1129 /* clear all interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001130 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +01001131
1132 /* disable interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001133 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001134
1135 INIT_LIST_HEAD(&imxdma->dma_device.channels);
1136
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001137 dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
1138 dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
Javier Martin6c05f092012-02-28 17:08:17 +01001139 dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
Javier Martinf606ab82012-03-22 14:54:14 +01001140 dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
1141
1142 /* Initialize 2D global parameters */
1143 for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
1144 imxdma->slots_2d[i].count = 0;
1145
1146 spin_lock_init(&imxdma->lock);
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001147
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001148 /* Initialize channel parameters */
Javier Martin6bd08122012-03-22 14:54:01 +01001149 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001150 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1151
Shawn Guoe51d0f02012-09-15 21:11:28 +08001152 if (!is_imx1_dma(imxdma)) {
Shawn Guo73930eb2012-09-15 15:57:00 +08001153 ret = devm_request_irq(&pdev->dev, irq + i,
Javier Martin6bd08122012-03-22 14:54:01 +01001154 dma_irq_handler, 0, "DMA", imxdma);
1155 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001156 dev_warn(imxdma->dev, "Can't register IRQ %d "
1157 "for DMA channel %d\n",
Shawn Guo73930eb2012-09-15 15:57:00 +08001158 irq + i, i);
Fabio Estevamfce9a742015-06-20 18:43:44 -03001159 goto disable_dma_ahb_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001160 }
Vinod Koulea62aa82016-07-02 15:25:01 +05301161
1162 imxdmac->irq = irq + i;
Kees Cookbcdc4bd2017-10-24 03:02:23 -07001163 timer_setup(&imxdmac->watchdog, imxdma_watchdog, 0);
Sascha Hauer8267f162010-10-20 08:37:19 +02001164 }
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001165
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001166 imxdmac->imxdma = imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001167
Javier Martin9e15db72012-03-02 09:28:47 +01001168 INIT_LIST_HEAD(&imxdmac->ld_queue);
1169 INIT_LIST_HEAD(&imxdmac->ld_free);
1170 INIT_LIST_HEAD(&imxdmac->ld_active);
1171
1172 tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet,
1173 (unsigned long)imxdmac);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001174 imxdmac->chan.device = &imxdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001175 dma_cookie_init(&imxdmac->chan);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001176 imxdmac->channel = i;
1177
1178 /* Add the channel to the DMAC list */
Javier Martin9e15db72012-03-02 09:28:47 +01001179 list_add_tail(&imxdmac->chan.device_node,
1180 &imxdma->dma_device.channels);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001181 }
1182
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001183 imxdma->dma_device.dev = &pdev->dev;
1184
1185 imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
1186 imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
1187 imxdma->dma_device.device_tx_status = imxdma_tx_status;
1188 imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
1189 imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
Javier Martin6c05f092012-02-28 17:08:17 +01001190 imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
Javier Martinf606ab82012-03-22 14:54:14 +01001191 imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
Maxime Ripard502c2ef2014-11-17 14:42:16 +01001192 imxdma->dma_device.device_config = imxdma_config;
1193 imxdma->dma_device.device_terminate_all = imxdma_terminate_all;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001194 imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
1195
1196 platform_set_drvdata(pdev, imxdma);
1197
Maxime Ripard77a68e52015-07-20 10:41:32 +02001198 imxdma->dma_device.copy_align = DMAENGINE_ALIGN_4_BYTES;
Sascha Hauer1e070a62011-01-12 13:14:37 +01001199 imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms;
1200 dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
1201
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001202 ret = dma_async_device_register(&imxdma->dma_device);
1203 if (ret) {
1204 dev_err(&pdev->dev, "unable to register\n");
Fabio Estevamfce9a742015-06-20 18:43:44 -03001205 goto disable_dma_ahb_clk;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001206 }
1207
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001208 if (pdev->dev.of_node) {
1209 ret = of_dma_controller_register(pdev->dev.of_node,
1210 imxdma_xlate, imxdma);
1211 if (ret) {
1212 dev_err(&pdev->dev, "unable to register of_dma_controller\n");
1213 goto err_of_dma_controller;
1214 }
1215 }
1216
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001217 return 0;
1218
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001219err_of_dma_controller:
1220 dma_async_device_unregister(&imxdma->dma_device);
Fabio Estevamfce9a742015-06-20 18:43:44 -03001221disable_dma_ahb_clk:
Fabio Estevama2367db2012-07-03 15:33:29 -03001222 clk_disable_unprepare(imxdma->dma_ahb);
Fabio Estevamfce9a742015-06-20 18:43:44 -03001223disable_dma_ipg_clk:
1224 clk_disable_unprepare(imxdma->dma_ipg);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001225 return ret;
1226}
1227
Vinod Koulea62aa82016-07-02 15:25:01 +05301228static void imxdma_free_irq(struct platform_device *pdev, struct imxdma_engine *imxdma)
1229{
1230 int i;
1231
1232 if (is_imx1_dma(imxdma)) {
1233 disable_irq(imxdma->irq);
1234 disable_irq(imxdma->irq_err);
1235 }
1236
1237 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
1238 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1239
1240 if (!is_imx1_dma(imxdma))
1241 disable_irq(imxdmac->irq);
1242
1243 tasklet_kill(&imxdmac->dma_tasklet);
1244 }
1245}
1246
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001247static int imxdma_remove(struct platform_device *pdev)
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001248{
1249 struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001250
Vinod Koulea62aa82016-07-02 15:25:01 +05301251 imxdma_free_irq(pdev, imxdma);
1252
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001253 dma_async_device_unregister(&imxdma->dma_device);
1254
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001255 if (pdev->dev.of_node)
1256 of_dma_controller_free(pdev->dev.of_node);
1257
Fabio Estevama2367db2012-07-03 15:33:29 -03001258 clk_disable_unprepare(imxdma->dma_ipg);
1259 clk_disable_unprepare(imxdma->dma_ahb);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001260
1261 return 0;
1262}
1263
1264static struct platform_driver imxdma_driver = {
1265 .driver = {
1266 .name = "imx-dma",
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001267 .of_match_table = imx_dma_of_dev_id,
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001268 },
Shawn Guoe51d0f02012-09-15 21:11:28 +08001269 .id_table = imx_dma_devtype,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001270 .remove = imxdma_remove,
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001271};
1272
1273static int __init imxdma_module_init(void)
1274{
1275 return platform_driver_probe(&imxdma_driver, imxdma_probe);
1276}
1277subsys_initcall(imxdma_module_init);
1278
1279MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1280MODULE_DESCRIPTION("i.MX dma driver");
1281MODULE_LICENSE("GPL");