Fabio Estevam | ce9c28c | 2018-05-21 23:53:32 -0300 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | // |
| 3 | // drivers/dma/imx-dma.c |
| 4 | // |
| 5 | // This file contains a driver for the Freescale i.MX DMA engine |
| 6 | // found on i.MX1/21/27 |
| 7 | // |
| 8 | // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> |
| 9 | // Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com> |
| 10 | |
Thierry Reding | 7331205 | 2013-01-21 11:09:00 +0100 | [diff] [blame] | 11 | #include <linux/err.h> |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 12 | #include <linux/init.h> |
| 13 | #include <linux/types.h> |
| 14 | #include <linux/mm.h> |
| 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/spinlock.h> |
| 17 | #include <linux/device.h> |
| 18 | #include <linux/dma-mapping.h> |
| 19 | #include <linux/slab.h> |
| 20 | #include <linux/platform_device.h> |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 21 | #include <linux/clk.h> |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 22 | #include <linux/dmaengine.h> |
Paul Gortmaker | 5c45ad7 | 2011-07-31 16:14:17 -0400 | [diff] [blame] | 23 | #include <linux/module.h> |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 24 | #include <linux/of_device.h> |
| 25 | #include <linux/of_dma.h> |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 26 | |
| 27 | #include <asm/irq.h> |
Arnd Bergmann | 82906b1 | 2012-08-24 15:14:29 +0200 | [diff] [blame] | 28 | #include <linux/platform_data/dma-imx.h> |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 29 | |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 30 | #include "dmaengine.h" |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 31 | #define IMXDMA_MAX_CHAN_DESCRIPTORS 16 |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 32 | #define IMX_DMA_CHANNELS 16 |
| 33 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 34 | #define IMX_DMA_2D_SLOTS 2 |
| 35 | #define IMX_DMA_2D_SLOT_A 0 |
| 36 | #define IMX_DMA_2D_SLOT_B 1 |
| 37 | |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 38 | #define IMX_DMA_LENGTH_LOOP ((unsigned int)-1) |
| 39 | #define IMX_DMA_MEMSIZE_32 (0 << 4) |
| 40 | #define IMX_DMA_MEMSIZE_8 (1 << 4) |
| 41 | #define IMX_DMA_MEMSIZE_16 (2 << 4) |
| 42 | #define IMX_DMA_TYPE_LINEAR (0 << 10) |
| 43 | #define IMX_DMA_TYPE_2D (1 << 10) |
| 44 | #define IMX_DMA_TYPE_FIFO (2 << 10) |
| 45 | |
| 46 | #define IMX_DMA_ERR_BURST (1 << 0) |
| 47 | #define IMX_DMA_ERR_REQUEST (1 << 1) |
| 48 | #define IMX_DMA_ERR_TRANSFER (1 << 2) |
| 49 | #define IMX_DMA_ERR_BUFFER (1 << 3) |
| 50 | #define IMX_DMA_ERR_TIMEOUT (1 << 4) |
| 51 | |
| 52 | #define DMA_DCR 0x00 /* Control Register */ |
| 53 | #define DMA_DISR 0x04 /* Interrupt status Register */ |
| 54 | #define DMA_DIMR 0x08 /* Interrupt mask Register */ |
| 55 | #define DMA_DBTOSR 0x0c /* Burst timeout status Register */ |
| 56 | #define DMA_DRTOSR 0x10 /* Request timeout Register */ |
| 57 | #define DMA_DSESR 0x14 /* Transfer Error Status Register */ |
| 58 | #define DMA_DBOSR 0x18 /* Buffer overflow status Register */ |
| 59 | #define DMA_DBTOCR 0x1c /* Burst timeout control Register */ |
| 60 | #define DMA_WSRA 0x40 /* W-Size Register A */ |
| 61 | #define DMA_XSRA 0x44 /* X-Size Register A */ |
| 62 | #define DMA_YSRA 0x48 /* Y-Size Register A */ |
| 63 | #define DMA_WSRB 0x4c /* W-Size Register B */ |
| 64 | #define DMA_XSRB 0x50 /* X-Size Register B */ |
| 65 | #define DMA_YSRB 0x54 /* Y-Size Register B */ |
| 66 | #define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */ |
| 67 | #define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */ |
| 68 | #define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */ |
| 69 | #define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */ |
| 70 | #define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */ |
| 71 | #define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */ |
| 72 | #define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */ |
| 73 | #define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */ |
| 74 | #define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */ |
| 75 | |
| 76 | #define DCR_DRST (1<<1) |
| 77 | #define DCR_DEN (1<<0) |
| 78 | #define DBTOCR_EN (1<<15) |
| 79 | #define DBTOCR_CNT(x) ((x) & 0x7fff) |
| 80 | #define CNTR_CNT(x) ((x) & 0xffffff) |
| 81 | #define CCR_ACRPT (1<<14) |
| 82 | #define CCR_DMOD_LINEAR (0x0 << 12) |
| 83 | #define CCR_DMOD_2D (0x1 << 12) |
| 84 | #define CCR_DMOD_FIFO (0x2 << 12) |
| 85 | #define CCR_DMOD_EOBFIFO (0x3 << 12) |
| 86 | #define CCR_SMOD_LINEAR (0x0 << 10) |
| 87 | #define CCR_SMOD_2D (0x1 << 10) |
| 88 | #define CCR_SMOD_FIFO (0x2 << 10) |
| 89 | #define CCR_SMOD_EOBFIFO (0x3 << 10) |
| 90 | #define CCR_MDIR_DEC (1<<9) |
| 91 | #define CCR_MSEL_B (1<<8) |
| 92 | #define CCR_DSIZ_32 (0x0 << 6) |
| 93 | #define CCR_DSIZ_8 (0x1 << 6) |
| 94 | #define CCR_DSIZ_16 (0x2 << 6) |
| 95 | #define CCR_SSIZ_32 (0x0 << 4) |
| 96 | #define CCR_SSIZ_8 (0x1 << 4) |
| 97 | #define CCR_SSIZ_16 (0x2 << 4) |
| 98 | #define CCR_REN (1<<3) |
| 99 | #define CCR_RPT (1<<2) |
| 100 | #define CCR_FRC (1<<1) |
| 101 | #define CCR_CEN (1<<0) |
| 102 | #define RTOR_EN (1<<15) |
| 103 | #define RTOR_CLK (1<<14) |
| 104 | #define RTOR_PSC (1<<13) |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 105 | |
| 106 | enum imxdma_prep_type { |
| 107 | IMXDMA_DESC_MEMCPY, |
| 108 | IMXDMA_DESC_INTERLEAVED, |
| 109 | IMXDMA_DESC_SLAVE_SG, |
| 110 | IMXDMA_DESC_CYCLIC, |
| 111 | }; |
| 112 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 113 | struct imx_dma_2d_config { |
| 114 | u16 xsr; |
| 115 | u16 ysr; |
| 116 | u16 wsr; |
| 117 | int count; |
| 118 | }; |
| 119 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 120 | struct imxdma_desc { |
| 121 | struct list_head node; |
| 122 | struct dma_async_tx_descriptor desc; |
| 123 | enum dma_status status; |
| 124 | dma_addr_t src; |
| 125 | dma_addr_t dest; |
| 126 | size_t len; |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 127 | enum dma_transfer_direction direction; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 128 | enum imxdma_prep_type type; |
| 129 | /* For memcpy and interleaved */ |
| 130 | unsigned int config_port; |
| 131 | unsigned int config_mem; |
| 132 | /* For interleaved transfers */ |
| 133 | unsigned int x; |
| 134 | unsigned int y; |
| 135 | unsigned int w; |
| 136 | /* For slave sg and cyclic */ |
| 137 | struct scatterlist *sg; |
| 138 | unsigned int sgcount; |
| 139 | }; |
| 140 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 141 | struct imxdma_channel { |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 142 | int hw_chaining; |
| 143 | struct timer_list watchdog; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 144 | struct imxdma_engine *imxdma; |
| 145 | unsigned int channel; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 146 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 147 | struct tasklet_struct dma_tasklet; |
| 148 | struct list_head ld_free; |
| 149 | struct list_head ld_queue; |
| 150 | struct list_head ld_active; |
| 151 | int descs_allocated; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 152 | enum dma_slave_buswidth word_size; |
| 153 | dma_addr_t per_address; |
| 154 | u32 watermark_level; |
| 155 | struct dma_chan chan; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 156 | struct dma_async_tx_descriptor desc; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 157 | enum dma_status status; |
| 158 | int dma_request; |
| 159 | struct scatterlist *sg_list; |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 160 | u32 ccr_from_device; |
| 161 | u32 ccr_to_device; |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 162 | bool enabled_2d; |
| 163 | int slot_2d; |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 164 | unsigned int irq; |
Vinod Koul | dea7a9f | 2018-07-19 22:22:26 +0530 | [diff] [blame^] | 165 | struct dma_slave_config config; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 166 | }; |
| 167 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 168 | enum imx_dma_type { |
| 169 | IMX1_DMA, |
| 170 | IMX21_DMA, |
| 171 | IMX27_DMA, |
| 172 | }; |
| 173 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 174 | struct imxdma_engine { |
| 175 | struct device *dev; |
Sascha Hauer | 1e070a6 | 2011-01-12 13:14:37 +0100 | [diff] [blame] | 176 | struct device_dma_parameters dma_parms; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 177 | struct dma_device dma_device; |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 178 | void __iomem *base; |
Fabio Estevam | a2367db | 2012-07-03 15:33:29 -0300 | [diff] [blame] | 179 | struct clk *dma_ahb; |
| 180 | struct clk *dma_ipg; |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 181 | spinlock_t lock; |
| 182 | struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS]; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 183 | struct imxdma_channel channel[IMX_DMA_CHANNELS]; |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 184 | enum imx_dma_type devtype; |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 185 | unsigned int irq; |
| 186 | unsigned int irq_err; |
| 187 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 188 | }; |
| 189 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 190 | struct imxdma_filter_data { |
| 191 | struct imxdma_engine *imxdma; |
| 192 | int request; |
| 193 | }; |
| 194 | |
Krzysztof Kozlowski | afe7cde | 2015-05-02 00:57:46 +0900 | [diff] [blame] | 195 | static const struct platform_device_id imx_dma_devtype[] = { |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 196 | { |
| 197 | .name = "imx1-dma", |
| 198 | .driver_data = IMX1_DMA, |
| 199 | }, { |
| 200 | .name = "imx21-dma", |
| 201 | .driver_data = IMX21_DMA, |
| 202 | }, { |
| 203 | .name = "imx27-dma", |
| 204 | .driver_data = IMX27_DMA, |
| 205 | }, { |
| 206 | /* sentinel */ |
| 207 | } |
| 208 | }; |
| 209 | MODULE_DEVICE_TABLE(platform, imx_dma_devtype); |
| 210 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 211 | static const struct of_device_id imx_dma_of_dev_id[] = { |
| 212 | { |
| 213 | .compatible = "fsl,imx1-dma", |
| 214 | .data = &imx_dma_devtype[IMX1_DMA], |
| 215 | }, { |
| 216 | .compatible = "fsl,imx21-dma", |
| 217 | .data = &imx_dma_devtype[IMX21_DMA], |
| 218 | }, { |
| 219 | .compatible = "fsl,imx27-dma", |
| 220 | .data = &imx_dma_devtype[IMX27_DMA], |
| 221 | }, { |
| 222 | /* sentinel */ |
| 223 | } |
| 224 | }; |
| 225 | MODULE_DEVICE_TABLE(of, imx_dma_of_dev_id); |
| 226 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 227 | static inline int is_imx1_dma(struct imxdma_engine *imxdma) |
| 228 | { |
| 229 | return imxdma->devtype == IMX1_DMA; |
| 230 | } |
| 231 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 232 | static inline int is_imx27_dma(struct imxdma_engine *imxdma) |
| 233 | { |
| 234 | return imxdma->devtype == IMX27_DMA; |
| 235 | } |
| 236 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 237 | static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan) |
| 238 | { |
| 239 | return container_of(chan, struct imxdma_channel, chan); |
| 240 | } |
| 241 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 242 | static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 243 | { |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 244 | struct imxdma_desc *desc; |
| 245 | |
| 246 | if (!list_empty(&imxdmac->ld_active)) { |
| 247 | desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, |
| 248 | node); |
| 249 | if (desc->type == IMXDMA_DESC_CYCLIC) |
| 250 | return true; |
| 251 | } |
| 252 | return false; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 253 | } |
| 254 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 255 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 256 | |
| 257 | static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val, |
| 258 | unsigned offset) |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 259 | { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 260 | __raw_writel(val, imxdma->base + offset); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 261 | } |
| 262 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 263 | static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 264 | { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 265 | return __raw_readl(imxdma->base + offset); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 266 | } |
| 267 | |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 268 | static int imxdma_hw_chain(struct imxdma_channel *imxdmac) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 269 | { |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 270 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
| 271 | |
| 272 | if (is_imx27_dma(imxdma)) |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 273 | return imxdmac->hw_chaining; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 274 | else |
| 275 | return 0; |
| 276 | } |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 277 | |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 278 | /* |
| 279 | * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation |
| 280 | */ |
Javier Martin | a6cbb2d | 2012-03-22 14:54:11 +0100 | [diff] [blame] | 281 | static inline int imxdma_sg_next(struct imxdma_desc *d) |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 282 | { |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 283 | struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 284 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | a6cbb2d | 2012-03-22 14:54:11 +0100 | [diff] [blame] | 285 | struct scatterlist *sg = d->sg; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 286 | unsigned long now; |
| 287 | |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 288 | now = min(d->len, sg_dma_len(sg)); |
Javier Martin | 6b0e2f5 | 2012-03-22 14:54:09 +0100 | [diff] [blame] | 289 | if (d->len != IMX_DMA_LENGTH_LOOP) |
| 290 | d->len -= now; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 291 | |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 292 | if (d->direction == DMA_DEV_TO_MEM) |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 293 | imx_dmav1_writel(imxdma, sg->dma_address, |
| 294 | DMA_DAR(imxdmac->channel)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 295 | else |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 296 | imx_dmav1_writel(imxdma, sg->dma_address, |
| 297 | DMA_SAR(imxdmac->channel)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 298 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 299 | imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 300 | |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 301 | dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, " |
| 302 | "size 0x%08x\n", __func__, imxdmac->channel, |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 303 | imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)), |
| 304 | imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)), |
| 305 | imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel))); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 306 | |
| 307 | return now; |
| 308 | } |
| 309 | |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 310 | static void imxdma_enable_hw(struct imxdma_desc *d) |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 311 | { |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 312 | struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 313 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 314 | int channel = imxdmac->channel; |
| 315 | unsigned long flags; |
| 316 | |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 317 | dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 318 | |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 319 | local_irq_save(flags); |
| 320 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 321 | imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR); |
| 322 | imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) & |
| 323 | ~(1 << channel), DMA_DIMR); |
| 324 | imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) | |
| 325 | CCR_CEN | CCR_ACRPT, DMA_CCR(channel)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 326 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 327 | if (!is_imx1_dma(imxdma) && |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 328 | d->sg && imxdma_hw_chain(imxdmac)) { |
Javier Martin | 833bc03 | 2012-03-22 14:54:07 +0100 | [diff] [blame] | 329 | d->sg = sg_next(d->sg); |
| 330 | if (d->sg) { |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 331 | u32 tmp; |
Javier Martin | a6cbb2d | 2012-03-22 14:54:11 +0100 | [diff] [blame] | 332 | imxdma_sg_next(d); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 333 | tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel)); |
| 334 | imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT, |
| 335 | DMA_CCR(channel)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 336 | } |
| 337 | } |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 338 | |
| 339 | local_irq_restore(flags); |
| 340 | } |
| 341 | |
| 342 | static void imxdma_disable_hw(struct imxdma_channel *imxdmac) |
| 343 | { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 344 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 345 | int channel = imxdmac->channel; |
| 346 | unsigned long flags; |
| 347 | |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 348 | dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 349 | |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 350 | if (imxdma_hw_chain(imxdmac)) |
| 351 | del_timer(&imxdmac->watchdog); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 352 | |
| 353 | local_irq_save(flags); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 354 | imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) | |
| 355 | (1 << channel), DMA_DIMR); |
| 356 | imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) & |
| 357 | ~CCR_CEN, DMA_CCR(channel)); |
| 358 | imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 359 | local_irq_restore(flags); |
| 360 | } |
| 361 | |
Kees Cook | bcdc4bd | 2017-10-24 03:02:23 -0700 | [diff] [blame] | 362 | static void imxdma_watchdog(struct timer_list *t) |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 363 | { |
Kees Cook | bcdc4bd | 2017-10-24 03:02:23 -0700 | [diff] [blame] | 364 | struct imxdma_channel *imxdmac = from_timer(imxdmac, t, watchdog); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 365 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 366 | int channel = imxdmac->channel; |
| 367 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 368 | imx_dmav1_writel(imxdma, 0, DMA_CCR(channel)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 369 | |
| 370 | /* Tasklet watchdog error handler */ |
| 371 | tasklet_schedule(&imxdmac->dma_tasklet); |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 372 | dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n", |
| 373 | imxdmac->channel); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 374 | } |
| 375 | |
| 376 | static irqreturn_t imxdma_err_handler(int irq, void *dev_id) |
| 377 | { |
| 378 | struct imxdma_engine *imxdma = dev_id; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 379 | unsigned int err_mask; |
| 380 | int i, disr; |
| 381 | int errcode; |
| 382 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 383 | disr = imx_dmav1_readl(imxdma, DMA_DISR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 384 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 385 | err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) | |
| 386 | imx_dmav1_readl(imxdma, DMA_DRTOSR) | |
| 387 | imx_dmav1_readl(imxdma, DMA_DSESR) | |
| 388 | imx_dmav1_readl(imxdma, DMA_DBOSR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 389 | |
| 390 | if (!err_mask) |
| 391 | return IRQ_HANDLED; |
| 392 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 393 | imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 394 | |
| 395 | for (i = 0; i < IMX_DMA_CHANNELS; i++) { |
| 396 | if (!(err_mask & (1 << i))) |
| 397 | continue; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 398 | errcode = 0; |
| 399 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 400 | if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) { |
| 401 | imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 402 | errcode |= IMX_DMA_ERR_BURST; |
| 403 | } |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 404 | if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) { |
| 405 | imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 406 | errcode |= IMX_DMA_ERR_REQUEST; |
| 407 | } |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 408 | if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) { |
| 409 | imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 410 | errcode |= IMX_DMA_ERR_TRANSFER; |
| 411 | } |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 412 | if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) { |
| 413 | imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 414 | errcode |= IMX_DMA_ERR_BUFFER; |
| 415 | } |
| 416 | /* Tasklet error handler */ |
| 417 | tasklet_schedule(&imxdma->channel[i].dma_tasklet); |
| 418 | |
Alexander Shiyan | 1d94fe0 | 2014-02-22 22:16:47 +0400 | [diff] [blame] | 419 | dev_warn(imxdma->dev, |
| 420 | "DMA timeout on channel %d -%s%s%s%s\n", i, |
| 421 | errcode & IMX_DMA_ERR_BURST ? " burst" : "", |
| 422 | errcode & IMX_DMA_ERR_REQUEST ? " request" : "", |
| 423 | errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "", |
| 424 | errcode & IMX_DMA_ERR_BUFFER ? " buffer" : ""); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 425 | } |
| 426 | return IRQ_HANDLED; |
| 427 | } |
| 428 | |
| 429 | static void dma_irq_handle_channel(struct imxdma_channel *imxdmac) |
| 430 | { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 431 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 432 | int chno = imxdmac->channel; |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 433 | struct imxdma_desc *desc; |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 434 | unsigned long flags; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 435 | |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 436 | spin_lock_irqsave(&imxdma->lock, flags); |
Javier Martin | 833bc03 | 2012-03-22 14:54:07 +0100 | [diff] [blame] | 437 | if (list_empty(&imxdmac->ld_active)) { |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 438 | spin_unlock_irqrestore(&imxdma->lock, flags); |
Javier Martin | 833bc03 | 2012-03-22 14:54:07 +0100 | [diff] [blame] | 439 | goto out; |
| 440 | } |
| 441 | |
| 442 | desc = list_first_entry(&imxdmac->ld_active, |
| 443 | struct imxdma_desc, |
| 444 | node); |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 445 | spin_unlock_irqrestore(&imxdma->lock, flags); |
Javier Martin | 833bc03 | 2012-03-22 14:54:07 +0100 | [diff] [blame] | 446 | |
| 447 | if (desc->sg) { |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 448 | u32 tmp; |
Javier Martin | 833bc03 | 2012-03-22 14:54:07 +0100 | [diff] [blame] | 449 | desc->sg = sg_next(desc->sg); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 450 | |
Javier Martin | 833bc03 | 2012-03-22 14:54:07 +0100 | [diff] [blame] | 451 | if (desc->sg) { |
Javier Martin | a6cbb2d | 2012-03-22 14:54:11 +0100 | [diff] [blame] | 452 | imxdma_sg_next(desc); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 453 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 454 | tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 455 | |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 456 | if (imxdma_hw_chain(imxdmac)) { |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 457 | /* FIXME: The timeout should probably be |
| 458 | * configurable |
| 459 | */ |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 460 | mod_timer(&imxdmac->watchdog, |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 461 | jiffies + msecs_to_jiffies(500)); |
| 462 | |
| 463 | tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT; |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 464 | imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 465 | } else { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 466 | imx_dmav1_writel(imxdma, tmp & ~CCR_CEN, |
| 467 | DMA_CCR(chno)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 468 | tmp |= CCR_CEN; |
| 469 | } |
| 470 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 471 | imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 472 | |
| 473 | if (imxdma_chan_is_doing_cyclic(imxdmac)) |
| 474 | /* Tasklet progression */ |
| 475 | tasklet_schedule(&imxdmac->dma_tasklet); |
| 476 | |
| 477 | return; |
| 478 | } |
| 479 | |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 480 | if (imxdma_hw_chain(imxdmac)) { |
| 481 | del_timer(&imxdmac->watchdog); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 482 | return; |
| 483 | } |
| 484 | } |
| 485 | |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 486 | out: |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 487 | imx_dmav1_writel(imxdma, 0, DMA_CCR(chno)); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 488 | /* Tasklet irq */ |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 489 | tasklet_schedule(&imxdmac->dma_tasklet); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 490 | } |
| 491 | |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 492 | static irqreturn_t dma_irq_handler(int irq, void *dev_id) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 493 | { |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 494 | struct imxdma_engine *imxdma = dev_id; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 495 | int i, disr; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 496 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 497 | if (!is_imx1_dma(imxdma)) |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 498 | imxdma_err_handler(irq, dev_id); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 499 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 500 | disr = imx_dmav1_readl(imxdma, DMA_DISR); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 501 | |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 502 | dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 503 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 504 | imx_dmav1_writel(imxdma, disr, DMA_DISR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 505 | for (i = 0; i < IMX_DMA_CHANNELS; i++) { |
Javier Martin | 2d9c2fc | 2012-03-22 14:54:10 +0100 | [diff] [blame] | 506 | if (disr & (1 << i)) |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 507 | dma_irq_handle_channel(&imxdma->channel[i]); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 508 | } |
| 509 | |
| 510 | return IRQ_HANDLED; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | static int imxdma_xfer_desc(struct imxdma_desc *d) |
| 514 | { |
| 515 | struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan); |
Javier Martin | 3b4b6df | 2012-03-22 14:54:04 +0100 | [diff] [blame] | 516 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 517 | int slot = -1; |
| 518 | int i; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 519 | |
| 520 | /* Configure and enable */ |
| 521 | switch (d->type) { |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 522 | case IMXDMA_DESC_INTERLEAVED: |
| 523 | /* Try to get a free 2D slot */ |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 524 | for (i = 0; i < IMX_DMA_2D_SLOTS; i++) { |
| 525 | if ((imxdma->slots_2d[i].count > 0) && |
| 526 | ((imxdma->slots_2d[i].xsr != d->x) || |
| 527 | (imxdma->slots_2d[i].ysr != d->y) || |
| 528 | (imxdma->slots_2d[i].wsr != d->w))) |
| 529 | continue; |
| 530 | slot = i; |
| 531 | break; |
| 532 | } |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 533 | if (slot < 0) |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 534 | return -EBUSY; |
| 535 | |
| 536 | imxdma->slots_2d[slot].xsr = d->x; |
| 537 | imxdma->slots_2d[slot].ysr = d->y; |
| 538 | imxdma->slots_2d[slot].wsr = d->w; |
| 539 | imxdma->slots_2d[slot].count++; |
| 540 | |
| 541 | imxdmac->slot_2d = slot; |
| 542 | imxdmac->enabled_2d = true; |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 543 | |
| 544 | if (slot == IMX_DMA_2D_SLOT_A) { |
| 545 | d->config_mem &= ~CCR_MSEL_B; |
| 546 | d->config_port &= ~CCR_MSEL_B; |
| 547 | imx_dmav1_writel(imxdma, d->x, DMA_XSRA); |
| 548 | imx_dmav1_writel(imxdma, d->y, DMA_YSRA); |
| 549 | imx_dmav1_writel(imxdma, d->w, DMA_WSRA); |
| 550 | } else { |
| 551 | d->config_mem |= CCR_MSEL_B; |
| 552 | d->config_port |= CCR_MSEL_B; |
| 553 | imx_dmav1_writel(imxdma, d->x, DMA_XSRB); |
| 554 | imx_dmav1_writel(imxdma, d->y, DMA_YSRB); |
| 555 | imx_dmav1_writel(imxdma, d->w, DMA_WSRB); |
| 556 | } |
| 557 | /* |
| 558 | * We fall-through here intentionally, since a 2D transfer is |
| 559 | * similar to MEMCPY just adding the 2D slot configuration. |
| 560 | */ |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 561 | case IMXDMA_DESC_MEMCPY: |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 562 | imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel)); |
| 563 | imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel)); |
| 564 | imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2), |
Javier Martin | 3b4b6df | 2012-03-22 14:54:04 +0100 | [diff] [blame] | 565 | DMA_CCR(imxdmac->channel)); |
| 566 | |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 567 | imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel)); |
Javier Martin | 3b4b6df | 2012-03-22 14:54:04 +0100 | [diff] [blame] | 568 | |
Russell King | ac806a1 | 2013-10-31 00:40:30 +0000 | [diff] [blame] | 569 | dev_dbg(imxdma->dev, |
| 570 | "%s channel: %d dest=0x%08llx src=0x%08llx dma_length=%zu\n", |
| 571 | __func__, imxdmac->channel, |
| 572 | (unsigned long long)d->dest, |
| 573 | (unsigned long long)d->src, d->len); |
Javier Martin | 3b4b6df | 2012-03-22 14:54:04 +0100 | [diff] [blame] | 574 | |
| 575 | break; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 576 | /* Cyclic transfer is the same as slave_sg with special sg configuration. */ |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 577 | case IMXDMA_DESC_CYCLIC: |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 578 | case IMXDMA_DESC_SLAVE_SG: |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 579 | if (d->direction == DMA_DEV_TO_MEM) { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 580 | imx_dmav1_writel(imxdma, imxdmac->per_address, |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 581 | DMA_SAR(imxdmac->channel)); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 582 | imx_dmav1_writel(imxdma, imxdmac->ccr_from_device, |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 583 | DMA_CCR(imxdmac->channel)); |
| 584 | |
Russell King | ac806a1 | 2013-10-31 00:40:30 +0000 | [diff] [blame] | 585 | dev_dbg(imxdma->dev, |
| 586 | "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (dev2mem)\n", |
| 587 | __func__, imxdmac->channel, |
| 588 | d->sg, d->sgcount, d->len, |
| 589 | (unsigned long long)imxdmac->per_address); |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 590 | } else if (d->direction == DMA_MEM_TO_DEV) { |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 591 | imx_dmav1_writel(imxdma, imxdmac->per_address, |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 592 | DMA_DAR(imxdmac->channel)); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 593 | imx_dmav1_writel(imxdma, imxdmac->ccr_to_device, |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 594 | DMA_CCR(imxdmac->channel)); |
| 595 | |
Russell King | ac806a1 | 2013-10-31 00:40:30 +0000 | [diff] [blame] | 596 | dev_dbg(imxdma->dev, |
| 597 | "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (mem2dev)\n", |
| 598 | __func__, imxdmac->channel, |
| 599 | d->sg, d->sgcount, d->len, |
| 600 | (unsigned long long)imxdmac->per_address); |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 601 | } else { |
| 602 | dev_err(imxdma->dev, "%s channel: %d bad dma mode\n", |
| 603 | __func__, imxdmac->channel); |
| 604 | return -EINVAL; |
| 605 | } |
| 606 | |
Javier Martin | a6cbb2d | 2012-03-22 14:54:11 +0100 | [diff] [blame] | 607 | imxdma_sg_next(d); |
Javier Martin | 359291a | 2012-03-22 14:54:06 +0100 | [diff] [blame] | 608 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 609 | break; |
| 610 | default: |
| 611 | return -EINVAL; |
| 612 | } |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 613 | imxdma_enable_hw(d); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 614 | return 0; |
| 615 | } |
| 616 | |
| 617 | static void imxdma_tasklet(unsigned long data) |
| 618 | { |
| 619 | struct imxdma_channel *imxdmac = (void *)data; |
| 620 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
| 621 | struct imxdma_desc *desc; |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 622 | unsigned long flags; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 623 | |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 624 | spin_lock_irqsave(&imxdma->lock, flags); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 625 | |
| 626 | if (list_empty(&imxdmac->ld_active)) { |
| 627 | /* Someone might have called terminate all */ |
Michael Grzeschik | fcaaba6 | 2013-09-17 15:56:08 +0200 | [diff] [blame] | 628 | spin_unlock_irqrestore(&imxdma->lock, flags); |
| 629 | return; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 630 | } |
| 631 | desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node); |
| 632 | |
Masanari Iida | d73111c | 2012-08-04 23:37:53 +0900 | [diff] [blame] | 633 | /* If we are dealing with a cyclic descriptor, keep it on ld_active |
| 634 | * and dont mark the descriptor as complete. |
Vinod Koul | 60f2951 | 2012-04-20 15:28:07 +0530 | [diff] [blame] | 635 | * Only in non-cyclic cases it would be marked as complete |
| 636 | */ |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 637 | if (imxdma_chan_is_doing_cyclic(imxdmac)) |
| 638 | goto out; |
Vinod Koul | 60f2951 | 2012-04-20 15:28:07 +0530 | [diff] [blame] | 639 | else |
| 640 | dma_cookie_complete(&desc->desc); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 641 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 642 | /* Free 2D slot if it was an interleaved transfer */ |
| 643 | if (imxdmac->enabled_2d) { |
| 644 | imxdma->slots_2d[imxdmac->slot_2d].count--; |
| 645 | imxdmac->enabled_2d = false; |
| 646 | } |
| 647 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 648 | list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free); |
| 649 | |
| 650 | if (!list_empty(&imxdmac->ld_queue)) { |
| 651 | desc = list_first_entry(&imxdmac->ld_queue, struct imxdma_desc, |
| 652 | node); |
| 653 | list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active); |
| 654 | if (imxdma_xfer_desc(desc) < 0) |
| 655 | dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n", |
| 656 | __func__, imxdmac->channel); |
| 657 | } |
| 658 | out: |
Michael Grzeschik | 5a276fa | 2013-09-17 15:56:07 +0200 | [diff] [blame] | 659 | spin_unlock_irqrestore(&imxdma->lock, flags); |
Michael Grzeschik | fcaaba6 | 2013-09-17 15:56:08 +0200 | [diff] [blame] | 660 | |
Dave Jiang | be5af28 | 2016-07-20 13:11:22 -0700 | [diff] [blame] | 661 | dmaengine_desc_get_callback_invoke(&desc->desc, NULL); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 662 | } |
| 663 | |
Maxime Ripard | 502c2ef | 2014-11-17 14:42:16 +0100 | [diff] [blame] | 664 | static int imxdma_terminate_all(struct dma_chan *chan) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 665 | { |
| 666 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 667 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 668 | unsigned long flags; |
Maxime Ripard | 502c2ef | 2014-11-17 14:42:16 +0100 | [diff] [blame] | 669 | |
| 670 | imxdma_disable_hw(imxdmac); |
| 671 | |
| 672 | spin_lock_irqsave(&imxdma->lock, flags); |
| 673 | list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free); |
| 674 | list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free); |
| 675 | spin_unlock_irqrestore(&imxdma->lock, flags); |
| 676 | return 0; |
| 677 | } |
| 678 | |
Vinod Koul | dea7a9f | 2018-07-19 22:22:26 +0530 | [diff] [blame^] | 679 | static int imxdma_config_write(struct dma_chan *chan, |
| 680 | struct dma_slave_config *dmaengine_cfg, |
| 681 | enum dma_transfer_direction direction) |
Maxime Ripard | 502c2ef | 2014-11-17 14:42:16 +0100 | [diff] [blame] | 682 | { |
| 683 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 684 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 685 | unsigned int mode = 0; |
| 686 | |
Vinod Koul | dea7a9f | 2018-07-19 22:22:26 +0530 | [diff] [blame^] | 687 | if (direction == DMA_DEV_TO_MEM) { |
Maxime Ripard | 502c2ef | 2014-11-17 14:42:16 +0100 | [diff] [blame] | 688 | imxdmac->per_address = dmaengine_cfg->src_addr; |
| 689 | imxdmac->watermark_level = dmaengine_cfg->src_maxburst; |
| 690 | imxdmac->word_size = dmaengine_cfg->src_addr_width; |
| 691 | } else { |
| 692 | imxdmac->per_address = dmaengine_cfg->dst_addr; |
| 693 | imxdmac->watermark_level = dmaengine_cfg->dst_maxburst; |
| 694 | imxdmac->word_size = dmaengine_cfg->dst_addr_width; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 695 | } |
| 696 | |
Maxime Ripard | 502c2ef | 2014-11-17 14:42:16 +0100 | [diff] [blame] | 697 | switch (imxdmac->word_size) { |
| 698 | case DMA_SLAVE_BUSWIDTH_1_BYTE: |
| 699 | mode = IMX_DMA_MEMSIZE_8; |
| 700 | break; |
| 701 | case DMA_SLAVE_BUSWIDTH_2_BYTES: |
| 702 | mode = IMX_DMA_MEMSIZE_16; |
| 703 | break; |
| 704 | default: |
| 705 | case DMA_SLAVE_BUSWIDTH_4_BYTES: |
| 706 | mode = IMX_DMA_MEMSIZE_32; |
| 707 | break; |
| 708 | } |
| 709 | |
| 710 | imxdmac->hw_chaining = 0; |
| 711 | |
| 712 | imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) | |
| 713 | ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) | |
| 714 | CCR_REN; |
| 715 | imxdmac->ccr_to_device = |
| 716 | (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) | |
| 717 | ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN; |
| 718 | imx_dmav1_writel(imxdma, imxdmac->dma_request, |
| 719 | DMA_RSSR(imxdmac->channel)); |
| 720 | |
| 721 | /* Set burst length */ |
| 722 | imx_dmav1_writel(imxdma, imxdmac->watermark_level * |
| 723 | imxdmac->word_size, DMA_BLR(imxdmac->channel)); |
| 724 | |
| 725 | return 0; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 726 | } |
| 727 | |
Vinod Koul | dea7a9f | 2018-07-19 22:22:26 +0530 | [diff] [blame^] | 728 | static int imxdma_config(struct dma_chan *chan, |
| 729 | struct dma_slave_config *dmaengine_cfg) |
| 730 | { |
| 731 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 732 | |
| 733 | memcpy(&imxdmac->config, dmaengine_cfg, sizeof(*dmaengine_cfg)); |
| 734 | |
| 735 | return 0; |
| 736 | } |
| 737 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 738 | static enum dma_status imxdma_tx_status(struct dma_chan *chan, |
| 739 | dma_cookie_t cookie, |
| 740 | struct dma_tx_state *txstate) |
| 741 | { |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 742 | return dma_cookie_status(chan, cookie, txstate); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 743 | } |
| 744 | |
| 745 | static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx) |
| 746 | { |
| 747 | struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan); |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 748 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 749 | dma_cookie_t cookie; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 750 | unsigned long flags; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 751 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 752 | spin_lock_irqsave(&imxdma->lock, flags); |
Javier Martin | 660cd0d | 2012-03-22 14:54:15 +0100 | [diff] [blame] | 753 | list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue); |
Russell King - ARM Linux | 884485e | 2012-03-06 22:34:46 +0000 | [diff] [blame] | 754 | cookie = dma_cookie_assign(tx); |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 755 | spin_unlock_irqrestore(&imxdma->lock, flags); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 756 | |
| 757 | return cookie; |
| 758 | } |
| 759 | |
| 760 | static int imxdma_alloc_chan_resources(struct dma_chan *chan) |
| 761 | { |
| 762 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 763 | struct imx_dma_data *data = chan->private; |
| 764 | |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 765 | if (data != NULL) |
| 766 | imxdmac->dma_request = data->dma_request; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 767 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 768 | while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) { |
| 769 | struct imxdma_desc *desc; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 770 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 771 | desc = kzalloc(sizeof(*desc), GFP_KERNEL); |
| 772 | if (!desc) |
| 773 | break; |
Nicolas Pitre | ff5fdaf | 2018-01-19 18:17:46 +0100 | [diff] [blame] | 774 | memset(&desc->desc, 0, sizeof(struct dma_async_tx_descriptor)); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 775 | dma_async_tx_descriptor_init(&desc->desc, chan); |
| 776 | desc->desc.tx_submit = imxdma_tx_submit; |
| 777 | /* txd.flags will be overwritten in prep funcs */ |
| 778 | desc->desc.flags = DMA_CTRL_ACK; |
Vinod Koul | 3ded1ad | 2013-10-16 14:06:24 +0530 | [diff] [blame] | 779 | desc->status = DMA_COMPLETE; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 780 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 781 | list_add_tail(&desc->node, &imxdmac->ld_free); |
| 782 | imxdmac->descs_allocated++; |
| 783 | } |
| 784 | |
| 785 | if (!imxdmac->descs_allocated) |
| 786 | return -ENOMEM; |
| 787 | |
| 788 | return imxdmac->descs_allocated; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 789 | } |
| 790 | |
| 791 | static void imxdma_free_chan_resources(struct dma_chan *chan) |
| 792 | { |
| 793 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 794 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 795 | struct imxdma_desc *desc, *_desc; |
| 796 | unsigned long flags; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 797 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 798 | spin_lock_irqsave(&imxdma->lock, flags); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 799 | |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 800 | imxdma_disable_hw(imxdmac); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 801 | list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free); |
| 802 | list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free); |
| 803 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 804 | spin_unlock_irqrestore(&imxdma->lock, flags); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 805 | |
| 806 | list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) { |
| 807 | kfree(desc); |
| 808 | imxdmac->descs_allocated--; |
| 809 | } |
| 810 | INIT_LIST_HEAD(&imxdmac->ld_free); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 811 | |
Sachin Kamat | 06f8db4 | 2013-09-02 13:21:18 +0530 | [diff] [blame] | 812 | kfree(imxdmac->sg_list); |
| 813 | imxdmac->sg_list = NULL; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 814 | } |
| 815 | |
| 816 | static struct dma_async_tx_descriptor *imxdma_prep_slave_sg( |
| 817 | struct dma_chan *chan, struct scatterlist *sgl, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 818 | unsigned int sg_len, enum dma_transfer_direction direction, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 819 | unsigned long flags, void *context) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 820 | { |
| 821 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 822 | struct scatterlist *sg; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 823 | int i, dma_length = 0; |
| 824 | struct imxdma_desc *desc; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 825 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 826 | if (list_empty(&imxdmac->ld_free) || |
| 827 | imxdma_chan_is_doing_cyclic(imxdmac)) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 828 | return NULL; |
| 829 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 830 | desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 831 | |
| 832 | for_each_sg(sgl, sg, sg_len, i) { |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 833 | dma_length += sg_dma_len(sg); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 834 | } |
| 835 | |
Sascha Hauer | d07102a | 2011-01-12 14:13:23 +0100 | [diff] [blame] | 836 | switch (imxdmac->word_size) { |
| 837 | case DMA_SLAVE_BUSWIDTH_4_BYTES: |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 838 | if (sg_dma_len(sgl) & 3 || sgl->dma_address & 3) |
Sascha Hauer | d07102a | 2011-01-12 14:13:23 +0100 | [diff] [blame] | 839 | return NULL; |
| 840 | break; |
| 841 | case DMA_SLAVE_BUSWIDTH_2_BYTES: |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 842 | if (sg_dma_len(sgl) & 1 || sgl->dma_address & 1) |
Sascha Hauer | d07102a | 2011-01-12 14:13:23 +0100 | [diff] [blame] | 843 | return NULL; |
| 844 | break; |
| 845 | case DMA_SLAVE_BUSWIDTH_1_BYTE: |
| 846 | break; |
| 847 | default: |
| 848 | return NULL; |
| 849 | } |
| 850 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 851 | desc->type = IMXDMA_DESC_SLAVE_SG; |
| 852 | desc->sg = sgl; |
| 853 | desc->sgcount = sg_len; |
| 854 | desc->len = dma_length; |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 855 | desc->direction = direction; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 856 | if (direction == DMA_DEV_TO_MEM) { |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 857 | desc->src = imxdmac->per_address; |
| 858 | } else { |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 859 | desc->dest = imxdmac->per_address; |
| 860 | } |
| 861 | desc->desc.callback = NULL; |
| 862 | desc->desc.callback_param = NULL; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 863 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 864 | return &desc->desc; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 865 | } |
| 866 | |
| 867 | static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic( |
| 868 | struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 869 | size_t period_len, enum dma_transfer_direction direction, |
Laurent Pinchart | 31c1e5a | 2014-08-01 12:20:10 +0200 | [diff] [blame] | 870 | unsigned long flags) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 871 | { |
| 872 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 873 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 874 | struct imxdma_desc *desc; |
| 875 | int i; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 876 | unsigned int periods = buf_len / period_len; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 877 | |
Russell King | ac806a1 | 2013-10-31 00:40:30 +0000 | [diff] [blame] | 878 | dev_dbg(imxdma->dev, "%s channel: %d buf_len=%zu period_len=%zu\n", |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 879 | __func__, imxdmac->channel, buf_len, period_len); |
| 880 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 881 | if (list_empty(&imxdmac->ld_free) || |
| 882 | imxdma_chan_is_doing_cyclic(imxdmac)) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 883 | return NULL; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 884 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 885 | desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 886 | |
Syam Sidhardhan | 96a3713 | 2013-02-25 04:46:26 +0530 | [diff] [blame] | 887 | kfree(imxdmac->sg_list); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 888 | |
| 889 | imxdmac->sg_list = kcalloc(periods + 1, |
Michael Grzeschik | edc530f | 2013-09-17 15:56:06 +0200 | [diff] [blame] | 890 | sizeof(struct scatterlist), GFP_ATOMIC); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 891 | if (!imxdmac->sg_list) |
| 892 | return NULL; |
| 893 | |
| 894 | sg_init_table(imxdmac->sg_list, periods); |
| 895 | |
| 896 | for (i = 0; i < periods; i++) { |
Logan Gunthorpe | ce81801 | 2017-05-30 16:39:16 -0600 | [diff] [blame] | 897 | sg_assign_page(&imxdmac->sg_list[i], NULL); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 898 | imxdmac->sg_list[i].offset = 0; |
| 899 | imxdmac->sg_list[i].dma_address = dma_addr; |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 900 | sg_dma_len(&imxdmac->sg_list[i]) = period_len; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 901 | dma_addr += period_len; |
| 902 | } |
| 903 | |
| 904 | /* close the loop */ |
Logan Gunthorpe | ce81801 | 2017-05-30 16:39:16 -0600 | [diff] [blame] | 905 | sg_chain(imxdmac->sg_list, periods + 1, imxdmac->sg_list); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 906 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 907 | desc->type = IMXDMA_DESC_CYCLIC; |
| 908 | desc->sg = imxdmac->sg_list; |
| 909 | desc->sgcount = periods; |
| 910 | desc->len = IMX_DMA_LENGTH_LOOP; |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 911 | desc->direction = direction; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 912 | if (direction == DMA_DEV_TO_MEM) { |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 913 | desc->src = imxdmac->per_address; |
| 914 | } else { |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 915 | desc->dest = imxdmac->per_address; |
| 916 | } |
| 917 | desc->desc.callback = NULL; |
| 918 | desc->desc.callback_param = NULL; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 919 | |
Vinod Koul | dea7a9f | 2018-07-19 22:22:26 +0530 | [diff] [blame^] | 920 | imxdma_config_write(chan, &imxdmac->config, direction); |
| 921 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 922 | return &desc->desc; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 923 | } |
| 924 | |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 925 | static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy( |
| 926 | struct dma_chan *chan, dma_addr_t dest, |
| 927 | dma_addr_t src, size_t len, unsigned long flags) |
| 928 | { |
| 929 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 930 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 931 | struct imxdma_desc *desc; |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 932 | |
Russell King | ac806a1 | 2013-10-31 00:40:30 +0000 | [diff] [blame] | 933 | dev_dbg(imxdma->dev, "%s channel: %d src=0x%llx dst=0x%llx len=%zu\n", |
| 934 | __func__, imxdmac->channel, (unsigned long long)src, |
| 935 | (unsigned long long)dest, len); |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 936 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 937 | if (list_empty(&imxdmac->ld_free) || |
| 938 | imxdma_chan_is_doing_cyclic(imxdmac)) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 939 | return NULL; |
| 940 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 941 | desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node); |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 942 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 943 | desc->type = IMXDMA_DESC_MEMCPY; |
| 944 | desc->src = src; |
| 945 | desc->dest = dest; |
| 946 | desc->len = len; |
Javier Martin | 2efc344 | 2012-03-22 14:54:03 +0100 | [diff] [blame] | 947 | desc->direction = DMA_MEM_TO_MEM; |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 948 | desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR; |
| 949 | desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR; |
| 950 | desc->desc.callback = NULL; |
| 951 | desc->desc.callback_param = NULL; |
| 952 | |
| 953 | return &desc->desc; |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 954 | } |
| 955 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 956 | static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved( |
| 957 | struct dma_chan *chan, struct dma_interleaved_template *xt, |
| 958 | unsigned long flags) |
| 959 | { |
| 960 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
| 961 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
| 962 | struct imxdma_desc *desc; |
| 963 | |
Russell King | ac806a1 | 2013-10-31 00:40:30 +0000 | [diff] [blame] | 964 | dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%llx dst_start=0x%llx\n" |
| 965 | " src_sgl=%s dst_sgl=%s numf=%zu frame_size=%zu\n", __func__, |
| 966 | imxdmac->channel, (unsigned long long)xt->src_start, |
| 967 | (unsigned long long) xt->dst_start, |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 968 | xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false", |
| 969 | xt->numf, xt->frame_size); |
| 970 | |
| 971 | if (list_empty(&imxdmac->ld_free) || |
| 972 | imxdma_chan_is_doing_cyclic(imxdmac)) |
| 973 | return NULL; |
| 974 | |
| 975 | if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM) |
| 976 | return NULL; |
| 977 | |
| 978 | desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node); |
| 979 | |
| 980 | desc->type = IMXDMA_DESC_INTERLEAVED; |
| 981 | desc->src = xt->src_start; |
| 982 | desc->dest = xt->dst_start; |
| 983 | desc->x = xt->sgl[0].size; |
| 984 | desc->y = xt->numf; |
| 985 | desc->w = xt->sgl[0].icg + desc->x; |
| 986 | desc->len = desc->x * desc->y; |
| 987 | desc->direction = DMA_MEM_TO_MEM; |
| 988 | desc->config_port = IMX_DMA_MEMSIZE_32; |
| 989 | desc->config_mem = IMX_DMA_MEMSIZE_32; |
| 990 | if (xt->src_sgl) |
| 991 | desc->config_mem |= IMX_DMA_TYPE_2D; |
| 992 | if (xt->dst_sgl) |
| 993 | desc->config_port |= IMX_DMA_TYPE_2D; |
| 994 | desc->desc.callback = NULL; |
| 995 | desc->desc.callback_param = NULL; |
| 996 | |
| 997 | return &desc->desc; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 998 | } |
| 999 | |
| 1000 | static void imxdma_issue_pending(struct dma_chan *chan) |
| 1001 | { |
Sascha Hauer | 5b31687 | 2012-01-09 10:32:49 +0100 | [diff] [blame] | 1002 | struct imxdma_channel *imxdmac = to_imxdma_chan(chan); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 1003 | struct imxdma_engine *imxdma = imxdmac->imxdma; |
| 1004 | struct imxdma_desc *desc; |
| 1005 | unsigned long flags; |
Sascha Hauer | 5b31687 | 2012-01-09 10:32:49 +0100 | [diff] [blame] | 1006 | |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 1007 | spin_lock_irqsave(&imxdma->lock, flags); |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 1008 | if (list_empty(&imxdmac->ld_active) && |
| 1009 | !list_empty(&imxdmac->ld_queue)) { |
| 1010 | desc = list_first_entry(&imxdmac->ld_queue, |
| 1011 | struct imxdma_desc, node); |
| 1012 | |
| 1013 | if (imxdma_xfer_desc(desc) < 0) { |
| 1014 | dev_warn(imxdma->dev, |
| 1015 | "%s: channel: %d couldn't issue DMA xfer\n", |
| 1016 | __func__, imxdmac->channel); |
| 1017 | } else { |
| 1018 | list_move_tail(imxdmac->ld_queue.next, |
| 1019 | &imxdmac->ld_active); |
| 1020 | } |
| 1021 | } |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 1022 | spin_unlock_irqrestore(&imxdma->lock, flags); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1023 | } |
| 1024 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1025 | static bool imxdma_filter_fn(struct dma_chan *chan, void *param) |
| 1026 | { |
| 1027 | struct imxdma_filter_data *fdata = param; |
| 1028 | struct imxdma_channel *imxdma_chan = to_imxdma_chan(chan); |
| 1029 | |
| 1030 | if (chan->device->dev != fdata->imxdma->dev) |
| 1031 | return false; |
| 1032 | |
| 1033 | imxdma_chan->dma_request = fdata->request; |
| 1034 | chan->private = NULL; |
| 1035 | |
| 1036 | return true; |
| 1037 | } |
| 1038 | |
| 1039 | static struct dma_chan *imxdma_xlate(struct of_phandle_args *dma_spec, |
| 1040 | struct of_dma *ofdma) |
| 1041 | { |
| 1042 | int count = dma_spec->args_count; |
| 1043 | struct imxdma_engine *imxdma = ofdma->of_dma_data; |
| 1044 | struct imxdma_filter_data fdata = { |
| 1045 | .imxdma = imxdma, |
| 1046 | }; |
| 1047 | |
| 1048 | if (count != 1) |
| 1049 | return NULL; |
| 1050 | |
| 1051 | fdata.request = dma_spec->args[0]; |
| 1052 | |
| 1053 | return dma_request_channel(imxdma->dma_device.cap_mask, |
| 1054 | imxdma_filter_fn, &fdata); |
| 1055 | } |
| 1056 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1057 | static int __init imxdma_probe(struct platform_device *pdev) |
Vinod Koul | 71c6b66 | 2016-07-02 15:35:07 +0530 | [diff] [blame] | 1058 | { |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1059 | struct imxdma_engine *imxdma; |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1060 | struct resource *res; |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1061 | const struct of_device_id *of_id; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1062 | int ret, i; |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1063 | int irq, irq_err; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1064 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1065 | of_id = of_match_device(imx_dma_of_dev_id, &pdev->dev); |
| 1066 | if (of_id) |
| 1067 | pdev->id_entry = of_id->data; |
| 1068 | |
Shawn Guo | 04bbd8e | 2012-09-15 15:16:47 +0800 | [diff] [blame] | 1069 | imxdma = devm_kzalloc(&pdev->dev, sizeof(*imxdma), GFP_KERNEL); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1070 | if (!imxdma) |
| 1071 | return -ENOMEM; |
| 1072 | |
Markus Pargmann | 5c6b3e7 | 2013-05-26 11:53:21 +0200 | [diff] [blame] | 1073 | imxdma->dev = &pdev->dev; |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 1074 | imxdma->devtype = pdev->id_entry->driver_data; |
| 1075 | |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1076 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Thierry Reding | 7331205 | 2013-01-21 11:09:00 +0100 | [diff] [blame] | 1077 | imxdma->base = devm_ioremap_resource(&pdev->dev, res); |
| 1078 | if (IS_ERR(imxdma->base)) |
| 1079 | return PTR_ERR(imxdma->base); |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1080 | |
| 1081 | irq = platform_get_irq(pdev, 0); |
| 1082 | if (irq < 0) |
| 1083 | return irq; |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 1084 | |
Fabio Estevam | a2367db | 2012-07-03 15:33:29 -0300 | [diff] [blame] | 1085 | imxdma->dma_ipg = devm_clk_get(&pdev->dev, "ipg"); |
Shawn Guo | 04bbd8e | 2012-09-15 15:16:47 +0800 | [diff] [blame] | 1086 | if (IS_ERR(imxdma->dma_ipg)) |
| 1087 | return PTR_ERR(imxdma->dma_ipg); |
Fabio Estevam | a2367db | 2012-07-03 15:33:29 -0300 | [diff] [blame] | 1088 | |
| 1089 | imxdma->dma_ahb = devm_clk_get(&pdev->dev, "ahb"); |
Shawn Guo | 04bbd8e | 2012-09-15 15:16:47 +0800 | [diff] [blame] | 1090 | if (IS_ERR(imxdma->dma_ahb)) |
| 1091 | return PTR_ERR(imxdma->dma_ahb); |
Fabio Estevam | a2367db | 2012-07-03 15:33:29 -0300 | [diff] [blame] | 1092 | |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1093 | ret = clk_prepare_enable(imxdma->dma_ipg); |
| 1094 | if (ret) |
| 1095 | return ret; |
| 1096 | ret = clk_prepare_enable(imxdma->dma_ahb); |
| 1097 | if (ret) |
| 1098 | goto disable_dma_ipg_clk; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1099 | |
| 1100 | /* reset DMA module */ |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 1101 | imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1102 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 1103 | if (is_imx1_dma(imxdma)) { |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1104 | ret = devm_request_irq(&pdev->dev, irq, |
Shawn Guo | 04bbd8e | 2012-09-15 15:16:47 +0800 | [diff] [blame] | 1105 | dma_irq_handler, 0, "DMA", imxdma); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1106 | if (ret) { |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 1107 | dev_warn(imxdma->dev, "Can't register IRQ for DMA\n"); |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1108 | goto disable_dma_ahb_clk; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1109 | } |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 1110 | imxdma->irq = irq; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1111 | |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1112 | irq_err = platform_get_irq(pdev, 1); |
| 1113 | if (irq_err < 0) { |
| 1114 | ret = irq_err; |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1115 | goto disable_dma_ahb_clk; |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1116 | } |
| 1117 | |
| 1118 | ret = devm_request_irq(&pdev->dev, irq_err, |
Shawn Guo | 04bbd8e | 2012-09-15 15:16:47 +0800 | [diff] [blame] | 1119 | imxdma_err_handler, 0, "DMA", imxdma); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1120 | if (ret) { |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 1121 | dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n"); |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1122 | goto disable_dma_ahb_clk; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1123 | } |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 1124 | imxdma->irq_err = irq_err; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | /* enable DMA module */ |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 1128 | imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1129 | |
| 1130 | /* clear all interrupts */ |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 1131 | imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR); |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1132 | |
| 1133 | /* disable interrupts */ |
Javier Martin | cd5cf9d | 2012-03-22 14:54:12 +0100 | [diff] [blame] | 1134 | imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1135 | |
| 1136 | INIT_LIST_HEAD(&imxdma->dma_device.channels); |
| 1137 | |
Sascha Hauer | f8a356f | 2011-01-31 11:35:59 +0100 | [diff] [blame] | 1138 | dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask); |
| 1139 | dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask); |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 1140 | dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask); |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 1141 | dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask); |
| 1142 | |
| 1143 | /* Initialize 2D global parameters */ |
| 1144 | for (i = 0; i < IMX_DMA_2D_SLOTS; i++) |
| 1145 | imxdma->slots_2d[i].count = 0; |
| 1146 | |
| 1147 | spin_lock_init(&imxdma->lock); |
Sascha Hauer | f8a356f | 2011-01-31 11:35:59 +0100 | [diff] [blame] | 1148 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1149 | /* Initialize channel parameters */ |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1150 | for (i = 0; i < IMX_DMA_CHANNELS; i++) { |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1151 | struct imxdma_channel *imxdmac = &imxdma->channel[i]; |
| 1152 | |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 1153 | if (!is_imx1_dma(imxdma)) { |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1154 | ret = devm_request_irq(&pdev->dev, irq + i, |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1155 | dma_irq_handler, 0, "DMA", imxdma); |
| 1156 | if (ret) { |
Javier Martin | f9b283a | 2012-03-22 14:54:13 +0100 | [diff] [blame] | 1157 | dev_warn(imxdma->dev, "Can't register IRQ %d " |
| 1158 | "for DMA channel %d\n", |
Shawn Guo | 73930eb | 2012-09-15 15:57:00 +0800 | [diff] [blame] | 1159 | irq + i, i); |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1160 | goto disable_dma_ahb_clk; |
Javier Martin | 6bd0812 | 2012-03-22 14:54:01 +0100 | [diff] [blame] | 1161 | } |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 1162 | |
| 1163 | imxdmac->irq = irq + i; |
Kees Cook | bcdc4bd | 2017-10-24 03:02:23 -0700 | [diff] [blame] | 1164 | timer_setup(&imxdmac->watchdog, imxdma_watchdog, 0); |
Sascha Hauer | 8267f16 | 2010-10-20 08:37:19 +0200 | [diff] [blame] | 1165 | } |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1166 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1167 | imxdmac->imxdma = imxdma; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1168 | |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 1169 | INIT_LIST_HEAD(&imxdmac->ld_queue); |
| 1170 | INIT_LIST_HEAD(&imxdmac->ld_free); |
| 1171 | INIT_LIST_HEAD(&imxdmac->ld_active); |
| 1172 | |
| 1173 | tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet, |
| 1174 | (unsigned long)imxdmac); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1175 | imxdmac->chan.device = &imxdma->dma_device; |
Russell King - ARM Linux | 8ac6954 | 2012-03-06 22:36:27 +0000 | [diff] [blame] | 1176 | dma_cookie_init(&imxdmac->chan); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1177 | imxdmac->channel = i; |
| 1178 | |
| 1179 | /* Add the channel to the DMAC list */ |
Javier Martin | 9e15db7 | 2012-03-02 09:28:47 +0100 | [diff] [blame] | 1180 | list_add_tail(&imxdmac->chan.device_node, |
| 1181 | &imxdma->dma_device.channels); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1182 | } |
| 1183 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1184 | imxdma->dma_device.dev = &pdev->dev; |
| 1185 | |
| 1186 | imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources; |
| 1187 | imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources; |
| 1188 | imxdma->dma_device.device_tx_status = imxdma_tx_status; |
| 1189 | imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg; |
| 1190 | imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic; |
Javier Martin | 6c05f09 | 2012-02-28 17:08:17 +0100 | [diff] [blame] | 1191 | imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy; |
Javier Martin | f606ab8 | 2012-03-22 14:54:14 +0100 | [diff] [blame] | 1192 | imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved; |
Maxime Ripard | 502c2ef | 2014-11-17 14:42:16 +0100 | [diff] [blame] | 1193 | imxdma->dma_device.device_config = imxdma_config; |
| 1194 | imxdma->dma_device.device_terminate_all = imxdma_terminate_all; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1195 | imxdma->dma_device.device_issue_pending = imxdma_issue_pending; |
| 1196 | |
| 1197 | platform_set_drvdata(pdev, imxdma); |
| 1198 | |
Maxime Ripard | 77a68e5 | 2015-07-20 10:41:32 +0200 | [diff] [blame] | 1199 | imxdma->dma_device.copy_align = DMAENGINE_ALIGN_4_BYTES; |
Sascha Hauer | 1e070a6 | 2011-01-12 13:14:37 +0100 | [diff] [blame] | 1200 | imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms; |
| 1201 | dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff); |
| 1202 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1203 | ret = dma_async_device_register(&imxdma->dma_device); |
| 1204 | if (ret) { |
| 1205 | dev_err(&pdev->dev, "unable to register\n"); |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1206 | goto disable_dma_ahb_clk; |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1207 | } |
| 1208 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1209 | if (pdev->dev.of_node) { |
| 1210 | ret = of_dma_controller_register(pdev->dev.of_node, |
| 1211 | imxdma_xlate, imxdma); |
| 1212 | if (ret) { |
| 1213 | dev_err(&pdev->dev, "unable to register of_dma_controller\n"); |
| 1214 | goto err_of_dma_controller; |
| 1215 | } |
| 1216 | } |
| 1217 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1218 | return 0; |
| 1219 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1220 | err_of_dma_controller: |
| 1221 | dma_async_device_unregister(&imxdma->dma_device); |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1222 | disable_dma_ahb_clk: |
Fabio Estevam | a2367db | 2012-07-03 15:33:29 -0300 | [diff] [blame] | 1223 | clk_disable_unprepare(imxdma->dma_ahb); |
Fabio Estevam | fce9a74 | 2015-06-20 18:43:44 -0300 | [diff] [blame] | 1224 | disable_dma_ipg_clk: |
| 1225 | clk_disable_unprepare(imxdma->dma_ipg); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1226 | return ret; |
| 1227 | } |
| 1228 | |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 1229 | static void imxdma_free_irq(struct platform_device *pdev, struct imxdma_engine *imxdma) |
| 1230 | { |
| 1231 | int i; |
| 1232 | |
| 1233 | if (is_imx1_dma(imxdma)) { |
| 1234 | disable_irq(imxdma->irq); |
| 1235 | disable_irq(imxdma->irq_err); |
| 1236 | } |
| 1237 | |
| 1238 | for (i = 0; i < IMX_DMA_CHANNELS; i++) { |
| 1239 | struct imxdma_channel *imxdmac = &imxdma->channel[i]; |
| 1240 | |
| 1241 | if (!is_imx1_dma(imxdma)) |
| 1242 | disable_irq(imxdmac->irq); |
| 1243 | |
| 1244 | tasklet_kill(&imxdmac->dma_tasklet); |
| 1245 | } |
| 1246 | } |
| 1247 | |
Maxin B. John | 1d1bbd3 | 2013-02-20 02:07:04 +0200 | [diff] [blame] | 1248 | static int imxdma_remove(struct platform_device *pdev) |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1249 | { |
| 1250 | struct imxdma_engine *imxdma = platform_get_drvdata(pdev); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1251 | |
Vinod Koul | ea62aa8 | 2016-07-02 15:25:01 +0530 | [diff] [blame] | 1252 | imxdma_free_irq(pdev, imxdma); |
| 1253 | |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1254 | dma_async_device_unregister(&imxdma->dma_device); |
| 1255 | |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1256 | if (pdev->dev.of_node) |
| 1257 | of_dma_controller_free(pdev->dev.of_node); |
| 1258 | |
Fabio Estevam | a2367db | 2012-07-03 15:33:29 -0300 | [diff] [blame] | 1259 | clk_disable_unprepare(imxdma->dma_ipg); |
| 1260 | clk_disable_unprepare(imxdma->dma_ahb); |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1261 | |
| 1262 | return 0; |
| 1263 | } |
| 1264 | |
| 1265 | static struct platform_driver imxdma_driver = { |
| 1266 | .driver = { |
| 1267 | .name = "imx-dma", |
Markus Pargmann | 290ad0f | 2013-05-26 11:53:20 +0200 | [diff] [blame] | 1268 | .of_match_table = imx_dma_of_dev_id, |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1269 | }, |
Shawn Guo | e51d0f0 | 2012-09-15 21:11:28 +0800 | [diff] [blame] | 1270 | .id_table = imx_dma_devtype, |
Maxin B. John | 1d1bbd3 | 2013-02-20 02:07:04 +0200 | [diff] [blame] | 1271 | .remove = imxdma_remove, |
Sascha Hauer | 1f1846c | 2010-10-06 10:25:55 +0200 | [diff] [blame] | 1272 | }; |
| 1273 | |
| 1274 | static int __init imxdma_module_init(void) |
| 1275 | { |
| 1276 | return platform_driver_probe(&imxdma_driver, imxdma_probe); |
| 1277 | } |
| 1278 | subsys_initcall(imxdma_module_init); |
| 1279 | |
| 1280 | MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); |
| 1281 | MODULE_DESCRIPTION("i.MX dma driver"); |
| 1282 | MODULE_LICENSE("GPL"); |