Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1 | &l4_cfg { /* 0x4a000000 */ |
| 2 | compatible = "ti,dra7-l4-cfg", "simple-bus"; |
| 3 | reg = <0x4a000000 0x800>, |
| 4 | <0x4a000800 0x800>, |
| 5 | <0x4a001000 0x1000>; |
| 6 | reg-names = "ap", "la", "ia0"; |
| 7 | #address-cells = <1>; |
| 8 | #size-cells = <1>; |
| 9 | ranges = <0x00000000 0x4a000000 0x100000>, /* segment 0 */ |
| 10 | <0x00100000 0x4a100000 0x100000>, /* segment 1 */ |
| 11 | <0x00200000 0x4a200000 0x100000>; /* segment 2 */ |
| 12 | |
| 13 | segment@0 { /* 0x4a000000 */ |
| 14 | compatible = "simple-bus"; |
| 15 | #address-cells = <1>; |
| 16 | #size-cells = <1>; |
| 17 | ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ |
| 18 | <0x00000800 0x00000800 0x000800>, /* ap 1 */ |
| 19 | <0x00001000 0x00001000 0x001000>, /* ap 2 */ |
| 20 | <0x00002000 0x00002000 0x002000>, /* ap 3 */ |
| 21 | <0x00004000 0x00004000 0x001000>, /* ap 4 */ |
| 22 | <0x00005000 0x00005000 0x001000>, /* ap 5 */ |
| 23 | <0x00006000 0x00006000 0x001000>, /* ap 6 */ |
| 24 | <0x00008000 0x00008000 0x002000>, /* ap 7 */ |
| 25 | <0x0000a000 0x0000a000 0x001000>, /* ap 8 */ |
| 26 | <0x00056000 0x00056000 0x001000>, /* ap 9 */ |
| 27 | <0x00057000 0x00057000 0x001000>, /* ap 10 */ |
| 28 | <0x0005e000 0x0005e000 0x002000>, /* ap 11 */ |
| 29 | <0x00060000 0x00060000 0x001000>, /* ap 12 */ |
| 30 | <0x00080000 0x00080000 0x008000>, /* ap 13 */ |
| 31 | <0x00088000 0x00088000 0x001000>, /* ap 14 */ |
| 32 | <0x000a0000 0x000a0000 0x008000>, /* ap 15 */ |
| 33 | <0x000a8000 0x000a8000 0x001000>, /* ap 16 */ |
| 34 | <0x000d9000 0x000d9000 0x001000>, /* ap 17 */ |
| 35 | <0x000da000 0x000da000 0x001000>, /* ap 18 */ |
| 36 | <0x000dd000 0x000dd000 0x001000>, /* ap 19 */ |
| 37 | <0x000de000 0x000de000 0x001000>, /* ap 20 */ |
| 38 | <0x000e0000 0x000e0000 0x001000>, /* ap 21 */ |
| 39 | <0x000e1000 0x000e1000 0x001000>, /* ap 22 */ |
| 40 | <0x000f4000 0x000f4000 0x001000>, /* ap 23 */ |
| 41 | <0x000f5000 0x000f5000 0x001000>, /* ap 24 */ |
| 42 | <0x000f6000 0x000f6000 0x001000>, /* ap 25 */ |
| 43 | <0x000f7000 0x000f7000 0x001000>, /* ap 26 */ |
| 44 | <0x00090000 0x00090000 0x008000>, /* ap 59 */ |
| 45 | <0x00098000 0x00098000 0x001000>; /* ap 60 */ |
| 46 | |
| 47 | target-module@2000 { /* 0x4a002000, ap 3 08.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 48 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 49 | reg = <0x2000 0x4>; |
| 50 | reg-names = "rev"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 51 | #address-cells = <1>; |
| 52 | #size-cells = <1>; |
| 53 | ranges = <0x0 0x2000 0x2000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 54 | |
| 55 | scm: scm@0 { |
| 56 | compatible = "ti,dra7-scm-core", "simple-bus"; |
| 57 | reg = <0 0x2000>; |
| 58 | #address-cells = <1>; |
| 59 | #size-cells = <1>; |
| 60 | ranges = <0 0 0x2000>; |
| 61 | |
| 62 | scm_conf: scm_conf@0 { |
| 63 | compatible = "syscon", "simple-bus"; |
| 64 | reg = <0x0 0x1400>; |
| 65 | #address-cells = <1>; |
| 66 | #size-cells = <1>; |
| 67 | ranges = <0 0x0 0x1400>; |
| 68 | |
| 69 | pbias_regulator: pbias_regulator@e00 { |
| 70 | compatible = "ti,pbias-dra7", "ti,pbias-omap"; |
| 71 | reg = <0xe00 0x4>; |
| 72 | syscon = <&scm_conf>; |
| 73 | pbias_mmc_reg: pbias_mmc_omap5 { |
| 74 | regulator-name = "pbias_mmc_omap5"; |
| 75 | regulator-min-microvolt = <1800000>; |
| 76 | regulator-max-microvolt = <3300000>; |
| 77 | }; |
| 78 | }; |
| 79 | |
Grygorii Strashko | e8acd85 | 2019-02-20 17:25:14 +0200 | [diff] [blame] | 80 | phy_gmii_sel: phy-gmii-sel { |
| 81 | compatible = "ti,dra7xx-phy-gmii-sel"; |
| 82 | reg = <0x554 0x4>; |
| 83 | #phy-cells = <1>; |
| 84 | }; |
| 85 | |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 86 | scm_conf_clocks: clocks { |
| 87 | #address-cells = <1>; |
| 88 | #size-cells = <0>; |
| 89 | }; |
| 90 | }; |
| 91 | |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 92 | dra7_pmx_core: pinmux@1400 { |
| 93 | compatible = "ti,dra7-padconf", |
| 94 | "pinctrl-single"; |
| 95 | reg = <0x1400 0x0468>; |
| 96 | #address-cells = <1>; |
| 97 | #size-cells = <0>; |
| 98 | #pinctrl-cells = <1>; |
| 99 | #interrupt-cells = <1>; |
| 100 | interrupt-controller; |
| 101 | pinctrl-single,register-width = <32>; |
| 102 | pinctrl-single,function-mask = <0x3fffffff>; |
| 103 | }; |
| 104 | |
| 105 | scm_conf1: scm_conf@1c04 { |
| 106 | compatible = "syscon"; |
| 107 | reg = <0x1c04 0x0020>; |
| 108 | #syscon-cells = <2>; |
| 109 | }; |
| 110 | |
| 111 | scm_conf_pcie: scm_conf@1c24 { |
| 112 | compatible = "syscon"; |
| 113 | reg = <0x1c24 0x0024>; |
| 114 | }; |
| 115 | |
| 116 | sdma_xbar: dma-router@b78 { |
| 117 | compatible = "ti,dra7-dma-crossbar"; |
| 118 | reg = <0xb78 0xfc>; |
| 119 | #dma-cells = <1>; |
| 120 | dma-requests = <205>; |
| 121 | ti,dma-safe-map = <0>; |
| 122 | dma-masters = <&sdma>; |
| 123 | }; |
| 124 | |
| 125 | edma_xbar: dma-router@c78 { |
| 126 | compatible = "ti,dra7-dma-crossbar"; |
| 127 | reg = <0xc78 0x7c>; |
| 128 | #dma-cells = <2>; |
| 129 | dma-requests = <204>; |
| 130 | ti,dma-safe-map = <0>; |
| 131 | dma-masters = <&edma>; |
| 132 | }; |
| 133 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 134 | }; |
| 135 | |
| 136 | target-module@5000 { /* 0x4a005000, ap 5 10.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 137 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 138 | reg = <0x5000 0x4>; |
| 139 | reg-names = "rev"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 140 | #address-cells = <1>; |
| 141 | #size-cells = <1>; |
| 142 | ranges = <0x0 0x5000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 143 | |
| 144 | cm_core_aon: cm_core_aon@0 { |
| 145 | compatible = "ti,dra7-cm-core-aon", |
| 146 | "simple-bus"; |
| 147 | #address-cells = <1>; |
| 148 | #size-cells = <1>; |
| 149 | reg = <0 0x2000>; |
| 150 | ranges = <0 0 0x2000>; |
| 151 | |
| 152 | cm_core_aon_clocks: clocks { |
| 153 | #address-cells = <1>; |
| 154 | #size-cells = <0>; |
| 155 | }; |
| 156 | |
| 157 | cm_core_aon_clockdomains: clockdomains { |
| 158 | }; |
| 159 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 160 | }; |
| 161 | |
| 162 | target-module@8000 { /* 0x4a008000, ap 7 0e.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 163 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 164 | reg = <0x8000 0x4>; |
| 165 | reg-names = "rev"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 166 | #address-cells = <1>; |
| 167 | #size-cells = <1>; |
| 168 | ranges = <0x0 0x8000 0x2000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 169 | |
| 170 | cm_core: cm_core@0 { |
| 171 | compatible = "ti,dra7-cm-core", "simple-bus"; |
| 172 | #address-cells = <1>; |
| 173 | #size-cells = <1>; |
| 174 | reg = <0 0x3000>; |
| 175 | ranges = <0 0 0x3000>; |
| 176 | |
| 177 | cm_core_clocks: clocks { |
| 178 | #address-cells = <1>; |
| 179 | #size-cells = <0>; |
| 180 | }; |
| 181 | |
| 182 | cm_core_clockdomains: clockdomains { |
| 183 | }; |
| 184 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 185 | }; |
| 186 | |
| 187 | target-module@56000 { /* 0x4a056000, ap 9 02.0 */ |
| 188 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 189 | ti,hwmods = "dma_system"; |
| 190 | reg = <0x56000 0x4>, |
| 191 | <0x5602c 0x4>, |
| 192 | <0x56028 0x4>; |
| 193 | reg-names = "rev", "sysc", "syss"; |
| 194 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 195 | SYSC_OMAP2_EMUFREE | |
| 196 | SYSC_OMAP2_SOFTRESET | |
| 197 | SYSC_OMAP2_AUTOIDLE)>; |
| 198 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 199 | <SYSC_IDLE_NO>, |
| 200 | <SYSC_IDLE_SMART>, |
| 201 | <SYSC_IDLE_SMART_WKUP>; |
| 202 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 203 | <SYSC_IDLE_NO>, |
| 204 | <SYSC_IDLE_SMART>, |
| 205 | <SYSC_IDLE_SMART_WKUP>; |
| 206 | ti,syss-mask = <1>; |
| 207 | /* Domains (P, C): core_pwrdm, dma_clkdm */ |
| 208 | clocks = <&dma_clkctrl DRA7_DMA_DMA_SYSTEM_CLKCTRL 0>; |
| 209 | clock-names = "fck"; |
| 210 | #address-cells = <1>; |
| 211 | #size-cells = <1>; |
| 212 | ranges = <0x0 0x56000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 213 | |
| 214 | sdma: dma-controller@0 { |
| 215 | compatible = "ti,omap4430-sdma"; |
| 216 | reg = <0x0 0x1000>; |
| 217 | interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, |
| 218 | <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, |
| 219 | <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, |
| 220 | <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; |
| 221 | #dma-cells = <1>; |
| 222 | dma-channels = <32>; |
| 223 | dma-requests = <127>; |
| 224 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 225 | }; |
| 226 | |
| 227 | target-module@5e000 { /* 0x4a05e000, ap 11 1a.0 */ |
| 228 | compatible = "ti,sysc"; |
| 229 | status = "disabled"; |
| 230 | #address-cells = <1>; |
| 231 | #size-cells = <1>; |
| 232 | ranges = <0x0 0x5e000 0x2000>; |
| 233 | }; |
| 234 | |
| 235 | target-module@80000 { /* 0x4a080000, ap 13 20.0 */ |
| 236 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 237 | ti,hwmods = "ocp2scp1"; |
| 238 | reg = <0x80000 0x4>, |
| 239 | <0x80010 0x4>, |
| 240 | <0x80014 0x4>; |
| 241 | reg-names = "rev", "sysc", "syss"; |
| 242 | ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | |
| 243 | SYSC_OMAP2_AUTOIDLE)>; |
| 244 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 245 | <SYSC_IDLE_NO>, |
| 246 | <SYSC_IDLE_SMART>; |
| 247 | ti,syss-mask = <1>; |
| 248 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 249 | clocks = <&l3init_clkctrl DRA7_L3INIT_OCP2SCP1_CLKCTRL 0>; |
| 250 | clock-names = "fck"; |
| 251 | #address-cells = <1>; |
| 252 | #size-cells = <1>; |
| 253 | ranges = <0x0 0x80000 0x8000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 254 | |
| 255 | ocp2scp@0 { |
| 256 | compatible = "ti,omap-ocp2scp"; |
| 257 | #address-cells = <1>; |
| 258 | #size-cells = <1>; |
| 259 | ranges = <0 0 0x8000>; |
| 260 | reg = <0x0 0x20>; |
| 261 | |
| 262 | usb2_phy1: phy@4000 { |
| 263 | compatible = "ti,dra7x-usb2", "ti,omap-usb2"; |
| 264 | reg = <0x4000 0x400>; |
| 265 | syscon-phy-power = <&scm_conf 0x300>; |
| 266 | clocks = <&usb_phy1_always_on_clk32k>, |
| 267 | <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 8>; |
| 268 | clock-names = "wkupclk", |
| 269 | "refclk"; |
| 270 | #phy-cells = <0>; |
| 271 | }; |
| 272 | |
| 273 | usb2_phy2: phy@5000 { |
| 274 | compatible = "ti,dra7x-usb2-phy2", |
| 275 | "ti,omap-usb2"; |
| 276 | reg = <0x5000 0x400>; |
| 277 | syscon-phy-power = <&scm_conf 0xe74>; |
| 278 | clocks = <&usb_phy2_always_on_clk32k>, |
| 279 | <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS2_CLKCTRL 8>; |
| 280 | clock-names = "wkupclk", |
| 281 | "refclk"; |
| 282 | #phy-cells = <0>; |
| 283 | }; |
| 284 | |
| 285 | usb3_phy1: phy@4400 { |
| 286 | compatible = "ti,omap-usb3"; |
| 287 | reg = <0x4400 0x80>, |
| 288 | <0x4800 0x64>, |
| 289 | <0x4c00 0x40>; |
| 290 | reg-names = "phy_rx", "phy_tx", "pll_ctrl"; |
| 291 | syscon-phy-power = <&scm_conf 0x370>; |
| 292 | clocks = <&usb_phy3_always_on_clk32k>, |
| 293 | <&sys_clkin1>, |
| 294 | <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 8>; |
| 295 | clock-names = "wkupclk", |
| 296 | "sysclk", |
| 297 | "refclk"; |
| 298 | #phy-cells = <0>; |
| 299 | }; |
| 300 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 301 | }; |
| 302 | |
| 303 | target-module@90000 { /* 0x4a090000, ap 59 42.0 */ |
| 304 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 305 | ti,hwmods = "ocp2scp3"; |
| 306 | reg = <0x90000 0x4>, |
| 307 | <0x90010 0x4>, |
| 308 | <0x90014 0x4>; |
| 309 | reg-names = "rev", "sysc", "syss"; |
| 310 | ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | |
| 311 | SYSC_OMAP2_AUTOIDLE)>; |
| 312 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 313 | <SYSC_IDLE_NO>, |
| 314 | <SYSC_IDLE_SMART>; |
| 315 | ti,syss-mask = <1>; |
| 316 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 317 | clocks = <&l3init_clkctrl DRA7_L3INIT_OCP2SCP3_CLKCTRL 0>; |
| 318 | clock-names = "fck"; |
| 319 | #address-cells = <1>; |
| 320 | #size-cells = <1>; |
| 321 | ranges = <0x0 0x90000 0x8000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 322 | |
| 323 | ocp2scp@0 { |
| 324 | compatible = "ti,omap-ocp2scp"; |
| 325 | #address-cells = <1>; |
| 326 | #size-cells = <1>; |
| 327 | ranges = <0 0 0x8000>; |
| 328 | reg = <0x0 0x20>; |
| 329 | |
| 330 | pcie1_phy: pciephy@4000 { |
| 331 | compatible = "ti,phy-pipe3-pcie"; |
| 332 | reg = <0x4000 0x80>, /* phy_rx */ |
| 333 | <0x4400 0x64>; /* phy_tx */ |
| 334 | reg-names = "phy_rx", "phy_tx"; |
| 335 | syscon-phy-power = <&scm_conf_pcie 0x1c>; |
| 336 | syscon-pcs = <&scm_conf_pcie 0x10>; |
| 337 | clocks = <&dpll_pcie_ref_ck>, |
| 338 | <&dpll_pcie_ref_m2ldo_ck>, |
| 339 | <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 8>, |
| 340 | <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 9>, |
| 341 | <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 10>, |
| 342 | <&optfclk_pciephy_div>, |
| 343 | <&sys_clkin1>; |
| 344 | clock-names = "dpll_ref", "dpll_ref_m2", |
| 345 | "wkupclk", "refclk", |
| 346 | "div-clk", "phy-div", "sysclk"; |
| 347 | #phy-cells = <0>; |
| 348 | }; |
| 349 | |
| 350 | pcie2_phy: pciephy@5000 { |
| 351 | compatible = "ti,phy-pipe3-pcie"; |
| 352 | reg = <0x5000 0x80>, /* phy_rx */ |
| 353 | <0x5400 0x64>; /* phy_tx */ |
| 354 | reg-names = "phy_rx", "phy_tx"; |
| 355 | syscon-phy-power = <&scm_conf_pcie 0x20>; |
| 356 | syscon-pcs = <&scm_conf_pcie 0x10>; |
| 357 | clocks = <&dpll_pcie_ref_ck>, |
| 358 | <&dpll_pcie_ref_m2ldo_ck>, |
| 359 | <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 8>, |
| 360 | <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 9>, |
| 361 | <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 10>, |
| 362 | <&optfclk_pciephy_div>, |
| 363 | <&sys_clkin1>; |
| 364 | clock-names = "dpll_ref", "dpll_ref_m2", |
| 365 | "wkupclk", "refclk", |
| 366 | "div-clk", "phy-div", "sysclk"; |
| 367 | #phy-cells = <0>; |
| 368 | status = "disabled"; |
| 369 | }; |
| 370 | |
| 371 | sata_phy: phy@6000 { |
| 372 | compatible = "ti,phy-pipe3-sata"; |
| 373 | reg = <0x6000 0x80>, /* phy_rx */ |
| 374 | <0x6400 0x64>, /* phy_tx */ |
| 375 | <0x6800 0x40>; /* pll_ctrl */ |
| 376 | reg-names = "phy_rx", "phy_tx", "pll_ctrl"; |
| 377 | syscon-phy-power = <&scm_conf 0x374>; |
| 378 | clocks = <&sys_clkin1>, |
| 379 | <&l3init_clkctrl DRA7_L3INIT_SATA_CLKCTRL 8>; |
| 380 | clock-names = "sysclk", "refclk"; |
| 381 | syscon-pllreset = <&scm_conf 0x3fc>; |
| 382 | #phy-cells = <0>; |
| 383 | }; |
| 384 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 385 | }; |
| 386 | |
| 387 | target-module@a0000 { /* 0x4a0a0000, ap 15 40.0 */ |
| 388 | compatible = "ti,sysc"; |
| 389 | status = "disabled"; |
| 390 | #address-cells = <1>; |
| 391 | #size-cells = <1>; |
| 392 | ranges = <0x0 0xa0000 0x8000>; |
| 393 | }; |
| 394 | |
| 395 | target-module@d9000 { /* 0x4a0d9000, ap 17 72.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 396 | compatible = "ti,sysc-omap4-sr", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 397 | ti,hwmods = "smartreflex_mpu"; |
| 398 | reg = <0xd9038 0x4>; |
| 399 | reg-names = "sysc"; |
| 400 | ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; |
| 401 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 402 | <SYSC_IDLE_NO>, |
| 403 | <SYSC_IDLE_SMART>, |
| 404 | <SYSC_IDLE_SMART_WKUP>; |
| 405 | /* Domains (P, C): coreaon_pwrdm, coreaon_clkdm */ |
| 406 | clocks = <&coreaon_clkctrl DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL 0>; |
| 407 | clock-names = "fck"; |
| 408 | #address-cells = <1>; |
| 409 | #size-cells = <1>; |
| 410 | ranges = <0x0 0xd9000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 411 | |
| 412 | /* SmartReflex child device marked reserved in TRM */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 413 | }; |
| 414 | |
| 415 | target-module@dd000 { /* 0x4a0dd000, ap 19 18.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 416 | compatible = "ti,sysc-omap4-sr", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 417 | ti,hwmods = "smartreflex_core"; |
| 418 | reg = <0xdd038 0x4>; |
| 419 | reg-names = "sysc"; |
| 420 | ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; |
| 421 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 422 | <SYSC_IDLE_NO>, |
| 423 | <SYSC_IDLE_SMART>, |
| 424 | <SYSC_IDLE_SMART_WKUP>; |
| 425 | /* Domains (P, C): coreaon_pwrdm, coreaon_clkdm */ |
| 426 | clocks = <&coreaon_clkctrl DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL 0>; |
| 427 | clock-names = "fck"; |
| 428 | #address-cells = <1>; |
| 429 | #size-cells = <1>; |
| 430 | ranges = <0x0 0xdd000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 431 | |
| 432 | /* SmartReflex child device marked reserved in TRM */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 433 | }; |
| 434 | |
| 435 | target-module@e0000 { /* 0x4a0e0000, ap 21 28.0 */ |
| 436 | compatible = "ti,sysc"; |
| 437 | status = "disabled"; |
| 438 | #address-cells = <1>; |
| 439 | #size-cells = <1>; |
| 440 | ranges = <0x0 0xe0000 0x1000>; |
| 441 | }; |
| 442 | |
| 443 | target-module@f4000 { /* 0x4a0f4000, ap 23 04.0 */ |
| 444 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 445 | reg = <0xf4000 0x4>, |
| 446 | <0xf4010 0x4>; |
| 447 | reg-names = "rev", "sysc"; |
| 448 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 449 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 450 | <SYSC_IDLE_NO>, |
| 451 | <SYSC_IDLE_SMART>; |
| 452 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 453 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX1_CLKCTRL 0>; |
| 454 | clock-names = "fck"; |
| 455 | #address-cells = <1>; |
| 456 | #size-cells = <1>; |
| 457 | ranges = <0x0 0xf4000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 458 | |
| 459 | mailbox1: mailbox@0 { |
| 460 | compatible = "ti,omap4-mailbox"; |
| 461 | reg = <0x0 0x200>; |
| 462 | interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>, |
| 463 | <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, |
| 464 | <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; |
| 465 | #mbox-cells = <1>; |
| 466 | ti,mbox-num-users = <3>; |
| 467 | ti,mbox-num-fifos = <8>; |
| 468 | status = "disabled"; |
| 469 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 470 | }; |
| 471 | |
| 472 | target-module@f6000 { /* 0x4a0f6000, ap 25 78.0 */ |
| 473 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 474 | ti,hwmods = "spinlock"; |
| 475 | reg = <0xf6000 0x4>, |
| 476 | <0xf6010 0x4>, |
| 477 | <0xf6014 0x4>; |
| 478 | reg-names = "rev", "sysc", "syss"; |
| 479 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 480 | SYSC_OMAP2_SOFTRESET | |
| 481 | SYSC_OMAP2_AUTOIDLE)>; |
| 482 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 483 | <SYSC_IDLE_NO>, |
| 484 | <SYSC_IDLE_SMART>; |
| 485 | ti,syss-mask = <1>; |
| 486 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 487 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_SPINLOCK_CLKCTRL 0>; |
| 488 | clock-names = "fck"; |
| 489 | #address-cells = <1>; |
| 490 | #size-cells = <1>; |
| 491 | ranges = <0x0 0xf6000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 492 | |
| 493 | hwspinlock: spinlock@0 { |
| 494 | compatible = "ti,omap4-hwspinlock"; |
| 495 | reg = <0x0 0x1000>; |
| 496 | #hwlock-cells = <1>; |
| 497 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 498 | }; |
| 499 | }; |
| 500 | |
| 501 | segment@100000 { /* 0x4a100000 */ |
| 502 | compatible = "simple-bus"; |
| 503 | #address-cells = <1>; |
| 504 | #size-cells = <1>; |
| 505 | ranges = <0x00002000 0x00102000 0x001000>, /* ap 27 */ |
| 506 | <0x00003000 0x00103000 0x001000>, /* ap 28 */ |
| 507 | <0x00008000 0x00108000 0x001000>, /* ap 29 */ |
| 508 | <0x00009000 0x00109000 0x001000>, /* ap 30 */ |
| 509 | <0x00040000 0x00140000 0x010000>, /* ap 31 */ |
| 510 | <0x00050000 0x00150000 0x001000>, /* ap 32 */ |
| 511 | <0x00051000 0x00151000 0x001000>, /* ap 33 */ |
| 512 | <0x00052000 0x00152000 0x001000>, /* ap 34 */ |
| 513 | <0x00053000 0x00153000 0x001000>, /* ap 35 */ |
| 514 | <0x00054000 0x00154000 0x001000>, /* ap 36 */ |
| 515 | <0x00055000 0x00155000 0x001000>, /* ap 37 */ |
| 516 | <0x00056000 0x00156000 0x001000>, /* ap 38 */ |
| 517 | <0x00057000 0x00157000 0x001000>, /* ap 39 */ |
| 518 | <0x00058000 0x00158000 0x001000>, /* ap 40 */ |
| 519 | <0x0005b000 0x0015b000 0x001000>, /* ap 41 */ |
| 520 | <0x0005c000 0x0015c000 0x001000>, /* ap 42 */ |
| 521 | <0x0005d000 0x0015d000 0x001000>, /* ap 45 */ |
| 522 | <0x0005e000 0x0015e000 0x001000>, /* ap 46 */ |
| 523 | <0x0005f000 0x0015f000 0x001000>, /* ap 47 */ |
| 524 | <0x00060000 0x00160000 0x001000>, /* ap 48 */ |
| 525 | <0x00061000 0x00161000 0x001000>, /* ap 49 */ |
| 526 | <0x00062000 0x00162000 0x001000>, /* ap 50 */ |
| 527 | <0x00063000 0x00163000 0x001000>, /* ap 51 */ |
| 528 | <0x00064000 0x00164000 0x001000>, /* ap 52 */ |
| 529 | <0x00065000 0x00165000 0x001000>, /* ap 53 */ |
| 530 | <0x00066000 0x00166000 0x001000>, /* ap 54 */ |
| 531 | <0x00067000 0x00167000 0x001000>, /* ap 55 */ |
| 532 | <0x00068000 0x00168000 0x001000>, /* ap 56 */ |
| 533 | <0x0006d000 0x0016d000 0x001000>, /* ap 57 */ |
| 534 | <0x0006e000 0x0016e000 0x001000>, /* ap 58 */ |
| 535 | <0x00071000 0x00171000 0x001000>, /* ap 61 */ |
| 536 | <0x00072000 0x00172000 0x001000>, /* ap 62 */ |
| 537 | <0x00073000 0x00173000 0x001000>, /* ap 63 */ |
| 538 | <0x00074000 0x00174000 0x001000>, /* ap 64 */ |
| 539 | <0x00075000 0x00175000 0x001000>, /* ap 65 */ |
| 540 | <0x00076000 0x00176000 0x001000>, /* ap 66 */ |
| 541 | <0x00077000 0x00177000 0x001000>, /* ap 67 */ |
| 542 | <0x00078000 0x00178000 0x001000>, /* ap 68 */ |
| 543 | <0x00081000 0x00181000 0x001000>, /* ap 69 */ |
| 544 | <0x00082000 0x00182000 0x001000>, /* ap 70 */ |
| 545 | <0x00083000 0x00183000 0x001000>, /* ap 71 */ |
| 546 | <0x00084000 0x00184000 0x001000>, /* ap 72 */ |
| 547 | <0x00085000 0x00185000 0x001000>, /* ap 73 */ |
| 548 | <0x00086000 0x00186000 0x001000>, /* ap 74 */ |
| 549 | <0x00087000 0x00187000 0x001000>, /* ap 75 */ |
| 550 | <0x00088000 0x00188000 0x001000>, /* ap 76 */ |
| 551 | <0x00069000 0x00169000 0x001000>, /* ap 103 */ |
| 552 | <0x0006a000 0x0016a000 0x001000>, /* ap 104 */ |
| 553 | <0x00079000 0x00179000 0x001000>, /* ap 105 */ |
| 554 | <0x0007a000 0x0017a000 0x001000>, /* ap 106 */ |
| 555 | <0x0006b000 0x0016b000 0x001000>, /* ap 107 */ |
| 556 | <0x0006c000 0x0016c000 0x001000>, /* ap 108 */ |
| 557 | <0x0007b000 0x0017b000 0x001000>, /* ap 121 */ |
| 558 | <0x0007c000 0x0017c000 0x001000>, /* ap 122 */ |
| 559 | <0x0007d000 0x0017d000 0x001000>, /* ap 123 */ |
| 560 | <0x0007e000 0x0017e000 0x001000>, /* ap 124 */ |
| 561 | <0x00059000 0x00159000 0x001000>, /* ap 125 */ |
| 562 | <0x0005a000 0x0015a000 0x001000>; /* ap 126 */ |
| 563 | |
| 564 | target-module@2000 { /* 0x4a102000, ap 27 3c.0 */ |
| 565 | compatible = "ti,sysc"; |
| 566 | status = "disabled"; |
| 567 | #address-cells = <1>; |
| 568 | #size-cells = <1>; |
| 569 | ranges = <0x0 0x2000 0x1000>; |
| 570 | }; |
| 571 | |
| 572 | target-module@8000 { /* 0x4a108000, ap 29 1e.0 */ |
| 573 | compatible = "ti,sysc"; |
| 574 | status = "disabled"; |
| 575 | #address-cells = <1>; |
| 576 | #size-cells = <1>; |
| 577 | ranges = <0x0 0x8000 0x1000>; |
| 578 | }; |
| 579 | |
| 580 | target-module@40000 { /* 0x4a140000, ap 31 06.0 */ |
| 581 | compatible = "ti,sysc"; |
| 582 | status = "disabled"; |
| 583 | #address-cells = <1>; |
| 584 | #size-cells = <1>; |
| 585 | ranges = <0x0 0x40000 0x10000>; |
| 586 | }; |
| 587 | |
| 588 | target-module@51000 { /* 0x4a151000, ap 33 50.0 */ |
| 589 | compatible = "ti,sysc"; |
| 590 | status = "disabled"; |
| 591 | #address-cells = <1>; |
| 592 | #size-cells = <1>; |
| 593 | ranges = <0x0 0x51000 0x1000>; |
| 594 | }; |
| 595 | |
| 596 | target-module@53000 { /* 0x4a153000, ap 35 54.0 */ |
| 597 | compatible = "ti,sysc"; |
| 598 | status = "disabled"; |
| 599 | #address-cells = <1>; |
| 600 | #size-cells = <1>; |
| 601 | ranges = <0x0 0x53000 0x1000>; |
| 602 | }; |
| 603 | |
| 604 | target-module@55000 { /* 0x4a155000, ap 37 46.0 */ |
| 605 | compatible = "ti,sysc"; |
| 606 | status = "disabled"; |
| 607 | #address-cells = <1>; |
| 608 | #size-cells = <1>; |
| 609 | ranges = <0x0 0x55000 0x1000>; |
| 610 | }; |
| 611 | |
| 612 | target-module@57000 { /* 0x4a157000, ap 39 58.0 */ |
| 613 | compatible = "ti,sysc"; |
| 614 | status = "disabled"; |
| 615 | #address-cells = <1>; |
| 616 | #size-cells = <1>; |
| 617 | ranges = <0x0 0x57000 0x1000>; |
| 618 | }; |
| 619 | |
| 620 | target-module@59000 { /* 0x4a159000, ap 125 6a.0 */ |
| 621 | compatible = "ti,sysc"; |
| 622 | status = "disabled"; |
| 623 | #address-cells = <1>; |
| 624 | #size-cells = <1>; |
| 625 | ranges = <0x0 0x59000 0x1000>; |
| 626 | }; |
| 627 | |
| 628 | target-module@5b000 { /* 0x4a15b000, ap 41 60.0 */ |
| 629 | compatible = "ti,sysc"; |
| 630 | status = "disabled"; |
| 631 | #address-cells = <1>; |
| 632 | #size-cells = <1>; |
| 633 | ranges = <0x0 0x5b000 0x1000>; |
| 634 | }; |
| 635 | |
| 636 | target-module@5d000 { /* 0x4a15d000, ap 45 3a.0 */ |
| 637 | compatible = "ti,sysc"; |
| 638 | status = "disabled"; |
| 639 | #address-cells = <1>; |
| 640 | #size-cells = <1>; |
| 641 | ranges = <0x0 0x5d000 0x1000>; |
| 642 | }; |
| 643 | |
| 644 | target-module@5f000 { /* 0x4a15f000, ap 47 56.0 */ |
| 645 | compatible = "ti,sysc"; |
| 646 | status = "disabled"; |
| 647 | #address-cells = <1>; |
| 648 | #size-cells = <1>; |
| 649 | ranges = <0x0 0x5f000 0x1000>; |
| 650 | }; |
| 651 | |
| 652 | target-module@61000 { /* 0x4a161000, ap 49 32.0 */ |
| 653 | compatible = "ti,sysc"; |
| 654 | status = "disabled"; |
| 655 | #address-cells = <1>; |
| 656 | #size-cells = <1>; |
| 657 | ranges = <0x0 0x61000 0x1000>; |
| 658 | }; |
| 659 | |
| 660 | target-module@63000 { /* 0x4a163000, ap 51 5c.0 */ |
| 661 | compatible = "ti,sysc"; |
| 662 | status = "disabled"; |
| 663 | #address-cells = <1>; |
| 664 | #size-cells = <1>; |
| 665 | ranges = <0x0 0x63000 0x1000>; |
| 666 | }; |
| 667 | |
| 668 | target-module@65000 { /* 0x4a165000, ap 53 4e.0 */ |
| 669 | compatible = "ti,sysc"; |
| 670 | status = "disabled"; |
| 671 | #address-cells = <1>; |
| 672 | #size-cells = <1>; |
| 673 | ranges = <0x0 0x65000 0x1000>; |
| 674 | }; |
| 675 | |
| 676 | target-module@67000 { /* 0x4a167000, ap 55 5e.0 */ |
| 677 | compatible = "ti,sysc"; |
| 678 | status = "disabled"; |
| 679 | #address-cells = <1>; |
| 680 | #size-cells = <1>; |
| 681 | ranges = <0x0 0x67000 0x1000>; |
| 682 | }; |
| 683 | |
| 684 | target-module@69000 { /* 0x4a169000, ap 103 4a.0 */ |
| 685 | compatible = "ti,sysc"; |
| 686 | status = "disabled"; |
| 687 | #address-cells = <1>; |
| 688 | #size-cells = <1>; |
| 689 | ranges = <0x0 0x69000 0x1000>; |
| 690 | }; |
| 691 | |
| 692 | target-module@6b000 { /* 0x4a16b000, ap 107 52.0 */ |
| 693 | compatible = "ti,sysc"; |
| 694 | status = "disabled"; |
| 695 | #address-cells = <1>; |
| 696 | #size-cells = <1>; |
| 697 | ranges = <0x0 0x6b000 0x1000>; |
| 698 | }; |
| 699 | |
| 700 | target-module@6d000 { /* 0x4a16d000, ap 57 68.0 */ |
| 701 | compatible = "ti,sysc"; |
| 702 | status = "disabled"; |
| 703 | #address-cells = <1>; |
| 704 | #size-cells = <1>; |
| 705 | ranges = <0x0 0x6d000 0x1000>; |
| 706 | }; |
| 707 | |
| 708 | target-module@71000 { /* 0x4a171000, ap 61 48.0 */ |
| 709 | compatible = "ti,sysc"; |
| 710 | status = "disabled"; |
| 711 | #address-cells = <1>; |
| 712 | #size-cells = <1>; |
| 713 | ranges = <0x0 0x71000 0x1000>; |
| 714 | }; |
| 715 | |
| 716 | target-module@73000 { /* 0x4a173000, ap 63 2a.0 */ |
| 717 | compatible = "ti,sysc"; |
| 718 | status = "disabled"; |
| 719 | #address-cells = <1>; |
| 720 | #size-cells = <1>; |
| 721 | ranges = <0x0 0x73000 0x1000>; |
| 722 | }; |
| 723 | |
| 724 | target-module@75000 { /* 0x4a175000, ap 65 64.0 */ |
| 725 | compatible = "ti,sysc"; |
| 726 | status = "disabled"; |
| 727 | #address-cells = <1>; |
| 728 | #size-cells = <1>; |
| 729 | ranges = <0x0 0x75000 0x1000>; |
| 730 | }; |
| 731 | |
| 732 | target-module@77000 { /* 0x4a177000, ap 67 66.0 */ |
| 733 | compatible = "ti,sysc"; |
| 734 | status = "disabled"; |
| 735 | #address-cells = <1>; |
| 736 | #size-cells = <1>; |
| 737 | ranges = <0x0 0x77000 0x1000>; |
| 738 | }; |
| 739 | |
| 740 | target-module@79000 { /* 0x4a179000, ap 105 34.0 */ |
| 741 | compatible = "ti,sysc"; |
| 742 | status = "disabled"; |
| 743 | #address-cells = <1>; |
| 744 | #size-cells = <1>; |
| 745 | ranges = <0x0 0x79000 0x1000>; |
| 746 | }; |
| 747 | |
| 748 | target-module@7b000 { /* 0x4a17b000, ap 121 7c.0 */ |
| 749 | compatible = "ti,sysc"; |
| 750 | status = "disabled"; |
| 751 | #address-cells = <1>; |
| 752 | #size-cells = <1>; |
| 753 | ranges = <0x0 0x7b000 0x1000>; |
| 754 | }; |
| 755 | |
| 756 | target-module@7d000 { /* 0x4a17d000, ap 123 7e.0 */ |
| 757 | compatible = "ti,sysc"; |
| 758 | status = "disabled"; |
| 759 | #address-cells = <1>; |
| 760 | #size-cells = <1>; |
| 761 | ranges = <0x0 0x7d000 0x1000>; |
| 762 | }; |
| 763 | |
| 764 | target-module@81000 { /* 0x4a181000, ap 69 26.0 */ |
| 765 | compatible = "ti,sysc"; |
| 766 | status = "disabled"; |
| 767 | #address-cells = <1>; |
| 768 | #size-cells = <1>; |
| 769 | ranges = <0x0 0x81000 0x1000>; |
| 770 | }; |
| 771 | |
| 772 | target-module@83000 { /* 0x4a183000, ap 71 2e.0 */ |
| 773 | compatible = "ti,sysc"; |
| 774 | status = "disabled"; |
| 775 | #address-cells = <1>; |
| 776 | #size-cells = <1>; |
| 777 | ranges = <0x0 0x83000 0x1000>; |
| 778 | }; |
| 779 | |
| 780 | target-module@85000 { /* 0x4a185000, ap 73 36.0 */ |
| 781 | compatible = "ti,sysc"; |
| 782 | status = "disabled"; |
| 783 | #address-cells = <1>; |
| 784 | #size-cells = <1>; |
| 785 | ranges = <0x0 0x85000 0x1000>; |
| 786 | }; |
| 787 | |
| 788 | target-module@87000 { /* 0x4a187000, ap 75 74.0 */ |
| 789 | compatible = "ti,sysc"; |
| 790 | status = "disabled"; |
| 791 | #address-cells = <1>; |
| 792 | #size-cells = <1>; |
| 793 | ranges = <0x0 0x87000 0x1000>; |
| 794 | }; |
| 795 | }; |
| 796 | |
| 797 | segment@200000 { /* 0x4a200000 */ |
| 798 | compatible = "simple-bus"; |
| 799 | #address-cells = <1>; |
| 800 | #size-cells = <1>; |
| 801 | ranges = <0x00018000 0x00218000 0x001000>, /* ap 43 */ |
| 802 | <0x00019000 0x00219000 0x001000>, /* ap 44 */ |
| 803 | <0x00000000 0x00200000 0x001000>, /* ap 77 */ |
| 804 | <0x00001000 0x00201000 0x001000>, /* ap 78 */ |
| 805 | <0x0000a000 0x0020a000 0x001000>, /* ap 79 */ |
| 806 | <0x0000b000 0x0020b000 0x001000>, /* ap 80 */ |
| 807 | <0x0000c000 0x0020c000 0x001000>, /* ap 81 */ |
| 808 | <0x0000d000 0x0020d000 0x001000>, /* ap 82 */ |
| 809 | <0x0000e000 0x0020e000 0x001000>, /* ap 83 */ |
| 810 | <0x0000f000 0x0020f000 0x001000>, /* ap 84 */ |
| 811 | <0x00010000 0x00210000 0x001000>, /* ap 85 */ |
| 812 | <0x00011000 0x00211000 0x001000>, /* ap 86 */ |
| 813 | <0x00012000 0x00212000 0x001000>, /* ap 87 */ |
| 814 | <0x00013000 0x00213000 0x001000>, /* ap 88 */ |
| 815 | <0x00014000 0x00214000 0x001000>, /* ap 89 */ |
| 816 | <0x00015000 0x00215000 0x001000>, /* ap 90 */ |
| 817 | <0x0002a000 0x0022a000 0x001000>, /* ap 91 */ |
| 818 | <0x0002b000 0x0022b000 0x001000>, /* ap 92 */ |
| 819 | <0x0001c000 0x0021c000 0x001000>, /* ap 93 */ |
| 820 | <0x0001d000 0x0021d000 0x001000>, /* ap 94 */ |
| 821 | <0x0001e000 0x0021e000 0x001000>, /* ap 95 */ |
| 822 | <0x0001f000 0x0021f000 0x001000>, /* ap 96 */ |
| 823 | <0x00020000 0x00220000 0x001000>, /* ap 97 */ |
| 824 | <0x00021000 0x00221000 0x001000>, /* ap 98 */ |
| 825 | <0x00024000 0x00224000 0x001000>, /* ap 99 */ |
| 826 | <0x00025000 0x00225000 0x001000>, /* ap 100 */ |
| 827 | <0x00026000 0x00226000 0x001000>, /* ap 101 */ |
| 828 | <0x00027000 0x00227000 0x001000>, /* ap 102 */ |
| 829 | <0x0002c000 0x0022c000 0x001000>, /* ap 109 */ |
| 830 | <0x0002d000 0x0022d000 0x001000>, /* ap 110 */ |
| 831 | <0x0002e000 0x0022e000 0x001000>, /* ap 111 */ |
| 832 | <0x0002f000 0x0022f000 0x001000>, /* ap 112 */ |
| 833 | <0x00030000 0x00230000 0x001000>, /* ap 113 */ |
| 834 | <0x00031000 0x00231000 0x001000>, /* ap 114 */ |
| 835 | <0x00032000 0x00232000 0x001000>, /* ap 115 */ |
| 836 | <0x00033000 0x00233000 0x001000>, /* ap 116 */ |
| 837 | <0x00034000 0x00234000 0x001000>, /* ap 117 */ |
| 838 | <0x00035000 0x00235000 0x001000>, /* ap 118 */ |
| 839 | <0x00036000 0x00236000 0x001000>, /* ap 119 */ |
| 840 | <0x00037000 0x00237000 0x001000>, /* ap 120 */ |
| 841 | <0x0001a000 0x0021a000 0x001000>, /* ap 127 */ |
| 842 | <0x0001b000 0x0021b000 0x001000>; /* ap 128 */ |
| 843 | |
| 844 | target-module@0 { /* 0x4a200000, ap 77 3e.0 */ |
| 845 | compatible = "ti,sysc"; |
| 846 | status = "disabled"; |
| 847 | #address-cells = <1>; |
| 848 | #size-cells = <1>; |
| 849 | ranges = <0x0 0x0 0x1000>; |
| 850 | }; |
| 851 | |
| 852 | target-module@a000 { /* 0x4a20a000, ap 79 30.0 */ |
| 853 | compatible = "ti,sysc"; |
| 854 | status = "disabled"; |
| 855 | #address-cells = <1>; |
| 856 | #size-cells = <1>; |
| 857 | ranges = <0x0 0xa000 0x1000>; |
| 858 | }; |
| 859 | |
| 860 | target-module@c000 { /* 0x4a20c000, ap 81 0c.0 */ |
| 861 | compatible = "ti,sysc"; |
| 862 | status = "disabled"; |
| 863 | #address-cells = <1>; |
| 864 | #size-cells = <1>; |
| 865 | ranges = <0x0 0xc000 0x1000>; |
| 866 | }; |
| 867 | |
| 868 | target-module@e000 { /* 0x4a20e000, ap 83 22.0 */ |
| 869 | compatible = "ti,sysc"; |
| 870 | status = "disabled"; |
| 871 | #address-cells = <1>; |
| 872 | #size-cells = <1>; |
| 873 | ranges = <0x0 0xe000 0x1000>; |
| 874 | }; |
| 875 | |
| 876 | target-module@10000 { /* 0x4a210000, ap 85 14.0 */ |
| 877 | compatible = "ti,sysc"; |
| 878 | status = "disabled"; |
| 879 | #address-cells = <1>; |
| 880 | #size-cells = <1>; |
| 881 | ranges = <0x0 0x10000 0x1000>; |
| 882 | }; |
| 883 | |
| 884 | target-module@12000 { /* 0x4a212000, ap 87 16.0 */ |
| 885 | compatible = "ti,sysc"; |
| 886 | status = "disabled"; |
| 887 | #address-cells = <1>; |
| 888 | #size-cells = <1>; |
| 889 | ranges = <0x0 0x12000 0x1000>; |
| 890 | }; |
| 891 | |
| 892 | target-module@14000 { /* 0x4a214000, ap 89 1c.0 */ |
| 893 | compatible = "ti,sysc"; |
| 894 | status = "disabled"; |
| 895 | #address-cells = <1>; |
| 896 | #size-cells = <1>; |
| 897 | ranges = <0x0 0x14000 0x1000>; |
| 898 | }; |
| 899 | |
| 900 | target-module@18000 { /* 0x4a218000, ap 43 12.0 */ |
| 901 | compatible = "ti,sysc"; |
| 902 | status = "disabled"; |
| 903 | #address-cells = <1>; |
| 904 | #size-cells = <1>; |
| 905 | ranges = <0x0 0x18000 0x1000>; |
| 906 | }; |
| 907 | |
| 908 | target-module@1a000 { /* 0x4a21a000, ap 127 7a.0 */ |
| 909 | compatible = "ti,sysc"; |
| 910 | status = "disabled"; |
| 911 | #address-cells = <1>; |
| 912 | #size-cells = <1>; |
| 913 | ranges = <0x0 0x1a000 0x1000>; |
| 914 | }; |
| 915 | |
| 916 | target-module@1c000 { /* 0x4a21c000, ap 93 38.0 */ |
| 917 | compatible = "ti,sysc"; |
| 918 | status = "disabled"; |
| 919 | #address-cells = <1>; |
| 920 | #size-cells = <1>; |
| 921 | ranges = <0x0 0x1c000 0x1000>; |
| 922 | }; |
| 923 | |
| 924 | target-module@1e000 { /* 0x4a21e000, ap 95 0a.0 */ |
| 925 | compatible = "ti,sysc"; |
| 926 | status = "disabled"; |
| 927 | #address-cells = <1>; |
| 928 | #size-cells = <1>; |
| 929 | ranges = <0x0 0x1e000 0x1000>; |
| 930 | }; |
| 931 | |
| 932 | target-module@20000 { /* 0x4a220000, ap 97 24.0 */ |
| 933 | compatible = "ti,sysc"; |
| 934 | status = "disabled"; |
| 935 | #address-cells = <1>; |
| 936 | #size-cells = <1>; |
| 937 | ranges = <0x0 0x20000 0x1000>; |
| 938 | }; |
| 939 | |
| 940 | target-module@24000 { /* 0x4a224000, ap 99 44.0 */ |
| 941 | compatible = "ti,sysc"; |
| 942 | status = "disabled"; |
| 943 | #address-cells = <1>; |
| 944 | #size-cells = <1>; |
| 945 | ranges = <0x0 0x24000 0x1000>; |
| 946 | }; |
| 947 | |
| 948 | target-module@26000 { /* 0x4a226000, ap 101 2c.0 */ |
| 949 | compatible = "ti,sysc"; |
| 950 | status = "disabled"; |
| 951 | #address-cells = <1>; |
| 952 | #size-cells = <1>; |
| 953 | ranges = <0x0 0x26000 0x1000>; |
| 954 | }; |
| 955 | |
| 956 | target-module@2a000 { /* 0x4a22a000, ap 91 4c.0 */ |
| 957 | compatible = "ti,sysc"; |
| 958 | status = "disabled"; |
| 959 | #address-cells = <1>; |
| 960 | #size-cells = <1>; |
| 961 | ranges = <0x0 0x2a000 0x1000>; |
| 962 | }; |
| 963 | |
| 964 | target-module@2c000 { /* 0x4a22c000, ap 109 6c.0 */ |
| 965 | compatible = "ti,sysc"; |
| 966 | status = "disabled"; |
| 967 | #address-cells = <1>; |
| 968 | #size-cells = <1>; |
| 969 | ranges = <0x0 0x2c000 0x1000>; |
| 970 | }; |
| 971 | |
| 972 | target-module@2e000 { /* 0x4a22e000, ap 111 6e.0 */ |
| 973 | compatible = "ti,sysc"; |
| 974 | status = "disabled"; |
| 975 | #address-cells = <1>; |
| 976 | #size-cells = <1>; |
| 977 | ranges = <0x0 0x2e000 0x1000>; |
| 978 | }; |
| 979 | |
| 980 | target-module@30000 { /* 0x4a230000, ap 113 70.0 */ |
| 981 | compatible = "ti,sysc"; |
| 982 | status = "disabled"; |
| 983 | #address-cells = <1>; |
| 984 | #size-cells = <1>; |
| 985 | ranges = <0x0 0x30000 0x1000>; |
| 986 | }; |
| 987 | |
| 988 | target-module@32000 { /* 0x4a232000, ap 115 5a.0 */ |
| 989 | compatible = "ti,sysc"; |
| 990 | status = "disabled"; |
| 991 | #address-cells = <1>; |
| 992 | #size-cells = <1>; |
| 993 | ranges = <0x0 0x32000 0x1000>; |
| 994 | }; |
| 995 | |
| 996 | target-module@34000 { /* 0x4a234000, ap 117 76.1 */ |
| 997 | compatible = "ti,sysc"; |
| 998 | status = "disabled"; |
| 999 | #address-cells = <1>; |
| 1000 | #size-cells = <1>; |
| 1001 | ranges = <0x0 0x34000 0x1000>; |
| 1002 | }; |
| 1003 | |
| 1004 | target-module@36000 { /* 0x4a236000, ap 119 62.0 */ |
| 1005 | compatible = "ti,sysc"; |
| 1006 | status = "disabled"; |
| 1007 | #address-cells = <1>; |
| 1008 | #size-cells = <1>; |
| 1009 | ranges = <0x0 0x36000 0x1000>; |
| 1010 | }; |
| 1011 | }; |
| 1012 | }; |
| 1013 | |
| 1014 | &l4_per1 { /* 0x48000000 */ |
| 1015 | compatible = "ti,dra7-l4-per1", "simple-bus"; |
| 1016 | reg = <0x48000000 0x800>, |
| 1017 | <0x48000800 0x800>, |
| 1018 | <0x48001000 0x400>, |
| 1019 | <0x48001400 0x400>, |
| 1020 | <0x48001800 0x400>, |
| 1021 | <0x48001c00 0x400>; |
| 1022 | reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3"; |
| 1023 | #address-cells = <1>; |
| 1024 | #size-cells = <1>; |
| 1025 | ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */ |
| 1026 | <0x00200000 0x48200000 0x200000>; /* segment 1 */ |
| 1027 | |
| 1028 | segment@0 { /* 0x48000000 */ |
| 1029 | compatible = "simple-bus"; |
| 1030 | #address-cells = <1>; |
| 1031 | #size-cells = <1>; |
| 1032 | ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ |
| 1033 | <0x00001000 0x00001000 0x000400>, /* ap 1 */ |
| 1034 | <0x00000800 0x00000800 0x000800>, /* ap 2 */ |
| 1035 | <0x00020000 0x00020000 0x001000>, /* ap 3 */ |
| 1036 | <0x00021000 0x00021000 0x001000>, /* ap 4 */ |
| 1037 | <0x00032000 0x00032000 0x001000>, /* ap 5 */ |
| 1038 | <0x00033000 0x00033000 0x001000>, /* ap 6 */ |
| 1039 | <0x00034000 0x00034000 0x001000>, /* ap 7 */ |
| 1040 | <0x00035000 0x00035000 0x001000>, /* ap 8 */ |
| 1041 | <0x00036000 0x00036000 0x001000>, /* ap 9 */ |
| 1042 | <0x00037000 0x00037000 0x001000>, /* ap 10 */ |
| 1043 | <0x0003e000 0x0003e000 0x001000>, /* ap 11 */ |
| 1044 | <0x0003f000 0x0003f000 0x001000>, /* ap 12 */ |
| 1045 | <0x00055000 0x00055000 0x001000>, /* ap 13 */ |
| 1046 | <0x00056000 0x00056000 0x001000>, /* ap 14 */ |
| 1047 | <0x00057000 0x00057000 0x001000>, /* ap 15 */ |
| 1048 | <0x00058000 0x00058000 0x001000>, /* ap 16 */ |
| 1049 | <0x00059000 0x00059000 0x001000>, /* ap 17 */ |
| 1050 | <0x0005a000 0x0005a000 0x001000>, /* ap 18 */ |
| 1051 | <0x0005b000 0x0005b000 0x001000>, /* ap 19 */ |
| 1052 | <0x0005c000 0x0005c000 0x001000>, /* ap 20 */ |
| 1053 | <0x0005d000 0x0005d000 0x001000>, /* ap 21 */ |
| 1054 | <0x0005e000 0x0005e000 0x001000>, /* ap 22 */ |
| 1055 | <0x00060000 0x00060000 0x001000>, /* ap 23 */ |
| 1056 | <0x0006a000 0x0006a000 0x001000>, /* ap 24 */ |
| 1057 | <0x0006b000 0x0006b000 0x001000>, /* ap 25 */ |
| 1058 | <0x0006c000 0x0006c000 0x001000>, /* ap 26 */ |
| 1059 | <0x0006d000 0x0006d000 0x001000>, /* ap 27 */ |
| 1060 | <0x0006e000 0x0006e000 0x001000>, /* ap 28 */ |
| 1061 | <0x0006f000 0x0006f000 0x001000>, /* ap 29 */ |
| 1062 | <0x00070000 0x00070000 0x001000>, /* ap 30 */ |
| 1063 | <0x00071000 0x00071000 0x001000>, /* ap 31 */ |
| 1064 | <0x00072000 0x00072000 0x001000>, /* ap 32 */ |
| 1065 | <0x00073000 0x00073000 0x001000>, /* ap 33 */ |
| 1066 | <0x00061000 0x00061000 0x001000>, /* ap 34 */ |
| 1067 | <0x00053000 0x00053000 0x001000>, /* ap 35 */ |
| 1068 | <0x00054000 0x00054000 0x001000>, /* ap 36 */ |
| 1069 | <0x000b2000 0x000b2000 0x001000>, /* ap 37 */ |
| 1070 | <0x000b3000 0x000b3000 0x001000>, /* ap 38 */ |
| 1071 | <0x00078000 0x00078000 0x001000>, /* ap 39 */ |
| 1072 | <0x00079000 0x00079000 0x001000>, /* ap 40 */ |
| 1073 | <0x00086000 0x00086000 0x001000>, /* ap 41 */ |
| 1074 | <0x00087000 0x00087000 0x001000>, /* ap 42 */ |
| 1075 | <0x00088000 0x00088000 0x001000>, /* ap 43 */ |
| 1076 | <0x00089000 0x00089000 0x001000>, /* ap 44 */ |
| 1077 | <0x00051000 0x00051000 0x001000>, /* ap 45 */ |
| 1078 | <0x00052000 0x00052000 0x001000>, /* ap 46 */ |
| 1079 | <0x00098000 0x00098000 0x001000>, /* ap 47 */ |
| 1080 | <0x00099000 0x00099000 0x001000>, /* ap 48 */ |
| 1081 | <0x0009a000 0x0009a000 0x001000>, /* ap 49 */ |
| 1082 | <0x0009b000 0x0009b000 0x001000>, /* ap 50 */ |
| 1083 | <0x0009c000 0x0009c000 0x001000>, /* ap 51 */ |
| 1084 | <0x0009d000 0x0009d000 0x001000>, /* ap 52 */ |
| 1085 | <0x00068000 0x00068000 0x001000>, /* ap 53 */ |
| 1086 | <0x00069000 0x00069000 0x001000>, /* ap 54 */ |
| 1087 | <0x00090000 0x00090000 0x002000>, /* ap 55 */ |
| 1088 | <0x00092000 0x00092000 0x001000>, /* ap 56 */ |
| 1089 | <0x000a4000 0x000a4000 0x001000>, /* ap 57 */ |
| 1090 | <0x000a6000 0x000a6000 0x001000>, /* ap 58 */ |
| 1091 | <0x000a8000 0x000a8000 0x004000>, /* ap 59 */ |
| 1092 | <0x000ac000 0x000ac000 0x001000>, /* ap 60 */ |
| 1093 | <0x000ad000 0x000ad000 0x001000>, /* ap 61 */ |
| 1094 | <0x000ae000 0x000ae000 0x001000>, /* ap 62 */ |
| 1095 | <0x00066000 0x00066000 0x001000>, /* ap 63 */ |
| 1096 | <0x00067000 0x00067000 0x001000>, /* ap 64 */ |
| 1097 | <0x000b4000 0x000b4000 0x001000>, /* ap 65 */ |
| 1098 | <0x000b5000 0x000b5000 0x001000>, /* ap 66 */ |
| 1099 | <0x000b8000 0x000b8000 0x001000>, /* ap 67 */ |
| 1100 | <0x000b9000 0x000b9000 0x001000>, /* ap 68 */ |
| 1101 | <0x000ba000 0x000ba000 0x001000>, /* ap 69 */ |
| 1102 | <0x000bb000 0x000bb000 0x001000>, /* ap 70 */ |
| 1103 | <0x000d1000 0x000d1000 0x001000>, /* ap 71 */ |
| 1104 | <0x000d2000 0x000d2000 0x001000>, /* ap 72 */ |
| 1105 | <0x000d5000 0x000d5000 0x001000>, /* ap 73 */ |
| 1106 | <0x000d6000 0x000d6000 0x001000>, /* ap 74 */ |
| 1107 | <0x000a2000 0x000a2000 0x001000>, /* ap 75 */ |
| 1108 | <0x000a3000 0x000a3000 0x001000>, /* ap 76 */ |
| 1109 | <0x00001400 0x00001400 0x000400>, /* ap 77 */ |
| 1110 | <0x00001800 0x00001800 0x000400>, /* ap 78 */ |
| 1111 | <0x00001c00 0x00001c00 0x000400>, /* ap 79 */ |
| 1112 | <0x000a5000 0x000a5000 0x001000>, /* ap 80 */ |
| 1113 | <0x0007a000 0x0007a000 0x001000>, /* ap 81 */ |
| 1114 | <0x0007b000 0x0007b000 0x001000>, /* ap 82 */ |
| 1115 | <0x0007c000 0x0007c000 0x001000>, /* ap 83 */ |
| 1116 | <0x0007d000 0x0007d000 0x001000>; /* ap 84 */ |
| 1117 | |
| 1118 | target-module@20000 { /* 0x48020000, ap 3 04.0 */ |
| 1119 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1120 | reg = <0x20050 0x4>, |
| 1121 | <0x20054 0x4>, |
| 1122 | <0x20058 0x4>; |
| 1123 | reg-names = "rev", "sysc", "syss"; |
| 1124 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1125 | SYSC_OMAP2_SOFTRESET | |
| 1126 | SYSC_OMAP2_AUTOIDLE)>; |
| 1127 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1128 | <SYSC_IDLE_NO>, |
| 1129 | <SYSC_IDLE_SMART>, |
| 1130 | <SYSC_IDLE_SMART_WKUP>; |
| 1131 | ti,syss-mask = <1>; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1132 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1133 | clocks = <&l4per_clkctrl DRA7_L4PER_UART3_CLKCTRL 0>; |
| 1134 | clock-names = "fck"; |
| 1135 | #address-cells = <1>; |
| 1136 | #size-cells = <1>; |
| 1137 | ranges = <0x0 0x20000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1138 | |
| 1139 | uart3: serial@0 { |
| 1140 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 1141 | reg = <0x0 0x100>; |
| 1142 | interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; |
| 1143 | clock-frequency = <48000000>; |
| 1144 | status = "disabled"; |
| 1145 | dmas = <&sdma_xbar 53>, <&sdma_xbar 54>; |
| 1146 | dma-names = "tx", "rx"; |
| 1147 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1148 | }; |
| 1149 | |
| 1150 | target-module@32000 { /* 0x48032000, ap 5 3e.0 */ |
| 1151 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 1152 | ti,hwmods = "timer2"; |
| 1153 | reg = <0x32000 0x4>, |
| 1154 | <0x32010 0x4>; |
| 1155 | reg-names = "rev", "sysc"; |
| 1156 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1157 | SYSC_OMAP4_SOFTRESET)>; |
| 1158 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1159 | <SYSC_IDLE_NO>, |
| 1160 | <SYSC_IDLE_SMART>, |
| 1161 | <SYSC_IDLE_SMART_WKUP>; |
| 1162 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1163 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER2_CLKCTRL 0>; |
| 1164 | clock-names = "fck"; |
| 1165 | #address-cells = <1>; |
| 1166 | #size-cells = <1>; |
| 1167 | ranges = <0x0 0x32000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1168 | |
| 1169 | timer2: timer@0 { |
| 1170 | compatible = "ti,omap5430-timer"; |
| 1171 | reg = <0x0 0x80>; |
| 1172 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER2_CLKCTRL 24>; |
| 1173 | clock-names = "fck"; |
| 1174 | interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; |
| 1175 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1176 | }; |
| 1177 | |
| 1178 | target-module@34000 { /* 0x48034000, ap 7 46.0 */ |
| 1179 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 1180 | ti,hwmods = "timer3"; |
| 1181 | reg = <0x34000 0x4>, |
| 1182 | <0x34010 0x4>; |
| 1183 | reg-names = "rev", "sysc"; |
| 1184 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1185 | SYSC_OMAP4_SOFTRESET)>; |
| 1186 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1187 | <SYSC_IDLE_NO>, |
| 1188 | <SYSC_IDLE_SMART>, |
| 1189 | <SYSC_IDLE_SMART_WKUP>; |
| 1190 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1191 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 0>; |
| 1192 | clock-names = "fck"; |
| 1193 | #address-cells = <1>; |
| 1194 | #size-cells = <1>; |
| 1195 | ranges = <0x0 0x34000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1196 | |
| 1197 | timer3: timer@0 { |
| 1198 | compatible = "ti,omap5430-timer"; |
| 1199 | reg = <0x0 0x80>; |
| 1200 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 24>; |
| 1201 | clock-names = "fck"; |
| 1202 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; |
| 1203 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1204 | }; |
| 1205 | |
| 1206 | target-module@36000 { /* 0x48036000, ap 9 4e.0 */ |
| 1207 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 1208 | ti,hwmods = "timer4"; |
| 1209 | reg = <0x36000 0x4>, |
| 1210 | <0x36010 0x4>; |
| 1211 | reg-names = "rev", "sysc"; |
| 1212 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1213 | SYSC_OMAP4_SOFTRESET)>; |
| 1214 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1215 | <SYSC_IDLE_NO>, |
| 1216 | <SYSC_IDLE_SMART>, |
| 1217 | <SYSC_IDLE_SMART_WKUP>; |
| 1218 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1219 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 0>; |
| 1220 | clock-names = "fck"; |
| 1221 | #address-cells = <1>; |
| 1222 | #size-cells = <1>; |
| 1223 | ranges = <0x0 0x36000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1224 | |
| 1225 | timer4: timer@0 { |
| 1226 | compatible = "ti,omap5430-timer"; |
| 1227 | reg = <0x0 0x80>; |
| 1228 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 24>; |
| 1229 | clock-names = "fck"; |
| 1230 | interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; |
| 1231 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1232 | }; |
| 1233 | |
| 1234 | target-module@3e000 { /* 0x4803e000, ap 11 56.0 */ |
| 1235 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 1236 | ti,hwmods = "timer9"; |
| 1237 | reg = <0x3e000 0x4>, |
| 1238 | <0x3e010 0x4>; |
| 1239 | reg-names = "rev", "sysc"; |
| 1240 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1241 | SYSC_OMAP4_SOFTRESET)>; |
| 1242 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1243 | <SYSC_IDLE_NO>, |
| 1244 | <SYSC_IDLE_SMART>, |
| 1245 | <SYSC_IDLE_SMART_WKUP>; |
| 1246 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1247 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER9_CLKCTRL 0>; |
| 1248 | clock-names = "fck"; |
| 1249 | #address-cells = <1>; |
| 1250 | #size-cells = <1>; |
| 1251 | ranges = <0x0 0x3e000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1252 | |
| 1253 | timer9: timer@0 { |
| 1254 | compatible = "ti,omap5430-timer"; |
| 1255 | reg = <0x0 0x80>; |
| 1256 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER9_CLKCTRL 24>; |
| 1257 | clock-names = "fck"; |
| 1258 | interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; |
| 1259 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1260 | }; |
| 1261 | |
Tony Lindgren | 2e8647b | 2019-07-22 03:44:47 -0700 | [diff] [blame] | 1262 | gpio7_target: target-module@51000 { /* 0x48051000, ap 45 2e.0 */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1263 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1264 | reg = <0x51000 0x4>, |
| 1265 | <0x51010 0x4>, |
| 1266 | <0x51114 0x4>; |
| 1267 | reg-names = "rev", "sysc", "syss"; |
| 1268 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1269 | SYSC_OMAP2_SOFTRESET | |
| 1270 | SYSC_OMAP2_AUTOIDLE)>; |
| 1271 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1272 | <SYSC_IDLE_NO>, |
| 1273 | <SYSC_IDLE_SMART>, |
| 1274 | <SYSC_IDLE_SMART_WKUP>; |
| 1275 | ti,syss-mask = <1>; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1276 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1277 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO7_CLKCTRL 0>, |
| 1278 | <&l4per_clkctrl DRA7_L4PER_GPIO7_CLKCTRL 8>; |
| 1279 | clock-names = "fck", "dbclk"; |
| 1280 | #address-cells = <1>; |
| 1281 | #size-cells = <1>; |
| 1282 | ranges = <0x0 0x51000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1283 | |
| 1284 | gpio7: gpio@0 { |
| 1285 | compatible = "ti,omap4-gpio"; |
| 1286 | reg = <0x0 0x200>; |
| 1287 | interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; |
| 1288 | gpio-controller; |
| 1289 | #gpio-cells = <2>; |
| 1290 | interrupt-controller; |
| 1291 | #interrupt-cells = <2>; |
| 1292 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1293 | }; |
| 1294 | |
| 1295 | target-module@53000 { /* 0x48053000, ap 35 36.0 */ |
| 1296 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1297 | reg = <0x53000 0x4>, |
| 1298 | <0x53010 0x4>, |
| 1299 | <0x53114 0x4>; |
| 1300 | reg-names = "rev", "sysc", "syss"; |
| 1301 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1302 | SYSC_OMAP2_SOFTRESET | |
| 1303 | SYSC_OMAP2_AUTOIDLE)>; |
| 1304 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1305 | <SYSC_IDLE_NO>, |
| 1306 | <SYSC_IDLE_SMART>, |
| 1307 | <SYSC_IDLE_SMART_WKUP>; |
| 1308 | ti,syss-mask = <1>; |
| 1309 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1310 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO8_CLKCTRL 0>, |
| 1311 | <&l4per_clkctrl DRA7_L4PER_GPIO8_CLKCTRL 8>; |
| 1312 | clock-names = "fck", "dbclk"; |
| 1313 | #address-cells = <1>; |
| 1314 | #size-cells = <1>; |
| 1315 | ranges = <0x0 0x53000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1316 | |
| 1317 | gpio8: gpio@0 { |
| 1318 | compatible = "ti,omap4-gpio"; |
| 1319 | reg = <0x0 0x200>; |
| 1320 | interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; |
| 1321 | gpio-controller; |
| 1322 | #gpio-cells = <2>; |
| 1323 | interrupt-controller; |
| 1324 | #interrupt-cells = <2>; |
| 1325 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1326 | }; |
| 1327 | |
| 1328 | target-module@55000 { /* 0x48055000, ap 13 0e.0 */ |
| 1329 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1330 | reg = <0x55000 0x4>, |
| 1331 | <0x55010 0x4>, |
| 1332 | <0x55114 0x4>; |
| 1333 | reg-names = "rev", "sysc", "syss"; |
| 1334 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1335 | SYSC_OMAP2_SOFTRESET | |
| 1336 | SYSC_OMAP2_AUTOIDLE)>; |
| 1337 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1338 | <SYSC_IDLE_NO>, |
| 1339 | <SYSC_IDLE_SMART>, |
| 1340 | <SYSC_IDLE_SMART_WKUP>; |
| 1341 | ti,syss-mask = <1>; |
| 1342 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1343 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO2_CLKCTRL 0>, |
| 1344 | <&l4per_clkctrl DRA7_L4PER_GPIO2_CLKCTRL 8>; |
| 1345 | clock-names = "fck", "dbclk"; |
| 1346 | #address-cells = <1>; |
| 1347 | #size-cells = <1>; |
| 1348 | ranges = <0x0 0x55000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1349 | |
| 1350 | gpio2: gpio@0 { |
| 1351 | compatible = "ti,omap4-gpio"; |
| 1352 | reg = <0x0 0x200>; |
| 1353 | interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; |
| 1354 | gpio-controller; |
| 1355 | #gpio-cells = <2>; |
| 1356 | interrupt-controller; |
| 1357 | #interrupt-cells = <2>; |
| 1358 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1359 | }; |
| 1360 | |
| 1361 | target-module@57000 { /* 0x48057000, ap 15 06.0 */ |
| 1362 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1363 | reg = <0x57000 0x4>, |
| 1364 | <0x57010 0x4>, |
| 1365 | <0x57114 0x4>; |
| 1366 | reg-names = "rev", "sysc", "syss"; |
| 1367 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1368 | SYSC_OMAP2_SOFTRESET | |
| 1369 | SYSC_OMAP2_AUTOIDLE)>; |
| 1370 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1371 | <SYSC_IDLE_NO>, |
| 1372 | <SYSC_IDLE_SMART>, |
| 1373 | <SYSC_IDLE_SMART_WKUP>; |
| 1374 | ti,syss-mask = <1>; |
| 1375 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1376 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO3_CLKCTRL 0>, |
| 1377 | <&l4per_clkctrl DRA7_L4PER_GPIO3_CLKCTRL 8>; |
| 1378 | clock-names = "fck", "dbclk"; |
| 1379 | #address-cells = <1>; |
| 1380 | #size-cells = <1>; |
| 1381 | ranges = <0x0 0x57000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1382 | |
| 1383 | gpio3: gpio@0 { |
| 1384 | compatible = "ti,omap4-gpio"; |
| 1385 | reg = <0x0 0x200>; |
| 1386 | interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; |
| 1387 | gpio-controller; |
| 1388 | #gpio-cells = <2>; |
| 1389 | interrupt-controller; |
| 1390 | #interrupt-cells = <2>; |
| 1391 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1392 | }; |
| 1393 | |
| 1394 | target-module@59000 { /* 0x48059000, ap 17 16.0 */ |
| 1395 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1396 | reg = <0x59000 0x4>, |
| 1397 | <0x59010 0x4>, |
| 1398 | <0x59114 0x4>; |
| 1399 | reg-names = "rev", "sysc", "syss"; |
| 1400 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1401 | SYSC_OMAP2_SOFTRESET | |
| 1402 | SYSC_OMAP2_AUTOIDLE)>; |
| 1403 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1404 | <SYSC_IDLE_NO>, |
| 1405 | <SYSC_IDLE_SMART>, |
| 1406 | <SYSC_IDLE_SMART_WKUP>; |
| 1407 | ti,syss-mask = <1>; |
| 1408 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1409 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO4_CLKCTRL 0>, |
| 1410 | <&l4per_clkctrl DRA7_L4PER_GPIO4_CLKCTRL 8>; |
| 1411 | clock-names = "fck", "dbclk"; |
| 1412 | #address-cells = <1>; |
| 1413 | #size-cells = <1>; |
| 1414 | ranges = <0x0 0x59000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1415 | |
| 1416 | gpio4: gpio@0 { |
| 1417 | compatible = "ti,omap4-gpio"; |
| 1418 | reg = <0x0 0x200>; |
| 1419 | interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; |
| 1420 | gpio-controller; |
| 1421 | #gpio-cells = <2>; |
| 1422 | interrupt-controller; |
| 1423 | #interrupt-cells = <2>; |
| 1424 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1425 | }; |
| 1426 | |
| 1427 | target-module@5b000 { /* 0x4805b000, ap 19 1e.0 */ |
| 1428 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1429 | reg = <0x5b000 0x4>, |
| 1430 | <0x5b010 0x4>, |
| 1431 | <0x5b114 0x4>; |
| 1432 | reg-names = "rev", "sysc", "syss"; |
| 1433 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1434 | SYSC_OMAP2_SOFTRESET | |
| 1435 | SYSC_OMAP2_AUTOIDLE)>; |
| 1436 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1437 | <SYSC_IDLE_NO>, |
| 1438 | <SYSC_IDLE_SMART>, |
| 1439 | <SYSC_IDLE_SMART_WKUP>; |
| 1440 | ti,syss-mask = <1>; |
| 1441 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1442 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO5_CLKCTRL 0>, |
| 1443 | <&l4per_clkctrl DRA7_L4PER_GPIO5_CLKCTRL 8>; |
| 1444 | clock-names = "fck", "dbclk"; |
| 1445 | #address-cells = <1>; |
| 1446 | #size-cells = <1>; |
| 1447 | ranges = <0x0 0x5b000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1448 | |
| 1449 | gpio5: gpio@0 { |
| 1450 | compatible = "ti,omap4-gpio"; |
| 1451 | reg = <0x0 0x200>; |
| 1452 | interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; |
| 1453 | gpio-controller; |
| 1454 | #gpio-cells = <2>; |
| 1455 | interrupt-controller; |
| 1456 | #interrupt-cells = <2>; |
| 1457 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1458 | }; |
| 1459 | |
| 1460 | target-module@5d000 { /* 0x4805d000, ap 21 26.0 */ |
| 1461 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1462 | reg = <0x5d000 0x4>, |
| 1463 | <0x5d010 0x4>, |
| 1464 | <0x5d114 0x4>; |
| 1465 | reg-names = "rev", "sysc", "syss"; |
| 1466 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1467 | SYSC_OMAP2_SOFTRESET | |
| 1468 | SYSC_OMAP2_AUTOIDLE)>; |
| 1469 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1470 | <SYSC_IDLE_NO>, |
| 1471 | <SYSC_IDLE_SMART>, |
| 1472 | <SYSC_IDLE_SMART_WKUP>; |
| 1473 | ti,syss-mask = <1>; |
| 1474 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1475 | clocks = <&l4per_clkctrl DRA7_L4PER_GPIO6_CLKCTRL 0>, |
| 1476 | <&l4per_clkctrl DRA7_L4PER_GPIO6_CLKCTRL 8>; |
| 1477 | clock-names = "fck", "dbclk"; |
| 1478 | #address-cells = <1>; |
| 1479 | #size-cells = <1>; |
| 1480 | ranges = <0x0 0x5d000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1481 | |
| 1482 | gpio6: gpio@0 { |
| 1483 | compatible = "ti,omap4-gpio"; |
| 1484 | reg = <0x0 0x200>; |
| 1485 | interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; |
| 1486 | gpio-controller; |
| 1487 | #gpio-cells = <2>; |
| 1488 | interrupt-controller; |
| 1489 | #interrupt-cells = <2>; |
| 1490 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1491 | }; |
| 1492 | |
| 1493 | target-module@60000 { /* 0x48060000, ap 23 32.0 */ |
| 1494 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1495 | reg = <0x60000 0x8>, |
| 1496 | <0x60010 0x8>, |
| 1497 | <0x60090 0x8>; |
| 1498 | reg-names = "rev", "sysc", "syss"; |
| 1499 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 1500 | SYSC_OMAP2_ENAWAKEUP | |
| 1501 | SYSC_OMAP2_SOFTRESET | |
| 1502 | SYSC_OMAP2_AUTOIDLE)>; |
| 1503 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1504 | <SYSC_IDLE_NO>, |
| 1505 | <SYSC_IDLE_SMART>, |
| 1506 | <SYSC_IDLE_SMART_WKUP>; |
| 1507 | ti,syss-mask = <1>; |
| 1508 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1509 | clocks = <&l4per_clkctrl DRA7_L4PER_I2C3_CLKCTRL 0>; |
| 1510 | clock-names = "fck"; |
| 1511 | #address-cells = <1>; |
| 1512 | #size-cells = <1>; |
| 1513 | ranges = <0x0 0x60000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1514 | |
| 1515 | i2c3: i2c@0 { |
| 1516 | compatible = "ti,omap4-i2c"; |
| 1517 | reg = <0x0 0x100>; |
| 1518 | interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; |
| 1519 | #address-cells = <1>; |
| 1520 | #size-cells = <0>; |
| 1521 | status = "disabled"; |
| 1522 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1523 | }; |
| 1524 | |
| 1525 | target-module@66000 { /* 0x48066000, ap 63 14.0 */ |
| 1526 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1527 | reg = <0x66050 0x4>, |
| 1528 | <0x66054 0x4>, |
| 1529 | <0x66058 0x4>; |
| 1530 | reg-names = "rev", "sysc", "syss"; |
| 1531 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1532 | SYSC_OMAP2_SOFTRESET | |
| 1533 | SYSC_OMAP2_AUTOIDLE)>; |
| 1534 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1535 | <SYSC_IDLE_NO>, |
| 1536 | <SYSC_IDLE_SMART>, |
| 1537 | <SYSC_IDLE_SMART_WKUP>; |
| 1538 | ti,syss-mask = <1>; |
| 1539 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1540 | clocks = <&l4per_clkctrl DRA7_L4PER_UART5_CLKCTRL 0>; |
| 1541 | clock-names = "fck"; |
| 1542 | #address-cells = <1>; |
| 1543 | #size-cells = <1>; |
| 1544 | ranges = <0x0 0x66000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1545 | |
| 1546 | uart5: serial@0 { |
| 1547 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 1548 | reg = <0x0 0x100>; |
| 1549 | interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; |
| 1550 | clock-frequency = <48000000>; |
| 1551 | status = "disabled"; |
| 1552 | dmas = <&sdma_xbar 63>, <&sdma_xbar 64>; |
| 1553 | dma-names = "tx", "rx"; |
| 1554 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1555 | }; |
| 1556 | |
| 1557 | target-module@68000 { /* 0x48068000, ap 53 1c.0 */ |
| 1558 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1559 | reg = <0x68050 0x4>, |
| 1560 | <0x68054 0x4>, |
| 1561 | <0x68058 0x4>; |
| 1562 | reg-names = "rev", "sysc", "syss"; |
| 1563 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1564 | SYSC_OMAP2_SOFTRESET | |
| 1565 | SYSC_OMAP2_AUTOIDLE)>; |
| 1566 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1567 | <SYSC_IDLE_NO>, |
| 1568 | <SYSC_IDLE_SMART>, |
| 1569 | <SYSC_IDLE_SMART_WKUP>; |
| 1570 | ti,syss-mask = <1>; |
| 1571 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
| 1572 | clocks = <&ipu_clkctrl DRA7_IPU_UART6_CLKCTRL 0>; |
| 1573 | clock-names = "fck"; |
| 1574 | #address-cells = <1>; |
| 1575 | #size-cells = <1>; |
| 1576 | ranges = <0x0 0x68000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1577 | |
| 1578 | uart6: serial@0 { |
| 1579 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 1580 | reg = <0x0 0x100>; |
| 1581 | interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; |
| 1582 | clock-frequency = <48000000>; |
| 1583 | status = "disabled"; |
| 1584 | dmas = <&sdma_xbar 79>, <&sdma_xbar 80>; |
| 1585 | dma-names = "tx", "rx"; |
| 1586 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1587 | }; |
| 1588 | |
| 1589 | target-module@6a000 { /* 0x4806a000, ap 24 24.0 */ |
| 1590 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1591 | reg = <0x6a050 0x4>, |
| 1592 | <0x6a054 0x4>, |
| 1593 | <0x6a058 0x4>; |
| 1594 | reg-names = "rev", "sysc", "syss"; |
| 1595 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1596 | SYSC_OMAP2_SOFTRESET | |
| 1597 | SYSC_OMAP2_AUTOIDLE)>; |
| 1598 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1599 | <SYSC_IDLE_NO>, |
| 1600 | <SYSC_IDLE_SMART>, |
| 1601 | <SYSC_IDLE_SMART_WKUP>; |
| 1602 | ti,syss-mask = <1>; |
| 1603 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1604 | clocks = <&l4per_clkctrl DRA7_L4PER_UART1_CLKCTRL 0>; |
| 1605 | clock-names = "fck"; |
| 1606 | #address-cells = <1>; |
| 1607 | #size-cells = <1>; |
| 1608 | ranges = <0x0 0x6a000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1609 | |
| 1610 | uart1: serial@0 { |
| 1611 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 1612 | reg = <0x0 0x100>; |
| 1613 | interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; |
| 1614 | clock-frequency = <48000000>; |
| 1615 | status = "disabled"; |
| 1616 | dmas = <&sdma_xbar 49>, <&sdma_xbar 50>; |
| 1617 | dma-names = "tx", "rx"; |
| 1618 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1619 | }; |
| 1620 | |
| 1621 | target-module@6c000 { /* 0x4806c000, ap 26 2c.0 */ |
| 1622 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1623 | reg = <0x6c050 0x4>, |
| 1624 | <0x6c054 0x4>, |
| 1625 | <0x6c058 0x4>; |
| 1626 | reg-names = "rev", "sysc", "syss"; |
| 1627 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1628 | SYSC_OMAP2_SOFTRESET | |
| 1629 | SYSC_OMAP2_AUTOIDLE)>; |
| 1630 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1631 | <SYSC_IDLE_NO>, |
| 1632 | <SYSC_IDLE_SMART>, |
| 1633 | <SYSC_IDLE_SMART_WKUP>; |
| 1634 | ti,syss-mask = <1>; |
| 1635 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1636 | clocks = <&l4per_clkctrl DRA7_L4PER_UART2_CLKCTRL 0>; |
| 1637 | clock-names = "fck"; |
| 1638 | #address-cells = <1>; |
| 1639 | #size-cells = <1>; |
| 1640 | ranges = <0x0 0x6c000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1641 | |
| 1642 | uart2: serial@0 { |
| 1643 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 1644 | reg = <0x0 0x100>; |
| 1645 | interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; |
| 1646 | clock-frequency = <48000000>; |
| 1647 | status = "disabled"; |
| 1648 | dmas = <&sdma_xbar 51>, <&sdma_xbar 52>; |
| 1649 | dma-names = "tx", "rx"; |
| 1650 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1651 | }; |
| 1652 | |
| 1653 | target-module@6e000 { /* 0x4806e000, ap 28 0c.1 */ |
| 1654 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1655 | reg = <0x6e050 0x4>, |
| 1656 | <0x6e054 0x4>, |
| 1657 | <0x6e058 0x4>; |
| 1658 | reg-names = "rev", "sysc", "syss"; |
| 1659 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 1660 | SYSC_OMAP2_SOFTRESET | |
| 1661 | SYSC_OMAP2_AUTOIDLE)>; |
| 1662 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1663 | <SYSC_IDLE_NO>, |
| 1664 | <SYSC_IDLE_SMART>, |
| 1665 | <SYSC_IDLE_SMART_WKUP>; |
| 1666 | ti,syss-mask = <1>; |
| 1667 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1668 | clocks = <&l4per_clkctrl DRA7_L4PER_UART4_CLKCTRL 0>; |
| 1669 | clock-names = "fck"; |
| 1670 | #address-cells = <1>; |
| 1671 | #size-cells = <1>; |
| 1672 | ranges = <0x0 0x6e000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1673 | |
| 1674 | uart4: serial@0 { |
| 1675 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 1676 | reg = <0x0 0x100>; |
| 1677 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; |
| 1678 | clock-frequency = <48000000>; |
| 1679 | status = "disabled"; |
| 1680 | dmas = <&sdma_xbar 55>, <&sdma_xbar 56>; |
| 1681 | dma-names = "tx", "rx"; |
| 1682 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1683 | }; |
| 1684 | |
| 1685 | target-module@70000 { /* 0x48070000, ap 30 22.0 */ |
| 1686 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1687 | reg = <0x70000 0x8>, |
| 1688 | <0x70010 0x8>, |
| 1689 | <0x70090 0x8>; |
| 1690 | reg-names = "rev", "sysc", "syss"; |
| 1691 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 1692 | SYSC_OMAP2_ENAWAKEUP | |
| 1693 | SYSC_OMAP2_SOFTRESET | |
| 1694 | SYSC_OMAP2_AUTOIDLE)>; |
| 1695 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1696 | <SYSC_IDLE_NO>, |
| 1697 | <SYSC_IDLE_SMART>, |
| 1698 | <SYSC_IDLE_SMART_WKUP>; |
| 1699 | ti,syss-mask = <1>; |
| 1700 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1701 | clocks = <&l4per_clkctrl DRA7_L4PER_I2C1_CLKCTRL 0>; |
| 1702 | clock-names = "fck"; |
| 1703 | #address-cells = <1>; |
| 1704 | #size-cells = <1>; |
| 1705 | ranges = <0x0 0x70000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1706 | |
| 1707 | i2c1: i2c@0 { |
| 1708 | compatible = "ti,omap4-i2c"; |
| 1709 | reg = <0x0 0x100>; |
| 1710 | interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; |
| 1711 | #address-cells = <1>; |
| 1712 | #size-cells = <0>; |
| 1713 | status = "disabled"; |
| 1714 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1715 | }; |
| 1716 | |
| 1717 | target-module@72000 { /* 0x48072000, ap 32 2a.0 */ |
| 1718 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1719 | reg = <0x72000 0x8>, |
| 1720 | <0x72010 0x8>, |
| 1721 | <0x72090 0x8>; |
| 1722 | reg-names = "rev", "sysc", "syss"; |
| 1723 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 1724 | SYSC_OMAP2_ENAWAKEUP | |
| 1725 | SYSC_OMAP2_SOFTRESET | |
| 1726 | SYSC_OMAP2_AUTOIDLE)>; |
| 1727 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1728 | <SYSC_IDLE_NO>, |
| 1729 | <SYSC_IDLE_SMART>, |
| 1730 | <SYSC_IDLE_SMART_WKUP>; |
| 1731 | ti,syss-mask = <1>; |
| 1732 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1733 | clocks = <&l4per_clkctrl DRA7_L4PER_I2C2_CLKCTRL 0>; |
| 1734 | clock-names = "fck"; |
| 1735 | #address-cells = <1>; |
| 1736 | #size-cells = <1>; |
| 1737 | ranges = <0x0 0x72000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1738 | |
| 1739 | i2c2: i2c@0 { |
| 1740 | compatible = "ti,omap4-i2c"; |
| 1741 | reg = <0x0 0x100>; |
| 1742 | interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; |
| 1743 | #address-cells = <1>; |
| 1744 | #size-cells = <0>; |
| 1745 | status = "disabled"; |
| 1746 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1747 | }; |
| 1748 | |
| 1749 | target-module@78000 { /* 0x48078000, ap 39 0a.0 */ |
| 1750 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 1751 | ti,hwmods = "elm"; |
| 1752 | reg = <0x78000 0x4>, |
| 1753 | <0x78010 0x4>, |
| 1754 | <0x78014 0x4>; |
| 1755 | reg-names = "rev", "sysc", "syss"; |
| 1756 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 1757 | SYSC_OMAP2_SOFTRESET | |
| 1758 | SYSC_OMAP2_AUTOIDLE)>; |
| 1759 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1760 | <SYSC_IDLE_NO>, |
| 1761 | <SYSC_IDLE_SMART>, |
| 1762 | <SYSC_IDLE_SMART_WKUP>; |
| 1763 | ti,syss-mask = <1>; |
| 1764 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1765 | clocks = <&l4per_clkctrl DRA7_L4PER_ELM_CLKCTRL 0>; |
| 1766 | clock-names = "fck"; |
| 1767 | #address-cells = <1>; |
| 1768 | #size-cells = <1>; |
| 1769 | ranges = <0x0 0x78000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1770 | |
| 1771 | elm: elm@0 { |
| 1772 | compatible = "ti,am3352-elm"; |
| 1773 | reg = <0x0 0xfc0>; /* device IO registers */ |
| 1774 | interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; |
| 1775 | status = "disabled"; |
| 1776 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1777 | }; |
| 1778 | |
| 1779 | target-module@7a000 { /* 0x4807a000, ap 81 3a.0 */ |
| 1780 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1781 | reg = <0x7a000 0x8>, |
| 1782 | <0x7a010 0x8>, |
| 1783 | <0x7a090 0x8>; |
| 1784 | reg-names = "rev", "sysc", "syss"; |
| 1785 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 1786 | SYSC_OMAP2_ENAWAKEUP | |
| 1787 | SYSC_OMAP2_SOFTRESET | |
| 1788 | SYSC_OMAP2_AUTOIDLE)>; |
| 1789 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1790 | <SYSC_IDLE_NO>, |
| 1791 | <SYSC_IDLE_SMART>, |
| 1792 | <SYSC_IDLE_SMART_WKUP>; |
| 1793 | ti,syss-mask = <1>; |
| 1794 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1795 | clocks = <&l4per_clkctrl DRA7_L4PER_I2C4_CLKCTRL 0>; |
| 1796 | clock-names = "fck"; |
| 1797 | #address-cells = <1>; |
| 1798 | #size-cells = <1>; |
| 1799 | ranges = <0x0 0x7a000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1800 | |
| 1801 | i2c4: i2c@0 { |
| 1802 | compatible = "ti,omap4-i2c"; |
| 1803 | reg = <0x0 0x100>; |
| 1804 | interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; |
| 1805 | #address-cells = <1>; |
| 1806 | #size-cells = <0>; |
| 1807 | status = "disabled"; |
| 1808 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1809 | }; |
| 1810 | |
| 1811 | target-module@7c000 { /* 0x4807c000, ap 83 4a.0 */ |
| 1812 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1813 | reg = <0x7c000 0x8>, |
| 1814 | <0x7c010 0x8>, |
| 1815 | <0x7c090 0x8>; |
| 1816 | reg-names = "rev", "sysc", "syss"; |
| 1817 | ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | |
| 1818 | SYSC_OMAP2_ENAWAKEUP | |
| 1819 | SYSC_OMAP2_SOFTRESET | |
| 1820 | SYSC_OMAP2_AUTOIDLE)>; |
| 1821 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1822 | <SYSC_IDLE_NO>, |
| 1823 | <SYSC_IDLE_SMART>, |
| 1824 | <SYSC_IDLE_SMART_WKUP>; |
| 1825 | ti,syss-mask = <1>; |
| 1826 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
| 1827 | clocks = <&ipu_clkctrl DRA7_IPU_I2C5_CLKCTRL 0>; |
| 1828 | clock-names = "fck"; |
| 1829 | #address-cells = <1>; |
| 1830 | #size-cells = <1>; |
| 1831 | ranges = <0x0 0x7c000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1832 | |
| 1833 | i2c5: i2c@0 { |
| 1834 | compatible = "ti,omap4-i2c"; |
| 1835 | reg = <0x0 0x100>; |
| 1836 | interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; |
| 1837 | #address-cells = <1>; |
| 1838 | #size-cells = <0>; |
| 1839 | status = "disabled"; |
| 1840 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1841 | }; |
| 1842 | |
| 1843 | target-module@86000 { /* 0x48086000, ap 41 5e.0 */ |
| 1844 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 1845 | ti,hwmods = "timer10"; |
| 1846 | reg = <0x86000 0x4>, |
| 1847 | <0x86010 0x4>; |
| 1848 | reg-names = "rev", "sysc"; |
| 1849 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1850 | SYSC_OMAP4_SOFTRESET)>; |
| 1851 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1852 | <SYSC_IDLE_NO>, |
| 1853 | <SYSC_IDLE_SMART>, |
| 1854 | <SYSC_IDLE_SMART_WKUP>; |
| 1855 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1856 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER10_CLKCTRL 0>; |
| 1857 | clock-names = "fck"; |
| 1858 | #address-cells = <1>; |
| 1859 | #size-cells = <1>; |
| 1860 | ranges = <0x0 0x86000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1861 | |
| 1862 | timer10: timer@0 { |
| 1863 | compatible = "ti,omap5430-timer"; |
| 1864 | reg = <0x0 0x80>; |
| 1865 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER10_CLKCTRL 24>; |
| 1866 | clock-names = "fck"; |
| 1867 | interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; |
| 1868 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1869 | }; |
| 1870 | |
| 1871 | target-module@88000 { /* 0x48088000, ap 43 66.0 */ |
| 1872 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 1873 | ti,hwmods = "timer11"; |
| 1874 | reg = <0x88000 0x4>, |
| 1875 | <0x88010 0x4>; |
| 1876 | reg-names = "rev", "sysc"; |
| 1877 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1878 | SYSC_OMAP4_SOFTRESET)>; |
| 1879 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1880 | <SYSC_IDLE_NO>, |
| 1881 | <SYSC_IDLE_SMART>, |
| 1882 | <SYSC_IDLE_SMART_WKUP>; |
| 1883 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1884 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER11_CLKCTRL 0>; |
| 1885 | clock-names = "fck"; |
| 1886 | #address-cells = <1>; |
| 1887 | #size-cells = <1>; |
| 1888 | ranges = <0x0 0x88000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1889 | |
| 1890 | timer11: timer@0 { |
| 1891 | compatible = "ti,omap5430-timer"; |
| 1892 | reg = <0x0 0x80>; |
| 1893 | clocks = <&l4per_clkctrl DRA7_L4PER_TIMER11_CLKCTRL 24>; |
| 1894 | clock-names = "fck"; |
| 1895 | interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; |
| 1896 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1897 | }; |
| 1898 | |
| 1899 | target-module@90000 { /* 0x48090000, ap 55 12.0 */ |
| 1900 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1901 | reg = <0x91fe0 0x4>, |
| 1902 | <0x91fe4 0x4>; |
| 1903 | reg-names = "rev", "sysc"; |
| 1904 | ti,sysc-mask = <SYSC_OMAP2_AUTOIDLE>; |
| 1905 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1906 | <SYSC_IDLE_NO>; |
| 1907 | /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ |
| 1908 | clocks = <&l4sec_clkctrl DRA7_L4SEC_RNG_CLKCTRL 0>; |
| 1909 | clock-names = "fck"; |
| 1910 | #address-cells = <1>; |
| 1911 | #size-cells = <1>; |
| 1912 | ranges = <0x0 0x90000 0x2000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1913 | |
| 1914 | rng: rng@0 { |
| 1915 | compatible = "ti,omap4-rng"; |
| 1916 | reg = <0x0 0x2000>; |
| 1917 | interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; |
| 1918 | clocks = <&l3_iclk_div>; |
| 1919 | clock-names = "fck"; |
| 1920 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1921 | }; |
| 1922 | |
| 1923 | target-module@98000 { /* 0x48098000, ap 47 08.0 */ |
| 1924 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1925 | reg = <0x98000 0x4>, |
| 1926 | <0x98010 0x4>; |
| 1927 | reg-names = "rev", "sysc"; |
| 1928 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1929 | SYSC_OMAP4_SOFTRESET)>; |
| 1930 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1931 | <SYSC_IDLE_NO>, |
| 1932 | <SYSC_IDLE_SMART>, |
| 1933 | <SYSC_IDLE_SMART_WKUP>; |
| 1934 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1935 | clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI1_CLKCTRL 0>; |
| 1936 | clock-names = "fck"; |
| 1937 | #address-cells = <1>; |
| 1938 | #size-cells = <1>; |
| 1939 | ranges = <0x0 0x98000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1940 | |
| 1941 | mcspi1: spi@0 { |
| 1942 | compatible = "ti,omap4-mcspi"; |
| 1943 | reg = <0x0 0x200>; |
| 1944 | interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; |
| 1945 | #address-cells = <1>; |
| 1946 | #size-cells = <0>; |
| 1947 | ti,spi-num-cs = <4>; |
| 1948 | dmas = <&sdma_xbar 35>, |
| 1949 | <&sdma_xbar 36>, |
| 1950 | <&sdma_xbar 37>, |
| 1951 | <&sdma_xbar 38>, |
| 1952 | <&sdma_xbar 39>, |
| 1953 | <&sdma_xbar 40>, |
| 1954 | <&sdma_xbar 41>, |
| 1955 | <&sdma_xbar 42>; |
| 1956 | dma-names = "tx0", "rx0", "tx1", "rx1", |
| 1957 | "tx2", "rx2", "tx3", "rx3"; |
| 1958 | status = "disabled"; |
| 1959 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1960 | }; |
| 1961 | |
| 1962 | target-module@9a000 { /* 0x4809a000, ap 49 10.0 */ |
| 1963 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1964 | reg = <0x9a000 0x4>, |
| 1965 | <0x9a010 0x4>; |
| 1966 | reg-names = "rev", "sysc"; |
| 1967 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 1968 | SYSC_OMAP4_SOFTRESET)>; |
| 1969 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 1970 | <SYSC_IDLE_NO>, |
| 1971 | <SYSC_IDLE_SMART>, |
| 1972 | <SYSC_IDLE_SMART_WKUP>; |
| 1973 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 1974 | clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI2_CLKCTRL 0>; |
| 1975 | clock-names = "fck"; |
| 1976 | #address-cells = <1>; |
| 1977 | #size-cells = <1>; |
| 1978 | ranges = <0x0 0x9a000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 1979 | |
| 1980 | mcspi2: spi@0 { |
| 1981 | compatible = "ti,omap4-mcspi"; |
| 1982 | reg = <0x0 0x200>; |
| 1983 | interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; |
| 1984 | #address-cells = <1>; |
| 1985 | #size-cells = <0>; |
| 1986 | ti,spi-num-cs = <2>; |
| 1987 | dmas = <&sdma_xbar 43>, |
| 1988 | <&sdma_xbar 44>, |
| 1989 | <&sdma_xbar 45>, |
| 1990 | <&sdma_xbar 46>; |
| 1991 | dma-names = "tx0", "rx0", "tx1", "rx1"; |
| 1992 | status = "disabled"; |
| 1993 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1994 | }; |
| 1995 | |
| 1996 | target-module@9c000 { /* 0x4809c000, ap 51 38.0 */ |
| 1997 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 1998 | reg = <0x9c000 0x4>, |
| 1999 | <0x9c010 0x4>; |
| 2000 | reg-names = "rev", "sysc"; |
| 2001 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 2002 | SYSC_OMAP4_SOFTRESET)>; |
| 2003 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 2004 | <SYSC_IDLE_NO>, |
| 2005 | <SYSC_IDLE_SMART>, |
| 2006 | <SYSC_IDLE_SMART_WKUP>; |
| 2007 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2008 | <SYSC_IDLE_NO>, |
| 2009 | <SYSC_IDLE_SMART>, |
| 2010 | <SYSC_IDLE_SMART_WKUP>; |
| 2011 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 2012 | clocks = <&l3init_clkctrl DRA7_L3INIT_MMC1_CLKCTRL 0>; |
| 2013 | clock-names = "fck"; |
| 2014 | #address-cells = <1>; |
| 2015 | #size-cells = <1>; |
| 2016 | ranges = <0x0 0x9c000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2017 | |
| 2018 | mmc1: mmc@0 { |
| 2019 | compatible = "ti,dra7-sdhci"; |
| 2020 | reg = <0x0 0x400>; |
| 2021 | interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; |
| 2022 | status = "disabled"; |
| 2023 | pbias-supply = <&pbias_mmc_reg>; |
| 2024 | max-frequency = <192000000>; |
| 2025 | mmc-ddr-1_8v; |
| 2026 | mmc-ddr-3_3v; |
| 2027 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2028 | }; |
| 2029 | |
| 2030 | target-module@a2000 { /* 0x480a2000, ap 75 02.0 */ |
| 2031 | compatible = "ti,sysc"; |
| 2032 | status = "disabled"; |
| 2033 | #address-cells = <1>; |
| 2034 | #size-cells = <1>; |
| 2035 | ranges = <0x0 0xa2000 0x1000>; |
| 2036 | }; |
| 2037 | |
| 2038 | target-module@a4000 { /* 0x480a4000, ap 57 42.0 */ |
| 2039 | compatible = "ti,sysc"; |
| 2040 | status = "disabled"; |
| 2041 | #address-cells = <1>; |
| 2042 | #size-cells = <1>; |
| 2043 | ranges = <0x00000000 0x000a4000 0x00001000>, |
| 2044 | <0x00001000 0x000a5000 0x00001000>; |
| 2045 | }; |
| 2046 | |
Tony Lindgren | eabb3f5 | 2019-12-12 09:46:17 -0800 | [diff] [blame^] | 2047 | des_target: target-module@a5000 { /* 0x480a5000 */ |
| 2048 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 2049 | ti,hwmods = "des"; |
| 2050 | reg = <0xa5030 0x4>, |
| 2051 | <0xa5034 0x4>, |
| 2052 | <0xa5038 0x4>; |
| 2053 | reg-names = "rev", "sysc", "syss"; |
| 2054 | ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | |
| 2055 | SYSC_OMAP2_AUTOIDLE)>; |
| 2056 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2057 | <SYSC_IDLE_NO>, |
| 2058 | <SYSC_IDLE_SMART>, |
| 2059 | <SYSC_IDLE_SMART_WKUP>; |
| 2060 | ti,syss-mask = <1>; |
| 2061 | /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ |
| 2062 | clocks = <&l4sec_clkctrl DRA7_L4SEC_DES_CLKCTRL 0>; |
| 2063 | clock-names = "fck"; |
| 2064 | #address-cells = <1>; |
| 2065 | #size-cells = <1>; |
| 2066 | ranges = <0 0xa5000 0x00001000>; |
| 2067 | |
| 2068 | des: des@0 { |
| 2069 | compatible = "ti,omap4-des"; |
| 2070 | reg = <0 0xa0>; |
| 2071 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
| 2072 | dmas = <&sdma_xbar 117>, <&sdma_xbar 116>; |
| 2073 | dma-names = "tx", "rx"; |
| 2074 | clocks = <&l3_iclk_div>; |
| 2075 | clock-names = "fck"; |
| 2076 | }; |
| 2077 | }; |
| 2078 | |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2079 | target-module@a8000 { /* 0x480a8000, ap 59 1a.0 */ |
| 2080 | compatible = "ti,sysc"; |
| 2081 | status = "disabled"; |
| 2082 | #address-cells = <1>; |
| 2083 | #size-cells = <1>; |
| 2084 | ranges = <0x0 0xa8000 0x4000>; |
| 2085 | }; |
| 2086 | |
| 2087 | target-module@ad000 { /* 0x480ad000, ap 61 20.0 */ |
| 2088 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2089 | reg = <0xad000 0x4>, |
| 2090 | <0xad010 0x4>; |
| 2091 | reg-names = "rev", "sysc"; |
| 2092 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 2093 | SYSC_OMAP4_SOFTRESET)>; |
| 2094 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 2095 | <SYSC_IDLE_NO>, |
| 2096 | <SYSC_IDLE_SMART>, |
| 2097 | <SYSC_IDLE_SMART_WKUP>; |
| 2098 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2099 | <SYSC_IDLE_NO>, |
| 2100 | <SYSC_IDLE_SMART>, |
| 2101 | <SYSC_IDLE_SMART_WKUP>; |
| 2102 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 2103 | clocks = <&l4per_clkctrl DRA7_L4PER_MMC3_CLKCTRL 0>; |
| 2104 | clock-names = "fck"; |
| 2105 | #address-cells = <1>; |
| 2106 | #size-cells = <1>; |
| 2107 | ranges = <0x0 0xad000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2108 | |
| 2109 | mmc3: mmc@0 { |
| 2110 | compatible = "ti,dra7-sdhci"; |
| 2111 | reg = <0x0 0x400>; |
| 2112 | interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; |
| 2113 | status = "disabled"; |
| 2114 | /* Errata i887 limits max-frequency of MMC3 to 64 MHz */ |
| 2115 | max-frequency = <64000000>; |
| 2116 | /* SDMA is not supported */ |
| 2117 | sdhci-caps-mask = <0x0 0x400000>; |
| 2118 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2119 | }; |
| 2120 | |
| 2121 | target-module@b2000 { /* 0x480b2000, ap 37 52.0 */ |
| 2122 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2123 | reg = <0xb2000 0x4>, |
| 2124 | <0xb2014 0x4>, |
| 2125 | <0xb2018 0x4>; |
| 2126 | reg-names = "rev", "sysc", "syss"; |
| 2127 | ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | |
| 2128 | SYSC_OMAP2_AUTOIDLE)>; |
| 2129 | ti,syss-mask = <1>; |
| 2130 | ti,no-reset-on-init; |
| 2131 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 2132 | clocks = <&l4per_clkctrl DRA7_L4PER_HDQ1W_CLKCTRL 0>; |
| 2133 | clock-names = "fck"; |
| 2134 | #address-cells = <1>; |
| 2135 | #size-cells = <1>; |
| 2136 | ranges = <0x0 0xb2000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2137 | |
| 2138 | hdqw1w: 1w@0 { |
| 2139 | compatible = "ti,omap3-1w"; |
| 2140 | reg = <0x0 0x1000>; |
| 2141 | interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; |
| 2142 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2143 | }; |
| 2144 | |
| 2145 | target-module@b4000 { /* 0x480b4000, ap 65 40.0 */ |
| 2146 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2147 | reg = <0xb4000 0x4>, |
| 2148 | <0xb4010 0x4>; |
| 2149 | reg-names = "rev", "sysc"; |
| 2150 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 2151 | SYSC_OMAP4_SOFTRESET)>; |
| 2152 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 2153 | <SYSC_IDLE_NO>, |
| 2154 | <SYSC_IDLE_SMART>, |
| 2155 | <SYSC_IDLE_SMART_WKUP>; |
| 2156 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2157 | <SYSC_IDLE_NO>, |
| 2158 | <SYSC_IDLE_SMART>, |
| 2159 | <SYSC_IDLE_SMART_WKUP>; |
| 2160 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 2161 | clocks = <&l3init_clkctrl DRA7_L3INIT_MMC2_CLKCTRL 0>; |
| 2162 | clock-names = "fck"; |
| 2163 | #address-cells = <1>; |
| 2164 | #size-cells = <1>; |
| 2165 | ranges = <0x0 0xb4000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2166 | |
| 2167 | mmc2: mmc@0 { |
| 2168 | compatible = "ti,dra7-sdhci"; |
| 2169 | reg = <0x0 0x400>; |
| 2170 | interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; |
| 2171 | status = "disabled"; |
| 2172 | max-frequency = <192000000>; |
| 2173 | /* SDR104/DDR50/SDR50 bits in CAPA2 is not supported */ |
| 2174 | sdhci-caps-mask = <0x7 0x0>; |
| 2175 | mmc-hs200-1_8v; |
| 2176 | mmc-ddr-1_8v; |
| 2177 | mmc-ddr-3_3v; |
| 2178 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2179 | }; |
| 2180 | |
| 2181 | target-module@b8000 { /* 0x480b8000, ap 67 48.0 */ |
| 2182 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2183 | reg = <0xb8000 0x4>, |
| 2184 | <0xb8010 0x4>; |
| 2185 | reg-names = "rev", "sysc"; |
| 2186 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 2187 | SYSC_OMAP4_SOFTRESET)>; |
| 2188 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2189 | <SYSC_IDLE_NO>, |
| 2190 | <SYSC_IDLE_SMART>, |
| 2191 | <SYSC_IDLE_SMART_WKUP>; |
| 2192 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 2193 | clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI3_CLKCTRL 0>; |
| 2194 | clock-names = "fck"; |
| 2195 | #address-cells = <1>; |
| 2196 | #size-cells = <1>; |
| 2197 | ranges = <0x0 0xb8000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2198 | |
| 2199 | mcspi3: spi@0 { |
| 2200 | compatible = "ti,omap4-mcspi"; |
| 2201 | reg = <0x0 0x200>; |
| 2202 | interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; |
| 2203 | #address-cells = <1>; |
| 2204 | #size-cells = <0>; |
| 2205 | ti,spi-num-cs = <2>; |
| 2206 | dmas = <&sdma_xbar 15>, <&sdma_xbar 16>; |
| 2207 | dma-names = "tx0", "rx0"; |
| 2208 | status = "disabled"; |
| 2209 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2210 | }; |
| 2211 | |
| 2212 | target-module@ba000 { /* 0x480ba000, ap 69 18.0 */ |
| 2213 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2214 | reg = <0xba000 0x4>, |
| 2215 | <0xba010 0x4>; |
| 2216 | reg-names = "rev", "sysc"; |
| 2217 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 2218 | SYSC_OMAP4_SOFTRESET)>; |
| 2219 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2220 | <SYSC_IDLE_NO>, |
| 2221 | <SYSC_IDLE_SMART>, |
| 2222 | <SYSC_IDLE_SMART_WKUP>; |
| 2223 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 2224 | clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI4_CLKCTRL 0>; |
| 2225 | clock-names = "fck"; |
| 2226 | #address-cells = <1>; |
| 2227 | #size-cells = <1>; |
| 2228 | ranges = <0x0 0xba000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2229 | |
| 2230 | mcspi4: spi@0 { |
| 2231 | compatible = "ti,omap4-mcspi"; |
| 2232 | reg = <0x0 0x200>; |
| 2233 | interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; |
| 2234 | #address-cells = <1>; |
| 2235 | #size-cells = <0>; |
| 2236 | ti,spi-num-cs = <1>; |
| 2237 | dmas = <&sdma_xbar 70>, <&sdma_xbar 71>; |
| 2238 | dma-names = "tx0", "rx0"; |
| 2239 | status = "disabled"; |
| 2240 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2241 | }; |
| 2242 | |
| 2243 | target-module@d1000 { /* 0x480d1000, ap 71 28.0 */ |
| 2244 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2245 | reg = <0xd1000 0x4>, |
| 2246 | <0xd1010 0x4>; |
| 2247 | reg-names = "rev", "sysc"; |
| 2248 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 2249 | SYSC_OMAP4_SOFTRESET)>; |
| 2250 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 2251 | <SYSC_IDLE_NO>, |
| 2252 | <SYSC_IDLE_SMART>, |
| 2253 | <SYSC_IDLE_SMART_WKUP>; |
| 2254 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2255 | <SYSC_IDLE_NO>, |
| 2256 | <SYSC_IDLE_SMART>, |
| 2257 | <SYSC_IDLE_SMART_WKUP>; |
| 2258 | /* Domains (P, C): l4per_pwrdm, l4per_clkdm */ |
| 2259 | clocks = <&l4per_clkctrl DRA7_L4PER_MMC4_CLKCTRL 0>; |
| 2260 | clock-names = "fck"; |
| 2261 | #address-cells = <1>; |
| 2262 | #size-cells = <1>; |
| 2263 | ranges = <0x0 0xd1000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2264 | |
| 2265 | mmc4: mmc@0 { |
| 2266 | compatible = "ti,dra7-sdhci"; |
| 2267 | reg = <0x0 0x400>; |
| 2268 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
| 2269 | status = "disabled"; |
| 2270 | max-frequency = <192000000>; |
| 2271 | /* SDMA is not supported */ |
| 2272 | sdhci-caps-mask = <0x0 0x400000>; |
| 2273 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2274 | }; |
| 2275 | |
| 2276 | target-module@d5000 { /* 0x480d5000, ap 73 30.0 */ |
| 2277 | compatible = "ti,sysc"; |
| 2278 | status = "disabled"; |
| 2279 | #address-cells = <1>; |
| 2280 | #size-cells = <1>; |
| 2281 | ranges = <0x0 0xd5000 0x1000>; |
| 2282 | }; |
| 2283 | }; |
| 2284 | |
| 2285 | segment@200000 { /* 0x48200000 */ |
| 2286 | compatible = "simple-bus"; |
| 2287 | #address-cells = <1>; |
| 2288 | #size-cells = <1>; |
| 2289 | }; |
| 2290 | }; |
| 2291 | |
| 2292 | &l4_per2 { /* 0x48400000 */ |
| 2293 | compatible = "ti,dra7-l4-per2", "simple-bus"; |
| 2294 | reg = <0x48400000 0x800>, |
| 2295 | <0x48400800 0x800>, |
| 2296 | <0x48401000 0x400>, |
| 2297 | <0x48401400 0x400>, |
| 2298 | <0x48401800 0x400>; |
| 2299 | reg-names = "ap", "la", "ia0", "ia1", "ia2"; |
| 2300 | #address-cells = <1>; |
| 2301 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2302 | ranges = <0x00000000 0x48400000 0x400000>, /* segment 0 */ |
| 2303 | <0x45800000 0x45800000 0x400000>, /* L3 data port */ |
| 2304 | <0x45c00000 0x45c00000 0x400000>, /* L3 data port */ |
| 2305 | <0x46000000 0x46000000 0x400000>, /* L3 data port */ |
| 2306 | <0x48436000 0x48436000 0x400000>, /* L3 data port */ |
| 2307 | <0x4843a000 0x4843a000 0x400000>, /* L3 data port */ |
| 2308 | <0x4844c000 0x4844c000 0x400000>, /* L3 data port */ |
| 2309 | <0x48450000 0x48450000 0x400000>, /* L3 data port */ |
| 2310 | <0x48454000 0x48454000 0x400000>; /* L3 data port */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2311 | |
| 2312 | segment@0 { /* 0x48400000 */ |
| 2313 | compatible = "simple-bus"; |
| 2314 | #address-cells = <1>; |
| 2315 | #size-cells = <1>; |
| 2316 | ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ |
| 2317 | <0x00001000 0x00001000 0x000400>, /* ap 1 */ |
| 2318 | <0x00000800 0x00000800 0x000800>, /* ap 2 */ |
| 2319 | <0x00084000 0x00084000 0x004000>, /* ap 3 */ |
| 2320 | <0x00001400 0x00001400 0x000400>, /* ap 4 */ |
| 2321 | <0x00001800 0x00001800 0x000400>, /* ap 5 */ |
| 2322 | <0x00088000 0x00088000 0x001000>, /* ap 6 */ |
| 2323 | <0x0002c000 0x0002c000 0x001000>, /* ap 7 */ |
| 2324 | <0x0002d000 0x0002d000 0x001000>, /* ap 8 */ |
| 2325 | <0x00060000 0x00060000 0x002000>, /* ap 9 */ |
| 2326 | <0x00062000 0x00062000 0x001000>, /* ap 10 */ |
| 2327 | <0x00064000 0x00064000 0x002000>, /* ap 11 */ |
| 2328 | <0x00066000 0x00066000 0x001000>, /* ap 12 */ |
| 2329 | <0x00068000 0x00068000 0x002000>, /* ap 13 */ |
| 2330 | <0x0006a000 0x0006a000 0x001000>, /* ap 14 */ |
| 2331 | <0x0006c000 0x0006c000 0x002000>, /* ap 15 */ |
| 2332 | <0x0006e000 0x0006e000 0x001000>, /* ap 16 */ |
| 2333 | <0x00036000 0x00036000 0x001000>, /* ap 17 */ |
| 2334 | <0x00037000 0x00037000 0x001000>, /* ap 18 */ |
| 2335 | <0x00070000 0x00070000 0x002000>, /* ap 19 */ |
| 2336 | <0x00072000 0x00072000 0x001000>, /* ap 20 */ |
| 2337 | <0x0003a000 0x0003a000 0x001000>, /* ap 21 */ |
| 2338 | <0x0003b000 0x0003b000 0x001000>, /* ap 22 */ |
| 2339 | <0x0003c000 0x0003c000 0x001000>, /* ap 23 */ |
| 2340 | <0x0003d000 0x0003d000 0x001000>, /* ap 24 */ |
| 2341 | <0x0003e000 0x0003e000 0x001000>, /* ap 25 */ |
| 2342 | <0x0003f000 0x0003f000 0x001000>, /* ap 26 */ |
| 2343 | <0x00040000 0x00040000 0x001000>, /* ap 27 */ |
| 2344 | <0x00041000 0x00041000 0x001000>, /* ap 28 */ |
| 2345 | <0x00042000 0x00042000 0x001000>, /* ap 29 */ |
| 2346 | <0x00043000 0x00043000 0x001000>, /* ap 30 */ |
| 2347 | <0x00080000 0x00080000 0x002000>, /* ap 31 */ |
| 2348 | <0x00082000 0x00082000 0x001000>, /* ap 32 */ |
| 2349 | <0x0004a000 0x0004a000 0x001000>, /* ap 33 */ |
| 2350 | <0x0004b000 0x0004b000 0x001000>, /* ap 34 */ |
| 2351 | <0x00074000 0x00074000 0x002000>, /* ap 35 */ |
| 2352 | <0x00076000 0x00076000 0x001000>, /* ap 36 */ |
| 2353 | <0x00050000 0x00050000 0x001000>, /* ap 37 */ |
| 2354 | <0x00051000 0x00051000 0x001000>, /* ap 38 */ |
| 2355 | <0x00078000 0x00078000 0x002000>, /* ap 39 */ |
| 2356 | <0x0007a000 0x0007a000 0x001000>, /* ap 40 */ |
| 2357 | <0x00054000 0x00054000 0x001000>, /* ap 41 */ |
| 2358 | <0x00055000 0x00055000 0x001000>, /* ap 42 */ |
| 2359 | <0x0007c000 0x0007c000 0x002000>, /* ap 43 */ |
| 2360 | <0x0007e000 0x0007e000 0x001000>, /* ap 44 */ |
| 2361 | <0x0004c000 0x0004c000 0x001000>, /* ap 45 */ |
| 2362 | <0x0004d000 0x0004d000 0x001000>, /* ap 46 */ |
| 2363 | <0x00020000 0x00020000 0x001000>, /* ap 47 */ |
| 2364 | <0x00021000 0x00021000 0x001000>, /* ap 48 */ |
| 2365 | <0x00022000 0x00022000 0x001000>, /* ap 49 */ |
| 2366 | <0x00023000 0x00023000 0x001000>, /* ap 50 */ |
| 2367 | <0x00024000 0x00024000 0x001000>, /* ap 51 */ |
| 2368 | <0x00025000 0x00025000 0x001000>, /* ap 52 */ |
| 2369 | <0x00046000 0x00046000 0x001000>, /* ap 53 */ |
| 2370 | <0x00047000 0x00047000 0x001000>, /* ap 54 */ |
| 2371 | <0x00048000 0x00048000 0x001000>, /* ap 55 */ |
| 2372 | <0x00049000 0x00049000 0x001000>, /* ap 56 */ |
| 2373 | <0x00058000 0x00058000 0x002000>, /* ap 57 */ |
| 2374 | <0x0005a000 0x0005a000 0x001000>, /* ap 58 */ |
| 2375 | <0x0005b000 0x0005b000 0x001000>, /* ap 59 */ |
| 2376 | <0x0005c000 0x0005c000 0x001000>, /* ap 60 */ |
| 2377 | <0x0005d000 0x0005d000 0x001000>, /* ap 61 */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2378 | <0x0005e000 0x0005e000 0x001000>, /* ap 62 */ |
| 2379 | <0x45800000 0x45800000 0x400000>, /* L3 data port */ |
| 2380 | <0x45c00000 0x45c00000 0x400000>, /* L3 data port */ |
| 2381 | <0x46000000 0x46000000 0x400000>, /* L3 data port */ |
| 2382 | <0x48436000 0x48436000 0x400000>, /* L3 data port */ |
| 2383 | <0x4843a000 0x4843a000 0x400000>, /* L3 data port */ |
| 2384 | <0x4844c000 0x4844c000 0x400000>, /* L3 data port */ |
| 2385 | <0x48450000 0x48450000 0x400000>, /* L3 data port */ |
| 2386 | <0x48454000 0x48454000 0x400000>; /* L3 data port */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2387 | |
| 2388 | target-module@20000 { /* 0x48420000, ap 47 02.0 */ |
| 2389 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2390 | reg = <0x20050 0x4>, |
| 2391 | <0x20054 0x4>, |
| 2392 | <0x20058 0x4>; |
| 2393 | reg-names = "rev", "sysc", "syss"; |
| 2394 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 2395 | SYSC_OMAP2_SOFTRESET | |
| 2396 | SYSC_OMAP2_AUTOIDLE)>; |
| 2397 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2398 | <SYSC_IDLE_NO>, |
| 2399 | <SYSC_IDLE_SMART>, |
| 2400 | <SYSC_IDLE_SMART_WKUP>; |
| 2401 | ti,syss-mask = <1>; |
| 2402 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
| 2403 | clocks = <&l4per2_clkctrl DRA7_L4PER2_UART7_CLKCTRL 0>; |
| 2404 | clock-names = "fck"; |
| 2405 | #address-cells = <1>; |
| 2406 | #size-cells = <1>; |
| 2407 | ranges = <0x0 0x20000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2408 | |
| 2409 | uart7: serial@0 { |
| 2410 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 2411 | reg = <0x0 0x100>; |
| 2412 | interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>; |
| 2413 | clock-frequency = <48000000>; |
| 2414 | status = "disabled"; |
| 2415 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2416 | }; |
| 2417 | |
| 2418 | target-module@22000 { /* 0x48422000, ap 49 0a.0 */ |
| 2419 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2420 | reg = <0x22050 0x4>, |
| 2421 | <0x22054 0x4>, |
| 2422 | <0x22058 0x4>; |
| 2423 | reg-names = "rev", "sysc", "syss"; |
| 2424 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 2425 | SYSC_OMAP2_SOFTRESET | |
| 2426 | SYSC_OMAP2_AUTOIDLE)>; |
| 2427 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2428 | <SYSC_IDLE_NO>, |
| 2429 | <SYSC_IDLE_SMART>, |
| 2430 | <SYSC_IDLE_SMART_WKUP>; |
| 2431 | ti,syss-mask = <1>; |
| 2432 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
| 2433 | clocks = <&l4per2_clkctrl DRA7_L4PER2_UART8_CLKCTRL 0>; |
| 2434 | clock-names = "fck"; |
| 2435 | #address-cells = <1>; |
| 2436 | #size-cells = <1>; |
| 2437 | ranges = <0x0 0x22000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2438 | |
| 2439 | uart8: serial@0 { |
| 2440 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 2441 | reg = <0x0 0x100>; |
| 2442 | interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>; |
| 2443 | clock-frequency = <48000000>; |
| 2444 | status = "disabled"; |
| 2445 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2446 | }; |
| 2447 | |
| 2448 | target-module@24000 { /* 0x48424000, ap 51 12.0 */ |
| 2449 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2450 | reg = <0x24050 0x4>, |
| 2451 | <0x24054 0x4>, |
| 2452 | <0x24058 0x4>; |
| 2453 | reg-names = "rev", "sysc", "syss"; |
| 2454 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 2455 | SYSC_OMAP2_SOFTRESET | |
| 2456 | SYSC_OMAP2_AUTOIDLE)>; |
| 2457 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2458 | <SYSC_IDLE_NO>, |
| 2459 | <SYSC_IDLE_SMART>, |
| 2460 | <SYSC_IDLE_SMART_WKUP>; |
| 2461 | ti,syss-mask = <1>; |
| 2462 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
| 2463 | clocks = <&l4per2_clkctrl DRA7_L4PER2_UART9_CLKCTRL 0>; |
| 2464 | clock-names = "fck"; |
| 2465 | #address-cells = <1>; |
| 2466 | #size-cells = <1>; |
| 2467 | ranges = <0x0 0x24000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2468 | |
| 2469 | uart9: serial@0 { |
| 2470 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 2471 | reg = <0x0 0x100>; |
| 2472 | interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>; |
| 2473 | clock-frequency = <48000000>; |
| 2474 | status = "disabled"; |
| 2475 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2476 | }; |
| 2477 | |
| 2478 | target-module@2c000 { /* 0x4842c000, ap 7 18.0 */ |
| 2479 | compatible = "ti,sysc"; |
| 2480 | status = "disabled"; |
| 2481 | #address-cells = <1>; |
| 2482 | #size-cells = <1>; |
| 2483 | ranges = <0x0 0x2c000 0x1000>; |
| 2484 | }; |
| 2485 | |
| 2486 | target-module@36000 { /* 0x48436000, ap 17 06.0 */ |
| 2487 | compatible = "ti,sysc"; |
| 2488 | status = "disabled"; |
| 2489 | #address-cells = <1>; |
| 2490 | #size-cells = <1>; |
| 2491 | ranges = <0x0 0x36000 0x1000>; |
| 2492 | }; |
| 2493 | |
| 2494 | target-module@3a000 { /* 0x4843a000, ap 21 3e.0 */ |
| 2495 | compatible = "ti,sysc"; |
| 2496 | status = "disabled"; |
| 2497 | #address-cells = <1>; |
| 2498 | #size-cells = <1>; |
| 2499 | ranges = <0x0 0x3a000 0x1000>; |
| 2500 | }; |
| 2501 | |
Roger Quadros | bcbb63b | 2019-04-08 12:42:49 +0300 | [diff] [blame] | 2502 | atl_tm: target-module@3c000 { /* 0x4843c000, ap 23 08.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2503 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 2504 | reg = <0x3c000 0x4>; |
| 2505 | reg-names = "rev"; |
| 2506 | clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 0>; |
| 2507 | clock-names = "fck"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2508 | #address-cells = <1>; |
| 2509 | #size-cells = <1>; |
| 2510 | ranges = <0x0 0x3c000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2511 | |
| 2512 | atl: atl@0 { |
| 2513 | compatible = "ti,dra7-atl"; |
| 2514 | reg = <0x0 0x3ff>; |
| 2515 | ti,provided-clocks = <&atl_clkin0_ck>, <&atl_clkin1_ck>, |
| 2516 | <&atl_clkin2_ck>, <&atl_clkin3_ck>; |
| 2517 | clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; |
| 2518 | clock-names = "fck"; |
| 2519 | status = "disabled"; |
| 2520 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2521 | }; |
| 2522 | |
| 2523 | target-module@3e000 { /* 0x4843e000, ap 25 30.0 */ |
| 2524 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 2525 | ti,hwmods = "epwmss0"; |
| 2526 | reg = <0x3e000 0x4>, |
| 2527 | <0x3e004 0x4>; |
| 2528 | reg-names = "rev", "sysc"; |
| 2529 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 2530 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2531 | <SYSC_IDLE_NO>, |
| 2532 | <SYSC_IDLE_SMART>; |
| 2533 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
| 2534 | clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS0_CLKCTRL 0>; |
| 2535 | clock-names = "fck"; |
| 2536 | #address-cells = <1>; |
| 2537 | #size-cells = <1>; |
| 2538 | ranges = <0x0 0x3e000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2539 | |
| 2540 | epwmss0: epwmss@0 { |
| 2541 | compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss"; |
| 2542 | reg = <0x0 0x30>; |
| 2543 | #address-cells = <1>; |
| 2544 | #size-cells = <1>; |
| 2545 | status = "disabled"; |
| 2546 | ranges = <0 0 0x1000>; |
| 2547 | |
| 2548 | ecap0: ecap@100 { |
| 2549 | compatible = "ti,dra746-ecap", |
| 2550 | "ti,am3352-ecap"; |
| 2551 | #pwm-cells = <3>; |
| 2552 | reg = <0x100 0x80>; |
| 2553 | clocks = <&l4_root_clk_div>; |
| 2554 | clock-names = "fck"; |
| 2555 | status = "disabled"; |
| 2556 | }; |
| 2557 | |
| 2558 | ehrpwm0: pwm@200 { |
| 2559 | compatible = "ti,dra746-ehrpwm", |
| 2560 | "ti,am3352-ehrpwm"; |
| 2561 | #pwm-cells = <3>; |
| 2562 | reg = <0x200 0x80>; |
| 2563 | clocks = <&ehrpwm0_tbclk>, <&l4_root_clk_div>; |
| 2564 | clock-names = "tbclk", "fck"; |
| 2565 | status = "disabled"; |
| 2566 | }; |
| 2567 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2568 | }; |
| 2569 | |
| 2570 | target-module@40000 { /* 0x48440000, ap 27 38.0 */ |
| 2571 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 2572 | ti,hwmods = "epwmss1"; |
| 2573 | reg = <0x40000 0x4>, |
| 2574 | <0x40004 0x4>; |
| 2575 | reg-names = "rev", "sysc"; |
| 2576 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 2577 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2578 | <SYSC_IDLE_NO>, |
| 2579 | <SYSC_IDLE_SMART>; |
| 2580 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
| 2581 | clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS1_CLKCTRL 0>; |
| 2582 | clock-names = "fck"; |
| 2583 | #address-cells = <1>; |
| 2584 | #size-cells = <1>; |
| 2585 | ranges = <0x0 0x40000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2586 | |
| 2587 | epwmss1: epwmss@0 { |
| 2588 | compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss"; |
| 2589 | reg = <0x0 0x30>; |
| 2590 | #address-cells = <1>; |
| 2591 | #size-cells = <1>; |
| 2592 | status = "disabled"; |
| 2593 | ranges = <0 0 0x1000>; |
| 2594 | |
| 2595 | ecap1: ecap@100 { |
| 2596 | compatible = "ti,dra746-ecap", |
| 2597 | "ti,am3352-ecap"; |
| 2598 | #pwm-cells = <3>; |
| 2599 | reg = <0x100 0x80>; |
| 2600 | clocks = <&l4_root_clk_div>; |
| 2601 | clock-names = "fck"; |
| 2602 | status = "disabled"; |
| 2603 | }; |
| 2604 | |
| 2605 | ehrpwm1: pwm@200 { |
| 2606 | compatible = "ti,dra746-ehrpwm", |
| 2607 | "ti,am3352-ehrpwm"; |
| 2608 | #pwm-cells = <3>; |
| 2609 | reg = <0x200 0x80>; |
| 2610 | clocks = <&ehrpwm1_tbclk>, <&l4_root_clk_div>; |
| 2611 | clock-names = "tbclk", "fck"; |
| 2612 | status = "disabled"; |
| 2613 | }; |
| 2614 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2615 | }; |
| 2616 | |
| 2617 | target-module@42000 { /* 0x48442000, ap 29 20.0 */ |
| 2618 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 2619 | ti,hwmods = "epwmss2"; |
| 2620 | reg = <0x42000 0x4>, |
| 2621 | <0x42004 0x4>; |
| 2622 | reg-names = "rev", "sysc"; |
| 2623 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 2624 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2625 | <SYSC_IDLE_NO>, |
| 2626 | <SYSC_IDLE_SMART>; |
| 2627 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
| 2628 | clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS2_CLKCTRL 0>; |
| 2629 | clock-names = "fck"; |
| 2630 | #address-cells = <1>; |
| 2631 | #size-cells = <1>; |
| 2632 | ranges = <0x0 0x42000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2633 | |
| 2634 | epwmss2: epwmss@0 { |
| 2635 | compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss"; |
| 2636 | reg = <0x0 0x30>; |
| 2637 | #address-cells = <1>; |
| 2638 | #size-cells = <1>; |
| 2639 | status = "disabled"; |
| 2640 | ranges = <0 0 0x1000>; |
| 2641 | |
| 2642 | ecap2: ecap@100 { |
| 2643 | compatible = "ti,dra746-ecap", |
| 2644 | "ti,am3352-ecap"; |
| 2645 | #pwm-cells = <3>; |
| 2646 | reg = <0x100 0x80>; |
| 2647 | clocks = <&l4_root_clk_div>; |
| 2648 | clock-names = "fck"; |
| 2649 | status = "disabled"; |
| 2650 | }; |
| 2651 | |
| 2652 | ehrpwm2: pwm@200 { |
| 2653 | compatible = "ti,dra746-ehrpwm", |
| 2654 | "ti,am3352-ehrpwm"; |
| 2655 | #pwm-cells = <3>; |
| 2656 | reg = <0x200 0x80>; |
| 2657 | clocks = <&ehrpwm2_tbclk>, <&l4_root_clk_div>; |
| 2658 | clock-names = "tbclk", "fck"; |
| 2659 | status = "disabled"; |
| 2660 | }; |
| 2661 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2662 | }; |
| 2663 | |
| 2664 | target-module@46000 { /* 0x48446000, ap 53 40.0 */ |
| 2665 | compatible = "ti,sysc"; |
| 2666 | status = "disabled"; |
| 2667 | #address-cells = <1>; |
| 2668 | #size-cells = <1>; |
| 2669 | ranges = <0x0 0x46000 0x1000>; |
| 2670 | }; |
| 2671 | |
| 2672 | target-module@48000 { /* 0x48448000, ap 55 48.0 */ |
| 2673 | compatible = "ti,sysc"; |
| 2674 | status = "disabled"; |
| 2675 | #address-cells = <1>; |
| 2676 | #size-cells = <1>; |
| 2677 | ranges = <0x0 0x48000 0x1000>; |
| 2678 | }; |
| 2679 | |
| 2680 | target-module@4a000 { /* 0x4844a000, ap 33 1a.0 */ |
| 2681 | compatible = "ti,sysc"; |
| 2682 | status = "disabled"; |
| 2683 | #address-cells = <1>; |
| 2684 | #size-cells = <1>; |
| 2685 | ranges = <0x0 0x4a000 0x1000>; |
| 2686 | }; |
| 2687 | |
| 2688 | target-module@4c000 { /* 0x4844c000, ap 45 1c.0 */ |
| 2689 | compatible = "ti,sysc"; |
| 2690 | status = "disabled"; |
| 2691 | #address-cells = <1>; |
| 2692 | #size-cells = <1>; |
| 2693 | ranges = <0x0 0x4c000 0x1000>; |
| 2694 | }; |
| 2695 | |
| 2696 | target-module@50000 { /* 0x48450000, ap 37 24.0 */ |
| 2697 | compatible = "ti,sysc"; |
| 2698 | status = "disabled"; |
| 2699 | #address-cells = <1>; |
| 2700 | #size-cells = <1>; |
| 2701 | ranges = <0x0 0x50000 0x1000>; |
| 2702 | }; |
| 2703 | |
| 2704 | target-module@54000 { /* 0x48454000, ap 41 2c.0 */ |
| 2705 | compatible = "ti,sysc"; |
| 2706 | status = "disabled"; |
| 2707 | #address-cells = <1>; |
| 2708 | #size-cells = <1>; |
| 2709 | ranges = <0x0 0x54000 0x1000>; |
| 2710 | }; |
| 2711 | |
| 2712 | target-module@58000 { /* 0x48458000, ap 57 28.0 */ |
| 2713 | compatible = "ti,sysc"; |
| 2714 | status = "disabled"; |
| 2715 | #address-cells = <1>; |
| 2716 | #size-cells = <1>; |
| 2717 | ranges = <0x0 0x58000 0x2000>; |
| 2718 | }; |
| 2719 | |
| 2720 | target-module@5b000 { /* 0x4845b000, ap 59 46.0 */ |
| 2721 | compatible = "ti,sysc"; |
| 2722 | status = "disabled"; |
| 2723 | #address-cells = <1>; |
| 2724 | #size-cells = <1>; |
| 2725 | ranges = <0x0 0x5b000 0x1000>; |
| 2726 | }; |
| 2727 | |
| 2728 | target-module@5d000 { /* 0x4845d000, ap 61 22.0 */ |
| 2729 | compatible = "ti,sysc"; |
| 2730 | status = "disabled"; |
| 2731 | #address-cells = <1>; |
| 2732 | #size-cells = <1>; |
| 2733 | ranges = <0x0 0x5d000 0x1000>; |
| 2734 | }; |
| 2735 | |
| 2736 | target-module@60000 { /* 0x48460000, ap 9 0e.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2737 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2738 | reg = <0x60000 0x4>, |
| 2739 | <0x60004 0x4>; |
| 2740 | reg-names = "rev", "sysc"; |
| 2741 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2742 | <SYSC_IDLE_NO>, |
| 2743 | <SYSC_IDLE_SMART>; |
| 2744 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2745 | clocks = <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 0>, |
| 2746 | <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>, |
| 2747 | <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 28>; |
| 2748 | clock-names = "fck", "ahclkx", "ahclkr"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2749 | #address-cells = <1>; |
| 2750 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2751 | ranges = <0x0 0x60000 0x2000>, |
| 2752 | <0x45800000 0x45800000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2753 | |
| 2754 | mcasp1: mcasp@0 { |
| 2755 | compatible = "ti,dra7-mcasp-audio"; |
| 2756 | reg = <0x0 0x2000>, |
| 2757 | <0x45800000 0x1000>; /* L3 data port */ |
| 2758 | reg-names = "mpu","dat"; |
| 2759 | interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, |
| 2760 | <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; |
| 2761 | interrupt-names = "tx", "rx"; |
| 2762 | dmas = <&edma_xbar 129 1>, <&edma_xbar 128 1>; |
| 2763 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2764 | clocks = <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2765 | <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>, |
| 2766 | <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 28>; |
| 2767 | clock-names = "fck", "ahclkx", "ahclkr"; |
| 2768 | status = "disabled"; |
| 2769 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2770 | }; |
| 2771 | |
| 2772 | target-module@64000 { /* 0x48464000, ap 11 1e.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2773 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2774 | reg = <0x64000 0x4>, |
| 2775 | <0x64004 0x4>; |
| 2776 | reg-names = "rev", "sysc"; |
| 2777 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2778 | <SYSC_IDLE_NO>, |
| 2779 | <SYSC_IDLE_SMART>; |
| 2780 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2781 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 0>, |
| 2782 | <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 24>, |
| 2783 | <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 28>; |
| 2784 | clock-names = "fck", "ahclkx", "ahclkr"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2785 | #address-cells = <1>; |
| 2786 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2787 | ranges = <0x0 0x64000 0x2000>, |
| 2788 | <0x45c00000 0x45c00000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2789 | |
| 2790 | mcasp2: mcasp@0 { |
| 2791 | compatible = "ti,dra7-mcasp-audio"; |
| 2792 | reg = <0x0 0x2000>, |
| 2793 | <0x45c00000 0x1000>; /* L3 data port */ |
| 2794 | reg-names = "mpu","dat"; |
| 2795 | interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, |
| 2796 | <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; |
| 2797 | interrupt-names = "tx", "rx"; |
| 2798 | dmas = <&edma_xbar 131 1>, <&edma_xbar 130 1>; |
| 2799 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2800 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 0>, |
| 2801 | <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2802 | <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 28>; |
| 2803 | clock-names = "fck", "ahclkx", "ahclkr"; |
| 2804 | status = "disabled"; |
| 2805 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2806 | }; |
| 2807 | |
| 2808 | target-module@68000 { /* 0x48468000, ap 13 26.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2809 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2810 | reg = <0x68000 0x4>, |
| 2811 | <0x68004 0x4>; |
| 2812 | reg-names = "rev", "sysc"; |
| 2813 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2814 | <SYSC_IDLE_NO>, |
| 2815 | <SYSC_IDLE_SMART>; |
| 2816 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2817 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 0>, |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2818 | <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; |
| 2819 | clock-names = "fck", "ahclkx"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2820 | #address-cells = <1>; |
| 2821 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2822 | ranges = <0x0 0x68000 0x2000>, |
| 2823 | <0x46000000 0x46000000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2824 | |
| 2825 | mcasp3: mcasp@0 { |
| 2826 | compatible = "ti,dra7-mcasp-audio"; |
| 2827 | reg = <0x0 0x2000>, |
| 2828 | <0x46000000 0x1000>; /* L3 data port */ |
| 2829 | reg-names = "mpu","dat"; |
| 2830 | interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>, |
| 2831 | <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; |
| 2832 | interrupt-names = "tx", "rx"; |
| 2833 | dmas = <&edma_xbar 133 1>, <&edma_xbar 132 1>; |
| 2834 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2835 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2836 | <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; |
| 2837 | clock-names = "fck", "ahclkx"; |
| 2838 | status = "disabled"; |
| 2839 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2840 | }; |
| 2841 | |
| 2842 | target-module@6c000 { /* 0x4846c000, ap 15 2e.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2843 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2844 | reg = <0x6c000 0x4>, |
| 2845 | <0x6c004 0x4>; |
| 2846 | reg-names = "rev", "sysc"; |
| 2847 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2848 | <SYSC_IDLE_NO>, |
| 2849 | <SYSC_IDLE_SMART>; |
| 2850 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2851 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 0>, |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2852 | <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 24>; |
| 2853 | clock-names = "fck", "ahclkx"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2854 | #address-cells = <1>; |
| 2855 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2856 | ranges = <0x0 0x6c000 0x2000>, |
| 2857 | <0x48436000 0x48436000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2858 | |
| 2859 | mcasp4: mcasp@0 { |
| 2860 | compatible = "ti,dra7-mcasp-audio"; |
| 2861 | reg = <0x0 0x2000>, |
| 2862 | <0x48436000 0x1000>; /* L3 data port */ |
| 2863 | reg-names = "mpu","dat"; |
| 2864 | interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, |
| 2865 | <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; |
| 2866 | interrupt-names = "tx", "rx"; |
| 2867 | dmas = <&edma_xbar 135 1>, <&edma_xbar 134 1>; |
| 2868 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2869 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2870 | <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 24>; |
| 2871 | clock-names = "fck", "ahclkx"; |
| 2872 | status = "disabled"; |
| 2873 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2874 | }; |
| 2875 | |
| 2876 | target-module@70000 { /* 0x48470000, ap 19 36.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2877 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2878 | reg = <0x70000 0x4>, |
| 2879 | <0x70004 0x4>; |
| 2880 | reg-names = "rev", "sysc"; |
| 2881 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2882 | <SYSC_IDLE_NO>, |
| 2883 | <SYSC_IDLE_SMART>; |
| 2884 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2885 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 0>, |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2886 | <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 24>; |
| 2887 | clock-names = "fck", "ahclkx"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2888 | #address-cells = <1>; |
| 2889 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2890 | ranges = <0x0 0x70000 0x2000>, |
| 2891 | <0x4843a000 0x4843a000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2892 | |
| 2893 | mcasp5: mcasp@0 { |
| 2894 | compatible = "ti,dra7-mcasp-audio"; |
| 2895 | reg = <0x0 0x2000>, |
| 2896 | <0x4843a000 0x1000>; /* L3 data port */ |
| 2897 | reg-names = "mpu","dat"; |
| 2898 | interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, |
| 2899 | <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; |
| 2900 | interrupt-names = "tx", "rx"; |
| 2901 | dmas = <&edma_xbar 137 1>, <&edma_xbar 136 1>; |
| 2902 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2903 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2904 | <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 24>; |
| 2905 | clock-names = "fck", "ahclkx"; |
| 2906 | status = "disabled"; |
| 2907 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2908 | }; |
| 2909 | |
| 2910 | target-module@74000 { /* 0x48474000, ap 35 14.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2911 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2912 | reg = <0x74000 0x4>, |
| 2913 | <0x74004 0x4>; |
| 2914 | reg-names = "rev", "sysc"; |
| 2915 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2916 | <SYSC_IDLE_NO>, |
| 2917 | <SYSC_IDLE_SMART>; |
| 2918 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2919 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 0>, |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2920 | <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 24>; |
| 2921 | clock-names = "fck", "ahclkx"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2922 | #address-cells = <1>; |
| 2923 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2924 | ranges = <0x0 0x74000 0x2000>, |
| 2925 | <0x4844c000 0x4844c000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2926 | |
| 2927 | mcasp6: mcasp@0 { |
| 2928 | compatible = "ti,dra7-mcasp-audio"; |
| 2929 | reg = <0x0 0x2000>, |
| 2930 | <0x4844c000 0x1000>; /* L3 data port */ |
| 2931 | reg-names = "mpu","dat"; |
| 2932 | interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, |
| 2933 | <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; |
| 2934 | interrupt-names = "tx", "rx"; |
| 2935 | dmas = <&edma_xbar 139 1>, <&edma_xbar 138 1>; |
| 2936 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2937 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2938 | <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 24>; |
| 2939 | clock-names = "fck", "ahclkx"; |
| 2940 | status = "disabled"; |
| 2941 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2942 | }; |
| 2943 | |
| 2944 | target-module@78000 { /* 0x48478000, ap 39 0c.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2945 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2946 | reg = <0x78000 0x4>, |
| 2947 | <0x78004 0x4>; |
| 2948 | reg-names = "rev", "sysc"; |
| 2949 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2950 | <SYSC_IDLE_NO>, |
| 2951 | <SYSC_IDLE_SMART>; |
| 2952 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2953 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 0>, |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2954 | <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 24>; |
| 2955 | clock-names = "fck", "ahclkx"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2956 | #address-cells = <1>; |
| 2957 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2958 | ranges = <0x0 0x78000 0x2000>, |
| 2959 | <0x48450000 0x48450000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2960 | |
| 2961 | mcasp7: mcasp@0 { |
| 2962 | compatible = "ti,dra7-mcasp-audio"; |
| 2963 | reg = <0x0 0x2000>, |
| 2964 | <0x48450000 0x1000>; /* L3 data port */ |
| 2965 | reg-names = "mpu","dat"; |
| 2966 | interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, |
| 2967 | <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; |
| 2968 | interrupt-names = "tx", "rx"; |
| 2969 | dmas = <&edma_xbar 141 1>, <&edma_xbar 140 1>; |
| 2970 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2971 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2972 | <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 24>; |
| 2973 | clock-names = "fck", "ahclkx"; |
| 2974 | status = "disabled"; |
| 2975 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2976 | }; |
| 2977 | |
| 2978 | target-module@7c000 { /* 0x4847c000, ap 43 04.0 */ |
Tony Lindgren | 10aee7a | 2018-10-31 09:02:18 -0700 | [diff] [blame] | 2979 | compatible = "ti,sysc-dra7-mcasp", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2980 | reg = <0x7c000 0x4>, |
| 2981 | <0x7c004 0x4>; |
| 2982 | reg-names = "rev", "sysc"; |
| 2983 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 2984 | <SYSC_IDLE_NO>, |
| 2985 | <SYSC_IDLE_SMART>; |
| 2986 | /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */ |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2987 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 0>, |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 2988 | <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 24>; |
| 2989 | clock-names = "fck", "ahclkx"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 2990 | #address-cells = <1>; |
| 2991 | #size-cells = <1>; |
Tony Lindgren | 5241ccb | 2018-12-07 16:52:46 -0800 | [diff] [blame] | 2992 | ranges = <0x0 0x7c000 0x2000>, |
| 2993 | <0x48454000 0x48454000 0x400000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 2994 | |
| 2995 | mcasp8: mcasp@0 { |
| 2996 | compatible = "ti,dra7-mcasp-audio"; |
| 2997 | reg = <0x0 0x2000>, |
| 2998 | <0x48454000 0x1000>; /* L3 data port */ |
| 2999 | reg-names = "mpu","dat"; |
| 3000 | interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>, |
| 3001 | <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>; |
| 3002 | interrupt-names = "tx", "rx"; |
| 3003 | dmas = <&edma_xbar 143 1>, <&edma_xbar 142 1>; |
| 3004 | dma-names = "tx", "rx"; |
Tony Lindgren | 2d3c8ba | 2019-09-23 10:32:38 -0700 | [diff] [blame] | 3005 | clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 0>, |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3006 | <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 24>; |
| 3007 | clock-names = "fck", "ahclkx"; |
| 3008 | status = "disabled"; |
| 3009 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3010 | }; |
| 3011 | |
| 3012 | target-module@80000 { /* 0x48480000, ap 31 16.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3013 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 89bbc6f | 2019-07-22 03:44:42 -0700 | [diff] [blame] | 3014 | reg = <0x80020 0x4>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3015 | reg-names = "rev"; |
| 3016 | clocks = <&l4per2_clkctrl DRA7_L4PER2_DCAN2_CLKCTRL 0>; |
| 3017 | clock-names = "fck"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3018 | #address-cells = <1>; |
| 3019 | #size-cells = <1>; |
| 3020 | ranges = <0x0 0x80000 0x2000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3021 | |
| 3022 | dcan2: can@0 { |
| 3023 | compatible = "ti,dra7-d_can"; |
| 3024 | reg = <0x0 0x2000>; |
| 3025 | syscon-raminit = <&scm_conf 0x558 1>; |
| 3026 | interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; |
| 3027 | clocks = <&sys_clkin1>; |
| 3028 | status = "disabled"; |
| 3029 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3030 | }; |
| 3031 | |
| 3032 | target-module@84000 { /* 0x48484000, ap 3 10.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3033 | compatible = "ti,sysc-omap4-simple", "ti,sysc"; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3034 | reg = <0x85200 0x4>, |
| 3035 | <0x85208 0x4>, |
| 3036 | <0x85204 0x4>; |
| 3037 | reg-names = "rev", "sysc", "syss"; |
| 3038 | ti,sysc-mask = <0>; |
| 3039 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 3040 | <SYSC_IDLE_NO>; |
| 3041 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3042 | <SYSC_IDLE_NO>; |
| 3043 | ti,syss-mask = <1>; |
| 3044 | clocks = <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 0>; |
| 3045 | clock-names = "fck"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3046 | #address-cells = <1>; |
| 3047 | #size-cells = <1>; |
| 3048 | ranges = <0x0 0x84000 0x4000>; |
Tero Kristo | b79e7b3 | 2018-11-28 12:45:07 +0200 | [diff] [blame] | 3049 | /* |
| 3050 | * Do not allow gating of cpsw clock as workaround |
| 3051 | * for errata i877. Keeping internal clock disabled |
| 3052 | * causes the device switching characteristics |
| 3053 | * to degrade over time and eventually fail to meet |
| 3054 | * the data manual delay time/skew specs. |
| 3055 | */ |
| 3056 | ti,no-idle; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3057 | |
| 3058 | mac: ethernet@0 { |
| 3059 | compatible = "ti,dra7-cpsw","ti,cpsw"; |
| 3060 | clocks = <&gmac_main_clk>, <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 25>; |
| 3061 | clock-names = "fck", "cpts"; |
| 3062 | cpdma_channels = <8>; |
| 3063 | ale_entries = <1024>; |
| 3064 | bd_ram_size = <0x2000>; |
| 3065 | mac_control = <0x20>; |
| 3066 | slaves = <2>; |
| 3067 | active_slave = <0>; |
| 3068 | cpts_clock_mult = <0x784CFE14>; |
| 3069 | cpts_clock_shift = <29>; |
| 3070 | reg = <0x0 0x1000 |
| 3071 | 0x1200 0x2e00>; |
| 3072 | #address-cells = <1>; |
| 3073 | #size-cells = <1>; |
| 3074 | |
| 3075 | /* |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3076 | * rx_thresh_pend |
| 3077 | * rx_pend |
| 3078 | * tx_pend |
| 3079 | * misc_pend |
| 3080 | */ |
| 3081 | interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, |
| 3082 | <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, |
| 3083 | <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, |
| 3084 | <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>; |
| 3085 | ranges = <0 0 0x4000>; |
| 3086 | syscon = <&scm_conf>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3087 | status = "disabled"; |
| 3088 | |
| 3089 | davinci_mdio: mdio@1000 { |
| 3090 | compatible = "ti,cpsw-mdio","ti,davinci_mdio"; |
Grygorii Strashko | 6af0a54 | 2019-11-18 14:20:16 +0200 | [diff] [blame] | 3091 | clocks = <&gmac_main_clk>; |
Tony Lindgren | 1faa415 | 2019-08-26 08:41:14 -0700 | [diff] [blame] | 3092 | clock-names = "fck"; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3093 | #address-cells = <1>; |
| 3094 | #size-cells = <0>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3095 | bus_freq = <1000000>; |
| 3096 | reg = <0x1000 0x100>; |
| 3097 | }; |
| 3098 | |
| 3099 | cpsw_emac0: slave@200 { |
| 3100 | /* Filled in by U-Boot */ |
| 3101 | mac-address = [ 00 00 00 00 00 00 ]; |
Grygorii Strashko | e8acd85 | 2019-02-20 17:25:14 +0200 | [diff] [blame] | 3102 | phys = <&phy_gmii_sel 1>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3103 | }; |
| 3104 | |
| 3105 | cpsw_emac1: slave@300 { |
| 3106 | /* Filled in by U-Boot */ |
| 3107 | mac-address = [ 00 00 00 00 00 00 ]; |
Grygorii Strashko | e8acd85 | 2019-02-20 17:25:14 +0200 | [diff] [blame] | 3108 | phys = <&phy_gmii_sel 2>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3109 | }; |
| 3110 | }; |
Grygorii Strashko | 39331a4 | 2019-11-20 00:19:23 +0200 | [diff] [blame] | 3111 | |
| 3112 | mac_sw: switch@0 { |
| 3113 | compatible = "ti,dra7-cpsw-switch","ti,cpsw-switch"; |
| 3114 | reg = <0x0 0x4000>; |
| 3115 | ranges = <0 0 0x4000>; |
| 3116 | clocks = <&gmac_main_clk>; |
| 3117 | clock-names = "fck"; |
| 3118 | #address-cells = <1>; |
| 3119 | #size-cells = <1>; |
| 3120 | syscon = <&scm_conf>; |
| 3121 | status = "disabled"; |
| 3122 | |
| 3123 | interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, |
| 3124 | <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, |
| 3125 | <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, |
| 3126 | <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>; |
| 3127 | interrupt-names = "rx_thresh", "rx", "tx", "misc"; |
| 3128 | |
| 3129 | ethernet-ports { |
| 3130 | #address-cells = <1>; |
| 3131 | #size-cells = <0>; |
| 3132 | |
| 3133 | cpsw_port1: port@1 { |
| 3134 | reg = <1>; |
| 3135 | label = "port1"; |
| 3136 | mac-address = [ 00 00 00 00 00 00 ]; |
| 3137 | phys = <&phy_gmii_sel 1>; |
| 3138 | }; |
| 3139 | |
| 3140 | cpsw_port2: port@2 { |
| 3141 | reg = <2>; |
| 3142 | label = "port2"; |
| 3143 | mac-address = [ 00 00 00 00 00 00 ]; |
| 3144 | phys = <&phy_gmii_sel 2>; |
| 3145 | }; |
| 3146 | }; |
| 3147 | |
| 3148 | davinci_mdio_sw: mdio@1000 { |
| 3149 | compatible = "ti,cpsw-mdio","ti,davinci_mdio"; |
| 3150 | clocks = <&gmac_main_clk>; |
| 3151 | clock-names = "fck"; |
| 3152 | #address-cells = <1>; |
| 3153 | #size-cells = <0>; |
| 3154 | bus_freq = <1000000>; |
| 3155 | reg = <0x1000 0x100>; |
| 3156 | }; |
| 3157 | |
| 3158 | cpts { |
| 3159 | clocks = <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 25>; |
| 3160 | clock-names = "cpts"; |
| 3161 | }; |
| 3162 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3163 | }; |
| 3164 | }; |
| 3165 | }; |
| 3166 | |
| 3167 | &l4_per3 { /* 0x48800000 */ |
| 3168 | compatible = "ti,dra7-l4-per3", "simple-bus"; |
| 3169 | reg = <0x48800000 0x800>, |
| 3170 | <0x48800800 0x800>, |
| 3171 | <0x48801000 0x400>, |
| 3172 | <0x48801400 0x400>, |
| 3173 | <0x48801800 0x400>; |
| 3174 | reg-names = "ap", "la", "ia0", "ia1", "ia2"; |
| 3175 | #address-cells = <1>; |
| 3176 | #size-cells = <1>; |
| 3177 | ranges = <0x00000000 0x48800000 0x200000>; /* segment 0 */ |
| 3178 | |
| 3179 | segment@0 { /* 0x48800000 */ |
| 3180 | compatible = "simple-bus"; |
| 3181 | #address-cells = <1>; |
| 3182 | #size-cells = <1>; |
| 3183 | ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ |
| 3184 | <0x00000800 0x00000800 0x000800>, /* ap 1 */ |
| 3185 | <0x00001000 0x00001000 0x000400>, /* ap 2 */ |
| 3186 | <0x00001400 0x00001400 0x000400>, /* ap 3 */ |
| 3187 | <0x00001800 0x00001800 0x000400>, /* ap 4 */ |
| 3188 | <0x00020000 0x00020000 0x001000>, /* ap 5 */ |
| 3189 | <0x00021000 0x00021000 0x001000>, /* ap 6 */ |
| 3190 | <0x00022000 0x00022000 0x001000>, /* ap 7 */ |
| 3191 | <0x00023000 0x00023000 0x001000>, /* ap 8 */ |
| 3192 | <0x00024000 0x00024000 0x001000>, /* ap 9 */ |
| 3193 | <0x00025000 0x00025000 0x001000>, /* ap 10 */ |
| 3194 | <0x00026000 0x00026000 0x001000>, /* ap 11 */ |
| 3195 | <0x00027000 0x00027000 0x001000>, /* ap 12 */ |
| 3196 | <0x00028000 0x00028000 0x001000>, /* ap 13 */ |
| 3197 | <0x00029000 0x00029000 0x001000>, /* ap 14 */ |
| 3198 | <0x0002a000 0x0002a000 0x001000>, /* ap 15 */ |
| 3199 | <0x0002b000 0x0002b000 0x001000>, /* ap 16 */ |
| 3200 | <0x0002c000 0x0002c000 0x001000>, /* ap 17 */ |
| 3201 | <0x0002d000 0x0002d000 0x001000>, /* ap 18 */ |
| 3202 | <0x0002e000 0x0002e000 0x001000>, /* ap 19 */ |
| 3203 | <0x0002f000 0x0002f000 0x001000>, /* ap 20 */ |
| 3204 | <0x00170000 0x00170000 0x010000>, /* ap 21 */ |
| 3205 | <0x00180000 0x00180000 0x001000>, /* ap 22 */ |
| 3206 | <0x00190000 0x00190000 0x010000>, /* ap 23 */ |
| 3207 | <0x001a0000 0x001a0000 0x001000>, /* ap 24 */ |
| 3208 | <0x001b0000 0x001b0000 0x010000>, /* ap 25 */ |
| 3209 | <0x001c0000 0x001c0000 0x001000>, /* ap 26 */ |
| 3210 | <0x001d0000 0x001d0000 0x010000>, /* ap 27 */ |
| 3211 | <0x001e0000 0x001e0000 0x001000>, /* ap 28 */ |
| 3212 | <0x00038000 0x00038000 0x001000>, /* ap 29 */ |
| 3213 | <0x00039000 0x00039000 0x001000>, /* ap 30 */ |
| 3214 | <0x0005c000 0x0005c000 0x001000>, /* ap 31 */ |
| 3215 | <0x0005d000 0x0005d000 0x001000>, /* ap 32 */ |
| 3216 | <0x0003a000 0x0003a000 0x001000>, /* ap 33 */ |
| 3217 | <0x0003b000 0x0003b000 0x001000>, /* ap 34 */ |
| 3218 | <0x0003c000 0x0003c000 0x001000>, /* ap 35 */ |
| 3219 | <0x0003d000 0x0003d000 0x001000>, /* ap 36 */ |
| 3220 | <0x0003e000 0x0003e000 0x001000>, /* ap 37 */ |
| 3221 | <0x0003f000 0x0003f000 0x001000>, /* ap 38 */ |
| 3222 | <0x00040000 0x00040000 0x001000>, /* ap 39 */ |
| 3223 | <0x00041000 0x00041000 0x001000>, /* ap 40 */ |
| 3224 | <0x00042000 0x00042000 0x001000>, /* ap 41 */ |
| 3225 | <0x00043000 0x00043000 0x001000>, /* ap 42 */ |
| 3226 | <0x00044000 0x00044000 0x001000>, /* ap 43 */ |
| 3227 | <0x00045000 0x00045000 0x001000>, /* ap 44 */ |
| 3228 | <0x00046000 0x00046000 0x001000>, /* ap 45 */ |
| 3229 | <0x00047000 0x00047000 0x001000>, /* ap 46 */ |
| 3230 | <0x00048000 0x00048000 0x001000>, /* ap 47 */ |
| 3231 | <0x00049000 0x00049000 0x001000>, /* ap 48 */ |
| 3232 | <0x0004a000 0x0004a000 0x001000>, /* ap 49 */ |
| 3233 | <0x0004b000 0x0004b000 0x001000>, /* ap 50 */ |
| 3234 | <0x0004c000 0x0004c000 0x001000>, /* ap 51 */ |
| 3235 | <0x0004d000 0x0004d000 0x001000>, /* ap 52 */ |
| 3236 | <0x0004e000 0x0004e000 0x001000>, /* ap 53 */ |
| 3237 | <0x0004f000 0x0004f000 0x001000>, /* ap 54 */ |
| 3238 | <0x00050000 0x00050000 0x001000>, /* ap 55 */ |
| 3239 | <0x00051000 0x00051000 0x001000>, /* ap 56 */ |
| 3240 | <0x00052000 0x00052000 0x001000>, /* ap 57 */ |
| 3241 | <0x00053000 0x00053000 0x001000>, /* ap 58 */ |
| 3242 | <0x00054000 0x00054000 0x001000>, /* ap 59 */ |
| 3243 | <0x00055000 0x00055000 0x001000>, /* ap 60 */ |
| 3244 | <0x00056000 0x00056000 0x001000>, /* ap 61 */ |
| 3245 | <0x00057000 0x00057000 0x001000>, /* ap 62 */ |
| 3246 | <0x00058000 0x00058000 0x001000>, /* ap 63 */ |
| 3247 | <0x00059000 0x00059000 0x001000>, /* ap 64 */ |
| 3248 | <0x0005a000 0x0005a000 0x001000>, /* ap 65 */ |
| 3249 | <0x0005b000 0x0005b000 0x001000>, /* ap 66 */ |
| 3250 | <0x00064000 0x00064000 0x001000>, /* ap 67 */ |
| 3251 | <0x00065000 0x00065000 0x001000>, /* ap 68 */ |
| 3252 | <0x0005e000 0x0005e000 0x001000>, /* ap 69 */ |
| 3253 | <0x0005f000 0x0005f000 0x001000>, /* ap 70 */ |
| 3254 | <0x00060000 0x00060000 0x001000>, /* ap 71 */ |
| 3255 | <0x00061000 0x00061000 0x001000>, /* ap 72 */ |
| 3256 | <0x00062000 0x00062000 0x001000>, /* ap 73 */ |
| 3257 | <0x00063000 0x00063000 0x001000>, /* ap 74 */ |
| 3258 | <0x00140000 0x00140000 0x020000>, /* ap 75 */ |
| 3259 | <0x00160000 0x00160000 0x001000>, /* ap 76 */ |
| 3260 | <0x00016000 0x00016000 0x001000>, /* ap 77 */ |
| 3261 | <0x00017000 0x00017000 0x001000>, /* ap 78 */ |
| 3262 | <0x000c0000 0x000c0000 0x020000>, /* ap 79 */ |
| 3263 | <0x000e0000 0x000e0000 0x001000>, /* ap 80 */ |
| 3264 | <0x00004000 0x00004000 0x001000>, /* ap 81 */ |
| 3265 | <0x00005000 0x00005000 0x001000>, /* ap 82 */ |
| 3266 | <0x00080000 0x00080000 0x020000>, /* ap 83 */ |
| 3267 | <0x000a0000 0x000a0000 0x001000>, /* ap 84 */ |
| 3268 | <0x00100000 0x00100000 0x020000>, /* ap 85 */ |
| 3269 | <0x00120000 0x00120000 0x001000>, /* ap 86 */ |
| 3270 | <0x00010000 0x00010000 0x001000>, /* ap 87 */ |
| 3271 | <0x00011000 0x00011000 0x001000>, /* ap 88 */ |
| 3272 | <0x0000a000 0x0000a000 0x001000>, /* ap 89 */ |
| 3273 | <0x0000b000 0x0000b000 0x001000>, /* ap 90 */ |
| 3274 | <0x0001c000 0x0001c000 0x001000>, /* ap 91 */ |
| 3275 | <0x0001d000 0x0001d000 0x001000>, /* ap 92 */ |
| 3276 | <0x0001e000 0x0001e000 0x001000>, /* ap 93 */ |
| 3277 | <0x0001f000 0x0001f000 0x001000>, /* ap 94 */ |
| 3278 | <0x00002000 0x00002000 0x001000>, /* ap 95 */ |
| 3279 | <0x00003000 0x00003000 0x001000>; /* ap 96 */ |
| 3280 | |
| 3281 | target-module@2000 { /* 0x48802000, ap 95 7c.0 */ |
| 3282 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3283 | reg = <0x2000 0x4>, |
| 3284 | <0x2010 0x4>; |
| 3285 | reg-names = "rev", "sysc"; |
| 3286 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3287 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3288 | <SYSC_IDLE_NO>, |
| 3289 | <SYSC_IDLE_SMART>; |
| 3290 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3291 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX13_CLKCTRL 0>; |
| 3292 | clock-names = "fck"; |
| 3293 | #address-cells = <1>; |
| 3294 | #size-cells = <1>; |
| 3295 | ranges = <0x0 0x2000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3296 | |
| 3297 | mailbox13: mailbox@0 { |
| 3298 | compatible = "ti,omap4-mailbox"; |
| 3299 | reg = <0x0 0x200>; |
| 3300 | interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>, |
| 3301 | <GIC_SPI 380 IRQ_TYPE_LEVEL_HIGH>, |
| 3302 | <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>, |
| 3303 | <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>; |
| 3304 | #mbox-cells = <1>; |
| 3305 | ti,mbox-num-users = <4>; |
| 3306 | ti,mbox-num-fifos = <12>; |
| 3307 | status = "disabled"; |
| 3308 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3309 | }; |
| 3310 | |
| 3311 | target-module@4000 { /* 0x48804000, ap 81 20.0 */ |
| 3312 | compatible = "ti,sysc"; |
| 3313 | status = "disabled"; |
| 3314 | #address-cells = <1>; |
| 3315 | #size-cells = <1>; |
| 3316 | ranges = <0x0 0x4000 0x1000>; |
| 3317 | }; |
| 3318 | |
| 3319 | target-module@a000 { /* 0x4880a000, ap 89 18.0 */ |
| 3320 | compatible = "ti,sysc"; |
| 3321 | status = "disabled"; |
| 3322 | #address-cells = <1>; |
| 3323 | #size-cells = <1>; |
| 3324 | ranges = <0x0 0xa000 0x1000>; |
| 3325 | }; |
| 3326 | |
| 3327 | target-module@10000 { /* 0x48810000, ap 87 28.0 */ |
| 3328 | compatible = "ti,sysc"; |
| 3329 | status = "disabled"; |
| 3330 | #address-cells = <1>; |
| 3331 | #size-cells = <1>; |
| 3332 | ranges = <0x0 0x10000 0x1000>; |
| 3333 | }; |
| 3334 | |
| 3335 | target-module@16000 { /* 0x48816000, ap 77 1e.0 */ |
| 3336 | compatible = "ti,sysc"; |
| 3337 | status = "disabled"; |
| 3338 | #address-cells = <1>; |
| 3339 | #size-cells = <1>; |
| 3340 | ranges = <0x0 0x16000 0x1000>; |
| 3341 | }; |
| 3342 | |
| 3343 | target-module@1c000 { /* 0x4881c000, ap 91 1c.0 */ |
| 3344 | compatible = "ti,sysc"; |
| 3345 | status = "disabled"; |
| 3346 | #address-cells = <1>; |
| 3347 | #size-cells = <1>; |
| 3348 | ranges = <0x0 0x1c000 0x1000>; |
| 3349 | }; |
| 3350 | |
| 3351 | target-module@1e000 { /* 0x4881e000, ap 93 2c.0 */ |
| 3352 | compatible = "ti,sysc"; |
| 3353 | status = "disabled"; |
| 3354 | #address-cells = <1>; |
| 3355 | #size-cells = <1>; |
| 3356 | ranges = <0x0 0x1e000 0x1000>; |
| 3357 | }; |
| 3358 | |
| 3359 | target-module@20000 { /* 0x48820000, ap 5 08.0 */ |
| 3360 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3361 | ti,hwmods = "timer5"; |
| 3362 | reg = <0x20000 0x4>, |
| 3363 | <0x20010 0x4>; |
| 3364 | reg-names = "rev", "sysc"; |
| 3365 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3366 | SYSC_OMAP4_SOFTRESET)>; |
| 3367 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3368 | <SYSC_IDLE_NO>, |
| 3369 | <SYSC_IDLE_SMART>, |
| 3370 | <SYSC_IDLE_SMART_WKUP>; |
| 3371 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
| 3372 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER5_CLKCTRL 0>; |
| 3373 | clock-names = "fck"; |
| 3374 | #address-cells = <1>; |
| 3375 | #size-cells = <1>; |
| 3376 | ranges = <0x0 0x20000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3377 | |
| 3378 | timer5: timer@0 { |
| 3379 | compatible = "ti,omap5430-timer"; |
| 3380 | reg = <0x0 0x80>; |
| 3381 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER5_CLKCTRL 24>; |
| 3382 | clock-names = "fck"; |
| 3383 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
| 3384 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3385 | }; |
| 3386 | |
| 3387 | target-module@22000 { /* 0x48822000, ap 7 24.0 */ |
| 3388 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3389 | ti,hwmods = "timer6"; |
| 3390 | reg = <0x22000 0x4>, |
| 3391 | <0x22010 0x4>; |
| 3392 | reg-names = "rev", "sysc"; |
| 3393 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3394 | SYSC_OMAP4_SOFTRESET)>; |
| 3395 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3396 | <SYSC_IDLE_NO>, |
| 3397 | <SYSC_IDLE_SMART>, |
| 3398 | <SYSC_IDLE_SMART_WKUP>; |
| 3399 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
| 3400 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER6_CLKCTRL 0>; |
| 3401 | clock-names = "fck"; |
| 3402 | #address-cells = <1>; |
| 3403 | #size-cells = <1>; |
| 3404 | ranges = <0x0 0x22000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3405 | |
| 3406 | timer6: timer@0 { |
| 3407 | compatible = "ti,omap5430-timer"; |
| 3408 | reg = <0x0 0x80>; |
| 3409 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER6_CLKCTRL 24>; |
| 3410 | clock-names = "fck"; |
| 3411 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
| 3412 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3413 | }; |
| 3414 | |
| 3415 | target-module@24000 { /* 0x48824000, ap 9 26.0 */ |
| 3416 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3417 | ti,hwmods = "timer7"; |
| 3418 | reg = <0x24000 0x4>, |
| 3419 | <0x24010 0x4>; |
| 3420 | reg-names = "rev", "sysc"; |
| 3421 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3422 | SYSC_OMAP4_SOFTRESET)>; |
| 3423 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3424 | <SYSC_IDLE_NO>, |
| 3425 | <SYSC_IDLE_SMART>, |
| 3426 | <SYSC_IDLE_SMART_WKUP>; |
| 3427 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
| 3428 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER7_CLKCTRL 0>; |
| 3429 | clock-names = "fck"; |
| 3430 | #address-cells = <1>; |
| 3431 | #size-cells = <1>; |
| 3432 | ranges = <0x0 0x24000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3433 | |
| 3434 | timer7: timer@0 { |
| 3435 | compatible = "ti,omap5430-timer"; |
| 3436 | reg = <0x0 0x80>; |
| 3437 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER7_CLKCTRL 24>; |
| 3438 | clock-names = "fck"; |
| 3439 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
| 3440 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3441 | }; |
| 3442 | |
| 3443 | target-module@26000 { /* 0x48826000, ap 11 0c.0 */ |
| 3444 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3445 | ti,hwmods = "timer8"; |
| 3446 | reg = <0x26000 0x4>, |
| 3447 | <0x26010 0x4>; |
| 3448 | reg-names = "rev", "sysc"; |
| 3449 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3450 | SYSC_OMAP4_SOFTRESET)>; |
| 3451 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3452 | <SYSC_IDLE_NO>, |
| 3453 | <SYSC_IDLE_SMART>, |
| 3454 | <SYSC_IDLE_SMART_WKUP>; |
| 3455 | /* Domains (P, C): ipu_pwrdm, ipu_clkdm */ |
| 3456 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER8_CLKCTRL 0>; |
| 3457 | clock-names = "fck"; |
| 3458 | #address-cells = <1>; |
| 3459 | #size-cells = <1>; |
| 3460 | ranges = <0x0 0x26000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3461 | |
| 3462 | timer8: timer@0 { |
| 3463 | compatible = "ti,omap5430-timer"; |
| 3464 | reg = <0x0 0x80>; |
| 3465 | clocks = <&ipu_clkctrl DRA7_IPU_TIMER8_CLKCTRL 24>; |
| 3466 | clock-names = "fck"; |
| 3467 | interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; |
| 3468 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3469 | }; |
| 3470 | |
| 3471 | target-module@28000 { /* 0x48828000, ap 13 16.0 */ |
| 3472 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3473 | ti,hwmods = "timer13"; |
| 3474 | reg = <0x28000 0x4>, |
| 3475 | <0x28010 0x4>; |
| 3476 | reg-names = "rev", "sysc"; |
| 3477 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3478 | SYSC_OMAP4_SOFTRESET)>; |
| 3479 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3480 | <SYSC_IDLE_NO>, |
| 3481 | <SYSC_IDLE_SMART>, |
| 3482 | <SYSC_IDLE_SMART_WKUP>; |
| 3483 | /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ |
| 3484 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER13_CLKCTRL 0>; |
| 3485 | clock-names = "fck"; |
| 3486 | #address-cells = <1>; |
| 3487 | #size-cells = <1>; |
| 3488 | ranges = <0x0 0x28000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3489 | |
| 3490 | timer13: timer@0 { |
| 3491 | compatible = "ti,omap5430-timer"; |
| 3492 | reg = <0x0 0x80>; |
| 3493 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER13_CLKCTRL 24>; |
| 3494 | clock-names = "fck"; |
| 3495 | interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>; |
| 3496 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3497 | }; |
| 3498 | |
| 3499 | target-module@2a000 { /* 0x4882a000, ap 15 10.0 */ |
| 3500 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3501 | ti,hwmods = "timer14"; |
| 3502 | reg = <0x2a000 0x4>, |
| 3503 | <0x2a010 0x4>; |
| 3504 | reg-names = "rev", "sysc"; |
| 3505 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3506 | SYSC_OMAP4_SOFTRESET)>; |
| 3507 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3508 | <SYSC_IDLE_NO>, |
| 3509 | <SYSC_IDLE_SMART>, |
| 3510 | <SYSC_IDLE_SMART_WKUP>; |
| 3511 | /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ |
| 3512 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER14_CLKCTRL 0>; |
| 3513 | clock-names = "fck"; |
| 3514 | #address-cells = <1>; |
| 3515 | #size-cells = <1>; |
| 3516 | ranges = <0x0 0x2a000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3517 | |
| 3518 | timer14: timer@0 { |
| 3519 | compatible = "ti,omap5430-timer"; |
| 3520 | reg = <0x0 0x80>; |
| 3521 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER14_CLKCTRL 24>; |
| 3522 | clock-names = "fck"; |
| 3523 | interrupts = <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>; |
| 3524 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3525 | }; |
| 3526 | |
| 3527 | target-module@2c000 { /* 0x4882c000, ap 17 02.0 */ |
| 3528 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3529 | ti,hwmods = "timer15"; |
| 3530 | reg = <0x2c000 0x4>, |
| 3531 | <0x2c010 0x4>; |
| 3532 | reg-names = "rev", "sysc"; |
| 3533 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3534 | SYSC_OMAP4_SOFTRESET)>; |
| 3535 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3536 | <SYSC_IDLE_NO>, |
| 3537 | <SYSC_IDLE_SMART>, |
| 3538 | <SYSC_IDLE_SMART_WKUP>; |
| 3539 | /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ |
| 3540 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 0>; |
| 3541 | clock-names = "fck"; |
| 3542 | #address-cells = <1>; |
| 3543 | #size-cells = <1>; |
| 3544 | ranges = <0x0 0x2c000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3545 | |
| 3546 | timer15: timer@0 { |
| 3547 | compatible = "ti,omap5430-timer"; |
| 3548 | reg = <0x0 0x80>; |
| 3549 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 24>; |
| 3550 | clock-names = "fck"; |
| 3551 | interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>; |
| 3552 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3553 | }; |
| 3554 | |
| 3555 | target-module@2e000 { /* 0x4882e000, ap 19 14.0 */ |
| 3556 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 3557 | ti,hwmods = "timer16"; |
| 3558 | reg = <0x2e000 0x4>, |
| 3559 | <0x2e010 0x4>; |
| 3560 | reg-names = "rev", "sysc"; |
| 3561 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 3562 | SYSC_OMAP4_SOFTRESET)>; |
| 3563 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3564 | <SYSC_IDLE_NO>, |
| 3565 | <SYSC_IDLE_SMART>, |
| 3566 | <SYSC_IDLE_SMART_WKUP>; |
| 3567 | /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */ |
| 3568 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 0>; |
| 3569 | clock-names = "fck"; |
| 3570 | #address-cells = <1>; |
| 3571 | #size-cells = <1>; |
| 3572 | ranges = <0x0 0x2e000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3573 | |
| 3574 | timer16: timer@0 { |
| 3575 | compatible = "ti,omap5430-timer"; |
| 3576 | reg = <0x0 0x80>; |
| 3577 | clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 24>; |
| 3578 | clock-names = "fck"; |
| 3579 | interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>; |
| 3580 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3581 | }; |
| 3582 | |
Keerthy | f7b9cb9 | 2019-05-17 06:44:06 +0530 | [diff] [blame] | 3583 | rtctarget: target-module@38000 { /* 0x48838000, ap 29 12.0 */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3584 | compatible = "ti,sysc-omap4-simple", "ti,sysc"; |
| 3585 | ti,hwmods = "rtcss"; |
| 3586 | reg = <0x38074 0x4>, |
| 3587 | <0x38078 0x4>; |
| 3588 | reg-names = "rev", "sysc"; |
| 3589 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3590 | <SYSC_IDLE_NO>, |
| 3591 | <SYSC_IDLE_SMART>, |
| 3592 | <SYSC_IDLE_SMART_WKUP>; |
| 3593 | /* Domains (P, C): rtc_pwrdm, rtc_clkdm */ |
| 3594 | clocks = <&rtc_clkctrl DRA7_RTC_RTCSS_CLKCTRL 0>; |
| 3595 | clock-names = "fck"; |
| 3596 | #address-cells = <1>; |
| 3597 | #size-cells = <1>; |
| 3598 | ranges = <0x0 0x38000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3599 | |
| 3600 | rtc: rtc@0 { |
| 3601 | compatible = "ti,am3352-rtc"; |
| 3602 | reg = <0x0 0x100>; |
| 3603 | interrupts = <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, |
| 3604 | <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>; |
| 3605 | clocks = <&sys_32k_ck>; |
| 3606 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3607 | }; |
| 3608 | |
| 3609 | target-module@3a000 { /* 0x4883a000, ap 33 3e.0 */ |
| 3610 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3611 | reg = <0x3a000 0x4>, |
| 3612 | <0x3a010 0x4>; |
| 3613 | reg-names = "rev", "sysc"; |
| 3614 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3615 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3616 | <SYSC_IDLE_NO>, |
| 3617 | <SYSC_IDLE_SMART>; |
| 3618 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3619 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX2_CLKCTRL 0>; |
| 3620 | clock-names = "fck"; |
| 3621 | #address-cells = <1>; |
| 3622 | #size-cells = <1>; |
| 3623 | ranges = <0x0 0x3a000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3624 | |
| 3625 | mailbox2: mailbox@0 { |
| 3626 | compatible = "ti,omap4-mailbox"; |
| 3627 | reg = <0x0 0x200>; |
| 3628 | interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>, |
| 3629 | <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>, |
| 3630 | <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>, |
| 3631 | <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>; |
| 3632 | #mbox-cells = <1>; |
| 3633 | ti,mbox-num-users = <4>; |
| 3634 | ti,mbox-num-fifos = <12>; |
| 3635 | status = "disabled"; |
| 3636 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3637 | }; |
| 3638 | |
| 3639 | target-module@3c000 { /* 0x4883c000, ap 35 3a.0 */ |
| 3640 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3641 | reg = <0x3c000 0x4>, |
| 3642 | <0x3c010 0x4>; |
| 3643 | reg-names = "rev", "sysc"; |
| 3644 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3645 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3646 | <SYSC_IDLE_NO>, |
| 3647 | <SYSC_IDLE_SMART>; |
| 3648 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3649 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX3_CLKCTRL 0>; |
| 3650 | clock-names = "fck"; |
| 3651 | #address-cells = <1>; |
| 3652 | #size-cells = <1>; |
| 3653 | ranges = <0x0 0x3c000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3654 | |
| 3655 | mailbox3: mailbox@0 { |
| 3656 | compatible = "ti,omap4-mailbox"; |
| 3657 | reg = <0x0 0x200>; |
| 3658 | interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>, |
| 3659 | <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>, |
| 3660 | <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>, |
| 3661 | <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>; |
| 3662 | #mbox-cells = <1>; |
| 3663 | ti,mbox-num-users = <4>; |
| 3664 | ti,mbox-num-fifos = <12>; |
| 3665 | status = "disabled"; |
| 3666 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3667 | }; |
| 3668 | |
| 3669 | target-module@3e000 { /* 0x4883e000, ap 37 46.0 */ |
| 3670 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3671 | reg = <0x3e000 0x4>, |
| 3672 | <0x3e010 0x4>; |
| 3673 | reg-names = "rev", "sysc"; |
| 3674 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3675 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3676 | <SYSC_IDLE_NO>, |
| 3677 | <SYSC_IDLE_SMART>; |
| 3678 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3679 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX4_CLKCTRL 0>; |
| 3680 | clock-names = "fck"; |
| 3681 | #address-cells = <1>; |
| 3682 | #size-cells = <1>; |
| 3683 | ranges = <0x0 0x3e000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3684 | |
| 3685 | mailbox4: mailbox@0 { |
| 3686 | compatible = "ti,omap4-mailbox"; |
| 3687 | reg = <0x0 0x200>; |
| 3688 | interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>, |
| 3689 | <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>, |
| 3690 | <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>, |
| 3691 | <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>; |
| 3692 | #mbox-cells = <1>; |
| 3693 | ti,mbox-num-users = <4>; |
| 3694 | ti,mbox-num-fifos = <12>; |
| 3695 | status = "disabled"; |
| 3696 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3697 | }; |
| 3698 | |
| 3699 | target-module@40000 { /* 0x48840000, ap 39 64.0 */ |
| 3700 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3701 | reg = <0x40000 0x4>, |
| 3702 | <0x40010 0x4>; |
| 3703 | reg-names = "rev", "sysc"; |
| 3704 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3705 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3706 | <SYSC_IDLE_NO>, |
| 3707 | <SYSC_IDLE_SMART>; |
| 3708 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3709 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX5_CLKCTRL 0>; |
| 3710 | clock-names = "fck"; |
| 3711 | #address-cells = <1>; |
| 3712 | #size-cells = <1>; |
| 3713 | ranges = <0x0 0x40000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3714 | |
| 3715 | mailbox5: mailbox@0 { |
| 3716 | compatible = "ti,omap4-mailbox"; |
| 3717 | reg = <0x0 0x200>; |
| 3718 | interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>, |
| 3719 | <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>, |
| 3720 | <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, |
| 3721 | <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>; |
| 3722 | #mbox-cells = <1>; |
| 3723 | ti,mbox-num-users = <4>; |
| 3724 | ti,mbox-num-fifos = <12>; |
| 3725 | status = "disabled"; |
| 3726 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3727 | }; |
| 3728 | |
| 3729 | target-module@42000 { /* 0x48842000, ap 41 4e.0 */ |
| 3730 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3731 | reg = <0x42000 0x4>, |
| 3732 | <0x42010 0x4>; |
| 3733 | reg-names = "rev", "sysc"; |
| 3734 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3735 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3736 | <SYSC_IDLE_NO>, |
| 3737 | <SYSC_IDLE_SMART>; |
| 3738 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3739 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX6_CLKCTRL 0>; |
| 3740 | clock-names = "fck"; |
| 3741 | #address-cells = <1>; |
| 3742 | #size-cells = <1>; |
| 3743 | ranges = <0x0 0x42000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3744 | |
| 3745 | mailbox6: mailbox@0 { |
| 3746 | compatible = "ti,omap4-mailbox"; |
| 3747 | reg = <0x0 0x200>; |
| 3748 | interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>, |
| 3749 | <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>, |
| 3750 | <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>, |
| 3751 | <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>; |
| 3752 | #mbox-cells = <1>; |
| 3753 | ti,mbox-num-users = <4>; |
| 3754 | ti,mbox-num-fifos = <12>; |
| 3755 | status = "disabled"; |
| 3756 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3757 | }; |
| 3758 | |
| 3759 | target-module@44000 { /* 0x48844000, ap 43 42.0 */ |
| 3760 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3761 | reg = <0x44000 0x4>, |
| 3762 | <0x44010 0x4>; |
| 3763 | reg-names = "rev", "sysc"; |
| 3764 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3765 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3766 | <SYSC_IDLE_NO>, |
| 3767 | <SYSC_IDLE_SMART>; |
| 3768 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3769 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX7_CLKCTRL 0>; |
| 3770 | clock-names = "fck"; |
| 3771 | #address-cells = <1>; |
| 3772 | #size-cells = <1>; |
| 3773 | ranges = <0x0 0x44000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3774 | |
| 3775 | mailbox7: mailbox@0 { |
| 3776 | compatible = "ti,omap4-mailbox"; |
| 3777 | reg = <0x0 0x200>; |
| 3778 | interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>, |
| 3779 | <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>, |
| 3780 | <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>, |
| 3781 | <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>; |
| 3782 | #mbox-cells = <1>; |
| 3783 | ti,mbox-num-users = <4>; |
| 3784 | ti,mbox-num-fifos = <12>; |
| 3785 | status = "disabled"; |
| 3786 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3787 | }; |
| 3788 | |
| 3789 | target-module@46000 { /* 0x48846000, ap 45 48.0 */ |
| 3790 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3791 | reg = <0x46000 0x4>, |
| 3792 | <0x46010 0x4>; |
| 3793 | reg-names = "rev", "sysc"; |
| 3794 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3795 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3796 | <SYSC_IDLE_NO>, |
| 3797 | <SYSC_IDLE_SMART>; |
| 3798 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3799 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX8_CLKCTRL 0>; |
| 3800 | clock-names = "fck"; |
| 3801 | #address-cells = <1>; |
| 3802 | #size-cells = <1>; |
| 3803 | ranges = <0x0 0x46000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3804 | |
| 3805 | mailbox8: mailbox@0 { |
| 3806 | compatible = "ti,omap4-mailbox"; |
| 3807 | reg = <0x0 0x200>; |
| 3808 | interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>, |
| 3809 | <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>, |
| 3810 | <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>, |
| 3811 | <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>; |
| 3812 | #mbox-cells = <1>; |
| 3813 | ti,mbox-num-users = <4>; |
| 3814 | ti,mbox-num-fifos = <12>; |
| 3815 | status = "disabled"; |
| 3816 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3817 | }; |
| 3818 | |
| 3819 | target-module@48000 { /* 0x48848000, ap 47 36.0 */ |
| 3820 | compatible = "ti,sysc"; |
| 3821 | status = "disabled"; |
| 3822 | #address-cells = <1>; |
| 3823 | #size-cells = <1>; |
| 3824 | ranges = <0x0 0x48000 0x1000>; |
| 3825 | }; |
| 3826 | |
| 3827 | target-module@4a000 { /* 0x4884a000, ap 49 38.0 */ |
| 3828 | compatible = "ti,sysc"; |
| 3829 | status = "disabled"; |
| 3830 | #address-cells = <1>; |
| 3831 | #size-cells = <1>; |
| 3832 | ranges = <0x0 0x4a000 0x1000>; |
| 3833 | }; |
| 3834 | |
| 3835 | target-module@4c000 { /* 0x4884c000, ap 51 44.0 */ |
| 3836 | compatible = "ti,sysc"; |
| 3837 | status = "disabled"; |
| 3838 | #address-cells = <1>; |
| 3839 | #size-cells = <1>; |
| 3840 | ranges = <0x0 0x4c000 0x1000>; |
| 3841 | }; |
| 3842 | |
| 3843 | target-module@4e000 { /* 0x4884e000, ap 53 4c.0 */ |
| 3844 | compatible = "ti,sysc"; |
| 3845 | status = "disabled"; |
| 3846 | #address-cells = <1>; |
| 3847 | #size-cells = <1>; |
| 3848 | ranges = <0x0 0x4e000 0x1000>; |
| 3849 | }; |
| 3850 | |
| 3851 | target-module@50000 { /* 0x48850000, ap 55 40.0 */ |
| 3852 | compatible = "ti,sysc"; |
| 3853 | status = "disabled"; |
| 3854 | #address-cells = <1>; |
| 3855 | #size-cells = <1>; |
| 3856 | ranges = <0x0 0x50000 0x1000>; |
| 3857 | }; |
| 3858 | |
| 3859 | target-module@52000 { /* 0x48852000, ap 57 54.0 */ |
| 3860 | compatible = "ti,sysc"; |
| 3861 | status = "disabled"; |
| 3862 | #address-cells = <1>; |
| 3863 | #size-cells = <1>; |
| 3864 | ranges = <0x0 0x52000 0x1000>; |
| 3865 | }; |
| 3866 | |
| 3867 | target-module@54000 { /* 0x48854000, ap 59 1a.0 */ |
| 3868 | compatible = "ti,sysc"; |
| 3869 | status = "disabled"; |
| 3870 | #address-cells = <1>; |
| 3871 | #size-cells = <1>; |
| 3872 | ranges = <0x0 0x54000 0x1000>; |
| 3873 | }; |
| 3874 | |
| 3875 | target-module@56000 { /* 0x48856000, ap 61 22.0 */ |
| 3876 | compatible = "ti,sysc"; |
| 3877 | status = "disabled"; |
| 3878 | #address-cells = <1>; |
| 3879 | #size-cells = <1>; |
| 3880 | ranges = <0x0 0x56000 0x1000>; |
| 3881 | }; |
| 3882 | |
| 3883 | target-module@58000 { /* 0x48858000, ap 63 2a.0 */ |
| 3884 | compatible = "ti,sysc"; |
| 3885 | status = "disabled"; |
| 3886 | #address-cells = <1>; |
| 3887 | #size-cells = <1>; |
| 3888 | ranges = <0x0 0x58000 0x1000>; |
| 3889 | }; |
| 3890 | |
| 3891 | target-module@5a000 { /* 0x4885a000, ap 65 5c.0 */ |
| 3892 | compatible = "ti,sysc"; |
| 3893 | status = "disabled"; |
| 3894 | #address-cells = <1>; |
| 3895 | #size-cells = <1>; |
| 3896 | ranges = <0x0 0x5a000 0x1000>; |
| 3897 | }; |
| 3898 | |
| 3899 | target-module@5c000 { /* 0x4885c000, ap 31 32.0 */ |
| 3900 | compatible = "ti,sysc"; |
| 3901 | status = "disabled"; |
| 3902 | #address-cells = <1>; |
| 3903 | #size-cells = <1>; |
| 3904 | ranges = <0x0 0x5c000 0x1000>; |
| 3905 | }; |
| 3906 | |
| 3907 | target-module@5e000 { /* 0x4885e000, ap 69 6c.0 */ |
| 3908 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3909 | reg = <0x5e000 0x4>, |
| 3910 | <0x5e010 0x4>; |
| 3911 | reg-names = "rev", "sysc"; |
| 3912 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3913 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3914 | <SYSC_IDLE_NO>, |
| 3915 | <SYSC_IDLE_SMART>; |
| 3916 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3917 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX9_CLKCTRL 0>; |
| 3918 | clock-names = "fck"; |
| 3919 | #address-cells = <1>; |
| 3920 | #size-cells = <1>; |
| 3921 | ranges = <0x0 0x5e000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3922 | |
| 3923 | mailbox9: mailbox@0 { |
| 3924 | compatible = "ti,omap4-mailbox"; |
| 3925 | reg = <0x0 0x200>; |
| 3926 | interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>, |
| 3927 | <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>, |
| 3928 | <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>, |
| 3929 | <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; |
| 3930 | #mbox-cells = <1>; |
| 3931 | ti,mbox-num-users = <4>; |
| 3932 | ti,mbox-num-fifos = <12>; |
| 3933 | status = "disabled"; |
| 3934 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3935 | }; |
| 3936 | |
| 3937 | target-module@60000 { /* 0x48860000, ap 71 4a.0 */ |
| 3938 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3939 | reg = <0x60000 0x4>, |
| 3940 | <0x60010 0x4>; |
| 3941 | reg-names = "rev", "sysc"; |
| 3942 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3943 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3944 | <SYSC_IDLE_NO>, |
| 3945 | <SYSC_IDLE_SMART>; |
| 3946 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3947 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX10_CLKCTRL 0>; |
| 3948 | clock-names = "fck"; |
| 3949 | #address-cells = <1>; |
| 3950 | #size-cells = <1>; |
| 3951 | ranges = <0x0 0x60000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3952 | |
| 3953 | mailbox10: mailbox@0 { |
| 3954 | compatible = "ti,omap4-mailbox"; |
| 3955 | reg = <0x0 0x200>; |
| 3956 | interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>, |
| 3957 | <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>, |
| 3958 | <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>, |
| 3959 | <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>; |
| 3960 | #mbox-cells = <1>; |
| 3961 | ti,mbox-num-users = <4>; |
| 3962 | ti,mbox-num-fifos = <12>; |
| 3963 | status = "disabled"; |
| 3964 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3965 | }; |
| 3966 | |
| 3967 | target-module@62000 { /* 0x48862000, ap 73 74.0 */ |
| 3968 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3969 | reg = <0x62000 0x4>, |
| 3970 | <0x62010 0x4>; |
| 3971 | reg-names = "rev", "sysc"; |
| 3972 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 3973 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 3974 | <SYSC_IDLE_NO>, |
| 3975 | <SYSC_IDLE_SMART>; |
| 3976 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 3977 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX11_CLKCTRL 0>; |
| 3978 | clock-names = "fck"; |
| 3979 | #address-cells = <1>; |
| 3980 | #size-cells = <1>; |
| 3981 | ranges = <0x0 0x62000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 3982 | |
| 3983 | mailbox11: mailbox@0 { |
| 3984 | compatible = "ti,omap4-mailbox"; |
| 3985 | reg = <0x0 0x200>; |
| 3986 | interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>, |
| 3987 | <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>, |
| 3988 | <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>, |
| 3989 | <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>; |
| 3990 | #mbox-cells = <1>; |
| 3991 | ti,mbox-num-users = <4>; |
| 3992 | ti,mbox-num-fifos = <12>; |
| 3993 | status = "disabled"; |
| 3994 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3995 | }; |
| 3996 | |
| 3997 | target-module@64000 { /* 0x48864000, ap 67 52.0 */ |
| 3998 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 3999 | reg = <0x64000 0x4>, |
| 4000 | <0x64010 0x4>; |
| 4001 | reg-names = "rev", "sysc"; |
| 4002 | ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; |
| 4003 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4004 | <SYSC_IDLE_NO>, |
| 4005 | <SYSC_IDLE_SMART>; |
| 4006 | /* Domains (P, C): core_pwrdm, l4cfg_clkdm */ |
| 4007 | clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX12_CLKCTRL 0>; |
| 4008 | clock-names = "fck"; |
| 4009 | #address-cells = <1>; |
| 4010 | #size-cells = <1>; |
| 4011 | ranges = <0x0 0x64000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4012 | |
| 4013 | mailbox12: mailbox@0 { |
| 4014 | compatible = "ti,omap4-mailbox"; |
| 4015 | reg = <0x0 0x200>; |
| 4016 | interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>, |
| 4017 | <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>, |
| 4018 | <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>, |
| 4019 | <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>; |
| 4020 | #mbox-cells = <1>; |
| 4021 | ti,mbox-num-users = <4>; |
| 4022 | ti,mbox-num-fifos = <12>; |
| 4023 | status = "disabled"; |
| 4024 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4025 | }; |
| 4026 | |
| 4027 | target-module@80000 { /* 0x48880000, ap 83 0e.1 */ |
| 4028 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 4029 | ti,hwmods = "usb_otg_ss1"; |
| 4030 | reg = <0x80000 0x4>, |
| 4031 | <0x80010 0x4>; |
| 4032 | reg-names = "rev", "sysc"; |
| 4033 | ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; |
| 4034 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 4035 | <SYSC_IDLE_NO>, |
| 4036 | <SYSC_IDLE_SMART>, |
| 4037 | <SYSC_IDLE_SMART_WKUP>; |
| 4038 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4039 | <SYSC_IDLE_NO>, |
| 4040 | <SYSC_IDLE_SMART>, |
| 4041 | <SYSC_IDLE_SMART_WKUP>; |
| 4042 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 4043 | clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 0>; |
| 4044 | clock-names = "fck"; |
| 4045 | #address-cells = <1>; |
| 4046 | #size-cells = <1>; |
| 4047 | ranges = <0x0 0x80000 0x20000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4048 | |
| 4049 | omap_dwc3_1: omap_dwc3_1@0 { |
| 4050 | compatible = "ti,dwc3"; |
| 4051 | reg = <0x0 0x10000>; |
| 4052 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
| 4053 | #address-cells = <1>; |
| 4054 | #size-cells = <1>; |
| 4055 | utmi-mode = <2>; |
| 4056 | ranges = <0 0 0x20000>; |
| 4057 | |
| 4058 | usb1: usb@10000 { |
| 4059 | compatible = "snps,dwc3"; |
| 4060 | reg = <0x10000 0x17000>; |
| 4061 | interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, |
| 4062 | <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, |
| 4063 | <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
| 4064 | interrupt-names = "peripheral", |
| 4065 | "host", |
| 4066 | "otg"; |
| 4067 | phys = <&usb2_phy1>, <&usb3_phy1>; |
| 4068 | phy-names = "usb2-phy", "usb3-phy"; |
| 4069 | maximum-speed = "super-speed"; |
| 4070 | dr_mode = "otg"; |
| 4071 | snps,dis_u3_susphy_quirk; |
| 4072 | snps,dis_u2_susphy_quirk; |
| 4073 | }; |
| 4074 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4075 | }; |
| 4076 | |
| 4077 | target-module@c0000 { /* 0x488c0000, ap 79 06.0 */ |
| 4078 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 4079 | ti,hwmods = "usb_otg_ss2"; |
| 4080 | reg = <0xc0000 0x4>, |
| 4081 | <0xc0010 0x4>; |
| 4082 | reg-names = "rev", "sysc"; |
| 4083 | ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; |
| 4084 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 4085 | <SYSC_IDLE_NO>, |
| 4086 | <SYSC_IDLE_SMART>, |
| 4087 | <SYSC_IDLE_SMART_WKUP>; |
| 4088 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4089 | <SYSC_IDLE_NO>, |
| 4090 | <SYSC_IDLE_SMART>, |
| 4091 | <SYSC_IDLE_SMART_WKUP>; |
| 4092 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 4093 | clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS2_CLKCTRL 0>; |
| 4094 | clock-names = "fck"; |
| 4095 | #address-cells = <1>; |
| 4096 | #size-cells = <1>; |
| 4097 | ranges = <0x0 0xc0000 0x20000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4098 | |
| 4099 | omap_dwc3_2: omap_dwc3_2@0 { |
| 4100 | compatible = "ti,dwc3"; |
| 4101 | reg = <0x0 0x10000>; |
| 4102 | interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; |
| 4103 | #address-cells = <1>; |
| 4104 | #size-cells = <1>; |
| 4105 | utmi-mode = <2>; |
| 4106 | ranges = <0 0 0x20000>; |
| 4107 | |
| 4108 | usb2: usb@10000 { |
| 4109 | compatible = "snps,dwc3"; |
| 4110 | reg = <0x10000 0x17000>; |
| 4111 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, |
| 4112 | <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, |
| 4113 | <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; |
| 4114 | interrupt-names = "peripheral", |
| 4115 | "host", |
| 4116 | "otg"; |
| 4117 | phys = <&usb2_phy2>; |
| 4118 | phy-names = "usb2-phy"; |
| 4119 | maximum-speed = "high-speed"; |
| 4120 | dr_mode = "otg"; |
| 4121 | snps,dis_u3_susphy_quirk; |
| 4122 | snps,dis_u2_susphy_quirk; |
| 4123 | snps,dis_metastability_quirk; |
| 4124 | }; |
| 4125 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4126 | }; |
| 4127 | |
Roger Quadros | bcbb63b | 2019-04-08 12:42:49 +0300 | [diff] [blame] | 4128 | usb3_tm: target-module@100000 { /* 0x48900000, ap 85 04.0 */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4129 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 4130 | ti,hwmods = "usb_otg_ss3"; |
| 4131 | reg = <0x100000 0x4>, |
| 4132 | <0x100010 0x4>; |
| 4133 | reg-names = "rev", "sysc"; |
| 4134 | ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; |
| 4135 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 4136 | <SYSC_IDLE_NO>, |
| 4137 | <SYSC_IDLE_SMART>, |
| 4138 | <SYSC_IDLE_SMART_WKUP>; |
| 4139 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4140 | <SYSC_IDLE_NO>, |
| 4141 | <SYSC_IDLE_SMART>, |
| 4142 | <SYSC_IDLE_SMART_WKUP>; |
| 4143 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 4144 | clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS3_CLKCTRL 0>; |
| 4145 | clock-names = "fck"; |
| 4146 | #address-cells = <1>; |
| 4147 | #size-cells = <1>; |
| 4148 | ranges = <0x0 0x100000 0x20000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4149 | |
| 4150 | omap_dwc3_3: omap_dwc3_3@0 { |
| 4151 | compatible = "ti,dwc3"; |
| 4152 | reg = <0x0 0x10000>; |
| 4153 | interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>; |
| 4154 | #address-cells = <1>; |
| 4155 | #size-cells = <1>; |
| 4156 | utmi-mode = <2>; |
| 4157 | ranges = <0 0 0x20000>; |
| 4158 | status = "disabled"; |
| 4159 | |
| 4160 | usb3: usb@10000 { |
| 4161 | compatible = "snps,dwc3"; |
| 4162 | reg = <0x10000 0x17000>; |
| 4163 | interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, |
| 4164 | <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, |
| 4165 | <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>; |
| 4166 | interrupt-names = "peripheral", |
| 4167 | "host", |
| 4168 | "otg"; |
| 4169 | maximum-speed = "high-speed"; |
| 4170 | dr_mode = "otg"; |
| 4171 | snps,dis_u3_susphy_quirk; |
| 4172 | snps,dis_u2_susphy_quirk; |
| 4173 | }; |
| 4174 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4175 | }; |
| 4176 | |
Roger Quadros | bcbb63b | 2019-04-08 12:42:49 +0300 | [diff] [blame] | 4177 | usb4_tm: target-module@140000 { /* 0x48940000, ap 75 3c.0 */ |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4178 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 4179 | ti,hwmods = "usb_otg_ss4"; |
| 4180 | reg = <0x140000 0x4>, |
| 4181 | <0x140010 0x4>; |
| 4182 | reg-names = "rev", "sysc"; |
| 4183 | ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; |
| 4184 | ti,sysc-midle = <SYSC_IDLE_FORCE>, |
| 4185 | <SYSC_IDLE_NO>, |
| 4186 | <SYSC_IDLE_SMART>, |
| 4187 | <SYSC_IDLE_SMART_WKUP>; |
| 4188 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4189 | <SYSC_IDLE_NO>, |
| 4190 | <SYSC_IDLE_SMART>, |
| 4191 | <SYSC_IDLE_SMART_WKUP>; |
| 4192 | /* Domains (P, C): l3init_pwrdm, l3init_clkdm */ |
| 4193 | clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS4_CLKCTRL 0>; |
| 4194 | clock-names = "fck"; |
| 4195 | #address-cells = <1>; |
| 4196 | #size-cells = <1>; |
| 4197 | ranges = <0x0 0x140000 0x20000>; |
| 4198 | }; |
| 4199 | |
| 4200 | target-module@170000 { /* 0x48970000, ap 21 0a.0 */ |
| 4201 | compatible = "ti,sysc"; |
| 4202 | status = "disabled"; |
| 4203 | #address-cells = <1>; |
| 4204 | #size-cells = <1>; |
| 4205 | ranges = <0x0 0x170000 0x10000>; |
| 4206 | }; |
| 4207 | |
| 4208 | target-module@190000 { /* 0x48990000, ap 23 2e.0 */ |
| 4209 | compatible = "ti,sysc"; |
| 4210 | status = "disabled"; |
| 4211 | #address-cells = <1>; |
| 4212 | #size-cells = <1>; |
| 4213 | ranges = <0x0 0x190000 0x10000>; |
| 4214 | }; |
| 4215 | |
| 4216 | target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */ |
| 4217 | compatible = "ti,sysc"; |
| 4218 | status = "disabled"; |
| 4219 | #address-cells = <1>; |
| 4220 | #size-cells = <1>; |
| 4221 | ranges = <0x0 0x1b0000 0x10000>; |
| 4222 | }; |
| 4223 | |
| 4224 | target-module@1d0000 { /* 0x489d0000, ap 27 30.0 */ |
| 4225 | compatible = "ti,sysc"; |
| 4226 | status = "disabled"; |
| 4227 | #address-cells = <1>; |
| 4228 | #size-cells = <1>; |
| 4229 | ranges = <0x0 0x1d0000 0x10000>; |
| 4230 | }; |
| 4231 | }; |
| 4232 | }; |
| 4233 | |
| 4234 | &l4_wkup { /* 0x4ae00000 */ |
| 4235 | compatible = "ti,dra7-l4-wkup", "simple-bus"; |
| 4236 | reg = <0x4ae00000 0x800>, |
| 4237 | <0x4ae00800 0x800>, |
| 4238 | <0x4ae01000 0x1000>; |
| 4239 | reg-names = "ap", "la", "ia0"; |
| 4240 | #address-cells = <1>; |
| 4241 | #size-cells = <1>; |
| 4242 | ranges = <0x00000000 0x4ae00000 0x010000>, /* segment 0 */ |
| 4243 | <0x00010000 0x4ae10000 0x010000>, /* segment 1 */ |
| 4244 | <0x00020000 0x4ae20000 0x010000>, /* segment 2 */ |
| 4245 | <0x00030000 0x4ae30000 0x010000>; /* segment 3 */ |
| 4246 | |
| 4247 | segment@0 { /* 0x4ae00000 */ |
| 4248 | compatible = "simple-bus"; |
| 4249 | #address-cells = <1>; |
| 4250 | #size-cells = <1>; |
| 4251 | ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ |
| 4252 | <0x00001000 0x00001000 0x001000>, /* ap 1 */ |
| 4253 | <0x00000800 0x00000800 0x000800>, /* ap 2 */ |
| 4254 | <0x00006000 0x00006000 0x002000>, /* ap 3 */ |
| 4255 | <0x00008000 0x00008000 0x001000>, /* ap 4 */ |
| 4256 | <0x00004000 0x00004000 0x001000>, /* ap 15 */ |
| 4257 | <0x00005000 0x00005000 0x001000>, /* ap 16 */ |
| 4258 | <0x0000c000 0x0000c000 0x001000>, /* ap 17 */ |
| 4259 | <0x0000d000 0x0000d000 0x001000>; /* ap 18 */ |
| 4260 | |
| 4261 | target-module@4000 { /* 0x4ae04000, ap 15 40.0 */ |
| 4262 | compatible = "ti,sysc-omap2", "ti,sysc"; |
| 4263 | ti,hwmods = "counter_32k"; |
| 4264 | reg = <0x4000 0x4>, |
| 4265 | <0x4010 0x4>; |
| 4266 | reg-names = "rev", "sysc"; |
| 4267 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4268 | <SYSC_IDLE_NO>, |
| 4269 | <SYSC_IDLE_SMART>, |
| 4270 | <SYSC_IDLE_SMART_WKUP>; |
| 4271 | /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ |
| 4272 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_COUNTER_32K_CLKCTRL 0>; |
| 4273 | clock-names = "fck"; |
| 4274 | #address-cells = <1>; |
| 4275 | #size-cells = <1>; |
| 4276 | ranges = <0x0 0x4000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4277 | |
| 4278 | counter32k: counter@0 { |
| 4279 | compatible = "ti,omap-counter32k"; |
| 4280 | reg = <0x0 0x40>; |
| 4281 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4282 | }; |
| 4283 | |
| 4284 | target-module@6000 { /* 0x4ae06000, ap 3 10.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4285 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 4286 | reg = <0x6000 0x4>; |
| 4287 | reg-names = "rev"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4288 | #address-cells = <1>; |
| 4289 | #size-cells = <1>; |
| 4290 | ranges = <0x0 0x6000 0x2000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4291 | |
| 4292 | prm: prm@0 { |
| 4293 | compatible = "ti,dra7-prm", "simple-bus"; |
| 4294 | reg = <0 0x3000>; |
| 4295 | interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; |
| 4296 | #address-cells = <1>; |
| 4297 | #size-cells = <1>; |
| 4298 | ranges = <0 0 0x3000>; |
| 4299 | |
| 4300 | prm_clocks: clocks { |
| 4301 | #address-cells = <1>; |
| 4302 | #size-cells = <0>; |
| 4303 | }; |
| 4304 | |
| 4305 | prm_clockdomains: clockdomains { |
| 4306 | }; |
| 4307 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4308 | }; |
| 4309 | |
| 4310 | target-module@c000 { /* 0x4ae0c000, ap 17 50.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4311 | compatible = "ti,sysc-omap4", "ti,sysc"; |
| 4312 | reg = <0xc000 0x4>; |
| 4313 | reg-names = "rev"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4314 | #address-cells = <1>; |
| 4315 | #size-cells = <1>; |
| 4316 | ranges = <0x0 0xc000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4317 | |
| 4318 | scm_wkup: scm_conf@0 { |
| 4319 | compatible = "syscon"; |
| 4320 | reg = <0 0x1000>; |
| 4321 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4322 | }; |
| 4323 | }; |
| 4324 | |
| 4325 | segment@10000 { /* 0x4ae10000 */ |
| 4326 | compatible = "simple-bus"; |
| 4327 | #address-cells = <1>; |
| 4328 | #size-cells = <1>; |
| 4329 | ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */ |
| 4330 | <0x00001000 0x00011000 0x001000>, /* ap 6 */ |
| 4331 | <0x00004000 0x00014000 0x001000>, /* ap 7 */ |
| 4332 | <0x00005000 0x00015000 0x001000>, /* ap 8 */ |
| 4333 | <0x00008000 0x00018000 0x001000>, /* ap 9 */ |
| 4334 | <0x00009000 0x00019000 0x001000>, /* ap 10 */ |
| 4335 | <0x0000c000 0x0001c000 0x001000>, /* ap 11 */ |
| 4336 | <0x0000d000 0x0001d000 0x001000>; /* ap 12 */ |
| 4337 | |
| 4338 | target-module@0 { /* 0x4ae10000, ap 5 20.0 */ |
| 4339 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4340 | reg = <0x0 0x4>, |
| 4341 | <0x10 0x4>, |
| 4342 | <0x114 0x4>; |
| 4343 | reg-names = "rev", "sysc", "syss"; |
| 4344 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 4345 | SYSC_OMAP2_SOFTRESET | |
| 4346 | SYSC_OMAP2_AUTOIDLE)>; |
| 4347 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4348 | <SYSC_IDLE_NO>, |
| 4349 | <SYSC_IDLE_SMART>, |
| 4350 | <SYSC_IDLE_SMART_WKUP>; |
| 4351 | ti,syss-mask = <1>; |
| 4352 | /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ |
| 4353 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_GPIO1_CLKCTRL 0>, |
| 4354 | <&wkupaon_clkctrl DRA7_WKUPAON_GPIO1_CLKCTRL 8>; |
| 4355 | clock-names = "fck", "dbclk"; |
| 4356 | #address-cells = <1>; |
| 4357 | #size-cells = <1>; |
| 4358 | ranges = <0x0 0x0 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4359 | |
| 4360 | gpio1: gpio@0 { |
| 4361 | compatible = "ti,omap4-gpio"; |
| 4362 | reg = <0x0 0x200>; |
| 4363 | interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; |
| 4364 | gpio-controller; |
| 4365 | #gpio-cells = <2>; |
| 4366 | interrupt-controller; |
| 4367 | #interrupt-cells = <2>; |
| 4368 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4369 | }; |
| 4370 | |
| 4371 | target-module@4000 { /* 0x4ae14000, ap 7 28.0 */ |
| 4372 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4373 | reg = <0x4000 0x4>, |
| 4374 | <0x4010 0x4>, |
| 4375 | <0x4014 0x4>; |
| 4376 | reg-names = "rev", "sysc", "syss"; |
| 4377 | ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | |
| 4378 | SYSC_OMAP2_SOFTRESET)>; |
| 4379 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4380 | <SYSC_IDLE_NO>, |
| 4381 | <SYSC_IDLE_SMART>, |
| 4382 | <SYSC_IDLE_SMART_WKUP>; |
| 4383 | ti,syss-mask = <1>; |
| 4384 | /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ |
| 4385 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_WD_TIMER2_CLKCTRL 0>; |
| 4386 | clock-names = "fck"; |
| 4387 | #address-cells = <1>; |
| 4388 | #size-cells = <1>; |
| 4389 | ranges = <0x0 0x4000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4390 | |
| 4391 | wdt2: wdt@0 { |
| 4392 | compatible = "ti,omap3-wdt"; |
| 4393 | reg = <0x0 0x80>; |
| 4394 | interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; |
| 4395 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4396 | }; |
| 4397 | |
| 4398 | target-module@8000 { /* 0x4ae18000, ap 9 30.0 */ |
| 4399 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 4400 | ti,hwmods = "timer1"; |
| 4401 | reg = <0x8000 0x4>, |
| 4402 | <0x8010 0x4>; |
| 4403 | reg-names = "rev", "sysc"; |
| 4404 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 4405 | SYSC_OMAP4_SOFTRESET)>; |
| 4406 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4407 | <SYSC_IDLE_NO>, |
| 4408 | <SYSC_IDLE_SMART>, |
| 4409 | <SYSC_IDLE_SMART_WKUP>; |
| 4410 | /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ |
| 4411 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 0>; |
| 4412 | clock-names = "fck"; |
| 4413 | #address-cells = <1>; |
| 4414 | #size-cells = <1>; |
| 4415 | ranges = <0x0 0x8000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4416 | |
| 4417 | timer1: timer@0 { |
| 4418 | compatible = "ti,omap5430-timer"; |
| 4419 | reg = <0x0 0x80>; |
| 4420 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>; |
| 4421 | clock-names = "fck"; |
| 4422 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; |
| 4423 | ti,timer-alwon; |
| 4424 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4425 | }; |
| 4426 | |
| 4427 | target-module@c000 { /* 0x4ae1c000, ap 11 38.0 */ |
| 4428 | compatible = "ti,sysc"; |
| 4429 | status = "disabled"; |
| 4430 | #address-cells = <1>; |
| 4431 | #size-cells = <1>; |
| 4432 | ranges = <0x0 0xc000 0x1000>; |
| 4433 | }; |
| 4434 | }; |
| 4435 | |
| 4436 | segment@20000 { /* 0x4ae20000 */ |
| 4437 | compatible = "simple-bus"; |
| 4438 | #address-cells = <1>; |
| 4439 | #size-cells = <1>; |
| 4440 | ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */ |
| 4441 | <0x0000a000 0x0002a000 0x001000>, /* ap 14 */ |
| 4442 | <0x00000000 0x00020000 0x001000>, /* ap 19 */ |
| 4443 | <0x00001000 0x00021000 0x001000>, /* ap 20 */ |
| 4444 | <0x00002000 0x00022000 0x001000>, /* ap 21 */ |
| 4445 | <0x00003000 0x00023000 0x001000>, /* ap 22 */ |
| 4446 | <0x00007000 0x00027000 0x000400>, /* ap 23 */ |
| 4447 | <0x00008000 0x00028000 0x000800>, /* ap 24 */ |
| 4448 | <0x00009000 0x00029000 0x000100>, /* ap 25 */ |
| 4449 | <0x00008800 0x00028800 0x000200>, /* ap 26 */ |
| 4450 | <0x00008a00 0x00028a00 0x000100>, /* ap 27 */ |
| 4451 | <0x0000b000 0x0002b000 0x001000>, /* ap 28 */ |
| 4452 | <0x0000c000 0x0002c000 0x001000>, /* ap 29 */ |
| 4453 | <0x0000f000 0x0002f000 0x001000>; /* ap 32 */ |
| 4454 | |
| 4455 | target-module@0 { /* 0x4ae20000, ap 19 08.0 */ |
| 4456 | compatible = "ti,sysc-omap4-timer", "ti,sysc"; |
| 4457 | ti,hwmods = "timer12"; |
| 4458 | reg = <0x0 0x4>, |
| 4459 | <0x10 0x4>; |
| 4460 | reg-names = "rev", "sysc"; |
| 4461 | ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | |
| 4462 | SYSC_OMAP4_SOFTRESET)>; |
| 4463 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4464 | <SYSC_IDLE_NO>, |
| 4465 | <SYSC_IDLE_SMART>, |
| 4466 | <SYSC_IDLE_SMART_WKUP>; |
| 4467 | /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ |
| 4468 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER12_CLKCTRL 0>; |
| 4469 | clock-names = "fck"; |
| 4470 | #address-cells = <1>; |
| 4471 | #size-cells = <1>; |
| 4472 | ranges = <0x0 0x0 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4473 | |
| 4474 | timer12: timer@0 { |
| 4475 | compatible = "ti,omap5430-timer"; |
| 4476 | reg = <0x0 0x80>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4477 | interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; |
| 4478 | ti,timer-alwon; |
| 4479 | ti,timer-secure; |
| 4480 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4481 | }; |
| 4482 | |
| 4483 | target-module@2000 { /* 0x4ae22000, ap 21 18.0 */ |
| 4484 | compatible = "ti,sysc"; |
| 4485 | status = "disabled"; |
| 4486 | #address-cells = <1>; |
| 4487 | #size-cells = <1>; |
| 4488 | ranges = <0x0 0x2000 0x1000>; |
| 4489 | }; |
| 4490 | |
| 4491 | target-module@6000 { /* 0x4ae26000, ap 13 48.0 */ |
| 4492 | compatible = "ti,sysc"; |
| 4493 | status = "disabled"; |
| 4494 | #address-cells = <1>; |
| 4495 | #size-cells = <1>; |
| 4496 | ranges = <0x00000000 0x00006000 0x00001000>, |
| 4497 | <0x00001000 0x00007000 0x00000400>, |
| 4498 | <0x00002000 0x00008000 0x00000800>, |
| 4499 | <0x00002800 0x00008800 0x00000200>, |
| 4500 | <0x00002a00 0x00008a00 0x00000100>, |
| 4501 | <0x00003000 0x00009000 0x00000100>; |
| 4502 | }; |
| 4503 | |
| 4504 | target-module@b000 { /* 0x4ae2b000, ap 28 02.0 */ |
| 4505 | compatible = "ti,sysc-omap2", "ti,sysc"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4506 | reg = <0xb050 0x4>, |
| 4507 | <0xb054 0x4>, |
| 4508 | <0xb058 0x4>; |
| 4509 | reg-names = "rev", "sysc", "syss"; |
| 4510 | ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | |
| 4511 | SYSC_OMAP2_SOFTRESET | |
| 4512 | SYSC_OMAP2_AUTOIDLE)>; |
| 4513 | ti,sysc-sidle = <SYSC_IDLE_FORCE>, |
| 4514 | <SYSC_IDLE_NO>, |
| 4515 | <SYSC_IDLE_SMART>, |
| 4516 | <SYSC_IDLE_SMART_WKUP>; |
| 4517 | ti,syss-mask = <1>; |
| 4518 | /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */ |
| 4519 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_UART10_CLKCTRL 0>; |
| 4520 | clock-names = "fck"; |
| 4521 | #address-cells = <1>; |
| 4522 | #size-cells = <1>; |
| 4523 | ranges = <0x0 0xb000 0x1000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4524 | |
| 4525 | uart10: serial@0 { |
| 4526 | compatible = "ti,dra742-uart", "ti,omap4-uart"; |
| 4527 | reg = <0x0 0x100>; |
| 4528 | interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; |
| 4529 | clock-frequency = <48000000>; |
| 4530 | status = "disabled"; |
| 4531 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4532 | }; |
| 4533 | |
| 4534 | target-module@f000 { /* 0x4ae2f000, ap 32 58.0 */ |
| 4535 | compatible = "ti,sysc"; |
| 4536 | status = "disabled"; |
| 4537 | #address-cells = <1>; |
| 4538 | #size-cells = <1>; |
| 4539 | ranges = <0x0 0xf000 0x1000>; |
| 4540 | }; |
| 4541 | }; |
| 4542 | |
| 4543 | segment@30000 { /* 0x4ae30000 */ |
| 4544 | compatible = "simple-bus"; |
| 4545 | #address-cells = <1>; |
| 4546 | #size-cells = <1>; |
| 4547 | ranges = <0x0000c000 0x0003c000 0x002000>, /* ap 30 */ |
| 4548 | <0x0000e000 0x0003e000 0x001000>, /* ap 31 */ |
| 4549 | <0x00000000 0x00030000 0x001000>, /* ap 33 */ |
| 4550 | <0x00001000 0x00031000 0x001000>, /* ap 34 */ |
| 4551 | <0x00002000 0x00032000 0x001000>, /* ap 35 */ |
| 4552 | <0x00003000 0x00033000 0x001000>, /* ap 36 */ |
| 4553 | <0x00004000 0x00034000 0x001000>, /* ap 37 */ |
| 4554 | <0x00005000 0x00035000 0x001000>, /* ap 38 */ |
| 4555 | <0x00006000 0x00036000 0x001000>, /* ap 39 */ |
| 4556 | <0x00007000 0x00037000 0x001000>, /* ap 40 */ |
| 4557 | <0x00008000 0x00038000 0x001000>, /* ap 41 */ |
| 4558 | <0x00009000 0x00039000 0x001000>, /* ap 42 */ |
| 4559 | <0x0000a000 0x0003a000 0x001000>; /* ap 43 */ |
| 4560 | |
| 4561 | target-module@1000 { /* 0x4ae31000, ap 34 60.0 */ |
| 4562 | compatible = "ti,sysc"; |
| 4563 | status = "disabled"; |
| 4564 | #address-cells = <1>; |
| 4565 | #size-cells = <1>; |
| 4566 | ranges = <0x0 0x1000 0x1000>; |
| 4567 | }; |
| 4568 | |
| 4569 | target-module@3000 { /* 0x4ae33000, ap 36 0a.0 */ |
| 4570 | compatible = "ti,sysc"; |
| 4571 | status = "disabled"; |
| 4572 | #address-cells = <1>; |
| 4573 | #size-cells = <1>; |
| 4574 | ranges = <0x0 0x3000 0x1000>; |
| 4575 | }; |
| 4576 | |
| 4577 | target-module@5000 { /* 0x4ae35000, ap 38 0c.0 */ |
| 4578 | compatible = "ti,sysc"; |
| 4579 | status = "disabled"; |
| 4580 | #address-cells = <1>; |
| 4581 | #size-cells = <1>; |
| 4582 | ranges = <0x0 0x5000 0x1000>; |
| 4583 | }; |
| 4584 | |
| 4585 | target-module@7000 { /* 0x4ae37000, ap 40 68.0 */ |
| 4586 | compatible = "ti,sysc"; |
| 4587 | status = "disabled"; |
| 4588 | #address-cells = <1>; |
| 4589 | #size-cells = <1>; |
| 4590 | ranges = <0x0 0x7000 0x1000>; |
| 4591 | }; |
| 4592 | |
| 4593 | target-module@9000 { /* 0x4ae39000, ap 42 70.0 */ |
| 4594 | compatible = "ti,sysc"; |
| 4595 | status = "disabled"; |
| 4596 | #address-cells = <1>; |
| 4597 | #size-cells = <1>; |
| 4598 | ranges = <0x0 0x9000 0x1000>; |
| 4599 | }; |
| 4600 | |
| 4601 | target-module@c000 { /* 0x4ae3c000, ap 30 04.0 */ |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4602 | compatible = "ti,sysc-omap4", "ti,sysc"; |
Tony Lindgren | 89bbc6f | 2019-07-22 03:44:42 -0700 | [diff] [blame] | 4603 | reg = <0xc020 0x4>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4604 | reg-names = "rev"; |
| 4605 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_DCAN1_CLKCTRL 0>; |
| 4606 | clock-names = "fck"; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4607 | #address-cells = <1>; |
| 4608 | #size-cells = <1>; |
| 4609 | ranges = <0x0 0xc000 0x2000>; |
Tony Lindgren | 4ed0dfe | 2018-09-27 13:39:07 -0700 | [diff] [blame] | 4610 | |
| 4611 | dcan1: can@0 { |
| 4612 | compatible = "ti,dra7-d_can"; |
| 4613 | reg = <0x0 0x2000>; |
| 4614 | syscon-raminit = <&scm_conf 0x558 0>; |
| 4615 | interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>; |
| 4616 | clocks = <&wkupaon_clkctrl DRA7_WKUPAON_DCAN1_CLKCTRL 24>; |
| 4617 | status = "disabled"; |
| 4618 | }; |
Tony Lindgren | 549fce0 | 2018-09-27 13:36:28 -0700 | [diff] [blame] | 4619 | }; |
| 4620 | }; |
| 4621 | }; |
| 4622 | |