blob: 7e5c0d4f438e703f423ef31bae758d0c2fe8b451 [file] [log] [blame]
Tony Lindgren549fce02018-09-27 13:36:28 -07001&l4_cfg { /* 0x4a000000 */
2 compatible = "ti,dra7-l4-cfg", "simple-bus";
3 reg = <0x4a000000 0x800>,
4 <0x4a000800 0x800>,
5 <0x4a001000 0x1000>;
6 reg-names = "ap", "la", "ia0";
7 #address-cells = <1>;
8 #size-cells = <1>;
9 ranges = <0x00000000 0x4a000000 0x100000>, /* segment 0 */
10 <0x00100000 0x4a100000 0x100000>, /* segment 1 */
11 <0x00200000 0x4a200000 0x100000>; /* segment 2 */
12
13 segment@0 { /* 0x4a000000 */
14 compatible = "simple-bus";
15 #address-cells = <1>;
16 #size-cells = <1>;
17 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
18 <0x00000800 0x00000800 0x000800>, /* ap 1 */
19 <0x00001000 0x00001000 0x001000>, /* ap 2 */
20 <0x00002000 0x00002000 0x002000>, /* ap 3 */
21 <0x00004000 0x00004000 0x001000>, /* ap 4 */
22 <0x00005000 0x00005000 0x001000>, /* ap 5 */
23 <0x00006000 0x00006000 0x001000>, /* ap 6 */
24 <0x00008000 0x00008000 0x002000>, /* ap 7 */
25 <0x0000a000 0x0000a000 0x001000>, /* ap 8 */
26 <0x00056000 0x00056000 0x001000>, /* ap 9 */
27 <0x00057000 0x00057000 0x001000>, /* ap 10 */
28 <0x0005e000 0x0005e000 0x002000>, /* ap 11 */
29 <0x00060000 0x00060000 0x001000>, /* ap 12 */
30 <0x00080000 0x00080000 0x008000>, /* ap 13 */
31 <0x00088000 0x00088000 0x001000>, /* ap 14 */
32 <0x000a0000 0x000a0000 0x008000>, /* ap 15 */
33 <0x000a8000 0x000a8000 0x001000>, /* ap 16 */
34 <0x000d9000 0x000d9000 0x001000>, /* ap 17 */
35 <0x000da000 0x000da000 0x001000>, /* ap 18 */
36 <0x000dd000 0x000dd000 0x001000>, /* ap 19 */
37 <0x000de000 0x000de000 0x001000>, /* ap 20 */
38 <0x000e0000 0x000e0000 0x001000>, /* ap 21 */
39 <0x000e1000 0x000e1000 0x001000>, /* ap 22 */
40 <0x000f4000 0x000f4000 0x001000>, /* ap 23 */
41 <0x000f5000 0x000f5000 0x001000>, /* ap 24 */
42 <0x000f6000 0x000f6000 0x001000>, /* ap 25 */
43 <0x000f7000 0x000f7000 0x001000>, /* ap 26 */
44 <0x00090000 0x00090000 0x008000>, /* ap 59 */
45 <0x00098000 0x00098000 0x001000>; /* ap 60 */
46
47 target-module@2000 { /* 0x4a002000, ap 3 08.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -070048 compatible = "ti,sysc-omap4", "ti,sysc";
49 reg = <0x2000 0x4>;
50 reg-names = "rev";
Tony Lindgren549fce02018-09-27 13:36:28 -070051 #address-cells = <1>;
52 #size-cells = <1>;
53 ranges = <0x0 0x2000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -070054
55 scm: scm@0 {
56 compatible = "ti,dra7-scm-core", "simple-bus";
57 reg = <0 0x2000>;
58 #address-cells = <1>;
59 #size-cells = <1>;
60 ranges = <0 0 0x2000>;
61
62 scm_conf: scm_conf@0 {
63 compatible = "syscon", "simple-bus";
64 reg = <0x0 0x1400>;
65 #address-cells = <1>;
66 #size-cells = <1>;
67 ranges = <0 0x0 0x1400>;
68
69 pbias_regulator: pbias_regulator@e00 {
70 compatible = "ti,pbias-dra7", "ti,pbias-omap";
71 reg = <0xe00 0x4>;
72 syscon = <&scm_conf>;
73 pbias_mmc_reg: pbias_mmc_omap5 {
74 regulator-name = "pbias_mmc_omap5";
75 regulator-min-microvolt = <1800000>;
76 regulator-max-microvolt = <3300000>;
77 };
78 };
79
80 scm_conf_clocks: clocks {
81 #address-cells = <1>;
82 #size-cells = <0>;
83 };
84 };
85
86 phy_sel: cpsw-phy-sel@554 {
87 compatible = "ti,dra7xx-cpsw-phy-sel";
88 reg= <0x554 0x4>;
89 reg-names = "gmii-sel";
90 };
91
92 dra7_pmx_core: pinmux@1400 {
93 compatible = "ti,dra7-padconf",
94 "pinctrl-single";
95 reg = <0x1400 0x0468>;
96 #address-cells = <1>;
97 #size-cells = <0>;
98 #pinctrl-cells = <1>;
99 #interrupt-cells = <1>;
100 interrupt-controller;
101 pinctrl-single,register-width = <32>;
102 pinctrl-single,function-mask = <0x3fffffff>;
103 };
104
105 scm_conf1: scm_conf@1c04 {
106 compatible = "syscon";
107 reg = <0x1c04 0x0020>;
108 #syscon-cells = <2>;
109 };
110
111 scm_conf_pcie: scm_conf@1c24 {
112 compatible = "syscon";
113 reg = <0x1c24 0x0024>;
114 };
115
116 sdma_xbar: dma-router@b78 {
117 compatible = "ti,dra7-dma-crossbar";
118 reg = <0xb78 0xfc>;
119 #dma-cells = <1>;
120 dma-requests = <205>;
121 ti,dma-safe-map = <0>;
122 dma-masters = <&sdma>;
123 };
124
125 edma_xbar: dma-router@c78 {
126 compatible = "ti,dra7-dma-crossbar";
127 reg = <0xc78 0x7c>;
128 #dma-cells = <2>;
129 dma-requests = <204>;
130 ti,dma-safe-map = <0>;
131 dma-masters = <&edma>;
132 };
133 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700134 };
135
136 target-module@5000 { /* 0x4a005000, ap 5 10.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700137 compatible = "ti,sysc-omap4", "ti,sysc";
138 reg = <0x5000 0x4>;
139 reg-names = "rev";
Tony Lindgren549fce02018-09-27 13:36:28 -0700140 #address-cells = <1>;
141 #size-cells = <1>;
142 ranges = <0x0 0x5000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700143
144 cm_core_aon: cm_core_aon@0 {
145 compatible = "ti,dra7-cm-core-aon",
146 "simple-bus";
147 #address-cells = <1>;
148 #size-cells = <1>;
149 reg = <0 0x2000>;
150 ranges = <0 0 0x2000>;
151
152 cm_core_aon_clocks: clocks {
153 #address-cells = <1>;
154 #size-cells = <0>;
155 };
156
157 cm_core_aon_clockdomains: clockdomains {
158 };
159 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700160 };
161
162 target-module@8000 { /* 0x4a008000, ap 7 0e.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700163 compatible = "ti,sysc-omap4", "ti,sysc";
164 reg = <0x8000 0x4>;
165 reg-names = "rev";
Tony Lindgren549fce02018-09-27 13:36:28 -0700166 #address-cells = <1>;
167 #size-cells = <1>;
168 ranges = <0x0 0x8000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700169
170 cm_core: cm_core@0 {
171 compatible = "ti,dra7-cm-core", "simple-bus";
172 #address-cells = <1>;
173 #size-cells = <1>;
174 reg = <0 0x3000>;
175 ranges = <0 0 0x3000>;
176
177 cm_core_clocks: clocks {
178 #address-cells = <1>;
179 #size-cells = <0>;
180 };
181
182 cm_core_clockdomains: clockdomains {
183 };
184 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700185 };
186
187 target-module@56000 { /* 0x4a056000, ap 9 02.0 */
188 compatible = "ti,sysc-omap2", "ti,sysc";
189 ti,hwmods = "dma_system";
190 reg = <0x56000 0x4>,
191 <0x5602c 0x4>,
192 <0x56028 0x4>;
193 reg-names = "rev", "sysc", "syss";
194 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
195 SYSC_OMAP2_EMUFREE |
196 SYSC_OMAP2_SOFTRESET |
197 SYSC_OMAP2_AUTOIDLE)>;
198 ti,sysc-midle = <SYSC_IDLE_FORCE>,
199 <SYSC_IDLE_NO>,
200 <SYSC_IDLE_SMART>,
201 <SYSC_IDLE_SMART_WKUP>;
202 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
203 <SYSC_IDLE_NO>,
204 <SYSC_IDLE_SMART>,
205 <SYSC_IDLE_SMART_WKUP>;
206 ti,syss-mask = <1>;
207 /* Domains (P, C): core_pwrdm, dma_clkdm */
208 clocks = <&dma_clkctrl DRA7_DMA_DMA_SYSTEM_CLKCTRL 0>;
209 clock-names = "fck";
210 #address-cells = <1>;
211 #size-cells = <1>;
212 ranges = <0x0 0x56000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700213
214 sdma: dma-controller@0 {
215 compatible = "ti,omap4430-sdma";
216 reg = <0x0 0x1000>;
217 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
218 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
221 #dma-cells = <1>;
222 dma-channels = <32>;
223 dma-requests = <127>;
224 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700225 };
226
227 target-module@5e000 { /* 0x4a05e000, ap 11 1a.0 */
228 compatible = "ti,sysc";
229 status = "disabled";
230 #address-cells = <1>;
231 #size-cells = <1>;
232 ranges = <0x0 0x5e000 0x2000>;
233 };
234
235 target-module@80000 { /* 0x4a080000, ap 13 20.0 */
236 compatible = "ti,sysc-omap2", "ti,sysc";
237 ti,hwmods = "ocp2scp1";
238 reg = <0x80000 0x4>,
239 <0x80010 0x4>,
240 <0x80014 0x4>;
241 reg-names = "rev", "sysc", "syss";
242 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
243 SYSC_OMAP2_AUTOIDLE)>;
244 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
245 <SYSC_IDLE_NO>,
246 <SYSC_IDLE_SMART>;
247 ti,syss-mask = <1>;
248 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
249 clocks = <&l3init_clkctrl DRA7_L3INIT_OCP2SCP1_CLKCTRL 0>;
250 clock-names = "fck";
251 #address-cells = <1>;
252 #size-cells = <1>;
253 ranges = <0x0 0x80000 0x8000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700254
255 ocp2scp@0 {
256 compatible = "ti,omap-ocp2scp";
257 #address-cells = <1>;
258 #size-cells = <1>;
259 ranges = <0 0 0x8000>;
260 reg = <0x0 0x20>;
261
262 usb2_phy1: phy@4000 {
263 compatible = "ti,dra7x-usb2", "ti,omap-usb2";
264 reg = <0x4000 0x400>;
265 syscon-phy-power = <&scm_conf 0x300>;
266 clocks = <&usb_phy1_always_on_clk32k>,
267 <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 8>;
268 clock-names = "wkupclk",
269 "refclk";
270 #phy-cells = <0>;
271 };
272
273 usb2_phy2: phy@5000 {
274 compatible = "ti,dra7x-usb2-phy2",
275 "ti,omap-usb2";
276 reg = <0x5000 0x400>;
277 syscon-phy-power = <&scm_conf 0xe74>;
278 clocks = <&usb_phy2_always_on_clk32k>,
279 <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS2_CLKCTRL 8>;
280 clock-names = "wkupclk",
281 "refclk";
282 #phy-cells = <0>;
283 };
284
285 usb3_phy1: phy@4400 {
286 compatible = "ti,omap-usb3";
287 reg = <0x4400 0x80>,
288 <0x4800 0x64>,
289 <0x4c00 0x40>;
290 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
291 syscon-phy-power = <&scm_conf 0x370>;
292 clocks = <&usb_phy3_always_on_clk32k>,
293 <&sys_clkin1>,
294 <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 8>;
295 clock-names = "wkupclk",
296 "sysclk",
297 "refclk";
298 #phy-cells = <0>;
299 };
300 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700301 };
302
303 target-module@90000 { /* 0x4a090000, ap 59 42.0 */
304 compatible = "ti,sysc-omap2", "ti,sysc";
305 ti,hwmods = "ocp2scp3";
306 reg = <0x90000 0x4>,
307 <0x90010 0x4>,
308 <0x90014 0x4>;
309 reg-names = "rev", "sysc", "syss";
310 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
311 SYSC_OMAP2_AUTOIDLE)>;
312 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
313 <SYSC_IDLE_NO>,
314 <SYSC_IDLE_SMART>;
315 ti,syss-mask = <1>;
316 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
317 clocks = <&l3init_clkctrl DRA7_L3INIT_OCP2SCP3_CLKCTRL 0>;
318 clock-names = "fck";
319 #address-cells = <1>;
320 #size-cells = <1>;
321 ranges = <0x0 0x90000 0x8000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700322
323 ocp2scp@0 {
324 compatible = "ti,omap-ocp2scp";
325 #address-cells = <1>;
326 #size-cells = <1>;
327 ranges = <0 0 0x8000>;
328 reg = <0x0 0x20>;
329
330 pcie1_phy: pciephy@4000 {
331 compatible = "ti,phy-pipe3-pcie";
332 reg = <0x4000 0x80>, /* phy_rx */
333 <0x4400 0x64>; /* phy_tx */
334 reg-names = "phy_rx", "phy_tx";
335 syscon-phy-power = <&scm_conf_pcie 0x1c>;
336 syscon-pcs = <&scm_conf_pcie 0x10>;
337 clocks = <&dpll_pcie_ref_ck>,
338 <&dpll_pcie_ref_m2ldo_ck>,
339 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 8>,
340 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 9>,
341 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 10>,
342 <&optfclk_pciephy_div>,
343 <&sys_clkin1>;
344 clock-names = "dpll_ref", "dpll_ref_m2",
345 "wkupclk", "refclk",
346 "div-clk", "phy-div", "sysclk";
347 #phy-cells = <0>;
348 };
349
350 pcie2_phy: pciephy@5000 {
351 compatible = "ti,phy-pipe3-pcie";
352 reg = <0x5000 0x80>, /* phy_rx */
353 <0x5400 0x64>; /* phy_tx */
354 reg-names = "phy_rx", "phy_tx";
355 syscon-phy-power = <&scm_conf_pcie 0x20>;
356 syscon-pcs = <&scm_conf_pcie 0x10>;
357 clocks = <&dpll_pcie_ref_ck>,
358 <&dpll_pcie_ref_m2ldo_ck>,
359 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 8>,
360 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 9>,
361 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 10>,
362 <&optfclk_pciephy_div>,
363 <&sys_clkin1>;
364 clock-names = "dpll_ref", "dpll_ref_m2",
365 "wkupclk", "refclk",
366 "div-clk", "phy-div", "sysclk";
367 #phy-cells = <0>;
368 status = "disabled";
369 };
370
371 sata_phy: phy@6000 {
372 compatible = "ti,phy-pipe3-sata";
373 reg = <0x6000 0x80>, /* phy_rx */
374 <0x6400 0x64>, /* phy_tx */
375 <0x6800 0x40>; /* pll_ctrl */
376 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
377 syscon-phy-power = <&scm_conf 0x374>;
378 clocks = <&sys_clkin1>,
379 <&l3init_clkctrl DRA7_L3INIT_SATA_CLKCTRL 8>;
380 clock-names = "sysclk", "refclk";
381 syscon-pllreset = <&scm_conf 0x3fc>;
382 #phy-cells = <0>;
383 };
384 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700385 };
386
387 target-module@a0000 { /* 0x4a0a0000, ap 15 40.0 */
388 compatible = "ti,sysc";
389 status = "disabled";
390 #address-cells = <1>;
391 #size-cells = <1>;
392 ranges = <0x0 0xa0000 0x8000>;
393 };
394
395 target-module@d9000 { /* 0x4a0d9000, ap 17 72.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700396 compatible = "ti,sysc-omap4-sr", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -0700397 ti,hwmods = "smartreflex_mpu";
398 reg = <0xd9038 0x4>;
399 reg-names = "sysc";
400 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
401 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
402 <SYSC_IDLE_NO>,
403 <SYSC_IDLE_SMART>,
404 <SYSC_IDLE_SMART_WKUP>;
405 /* Domains (P, C): coreaon_pwrdm, coreaon_clkdm */
406 clocks = <&coreaon_clkctrl DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL 0>;
407 clock-names = "fck";
408 #address-cells = <1>;
409 #size-cells = <1>;
410 ranges = <0x0 0xd9000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700411
412 /* SmartReflex child device marked reserved in TRM */
Tony Lindgren549fce02018-09-27 13:36:28 -0700413 };
414
415 target-module@dd000 { /* 0x4a0dd000, ap 19 18.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700416 compatible = "ti,sysc-omap4-sr", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -0700417 ti,hwmods = "smartreflex_core";
418 reg = <0xdd038 0x4>;
419 reg-names = "sysc";
420 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
421 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
422 <SYSC_IDLE_NO>,
423 <SYSC_IDLE_SMART>,
424 <SYSC_IDLE_SMART_WKUP>;
425 /* Domains (P, C): coreaon_pwrdm, coreaon_clkdm */
426 clocks = <&coreaon_clkctrl DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL 0>;
427 clock-names = "fck";
428 #address-cells = <1>;
429 #size-cells = <1>;
430 ranges = <0x0 0xdd000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700431
432 /* SmartReflex child device marked reserved in TRM */
Tony Lindgren549fce02018-09-27 13:36:28 -0700433 };
434
435 target-module@e0000 { /* 0x4a0e0000, ap 21 28.0 */
436 compatible = "ti,sysc";
437 status = "disabled";
438 #address-cells = <1>;
439 #size-cells = <1>;
440 ranges = <0x0 0xe0000 0x1000>;
441 };
442
443 target-module@f4000 { /* 0x4a0f4000, ap 23 04.0 */
444 compatible = "ti,sysc-omap4", "ti,sysc";
445 ti,hwmods = "mailbox1";
446 reg = <0xf4000 0x4>,
447 <0xf4010 0x4>;
448 reg-names = "rev", "sysc";
449 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
450 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
451 <SYSC_IDLE_NO>,
452 <SYSC_IDLE_SMART>;
453 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
454 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX1_CLKCTRL 0>;
455 clock-names = "fck";
456 #address-cells = <1>;
457 #size-cells = <1>;
458 ranges = <0x0 0xf4000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700459
460 mailbox1: mailbox@0 {
461 compatible = "ti,omap4-mailbox";
462 reg = <0x0 0x200>;
463 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
464 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
465 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
466 #mbox-cells = <1>;
467 ti,mbox-num-users = <3>;
468 ti,mbox-num-fifos = <8>;
469 status = "disabled";
470 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700471 };
472
473 target-module@f6000 { /* 0x4a0f6000, ap 25 78.0 */
474 compatible = "ti,sysc-omap2", "ti,sysc";
475 ti,hwmods = "spinlock";
476 reg = <0xf6000 0x4>,
477 <0xf6010 0x4>,
478 <0xf6014 0x4>;
479 reg-names = "rev", "sysc", "syss";
480 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
481 SYSC_OMAP2_SOFTRESET |
482 SYSC_OMAP2_AUTOIDLE)>;
483 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
484 <SYSC_IDLE_NO>,
485 <SYSC_IDLE_SMART>;
486 ti,syss-mask = <1>;
487 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
488 clocks = <&l4cfg_clkctrl DRA7_L4CFG_SPINLOCK_CLKCTRL 0>;
489 clock-names = "fck";
490 #address-cells = <1>;
491 #size-cells = <1>;
492 ranges = <0x0 0xf6000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -0700493
494 hwspinlock: spinlock@0 {
495 compatible = "ti,omap4-hwspinlock";
496 reg = <0x0 0x1000>;
497 #hwlock-cells = <1>;
498 };
Tony Lindgren549fce02018-09-27 13:36:28 -0700499 };
500 };
501
502 segment@100000 { /* 0x4a100000 */
503 compatible = "simple-bus";
504 #address-cells = <1>;
505 #size-cells = <1>;
506 ranges = <0x00002000 0x00102000 0x001000>, /* ap 27 */
507 <0x00003000 0x00103000 0x001000>, /* ap 28 */
508 <0x00008000 0x00108000 0x001000>, /* ap 29 */
509 <0x00009000 0x00109000 0x001000>, /* ap 30 */
510 <0x00040000 0x00140000 0x010000>, /* ap 31 */
511 <0x00050000 0x00150000 0x001000>, /* ap 32 */
512 <0x00051000 0x00151000 0x001000>, /* ap 33 */
513 <0x00052000 0x00152000 0x001000>, /* ap 34 */
514 <0x00053000 0x00153000 0x001000>, /* ap 35 */
515 <0x00054000 0x00154000 0x001000>, /* ap 36 */
516 <0x00055000 0x00155000 0x001000>, /* ap 37 */
517 <0x00056000 0x00156000 0x001000>, /* ap 38 */
518 <0x00057000 0x00157000 0x001000>, /* ap 39 */
519 <0x00058000 0x00158000 0x001000>, /* ap 40 */
520 <0x0005b000 0x0015b000 0x001000>, /* ap 41 */
521 <0x0005c000 0x0015c000 0x001000>, /* ap 42 */
522 <0x0005d000 0x0015d000 0x001000>, /* ap 45 */
523 <0x0005e000 0x0015e000 0x001000>, /* ap 46 */
524 <0x0005f000 0x0015f000 0x001000>, /* ap 47 */
525 <0x00060000 0x00160000 0x001000>, /* ap 48 */
526 <0x00061000 0x00161000 0x001000>, /* ap 49 */
527 <0x00062000 0x00162000 0x001000>, /* ap 50 */
528 <0x00063000 0x00163000 0x001000>, /* ap 51 */
529 <0x00064000 0x00164000 0x001000>, /* ap 52 */
530 <0x00065000 0x00165000 0x001000>, /* ap 53 */
531 <0x00066000 0x00166000 0x001000>, /* ap 54 */
532 <0x00067000 0x00167000 0x001000>, /* ap 55 */
533 <0x00068000 0x00168000 0x001000>, /* ap 56 */
534 <0x0006d000 0x0016d000 0x001000>, /* ap 57 */
535 <0x0006e000 0x0016e000 0x001000>, /* ap 58 */
536 <0x00071000 0x00171000 0x001000>, /* ap 61 */
537 <0x00072000 0x00172000 0x001000>, /* ap 62 */
538 <0x00073000 0x00173000 0x001000>, /* ap 63 */
539 <0x00074000 0x00174000 0x001000>, /* ap 64 */
540 <0x00075000 0x00175000 0x001000>, /* ap 65 */
541 <0x00076000 0x00176000 0x001000>, /* ap 66 */
542 <0x00077000 0x00177000 0x001000>, /* ap 67 */
543 <0x00078000 0x00178000 0x001000>, /* ap 68 */
544 <0x00081000 0x00181000 0x001000>, /* ap 69 */
545 <0x00082000 0x00182000 0x001000>, /* ap 70 */
546 <0x00083000 0x00183000 0x001000>, /* ap 71 */
547 <0x00084000 0x00184000 0x001000>, /* ap 72 */
548 <0x00085000 0x00185000 0x001000>, /* ap 73 */
549 <0x00086000 0x00186000 0x001000>, /* ap 74 */
550 <0x00087000 0x00187000 0x001000>, /* ap 75 */
551 <0x00088000 0x00188000 0x001000>, /* ap 76 */
552 <0x00069000 0x00169000 0x001000>, /* ap 103 */
553 <0x0006a000 0x0016a000 0x001000>, /* ap 104 */
554 <0x00079000 0x00179000 0x001000>, /* ap 105 */
555 <0x0007a000 0x0017a000 0x001000>, /* ap 106 */
556 <0x0006b000 0x0016b000 0x001000>, /* ap 107 */
557 <0x0006c000 0x0016c000 0x001000>, /* ap 108 */
558 <0x0007b000 0x0017b000 0x001000>, /* ap 121 */
559 <0x0007c000 0x0017c000 0x001000>, /* ap 122 */
560 <0x0007d000 0x0017d000 0x001000>, /* ap 123 */
561 <0x0007e000 0x0017e000 0x001000>, /* ap 124 */
562 <0x00059000 0x00159000 0x001000>, /* ap 125 */
563 <0x0005a000 0x0015a000 0x001000>; /* ap 126 */
564
565 target-module@2000 { /* 0x4a102000, ap 27 3c.0 */
566 compatible = "ti,sysc";
567 status = "disabled";
568 #address-cells = <1>;
569 #size-cells = <1>;
570 ranges = <0x0 0x2000 0x1000>;
571 };
572
573 target-module@8000 { /* 0x4a108000, ap 29 1e.0 */
574 compatible = "ti,sysc";
575 status = "disabled";
576 #address-cells = <1>;
577 #size-cells = <1>;
578 ranges = <0x0 0x8000 0x1000>;
579 };
580
581 target-module@40000 { /* 0x4a140000, ap 31 06.0 */
582 compatible = "ti,sysc";
583 status = "disabled";
584 #address-cells = <1>;
585 #size-cells = <1>;
586 ranges = <0x0 0x40000 0x10000>;
587 };
588
589 target-module@51000 { /* 0x4a151000, ap 33 50.0 */
590 compatible = "ti,sysc";
591 status = "disabled";
592 #address-cells = <1>;
593 #size-cells = <1>;
594 ranges = <0x0 0x51000 0x1000>;
595 };
596
597 target-module@53000 { /* 0x4a153000, ap 35 54.0 */
598 compatible = "ti,sysc";
599 status = "disabled";
600 #address-cells = <1>;
601 #size-cells = <1>;
602 ranges = <0x0 0x53000 0x1000>;
603 };
604
605 target-module@55000 { /* 0x4a155000, ap 37 46.0 */
606 compatible = "ti,sysc";
607 status = "disabled";
608 #address-cells = <1>;
609 #size-cells = <1>;
610 ranges = <0x0 0x55000 0x1000>;
611 };
612
613 target-module@57000 { /* 0x4a157000, ap 39 58.0 */
614 compatible = "ti,sysc";
615 status = "disabled";
616 #address-cells = <1>;
617 #size-cells = <1>;
618 ranges = <0x0 0x57000 0x1000>;
619 };
620
621 target-module@59000 { /* 0x4a159000, ap 125 6a.0 */
622 compatible = "ti,sysc";
623 status = "disabled";
624 #address-cells = <1>;
625 #size-cells = <1>;
626 ranges = <0x0 0x59000 0x1000>;
627 };
628
629 target-module@5b000 { /* 0x4a15b000, ap 41 60.0 */
630 compatible = "ti,sysc";
631 status = "disabled";
632 #address-cells = <1>;
633 #size-cells = <1>;
634 ranges = <0x0 0x5b000 0x1000>;
635 };
636
637 target-module@5d000 { /* 0x4a15d000, ap 45 3a.0 */
638 compatible = "ti,sysc";
639 status = "disabled";
640 #address-cells = <1>;
641 #size-cells = <1>;
642 ranges = <0x0 0x5d000 0x1000>;
643 };
644
645 target-module@5f000 { /* 0x4a15f000, ap 47 56.0 */
646 compatible = "ti,sysc";
647 status = "disabled";
648 #address-cells = <1>;
649 #size-cells = <1>;
650 ranges = <0x0 0x5f000 0x1000>;
651 };
652
653 target-module@61000 { /* 0x4a161000, ap 49 32.0 */
654 compatible = "ti,sysc";
655 status = "disabled";
656 #address-cells = <1>;
657 #size-cells = <1>;
658 ranges = <0x0 0x61000 0x1000>;
659 };
660
661 target-module@63000 { /* 0x4a163000, ap 51 5c.0 */
662 compatible = "ti,sysc";
663 status = "disabled";
664 #address-cells = <1>;
665 #size-cells = <1>;
666 ranges = <0x0 0x63000 0x1000>;
667 };
668
669 target-module@65000 { /* 0x4a165000, ap 53 4e.0 */
670 compatible = "ti,sysc";
671 status = "disabled";
672 #address-cells = <1>;
673 #size-cells = <1>;
674 ranges = <0x0 0x65000 0x1000>;
675 };
676
677 target-module@67000 { /* 0x4a167000, ap 55 5e.0 */
678 compatible = "ti,sysc";
679 status = "disabled";
680 #address-cells = <1>;
681 #size-cells = <1>;
682 ranges = <0x0 0x67000 0x1000>;
683 };
684
685 target-module@69000 { /* 0x4a169000, ap 103 4a.0 */
686 compatible = "ti,sysc";
687 status = "disabled";
688 #address-cells = <1>;
689 #size-cells = <1>;
690 ranges = <0x0 0x69000 0x1000>;
691 };
692
693 target-module@6b000 { /* 0x4a16b000, ap 107 52.0 */
694 compatible = "ti,sysc";
695 status = "disabled";
696 #address-cells = <1>;
697 #size-cells = <1>;
698 ranges = <0x0 0x6b000 0x1000>;
699 };
700
701 target-module@6d000 { /* 0x4a16d000, ap 57 68.0 */
702 compatible = "ti,sysc";
703 status = "disabled";
704 #address-cells = <1>;
705 #size-cells = <1>;
706 ranges = <0x0 0x6d000 0x1000>;
707 };
708
709 target-module@71000 { /* 0x4a171000, ap 61 48.0 */
710 compatible = "ti,sysc";
711 status = "disabled";
712 #address-cells = <1>;
713 #size-cells = <1>;
714 ranges = <0x0 0x71000 0x1000>;
715 };
716
717 target-module@73000 { /* 0x4a173000, ap 63 2a.0 */
718 compatible = "ti,sysc";
719 status = "disabled";
720 #address-cells = <1>;
721 #size-cells = <1>;
722 ranges = <0x0 0x73000 0x1000>;
723 };
724
725 target-module@75000 { /* 0x4a175000, ap 65 64.0 */
726 compatible = "ti,sysc";
727 status = "disabled";
728 #address-cells = <1>;
729 #size-cells = <1>;
730 ranges = <0x0 0x75000 0x1000>;
731 };
732
733 target-module@77000 { /* 0x4a177000, ap 67 66.0 */
734 compatible = "ti,sysc";
735 status = "disabled";
736 #address-cells = <1>;
737 #size-cells = <1>;
738 ranges = <0x0 0x77000 0x1000>;
739 };
740
741 target-module@79000 { /* 0x4a179000, ap 105 34.0 */
742 compatible = "ti,sysc";
743 status = "disabled";
744 #address-cells = <1>;
745 #size-cells = <1>;
746 ranges = <0x0 0x79000 0x1000>;
747 };
748
749 target-module@7b000 { /* 0x4a17b000, ap 121 7c.0 */
750 compatible = "ti,sysc";
751 status = "disabled";
752 #address-cells = <1>;
753 #size-cells = <1>;
754 ranges = <0x0 0x7b000 0x1000>;
755 };
756
757 target-module@7d000 { /* 0x4a17d000, ap 123 7e.0 */
758 compatible = "ti,sysc";
759 status = "disabled";
760 #address-cells = <1>;
761 #size-cells = <1>;
762 ranges = <0x0 0x7d000 0x1000>;
763 };
764
765 target-module@81000 { /* 0x4a181000, ap 69 26.0 */
766 compatible = "ti,sysc";
767 status = "disabled";
768 #address-cells = <1>;
769 #size-cells = <1>;
770 ranges = <0x0 0x81000 0x1000>;
771 };
772
773 target-module@83000 { /* 0x4a183000, ap 71 2e.0 */
774 compatible = "ti,sysc";
775 status = "disabled";
776 #address-cells = <1>;
777 #size-cells = <1>;
778 ranges = <0x0 0x83000 0x1000>;
779 };
780
781 target-module@85000 { /* 0x4a185000, ap 73 36.0 */
782 compatible = "ti,sysc";
783 status = "disabled";
784 #address-cells = <1>;
785 #size-cells = <1>;
786 ranges = <0x0 0x85000 0x1000>;
787 };
788
789 target-module@87000 { /* 0x4a187000, ap 75 74.0 */
790 compatible = "ti,sysc";
791 status = "disabled";
792 #address-cells = <1>;
793 #size-cells = <1>;
794 ranges = <0x0 0x87000 0x1000>;
795 };
796 };
797
798 segment@200000 { /* 0x4a200000 */
799 compatible = "simple-bus";
800 #address-cells = <1>;
801 #size-cells = <1>;
802 ranges = <0x00018000 0x00218000 0x001000>, /* ap 43 */
803 <0x00019000 0x00219000 0x001000>, /* ap 44 */
804 <0x00000000 0x00200000 0x001000>, /* ap 77 */
805 <0x00001000 0x00201000 0x001000>, /* ap 78 */
806 <0x0000a000 0x0020a000 0x001000>, /* ap 79 */
807 <0x0000b000 0x0020b000 0x001000>, /* ap 80 */
808 <0x0000c000 0x0020c000 0x001000>, /* ap 81 */
809 <0x0000d000 0x0020d000 0x001000>, /* ap 82 */
810 <0x0000e000 0x0020e000 0x001000>, /* ap 83 */
811 <0x0000f000 0x0020f000 0x001000>, /* ap 84 */
812 <0x00010000 0x00210000 0x001000>, /* ap 85 */
813 <0x00011000 0x00211000 0x001000>, /* ap 86 */
814 <0x00012000 0x00212000 0x001000>, /* ap 87 */
815 <0x00013000 0x00213000 0x001000>, /* ap 88 */
816 <0x00014000 0x00214000 0x001000>, /* ap 89 */
817 <0x00015000 0x00215000 0x001000>, /* ap 90 */
818 <0x0002a000 0x0022a000 0x001000>, /* ap 91 */
819 <0x0002b000 0x0022b000 0x001000>, /* ap 92 */
820 <0x0001c000 0x0021c000 0x001000>, /* ap 93 */
821 <0x0001d000 0x0021d000 0x001000>, /* ap 94 */
822 <0x0001e000 0x0021e000 0x001000>, /* ap 95 */
823 <0x0001f000 0x0021f000 0x001000>, /* ap 96 */
824 <0x00020000 0x00220000 0x001000>, /* ap 97 */
825 <0x00021000 0x00221000 0x001000>, /* ap 98 */
826 <0x00024000 0x00224000 0x001000>, /* ap 99 */
827 <0x00025000 0x00225000 0x001000>, /* ap 100 */
828 <0x00026000 0x00226000 0x001000>, /* ap 101 */
829 <0x00027000 0x00227000 0x001000>, /* ap 102 */
830 <0x0002c000 0x0022c000 0x001000>, /* ap 109 */
831 <0x0002d000 0x0022d000 0x001000>, /* ap 110 */
832 <0x0002e000 0x0022e000 0x001000>, /* ap 111 */
833 <0x0002f000 0x0022f000 0x001000>, /* ap 112 */
834 <0x00030000 0x00230000 0x001000>, /* ap 113 */
835 <0x00031000 0x00231000 0x001000>, /* ap 114 */
836 <0x00032000 0x00232000 0x001000>, /* ap 115 */
837 <0x00033000 0x00233000 0x001000>, /* ap 116 */
838 <0x00034000 0x00234000 0x001000>, /* ap 117 */
839 <0x00035000 0x00235000 0x001000>, /* ap 118 */
840 <0x00036000 0x00236000 0x001000>, /* ap 119 */
841 <0x00037000 0x00237000 0x001000>, /* ap 120 */
842 <0x0001a000 0x0021a000 0x001000>, /* ap 127 */
843 <0x0001b000 0x0021b000 0x001000>; /* ap 128 */
844
845 target-module@0 { /* 0x4a200000, ap 77 3e.0 */
846 compatible = "ti,sysc";
847 status = "disabled";
848 #address-cells = <1>;
849 #size-cells = <1>;
850 ranges = <0x0 0x0 0x1000>;
851 };
852
853 target-module@a000 { /* 0x4a20a000, ap 79 30.0 */
854 compatible = "ti,sysc";
855 status = "disabled";
856 #address-cells = <1>;
857 #size-cells = <1>;
858 ranges = <0x0 0xa000 0x1000>;
859 };
860
861 target-module@c000 { /* 0x4a20c000, ap 81 0c.0 */
862 compatible = "ti,sysc";
863 status = "disabled";
864 #address-cells = <1>;
865 #size-cells = <1>;
866 ranges = <0x0 0xc000 0x1000>;
867 };
868
869 target-module@e000 { /* 0x4a20e000, ap 83 22.0 */
870 compatible = "ti,sysc";
871 status = "disabled";
872 #address-cells = <1>;
873 #size-cells = <1>;
874 ranges = <0x0 0xe000 0x1000>;
875 };
876
877 target-module@10000 { /* 0x4a210000, ap 85 14.0 */
878 compatible = "ti,sysc";
879 status = "disabled";
880 #address-cells = <1>;
881 #size-cells = <1>;
882 ranges = <0x0 0x10000 0x1000>;
883 };
884
885 target-module@12000 { /* 0x4a212000, ap 87 16.0 */
886 compatible = "ti,sysc";
887 status = "disabled";
888 #address-cells = <1>;
889 #size-cells = <1>;
890 ranges = <0x0 0x12000 0x1000>;
891 };
892
893 target-module@14000 { /* 0x4a214000, ap 89 1c.0 */
894 compatible = "ti,sysc";
895 status = "disabled";
896 #address-cells = <1>;
897 #size-cells = <1>;
898 ranges = <0x0 0x14000 0x1000>;
899 };
900
901 target-module@18000 { /* 0x4a218000, ap 43 12.0 */
902 compatible = "ti,sysc";
903 status = "disabled";
904 #address-cells = <1>;
905 #size-cells = <1>;
906 ranges = <0x0 0x18000 0x1000>;
907 };
908
909 target-module@1a000 { /* 0x4a21a000, ap 127 7a.0 */
910 compatible = "ti,sysc";
911 status = "disabled";
912 #address-cells = <1>;
913 #size-cells = <1>;
914 ranges = <0x0 0x1a000 0x1000>;
915 };
916
917 target-module@1c000 { /* 0x4a21c000, ap 93 38.0 */
918 compatible = "ti,sysc";
919 status = "disabled";
920 #address-cells = <1>;
921 #size-cells = <1>;
922 ranges = <0x0 0x1c000 0x1000>;
923 };
924
925 target-module@1e000 { /* 0x4a21e000, ap 95 0a.0 */
926 compatible = "ti,sysc";
927 status = "disabled";
928 #address-cells = <1>;
929 #size-cells = <1>;
930 ranges = <0x0 0x1e000 0x1000>;
931 };
932
933 target-module@20000 { /* 0x4a220000, ap 97 24.0 */
934 compatible = "ti,sysc";
935 status = "disabled";
936 #address-cells = <1>;
937 #size-cells = <1>;
938 ranges = <0x0 0x20000 0x1000>;
939 };
940
941 target-module@24000 { /* 0x4a224000, ap 99 44.0 */
942 compatible = "ti,sysc";
943 status = "disabled";
944 #address-cells = <1>;
945 #size-cells = <1>;
946 ranges = <0x0 0x24000 0x1000>;
947 };
948
949 target-module@26000 { /* 0x4a226000, ap 101 2c.0 */
950 compatible = "ti,sysc";
951 status = "disabled";
952 #address-cells = <1>;
953 #size-cells = <1>;
954 ranges = <0x0 0x26000 0x1000>;
955 };
956
957 target-module@2a000 { /* 0x4a22a000, ap 91 4c.0 */
958 compatible = "ti,sysc";
959 status = "disabled";
960 #address-cells = <1>;
961 #size-cells = <1>;
962 ranges = <0x0 0x2a000 0x1000>;
963 };
964
965 target-module@2c000 { /* 0x4a22c000, ap 109 6c.0 */
966 compatible = "ti,sysc";
967 status = "disabled";
968 #address-cells = <1>;
969 #size-cells = <1>;
970 ranges = <0x0 0x2c000 0x1000>;
971 };
972
973 target-module@2e000 { /* 0x4a22e000, ap 111 6e.0 */
974 compatible = "ti,sysc";
975 status = "disabled";
976 #address-cells = <1>;
977 #size-cells = <1>;
978 ranges = <0x0 0x2e000 0x1000>;
979 };
980
981 target-module@30000 { /* 0x4a230000, ap 113 70.0 */
982 compatible = "ti,sysc";
983 status = "disabled";
984 #address-cells = <1>;
985 #size-cells = <1>;
986 ranges = <0x0 0x30000 0x1000>;
987 };
988
989 target-module@32000 { /* 0x4a232000, ap 115 5a.0 */
990 compatible = "ti,sysc";
991 status = "disabled";
992 #address-cells = <1>;
993 #size-cells = <1>;
994 ranges = <0x0 0x32000 0x1000>;
995 };
996
997 target-module@34000 { /* 0x4a234000, ap 117 76.1 */
998 compatible = "ti,sysc";
999 status = "disabled";
1000 #address-cells = <1>;
1001 #size-cells = <1>;
1002 ranges = <0x0 0x34000 0x1000>;
1003 };
1004
1005 target-module@36000 { /* 0x4a236000, ap 119 62.0 */
1006 compatible = "ti,sysc";
1007 status = "disabled";
1008 #address-cells = <1>;
1009 #size-cells = <1>;
1010 ranges = <0x0 0x36000 0x1000>;
1011 };
1012 };
1013};
1014
1015&l4_per1 { /* 0x48000000 */
1016 compatible = "ti,dra7-l4-per1", "simple-bus";
1017 reg = <0x48000000 0x800>,
1018 <0x48000800 0x800>,
1019 <0x48001000 0x400>,
1020 <0x48001400 0x400>,
1021 <0x48001800 0x400>,
1022 <0x48001c00 0x400>;
1023 reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3";
1024 #address-cells = <1>;
1025 #size-cells = <1>;
1026 ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */
1027 <0x00200000 0x48200000 0x200000>; /* segment 1 */
1028
1029 segment@0 { /* 0x48000000 */
1030 compatible = "simple-bus";
1031 #address-cells = <1>;
1032 #size-cells = <1>;
1033 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
1034 <0x00001000 0x00001000 0x000400>, /* ap 1 */
1035 <0x00000800 0x00000800 0x000800>, /* ap 2 */
1036 <0x00020000 0x00020000 0x001000>, /* ap 3 */
1037 <0x00021000 0x00021000 0x001000>, /* ap 4 */
1038 <0x00032000 0x00032000 0x001000>, /* ap 5 */
1039 <0x00033000 0x00033000 0x001000>, /* ap 6 */
1040 <0x00034000 0x00034000 0x001000>, /* ap 7 */
1041 <0x00035000 0x00035000 0x001000>, /* ap 8 */
1042 <0x00036000 0x00036000 0x001000>, /* ap 9 */
1043 <0x00037000 0x00037000 0x001000>, /* ap 10 */
1044 <0x0003e000 0x0003e000 0x001000>, /* ap 11 */
1045 <0x0003f000 0x0003f000 0x001000>, /* ap 12 */
1046 <0x00055000 0x00055000 0x001000>, /* ap 13 */
1047 <0x00056000 0x00056000 0x001000>, /* ap 14 */
1048 <0x00057000 0x00057000 0x001000>, /* ap 15 */
1049 <0x00058000 0x00058000 0x001000>, /* ap 16 */
1050 <0x00059000 0x00059000 0x001000>, /* ap 17 */
1051 <0x0005a000 0x0005a000 0x001000>, /* ap 18 */
1052 <0x0005b000 0x0005b000 0x001000>, /* ap 19 */
1053 <0x0005c000 0x0005c000 0x001000>, /* ap 20 */
1054 <0x0005d000 0x0005d000 0x001000>, /* ap 21 */
1055 <0x0005e000 0x0005e000 0x001000>, /* ap 22 */
1056 <0x00060000 0x00060000 0x001000>, /* ap 23 */
1057 <0x0006a000 0x0006a000 0x001000>, /* ap 24 */
1058 <0x0006b000 0x0006b000 0x001000>, /* ap 25 */
1059 <0x0006c000 0x0006c000 0x001000>, /* ap 26 */
1060 <0x0006d000 0x0006d000 0x001000>, /* ap 27 */
1061 <0x0006e000 0x0006e000 0x001000>, /* ap 28 */
1062 <0x0006f000 0x0006f000 0x001000>, /* ap 29 */
1063 <0x00070000 0x00070000 0x001000>, /* ap 30 */
1064 <0x00071000 0x00071000 0x001000>, /* ap 31 */
1065 <0x00072000 0x00072000 0x001000>, /* ap 32 */
1066 <0x00073000 0x00073000 0x001000>, /* ap 33 */
1067 <0x00061000 0x00061000 0x001000>, /* ap 34 */
1068 <0x00053000 0x00053000 0x001000>, /* ap 35 */
1069 <0x00054000 0x00054000 0x001000>, /* ap 36 */
1070 <0x000b2000 0x000b2000 0x001000>, /* ap 37 */
1071 <0x000b3000 0x000b3000 0x001000>, /* ap 38 */
1072 <0x00078000 0x00078000 0x001000>, /* ap 39 */
1073 <0x00079000 0x00079000 0x001000>, /* ap 40 */
1074 <0x00086000 0x00086000 0x001000>, /* ap 41 */
1075 <0x00087000 0x00087000 0x001000>, /* ap 42 */
1076 <0x00088000 0x00088000 0x001000>, /* ap 43 */
1077 <0x00089000 0x00089000 0x001000>, /* ap 44 */
1078 <0x00051000 0x00051000 0x001000>, /* ap 45 */
1079 <0x00052000 0x00052000 0x001000>, /* ap 46 */
1080 <0x00098000 0x00098000 0x001000>, /* ap 47 */
1081 <0x00099000 0x00099000 0x001000>, /* ap 48 */
1082 <0x0009a000 0x0009a000 0x001000>, /* ap 49 */
1083 <0x0009b000 0x0009b000 0x001000>, /* ap 50 */
1084 <0x0009c000 0x0009c000 0x001000>, /* ap 51 */
1085 <0x0009d000 0x0009d000 0x001000>, /* ap 52 */
1086 <0x00068000 0x00068000 0x001000>, /* ap 53 */
1087 <0x00069000 0x00069000 0x001000>, /* ap 54 */
1088 <0x00090000 0x00090000 0x002000>, /* ap 55 */
1089 <0x00092000 0x00092000 0x001000>, /* ap 56 */
1090 <0x000a4000 0x000a4000 0x001000>, /* ap 57 */
1091 <0x000a6000 0x000a6000 0x001000>, /* ap 58 */
1092 <0x000a8000 0x000a8000 0x004000>, /* ap 59 */
1093 <0x000ac000 0x000ac000 0x001000>, /* ap 60 */
1094 <0x000ad000 0x000ad000 0x001000>, /* ap 61 */
1095 <0x000ae000 0x000ae000 0x001000>, /* ap 62 */
1096 <0x00066000 0x00066000 0x001000>, /* ap 63 */
1097 <0x00067000 0x00067000 0x001000>, /* ap 64 */
1098 <0x000b4000 0x000b4000 0x001000>, /* ap 65 */
1099 <0x000b5000 0x000b5000 0x001000>, /* ap 66 */
1100 <0x000b8000 0x000b8000 0x001000>, /* ap 67 */
1101 <0x000b9000 0x000b9000 0x001000>, /* ap 68 */
1102 <0x000ba000 0x000ba000 0x001000>, /* ap 69 */
1103 <0x000bb000 0x000bb000 0x001000>, /* ap 70 */
1104 <0x000d1000 0x000d1000 0x001000>, /* ap 71 */
1105 <0x000d2000 0x000d2000 0x001000>, /* ap 72 */
1106 <0x000d5000 0x000d5000 0x001000>, /* ap 73 */
1107 <0x000d6000 0x000d6000 0x001000>, /* ap 74 */
1108 <0x000a2000 0x000a2000 0x001000>, /* ap 75 */
1109 <0x000a3000 0x000a3000 0x001000>, /* ap 76 */
1110 <0x00001400 0x00001400 0x000400>, /* ap 77 */
1111 <0x00001800 0x00001800 0x000400>, /* ap 78 */
1112 <0x00001c00 0x00001c00 0x000400>, /* ap 79 */
1113 <0x000a5000 0x000a5000 0x001000>, /* ap 80 */
1114 <0x0007a000 0x0007a000 0x001000>, /* ap 81 */
1115 <0x0007b000 0x0007b000 0x001000>, /* ap 82 */
1116 <0x0007c000 0x0007c000 0x001000>, /* ap 83 */
1117 <0x0007d000 0x0007d000 0x001000>; /* ap 84 */
1118
1119 target-module@20000 { /* 0x48020000, ap 3 04.0 */
1120 compatible = "ti,sysc-omap2", "ti,sysc";
1121 ti,hwmods = "uart3";
1122 reg = <0x20050 0x4>,
1123 <0x20054 0x4>,
1124 <0x20058 0x4>;
1125 reg-names = "rev", "sysc", "syss";
1126 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1127 SYSC_OMAP2_SOFTRESET |
1128 SYSC_OMAP2_AUTOIDLE)>;
1129 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1130 <SYSC_IDLE_NO>,
1131 <SYSC_IDLE_SMART>,
1132 <SYSC_IDLE_SMART_WKUP>;
1133 ti,syss-mask = <1>;
Tony Lindgren549fce02018-09-27 13:36:28 -07001134 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1135 clocks = <&l4per_clkctrl DRA7_L4PER_UART3_CLKCTRL 0>;
1136 clock-names = "fck";
1137 #address-cells = <1>;
1138 #size-cells = <1>;
1139 ranges = <0x0 0x20000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001140
1141 uart3: serial@0 {
1142 compatible = "ti,dra742-uart", "ti,omap4-uart";
1143 reg = <0x0 0x100>;
1144 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
1145 clock-frequency = <48000000>;
1146 status = "disabled";
1147 dmas = <&sdma_xbar 53>, <&sdma_xbar 54>;
1148 dma-names = "tx", "rx";
1149 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001150 };
1151
1152 target-module@32000 { /* 0x48032000, ap 5 3e.0 */
1153 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1154 ti,hwmods = "timer2";
1155 reg = <0x32000 0x4>,
1156 <0x32010 0x4>;
1157 reg-names = "rev", "sysc";
1158 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1159 SYSC_OMAP4_SOFTRESET)>;
1160 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1161 <SYSC_IDLE_NO>,
1162 <SYSC_IDLE_SMART>,
1163 <SYSC_IDLE_SMART_WKUP>;
1164 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1165 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER2_CLKCTRL 0>;
1166 clock-names = "fck";
1167 #address-cells = <1>;
1168 #size-cells = <1>;
1169 ranges = <0x0 0x32000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001170
1171 timer2: timer@0 {
1172 compatible = "ti,omap5430-timer";
1173 reg = <0x0 0x80>;
1174 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER2_CLKCTRL 24>;
1175 clock-names = "fck";
1176 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
1177 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001178 };
1179
1180 target-module@34000 { /* 0x48034000, ap 7 46.0 */
1181 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1182 ti,hwmods = "timer3";
1183 reg = <0x34000 0x4>,
1184 <0x34010 0x4>;
1185 reg-names = "rev", "sysc";
1186 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1187 SYSC_OMAP4_SOFTRESET)>;
1188 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1189 <SYSC_IDLE_NO>,
1190 <SYSC_IDLE_SMART>,
1191 <SYSC_IDLE_SMART_WKUP>;
1192 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1193 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 0>;
1194 clock-names = "fck";
1195 #address-cells = <1>;
1196 #size-cells = <1>;
1197 ranges = <0x0 0x34000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001198
1199 timer3: timer@0 {
1200 compatible = "ti,omap5430-timer";
1201 reg = <0x0 0x80>;
1202 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 24>;
1203 clock-names = "fck";
1204 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
1205 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001206 };
1207
1208 target-module@36000 { /* 0x48036000, ap 9 4e.0 */
1209 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1210 ti,hwmods = "timer4";
1211 reg = <0x36000 0x4>,
1212 <0x36010 0x4>;
1213 reg-names = "rev", "sysc";
1214 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1215 SYSC_OMAP4_SOFTRESET)>;
1216 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1217 <SYSC_IDLE_NO>,
1218 <SYSC_IDLE_SMART>,
1219 <SYSC_IDLE_SMART_WKUP>;
1220 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1221 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 0>;
1222 clock-names = "fck";
1223 #address-cells = <1>;
1224 #size-cells = <1>;
1225 ranges = <0x0 0x36000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001226
1227 timer4: timer@0 {
1228 compatible = "ti,omap5430-timer";
1229 reg = <0x0 0x80>;
1230 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 24>;
1231 clock-names = "fck";
1232 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
1233 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001234 };
1235
1236 target-module@3e000 { /* 0x4803e000, ap 11 56.0 */
1237 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1238 ti,hwmods = "timer9";
1239 reg = <0x3e000 0x4>,
1240 <0x3e010 0x4>;
1241 reg-names = "rev", "sysc";
1242 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1243 SYSC_OMAP4_SOFTRESET)>;
1244 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1245 <SYSC_IDLE_NO>,
1246 <SYSC_IDLE_SMART>,
1247 <SYSC_IDLE_SMART_WKUP>;
1248 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1249 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER9_CLKCTRL 0>;
1250 clock-names = "fck";
1251 #address-cells = <1>;
1252 #size-cells = <1>;
1253 ranges = <0x0 0x3e000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001254
1255 timer9: timer@0 {
1256 compatible = "ti,omap5430-timer";
1257 reg = <0x0 0x80>;
1258 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER9_CLKCTRL 24>;
1259 clock-names = "fck";
1260 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1261 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001262 };
1263
1264 target-module@51000 { /* 0x48051000, ap 45 2e.0 */
1265 compatible = "ti,sysc-omap2", "ti,sysc";
1266 ti,hwmods = "gpio7";
1267 reg = <0x51000 0x4>,
1268 <0x51010 0x4>,
1269 <0x51114 0x4>;
1270 reg-names = "rev", "sysc", "syss";
1271 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1272 SYSC_OMAP2_SOFTRESET |
1273 SYSC_OMAP2_AUTOIDLE)>;
1274 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1275 <SYSC_IDLE_NO>,
1276 <SYSC_IDLE_SMART>,
1277 <SYSC_IDLE_SMART_WKUP>;
1278 ti,syss-mask = <1>;
Tony Lindgren549fce02018-09-27 13:36:28 -07001279 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1280 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO7_CLKCTRL 0>,
1281 <&l4per_clkctrl DRA7_L4PER_GPIO7_CLKCTRL 8>;
1282 clock-names = "fck", "dbclk";
1283 #address-cells = <1>;
1284 #size-cells = <1>;
1285 ranges = <0x0 0x51000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001286
1287 gpio7: gpio@0 {
1288 compatible = "ti,omap4-gpio";
1289 reg = <0x0 0x200>;
1290 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1291 gpio-controller;
1292 #gpio-cells = <2>;
1293 interrupt-controller;
1294 #interrupt-cells = <2>;
1295 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001296 };
1297
1298 target-module@53000 { /* 0x48053000, ap 35 36.0 */
1299 compatible = "ti,sysc-omap2", "ti,sysc";
1300 ti,hwmods = "gpio8";
1301 reg = <0x53000 0x4>,
1302 <0x53010 0x4>,
1303 <0x53114 0x4>;
1304 reg-names = "rev", "sysc", "syss";
1305 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1306 SYSC_OMAP2_SOFTRESET |
1307 SYSC_OMAP2_AUTOIDLE)>;
1308 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1309 <SYSC_IDLE_NO>,
1310 <SYSC_IDLE_SMART>,
1311 <SYSC_IDLE_SMART_WKUP>;
1312 ti,syss-mask = <1>;
1313 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1314 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO8_CLKCTRL 0>,
1315 <&l4per_clkctrl DRA7_L4PER_GPIO8_CLKCTRL 8>;
1316 clock-names = "fck", "dbclk";
1317 #address-cells = <1>;
1318 #size-cells = <1>;
1319 ranges = <0x0 0x53000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001320
1321 gpio8: gpio@0 {
1322 compatible = "ti,omap4-gpio";
1323 reg = <0x0 0x200>;
1324 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1325 gpio-controller;
1326 #gpio-cells = <2>;
1327 interrupt-controller;
1328 #interrupt-cells = <2>;
1329 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001330 };
1331
1332 target-module@55000 { /* 0x48055000, ap 13 0e.0 */
1333 compatible = "ti,sysc-omap2", "ti,sysc";
1334 ti,hwmods = "gpio2";
1335 reg = <0x55000 0x4>,
1336 <0x55010 0x4>,
1337 <0x55114 0x4>;
1338 reg-names = "rev", "sysc", "syss";
1339 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1340 SYSC_OMAP2_SOFTRESET |
1341 SYSC_OMAP2_AUTOIDLE)>;
1342 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1343 <SYSC_IDLE_NO>,
1344 <SYSC_IDLE_SMART>,
1345 <SYSC_IDLE_SMART_WKUP>;
1346 ti,syss-mask = <1>;
1347 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1348 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO2_CLKCTRL 0>,
1349 <&l4per_clkctrl DRA7_L4PER_GPIO2_CLKCTRL 8>;
1350 clock-names = "fck", "dbclk";
1351 #address-cells = <1>;
1352 #size-cells = <1>;
1353 ranges = <0x0 0x55000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001354
1355 gpio2: gpio@0 {
1356 compatible = "ti,omap4-gpio";
1357 reg = <0x0 0x200>;
1358 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1359 gpio-controller;
1360 #gpio-cells = <2>;
1361 interrupt-controller;
1362 #interrupt-cells = <2>;
1363 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001364 };
1365
1366 target-module@57000 { /* 0x48057000, ap 15 06.0 */
1367 compatible = "ti,sysc-omap2", "ti,sysc";
1368 ti,hwmods = "gpio3";
1369 reg = <0x57000 0x4>,
1370 <0x57010 0x4>,
1371 <0x57114 0x4>;
1372 reg-names = "rev", "sysc", "syss";
1373 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1374 SYSC_OMAP2_SOFTRESET |
1375 SYSC_OMAP2_AUTOIDLE)>;
1376 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1377 <SYSC_IDLE_NO>,
1378 <SYSC_IDLE_SMART>,
1379 <SYSC_IDLE_SMART_WKUP>;
1380 ti,syss-mask = <1>;
1381 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1382 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO3_CLKCTRL 0>,
1383 <&l4per_clkctrl DRA7_L4PER_GPIO3_CLKCTRL 8>;
1384 clock-names = "fck", "dbclk";
1385 #address-cells = <1>;
1386 #size-cells = <1>;
1387 ranges = <0x0 0x57000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001388
1389 gpio3: gpio@0 {
1390 compatible = "ti,omap4-gpio";
1391 reg = <0x0 0x200>;
1392 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
1393 gpio-controller;
1394 #gpio-cells = <2>;
1395 interrupt-controller;
1396 #interrupt-cells = <2>;
1397 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001398 };
1399
1400 target-module@59000 { /* 0x48059000, ap 17 16.0 */
1401 compatible = "ti,sysc-omap2", "ti,sysc";
1402 ti,hwmods = "gpio4";
1403 reg = <0x59000 0x4>,
1404 <0x59010 0x4>,
1405 <0x59114 0x4>;
1406 reg-names = "rev", "sysc", "syss";
1407 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1408 SYSC_OMAP2_SOFTRESET |
1409 SYSC_OMAP2_AUTOIDLE)>;
1410 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1411 <SYSC_IDLE_NO>,
1412 <SYSC_IDLE_SMART>,
1413 <SYSC_IDLE_SMART_WKUP>;
1414 ti,syss-mask = <1>;
1415 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1416 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO4_CLKCTRL 0>,
1417 <&l4per_clkctrl DRA7_L4PER_GPIO4_CLKCTRL 8>;
1418 clock-names = "fck", "dbclk";
1419 #address-cells = <1>;
1420 #size-cells = <1>;
1421 ranges = <0x0 0x59000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001422
1423 gpio4: gpio@0 {
1424 compatible = "ti,omap4-gpio";
1425 reg = <0x0 0x200>;
1426 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1427 gpio-controller;
1428 #gpio-cells = <2>;
1429 interrupt-controller;
1430 #interrupt-cells = <2>;
1431 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001432 };
1433
1434 target-module@5b000 { /* 0x4805b000, ap 19 1e.0 */
1435 compatible = "ti,sysc-omap2", "ti,sysc";
1436 ti,hwmods = "gpio5";
1437 reg = <0x5b000 0x4>,
1438 <0x5b010 0x4>,
1439 <0x5b114 0x4>;
1440 reg-names = "rev", "sysc", "syss";
1441 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1442 SYSC_OMAP2_SOFTRESET |
1443 SYSC_OMAP2_AUTOIDLE)>;
1444 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1445 <SYSC_IDLE_NO>,
1446 <SYSC_IDLE_SMART>,
1447 <SYSC_IDLE_SMART_WKUP>;
1448 ti,syss-mask = <1>;
1449 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1450 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO5_CLKCTRL 0>,
1451 <&l4per_clkctrl DRA7_L4PER_GPIO5_CLKCTRL 8>;
1452 clock-names = "fck", "dbclk";
1453 #address-cells = <1>;
1454 #size-cells = <1>;
1455 ranges = <0x0 0x5b000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001456
1457 gpio5: gpio@0 {
1458 compatible = "ti,omap4-gpio";
1459 reg = <0x0 0x200>;
1460 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1461 gpio-controller;
1462 #gpio-cells = <2>;
1463 interrupt-controller;
1464 #interrupt-cells = <2>;
1465 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001466 };
1467
1468 target-module@5d000 { /* 0x4805d000, ap 21 26.0 */
1469 compatible = "ti,sysc-omap2", "ti,sysc";
1470 ti,hwmods = "gpio6";
1471 reg = <0x5d000 0x4>,
1472 <0x5d010 0x4>,
1473 <0x5d114 0x4>;
1474 reg-names = "rev", "sysc", "syss";
1475 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1476 SYSC_OMAP2_SOFTRESET |
1477 SYSC_OMAP2_AUTOIDLE)>;
1478 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1479 <SYSC_IDLE_NO>,
1480 <SYSC_IDLE_SMART>,
1481 <SYSC_IDLE_SMART_WKUP>;
1482 ti,syss-mask = <1>;
1483 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1484 clocks = <&l4per_clkctrl DRA7_L4PER_GPIO6_CLKCTRL 0>,
1485 <&l4per_clkctrl DRA7_L4PER_GPIO6_CLKCTRL 8>;
1486 clock-names = "fck", "dbclk";
1487 #address-cells = <1>;
1488 #size-cells = <1>;
1489 ranges = <0x0 0x5d000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001490
1491 gpio6: gpio@0 {
1492 compatible = "ti,omap4-gpio";
1493 reg = <0x0 0x200>;
1494 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1495 gpio-controller;
1496 #gpio-cells = <2>;
1497 interrupt-controller;
1498 #interrupt-cells = <2>;
1499 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001500 };
1501
1502 target-module@60000 { /* 0x48060000, ap 23 32.0 */
1503 compatible = "ti,sysc-omap2", "ti,sysc";
1504 ti,hwmods = "i2c3";
1505 reg = <0x60000 0x8>,
1506 <0x60010 0x8>,
1507 <0x60090 0x8>;
1508 reg-names = "rev", "sysc", "syss";
1509 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1510 SYSC_OMAP2_ENAWAKEUP |
1511 SYSC_OMAP2_SOFTRESET |
1512 SYSC_OMAP2_AUTOIDLE)>;
1513 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1514 <SYSC_IDLE_NO>,
1515 <SYSC_IDLE_SMART>,
1516 <SYSC_IDLE_SMART_WKUP>;
1517 ti,syss-mask = <1>;
1518 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1519 clocks = <&l4per_clkctrl DRA7_L4PER_I2C3_CLKCTRL 0>;
1520 clock-names = "fck";
1521 #address-cells = <1>;
1522 #size-cells = <1>;
1523 ranges = <0x0 0x60000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001524
1525 i2c3: i2c@0 {
1526 compatible = "ti,omap4-i2c";
1527 reg = <0x0 0x100>;
1528 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1529 #address-cells = <1>;
1530 #size-cells = <0>;
1531 status = "disabled";
1532 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001533 };
1534
1535 target-module@66000 { /* 0x48066000, ap 63 14.0 */
1536 compatible = "ti,sysc-omap2", "ti,sysc";
1537 ti,hwmods = "uart5";
1538 reg = <0x66050 0x4>,
1539 <0x66054 0x4>,
1540 <0x66058 0x4>;
1541 reg-names = "rev", "sysc", "syss";
1542 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1543 SYSC_OMAP2_SOFTRESET |
1544 SYSC_OMAP2_AUTOIDLE)>;
1545 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1546 <SYSC_IDLE_NO>,
1547 <SYSC_IDLE_SMART>,
1548 <SYSC_IDLE_SMART_WKUP>;
1549 ti,syss-mask = <1>;
1550 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1551 clocks = <&l4per_clkctrl DRA7_L4PER_UART5_CLKCTRL 0>;
1552 clock-names = "fck";
1553 #address-cells = <1>;
1554 #size-cells = <1>;
1555 ranges = <0x0 0x66000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001556
1557 uart5: serial@0 {
1558 compatible = "ti,dra742-uart", "ti,omap4-uart";
1559 reg = <0x0 0x100>;
1560 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1561 clock-frequency = <48000000>;
1562 status = "disabled";
1563 dmas = <&sdma_xbar 63>, <&sdma_xbar 64>;
1564 dma-names = "tx", "rx";
1565 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001566 };
1567
1568 target-module@68000 { /* 0x48068000, ap 53 1c.0 */
1569 compatible = "ti,sysc-omap2", "ti,sysc";
1570 ti,hwmods = "uart6";
1571 reg = <0x68050 0x4>,
1572 <0x68054 0x4>,
1573 <0x68058 0x4>;
1574 reg-names = "rev", "sysc", "syss";
1575 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1576 SYSC_OMAP2_SOFTRESET |
1577 SYSC_OMAP2_AUTOIDLE)>;
1578 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1579 <SYSC_IDLE_NO>,
1580 <SYSC_IDLE_SMART>,
1581 <SYSC_IDLE_SMART_WKUP>;
1582 ti,syss-mask = <1>;
1583 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
1584 clocks = <&ipu_clkctrl DRA7_IPU_UART6_CLKCTRL 0>;
1585 clock-names = "fck";
1586 #address-cells = <1>;
1587 #size-cells = <1>;
1588 ranges = <0x0 0x68000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001589
1590 uart6: serial@0 {
1591 compatible = "ti,dra742-uart", "ti,omap4-uart";
1592 reg = <0x0 0x100>;
1593 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1594 clock-frequency = <48000000>;
1595 status = "disabled";
1596 dmas = <&sdma_xbar 79>, <&sdma_xbar 80>;
1597 dma-names = "tx", "rx";
1598 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001599 };
1600
1601 target-module@6a000 { /* 0x4806a000, ap 24 24.0 */
1602 compatible = "ti,sysc-omap2", "ti,sysc";
1603 ti,hwmods = "uart1";
1604 reg = <0x6a050 0x4>,
1605 <0x6a054 0x4>,
1606 <0x6a058 0x4>;
1607 reg-names = "rev", "sysc", "syss";
1608 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1609 SYSC_OMAP2_SOFTRESET |
1610 SYSC_OMAP2_AUTOIDLE)>;
1611 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1612 <SYSC_IDLE_NO>,
1613 <SYSC_IDLE_SMART>,
1614 <SYSC_IDLE_SMART_WKUP>;
1615 ti,syss-mask = <1>;
1616 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1617 clocks = <&l4per_clkctrl DRA7_L4PER_UART1_CLKCTRL 0>;
1618 clock-names = "fck";
1619 #address-cells = <1>;
1620 #size-cells = <1>;
1621 ranges = <0x0 0x6a000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001622
1623 uart1: serial@0 {
1624 compatible = "ti,dra742-uart", "ti,omap4-uart";
1625 reg = <0x0 0x100>;
1626 interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1627 clock-frequency = <48000000>;
1628 status = "disabled";
1629 dmas = <&sdma_xbar 49>, <&sdma_xbar 50>;
1630 dma-names = "tx", "rx";
1631 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001632 };
1633
1634 target-module@6c000 { /* 0x4806c000, ap 26 2c.0 */
1635 compatible = "ti,sysc-omap2", "ti,sysc";
1636 ti,hwmods = "uart2";
1637 reg = <0x6c050 0x4>,
1638 <0x6c054 0x4>,
1639 <0x6c058 0x4>;
1640 reg-names = "rev", "sysc", "syss";
1641 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1642 SYSC_OMAP2_SOFTRESET |
1643 SYSC_OMAP2_AUTOIDLE)>;
1644 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1645 <SYSC_IDLE_NO>,
1646 <SYSC_IDLE_SMART>,
1647 <SYSC_IDLE_SMART_WKUP>;
1648 ti,syss-mask = <1>;
1649 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1650 clocks = <&l4per_clkctrl DRA7_L4PER_UART2_CLKCTRL 0>;
1651 clock-names = "fck";
1652 #address-cells = <1>;
1653 #size-cells = <1>;
1654 ranges = <0x0 0x6c000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001655
1656 uart2: serial@0 {
1657 compatible = "ti,dra742-uart", "ti,omap4-uart";
1658 reg = <0x0 0x100>;
1659 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1660 clock-frequency = <48000000>;
1661 status = "disabled";
1662 dmas = <&sdma_xbar 51>, <&sdma_xbar 52>;
1663 dma-names = "tx", "rx";
1664 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001665 };
1666
1667 target-module@6e000 { /* 0x4806e000, ap 28 0c.1 */
1668 compatible = "ti,sysc-omap2", "ti,sysc";
1669 ti,hwmods = "uart4";
1670 reg = <0x6e050 0x4>,
1671 <0x6e054 0x4>,
1672 <0x6e058 0x4>;
1673 reg-names = "rev", "sysc", "syss";
1674 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1675 SYSC_OMAP2_SOFTRESET |
1676 SYSC_OMAP2_AUTOIDLE)>;
1677 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1678 <SYSC_IDLE_NO>,
1679 <SYSC_IDLE_SMART>,
1680 <SYSC_IDLE_SMART_WKUP>;
1681 ti,syss-mask = <1>;
1682 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1683 clocks = <&l4per_clkctrl DRA7_L4PER_UART4_CLKCTRL 0>;
1684 clock-names = "fck";
1685 #address-cells = <1>;
1686 #size-cells = <1>;
1687 ranges = <0x0 0x6e000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001688
1689 uart4: serial@0 {
1690 compatible = "ti,dra742-uart", "ti,omap4-uart";
1691 reg = <0x0 0x100>;
1692 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
1693 clock-frequency = <48000000>;
1694 status = "disabled";
1695 dmas = <&sdma_xbar 55>, <&sdma_xbar 56>;
1696 dma-names = "tx", "rx";
1697 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001698 };
1699
1700 target-module@70000 { /* 0x48070000, ap 30 22.0 */
1701 compatible = "ti,sysc-omap2", "ti,sysc";
1702 ti,hwmods = "i2c1";
1703 reg = <0x70000 0x8>,
1704 <0x70010 0x8>,
1705 <0x70090 0x8>;
1706 reg-names = "rev", "sysc", "syss";
1707 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1708 SYSC_OMAP2_ENAWAKEUP |
1709 SYSC_OMAP2_SOFTRESET |
1710 SYSC_OMAP2_AUTOIDLE)>;
1711 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1712 <SYSC_IDLE_NO>,
1713 <SYSC_IDLE_SMART>,
1714 <SYSC_IDLE_SMART_WKUP>;
1715 ti,syss-mask = <1>;
1716 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1717 clocks = <&l4per_clkctrl DRA7_L4PER_I2C1_CLKCTRL 0>;
1718 clock-names = "fck";
1719 #address-cells = <1>;
1720 #size-cells = <1>;
1721 ranges = <0x0 0x70000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001722
1723 i2c1: i2c@0 {
1724 compatible = "ti,omap4-i2c";
1725 reg = <0x0 0x100>;
1726 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
1727 #address-cells = <1>;
1728 #size-cells = <0>;
1729 status = "disabled";
1730 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001731 };
1732
1733 target-module@72000 { /* 0x48072000, ap 32 2a.0 */
1734 compatible = "ti,sysc-omap2", "ti,sysc";
1735 ti,hwmods = "i2c2";
1736 reg = <0x72000 0x8>,
1737 <0x72010 0x8>,
1738 <0x72090 0x8>;
1739 reg-names = "rev", "sysc", "syss";
1740 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1741 SYSC_OMAP2_ENAWAKEUP |
1742 SYSC_OMAP2_SOFTRESET |
1743 SYSC_OMAP2_AUTOIDLE)>;
1744 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1745 <SYSC_IDLE_NO>,
1746 <SYSC_IDLE_SMART>,
1747 <SYSC_IDLE_SMART_WKUP>;
1748 ti,syss-mask = <1>;
1749 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1750 clocks = <&l4per_clkctrl DRA7_L4PER_I2C2_CLKCTRL 0>;
1751 clock-names = "fck";
1752 #address-cells = <1>;
1753 #size-cells = <1>;
1754 ranges = <0x0 0x72000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001755
1756 i2c2: i2c@0 {
1757 compatible = "ti,omap4-i2c";
1758 reg = <0x0 0x100>;
1759 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1760 #address-cells = <1>;
1761 #size-cells = <0>;
1762 status = "disabled";
1763 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001764 };
1765
1766 target-module@78000 { /* 0x48078000, ap 39 0a.0 */
1767 compatible = "ti,sysc-omap2", "ti,sysc";
1768 ti,hwmods = "elm";
1769 reg = <0x78000 0x4>,
1770 <0x78010 0x4>,
1771 <0x78014 0x4>;
1772 reg-names = "rev", "sysc", "syss";
1773 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1774 SYSC_OMAP2_SOFTRESET |
1775 SYSC_OMAP2_AUTOIDLE)>;
1776 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1777 <SYSC_IDLE_NO>,
1778 <SYSC_IDLE_SMART>,
1779 <SYSC_IDLE_SMART_WKUP>;
1780 ti,syss-mask = <1>;
1781 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1782 clocks = <&l4per_clkctrl DRA7_L4PER_ELM_CLKCTRL 0>;
1783 clock-names = "fck";
1784 #address-cells = <1>;
1785 #size-cells = <1>;
1786 ranges = <0x0 0x78000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001787
1788 elm: elm@0 {
1789 compatible = "ti,am3352-elm";
1790 reg = <0x0 0xfc0>; /* device IO registers */
1791 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
1792 status = "disabled";
1793 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001794 };
1795
1796 target-module@7a000 { /* 0x4807a000, ap 81 3a.0 */
1797 compatible = "ti,sysc-omap2", "ti,sysc";
1798 ti,hwmods = "i2c4";
1799 reg = <0x7a000 0x8>,
1800 <0x7a010 0x8>,
1801 <0x7a090 0x8>;
1802 reg-names = "rev", "sysc", "syss";
1803 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1804 SYSC_OMAP2_ENAWAKEUP |
1805 SYSC_OMAP2_SOFTRESET |
1806 SYSC_OMAP2_AUTOIDLE)>;
1807 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1808 <SYSC_IDLE_NO>,
1809 <SYSC_IDLE_SMART>,
1810 <SYSC_IDLE_SMART_WKUP>;
1811 ti,syss-mask = <1>;
1812 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1813 clocks = <&l4per_clkctrl DRA7_L4PER_I2C4_CLKCTRL 0>;
1814 clock-names = "fck";
1815 #address-cells = <1>;
1816 #size-cells = <1>;
1817 ranges = <0x0 0x7a000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001818
1819 i2c4: i2c@0 {
1820 compatible = "ti,omap4-i2c";
1821 reg = <0x0 0x100>;
1822 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
1823 #address-cells = <1>;
1824 #size-cells = <0>;
1825 status = "disabled";
1826 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001827 };
1828
1829 target-module@7c000 { /* 0x4807c000, ap 83 4a.0 */
1830 compatible = "ti,sysc-omap2", "ti,sysc";
1831 ti,hwmods = "i2c5";
1832 reg = <0x7c000 0x8>,
1833 <0x7c010 0x8>,
1834 <0x7c090 0x8>;
1835 reg-names = "rev", "sysc", "syss";
1836 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1837 SYSC_OMAP2_ENAWAKEUP |
1838 SYSC_OMAP2_SOFTRESET |
1839 SYSC_OMAP2_AUTOIDLE)>;
1840 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1841 <SYSC_IDLE_NO>,
1842 <SYSC_IDLE_SMART>,
1843 <SYSC_IDLE_SMART_WKUP>;
1844 ti,syss-mask = <1>;
1845 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
1846 clocks = <&ipu_clkctrl DRA7_IPU_I2C5_CLKCTRL 0>;
1847 clock-names = "fck";
1848 #address-cells = <1>;
1849 #size-cells = <1>;
1850 ranges = <0x0 0x7c000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001851
1852 i2c5: i2c@0 {
1853 compatible = "ti,omap4-i2c";
1854 reg = <0x0 0x100>;
1855 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1856 #address-cells = <1>;
1857 #size-cells = <0>;
1858 status = "disabled";
1859 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001860 };
1861
1862 target-module@86000 { /* 0x48086000, ap 41 5e.0 */
1863 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1864 ti,hwmods = "timer10";
1865 reg = <0x86000 0x4>,
1866 <0x86010 0x4>;
1867 reg-names = "rev", "sysc";
1868 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1869 SYSC_OMAP4_SOFTRESET)>;
1870 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1871 <SYSC_IDLE_NO>,
1872 <SYSC_IDLE_SMART>,
1873 <SYSC_IDLE_SMART_WKUP>;
1874 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1875 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER10_CLKCTRL 0>;
1876 clock-names = "fck";
1877 #address-cells = <1>;
1878 #size-cells = <1>;
1879 ranges = <0x0 0x86000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001880
1881 timer10: timer@0 {
1882 compatible = "ti,omap5430-timer";
1883 reg = <0x0 0x80>;
1884 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER10_CLKCTRL 24>;
1885 clock-names = "fck";
1886 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1887 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001888 };
1889
1890 target-module@88000 { /* 0x48088000, ap 43 66.0 */
1891 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1892 ti,hwmods = "timer11";
1893 reg = <0x88000 0x4>,
1894 <0x88010 0x4>;
1895 reg-names = "rev", "sysc";
1896 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1897 SYSC_OMAP4_SOFTRESET)>;
1898 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1899 <SYSC_IDLE_NO>,
1900 <SYSC_IDLE_SMART>,
1901 <SYSC_IDLE_SMART_WKUP>;
1902 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1903 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER11_CLKCTRL 0>;
1904 clock-names = "fck";
1905 #address-cells = <1>;
1906 #size-cells = <1>;
1907 ranges = <0x0 0x88000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001908
1909 timer11: timer@0 {
1910 compatible = "ti,omap5430-timer";
1911 reg = <0x0 0x80>;
1912 clocks = <&l4per_clkctrl DRA7_L4PER_TIMER11_CLKCTRL 24>;
1913 clock-names = "fck";
1914 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
1915 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001916 };
1917
1918 target-module@90000 { /* 0x48090000, ap 55 12.0 */
1919 compatible = "ti,sysc-omap2", "ti,sysc";
1920 ti,hwmods = "rng";
1921 reg = <0x91fe0 0x4>,
1922 <0x91fe4 0x4>;
1923 reg-names = "rev", "sysc";
1924 ti,sysc-mask = <SYSC_OMAP2_AUTOIDLE>;
1925 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1926 <SYSC_IDLE_NO>;
1927 /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
1928 clocks = <&l4sec_clkctrl DRA7_L4SEC_RNG_CLKCTRL 0>;
1929 clock-names = "fck";
1930 #address-cells = <1>;
1931 #size-cells = <1>;
1932 ranges = <0x0 0x90000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001933
1934 rng: rng@0 {
1935 compatible = "ti,omap4-rng";
1936 reg = <0x0 0x2000>;
1937 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1938 clocks = <&l3_iclk_div>;
1939 clock-names = "fck";
1940 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001941 };
1942
1943 target-module@98000 { /* 0x48098000, ap 47 08.0 */
1944 compatible = "ti,sysc-omap4", "ti,sysc";
1945 ti,hwmods = "mcspi1";
1946 reg = <0x98000 0x4>,
1947 <0x98010 0x4>;
1948 reg-names = "rev", "sysc";
1949 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1950 SYSC_OMAP4_SOFTRESET)>;
1951 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1952 <SYSC_IDLE_NO>,
1953 <SYSC_IDLE_SMART>,
1954 <SYSC_IDLE_SMART_WKUP>;
1955 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1956 clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI1_CLKCTRL 0>;
1957 clock-names = "fck";
1958 #address-cells = <1>;
1959 #size-cells = <1>;
1960 ranges = <0x0 0x98000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07001961
1962 mcspi1: spi@0 {
1963 compatible = "ti,omap4-mcspi";
1964 reg = <0x0 0x200>;
1965 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
1966 #address-cells = <1>;
1967 #size-cells = <0>;
1968 ti,spi-num-cs = <4>;
1969 dmas = <&sdma_xbar 35>,
1970 <&sdma_xbar 36>,
1971 <&sdma_xbar 37>,
1972 <&sdma_xbar 38>,
1973 <&sdma_xbar 39>,
1974 <&sdma_xbar 40>,
1975 <&sdma_xbar 41>,
1976 <&sdma_xbar 42>;
1977 dma-names = "tx0", "rx0", "tx1", "rx1",
1978 "tx2", "rx2", "tx3", "rx3";
1979 status = "disabled";
1980 };
Tony Lindgren549fce02018-09-27 13:36:28 -07001981 };
1982
1983 target-module@9a000 { /* 0x4809a000, ap 49 10.0 */
1984 compatible = "ti,sysc-omap4", "ti,sysc";
1985 ti,hwmods = "mcspi2";
1986 reg = <0x9a000 0x4>,
1987 <0x9a010 0x4>;
1988 reg-names = "rev", "sysc";
1989 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1990 SYSC_OMAP4_SOFTRESET)>;
1991 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1992 <SYSC_IDLE_NO>,
1993 <SYSC_IDLE_SMART>,
1994 <SYSC_IDLE_SMART_WKUP>;
1995 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
1996 clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI2_CLKCTRL 0>;
1997 clock-names = "fck";
1998 #address-cells = <1>;
1999 #size-cells = <1>;
2000 ranges = <0x0 0x9a000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002001
2002 mcspi2: spi@0 {
2003 compatible = "ti,omap4-mcspi";
2004 reg = <0x0 0x200>;
2005 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
2006 #address-cells = <1>;
2007 #size-cells = <0>;
2008 ti,spi-num-cs = <2>;
2009 dmas = <&sdma_xbar 43>,
2010 <&sdma_xbar 44>,
2011 <&sdma_xbar 45>,
2012 <&sdma_xbar 46>;
2013 dma-names = "tx0", "rx0", "tx1", "rx1";
2014 status = "disabled";
2015 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002016 };
2017
2018 target-module@9c000 { /* 0x4809c000, ap 51 38.0 */
2019 compatible = "ti,sysc-omap4", "ti,sysc";
2020 ti,hwmods = "mmc1";
2021 reg = <0x9c000 0x4>,
2022 <0x9c010 0x4>;
2023 reg-names = "rev", "sysc";
2024 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2025 SYSC_OMAP4_SOFTRESET)>;
2026 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2027 <SYSC_IDLE_NO>,
2028 <SYSC_IDLE_SMART>,
2029 <SYSC_IDLE_SMART_WKUP>;
2030 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2031 <SYSC_IDLE_NO>,
2032 <SYSC_IDLE_SMART>,
2033 <SYSC_IDLE_SMART_WKUP>;
2034 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
2035 clocks = <&l3init_clkctrl DRA7_L3INIT_MMC1_CLKCTRL 0>;
2036 clock-names = "fck";
2037 #address-cells = <1>;
2038 #size-cells = <1>;
2039 ranges = <0x0 0x9c000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002040
2041 mmc1: mmc@0 {
2042 compatible = "ti,dra7-sdhci";
2043 reg = <0x0 0x400>;
2044 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
2045 status = "disabled";
2046 pbias-supply = <&pbias_mmc_reg>;
2047 max-frequency = <192000000>;
2048 mmc-ddr-1_8v;
2049 mmc-ddr-3_3v;
2050 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002051 };
2052
2053 target-module@a2000 { /* 0x480a2000, ap 75 02.0 */
2054 compatible = "ti,sysc";
2055 status = "disabled";
2056 #address-cells = <1>;
2057 #size-cells = <1>;
2058 ranges = <0x0 0xa2000 0x1000>;
2059 };
2060
2061 target-module@a4000 { /* 0x480a4000, ap 57 42.0 */
2062 compatible = "ti,sysc";
2063 status = "disabled";
2064 #address-cells = <1>;
2065 #size-cells = <1>;
2066 ranges = <0x00000000 0x000a4000 0x00001000>,
2067 <0x00001000 0x000a5000 0x00001000>;
2068 };
2069
2070 target-module@a8000 { /* 0x480a8000, ap 59 1a.0 */
2071 compatible = "ti,sysc";
2072 status = "disabled";
2073 #address-cells = <1>;
2074 #size-cells = <1>;
2075 ranges = <0x0 0xa8000 0x4000>;
2076 };
2077
2078 target-module@ad000 { /* 0x480ad000, ap 61 20.0 */
2079 compatible = "ti,sysc-omap4", "ti,sysc";
2080 ti,hwmods = "mmc3";
2081 reg = <0xad000 0x4>,
2082 <0xad010 0x4>;
2083 reg-names = "rev", "sysc";
2084 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2085 SYSC_OMAP4_SOFTRESET)>;
2086 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2087 <SYSC_IDLE_NO>,
2088 <SYSC_IDLE_SMART>,
2089 <SYSC_IDLE_SMART_WKUP>;
2090 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2091 <SYSC_IDLE_NO>,
2092 <SYSC_IDLE_SMART>,
2093 <SYSC_IDLE_SMART_WKUP>;
2094 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
2095 clocks = <&l4per_clkctrl DRA7_L4PER_MMC3_CLKCTRL 0>;
2096 clock-names = "fck";
2097 #address-cells = <1>;
2098 #size-cells = <1>;
2099 ranges = <0x0 0xad000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002100
2101 mmc3: mmc@0 {
2102 compatible = "ti,dra7-sdhci";
2103 reg = <0x0 0x400>;
2104 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
2105 status = "disabled";
2106 /* Errata i887 limits max-frequency of MMC3 to 64 MHz */
2107 max-frequency = <64000000>;
2108 /* SDMA is not supported */
2109 sdhci-caps-mask = <0x0 0x400000>;
2110 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002111 };
2112
2113 target-module@b2000 { /* 0x480b2000, ap 37 52.0 */
2114 compatible = "ti,sysc-omap2", "ti,sysc";
2115 ti,hwmods = "hdq1w";
2116 reg = <0xb2000 0x4>,
2117 <0xb2014 0x4>,
2118 <0xb2018 0x4>;
2119 reg-names = "rev", "sysc", "syss";
2120 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
2121 SYSC_OMAP2_AUTOIDLE)>;
2122 ti,syss-mask = <1>;
2123 ti,no-reset-on-init;
2124 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
2125 clocks = <&l4per_clkctrl DRA7_L4PER_HDQ1W_CLKCTRL 0>;
2126 clock-names = "fck";
2127 #address-cells = <1>;
2128 #size-cells = <1>;
2129 ranges = <0x0 0xb2000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002130
2131 hdqw1w: 1w@0 {
2132 compatible = "ti,omap3-1w";
2133 reg = <0x0 0x1000>;
2134 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
2135 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002136 };
2137
2138 target-module@b4000 { /* 0x480b4000, ap 65 40.0 */
2139 compatible = "ti,sysc-omap4", "ti,sysc";
2140 ti,hwmods = "mmc2";
2141 reg = <0xb4000 0x4>,
2142 <0xb4010 0x4>;
2143 reg-names = "rev", "sysc";
2144 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2145 SYSC_OMAP4_SOFTRESET)>;
2146 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2147 <SYSC_IDLE_NO>,
2148 <SYSC_IDLE_SMART>,
2149 <SYSC_IDLE_SMART_WKUP>;
2150 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2151 <SYSC_IDLE_NO>,
2152 <SYSC_IDLE_SMART>,
2153 <SYSC_IDLE_SMART_WKUP>;
2154 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
2155 clocks = <&l3init_clkctrl DRA7_L3INIT_MMC2_CLKCTRL 0>;
2156 clock-names = "fck";
2157 #address-cells = <1>;
2158 #size-cells = <1>;
2159 ranges = <0x0 0xb4000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002160
2161 mmc2: mmc@0 {
2162 compatible = "ti,dra7-sdhci";
2163 reg = <0x0 0x400>;
2164 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
2165 status = "disabled";
2166 max-frequency = <192000000>;
2167 /* SDR104/DDR50/SDR50 bits in CAPA2 is not supported */
2168 sdhci-caps-mask = <0x7 0x0>;
2169 mmc-hs200-1_8v;
2170 mmc-ddr-1_8v;
2171 mmc-ddr-3_3v;
2172 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002173 };
2174
2175 target-module@b8000 { /* 0x480b8000, ap 67 48.0 */
2176 compatible = "ti,sysc-omap4", "ti,sysc";
2177 ti,hwmods = "mcspi3";
2178 reg = <0xb8000 0x4>,
2179 <0xb8010 0x4>;
2180 reg-names = "rev", "sysc";
2181 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2182 SYSC_OMAP4_SOFTRESET)>;
2183 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2184 <SYSC_IDLE_NO>,
2185 <SYSC_IDLE_SMART>,
2186 <SYSC_IDLE_SMART_WKUP>;
2187 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
2188 clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI3_CLKCTRL 0>;
2189 clock-names = "fck";
2190 #address-cells = <1>;
2191 #size-cells = <1>;
2192 ranges = <0x0 0xb8000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002193
2194 mcspi3: spi@0 {
2195 compatible = "ti,omap4-mcspi";
2196 reg = <0x0 0x200>;
2197 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
2198 #address-cells = <1>;
2199 #size-cells = <0>;
2200 ti,spi-num-cs = <2>;
2201 dmas = <&sdma_xbar 15>, <&sdma_xbar 16>;
2202 dma-names = "tx0", "rx0";
2203 status = "disabled";
2204 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002205 };
2206
2207 target-module@ba000 { /* 0x480ba000, ap 69 18.0 */
2208 compatible = "ti,sysc-omap4", "ti,sysc";
2209 ti,hwmods = "mcspi4";
2210 reg = <0xba000 0x4>,
2211 <0xba010 0x4>;
2212 reg-names = "rev", "sysc";
2213 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2214 SYSC_OMAP4_SOFTRESET)>;
2215 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2216 <SYSC_IDLE_NO>,
2217 <SYSC_IDLE_SMART>,
2218 <SYSC_IDLE_SMART_WKUP>;
2219 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
2220 clocks = <&l4per_clkctrl DRA7_L4PER_MCSPI4_CLKCTRL 0>;
2221 clock-names = "fck";
2222 #address-cells = <1>;
2223 #size-cells = <1>;
2224 ranges = <0x0 0xba000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002225
2226 mcspi4: spi@0 {
2227 compatible = "ti,omap4-mcspi";
2228 reg = <0x0 0x200>;
2229 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
2230 #address-cells = <1>;
2231 #size-cells = <0>;
2232 ti,spi-num-cs = <1>;
2233 dmas = <&sdma_xbar 70>, <&sdma_xbar 71>;
2234 dma-names = "tx0", "rx0";
2235 status = "disabled";
2236 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002237 };
2238
2239 target-module@d1000 { /* 0x480d1000, ap 71 28.0 */
2240 compatible = "ti,sysc-omap4", "ti,sysc";
2241 ti,hwmods = "mmc4";
2242 reg = <0xd1000 0x4>,
2243 <0xd1010 0x4>;
2244 reg-names = "rev", "sysc";
2245 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2246 SYSC_OMAP4_SOFTRESET)>;
2247 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2248 <SYSC_IDLE_NO>,
2249 <SYSC_IDLE_SMART>,
2250 <SYSC_IDLE_SMART_WKUP>;
2251 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2252 <SYSC_IDLE_NO>,
2253 <SYSC_IDLE_SMART>,
2254 <SYSC_IDLE_SMART_WKUP>;
2255 /* Domains (P, C): l4per_pwrdm, l4per_clkdm */
2256 clocks = <&l4per_clkctrl DRA7_L4PER_MMC4_CLKCTRL 0>;
2257 clock-names = "fck";
2258 #address-cells = <1>;
2259 #size-cells = <1>;
2260 ranges = <0x0 0xd1000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002261
2262 mmc4: mmc@0 {
2263 compatible = "ti,dra7-sdhci";
2264 reg = <0x0 0x400>;
2265 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
2266 status = "disabled";
2267 max-frequency = <192000000>;
2268 /* SDMA is not supported */
2269 sdhci-caps-mask = <0x0 0x400000>;
2270 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002271 };
2272
2273 target-module@d5000 { /* 0x480d5000, ap 73 30.0 */
2274 compatible = "ti,sysc";
2275 status = "disabled";
2276 #address-cells = <1>;
2277 #size-cells = <1>;
2278 ranges = <0x0 0xd5000 0x1000>;
2279 };
2280 };
2281
2282 segment@200000 { /* 0x48200000 */
2283 compatible = "simple-bus";
2284 #address-cells = <1>;
2285 #size-cells = <1>;
2286 };
2287};
2288
2289&l4_per2 { /* 0x48400000 */
2290 compatible = "ti,dra7-l4-per2", "simple-bus";
2291 reg = <0x48400000 0x800>,
2292 <0x48400800 0x800>,
2293 <0x48401000 0x400>,
2294 <0x48401400 0x400>,
2295 <0x48401800 0x400>;
2296 reg-names = "ap", "la", "ia0", "ia1", "ia2";
2297 #address-cells = <1>;
2298 #size-cells = <1>;
2299 ranges = <0x00000000 0x48400000 0x400000>; /* segment 0 */
2300
2301 segment@0 { /* 0x48400000 */
2302 compatible = "simple-bus";
2303 #address-cells = <1>;
2304 #size-cells = <1>;
2305 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
2306 <0x00001000 0x00001000 0x000400>, /* ap 1 */
2307 <0x00000800 0x00000800 0x000800>, /* ap 2 */
2308 <0x00084000 0x00084000 0x004000>, /* ap 3 */
2309 <0x00001400 0x00001400 0x000400>, /* ap 4 */
2310 <0x00001800 0x00001800 0x000400>, /* ap 5 */
2311 <0x00088000 0x00088000 0x001000>, /* ap 6 */
2312 <0x0002c000 0x0002c000 0x001000>, /* ap 7 */
2313 <0x0002d000 0x0002d000 0x001000>, /* ap 8 */
2314 <0x00060000 0x00060000 0x002000>, /* ap 9 */
2315 <0x00062000 0x00062000 0x001000>, /* ap 10 */
2316 <0x00064000 0x00064000 0x002000>, /* ap 11 */
2317 <0x00066000 0x00066000 0x001000>, /* ap 12 */
2318 <0x00068000 0x00068000 0x002000>, /* ap 13 */
2319 <0x0006a000 0x0006a000 0x001000>, /* ap 14 */
2320 <0x0006c000 0x0006c000 0x002000>, /* ap 15 */
2321 <0x0006e000 0x0006e000 0x001000>, /* ap 16 */
2322 <0x00036000 0x00036000 0x001000>, /* ap 17 */
2323 <0x00037000 0x00037000 0x001000>, /* ap 18 */
2324 <0x00070000 0x00070000 0x002000>, /* ap 19 */
2325 <0x00072000 0x00072000 0x001000>, /* ap 20 */
2326 <0x0003a000 0x0003a000 0x001000>, /* ap 21 */
2327 <0x0003b000 0x0003b000 0x001000>, /* ap 22 */
2328 <0x0003c000 0x0003c000 0x001000>, /* ap 23 */
2329 <0x0003d000 0x0003d000 0x001000>, /* ap 24 */
2330 <0x0003e000 0x0003e000 0x001000>, /* ap 25 */
2331 <0x0003f000 0x0003f000 0x001000>, /* ap 26 */
2332 <0x00040000 0x00040000 0x001000>, /* ap 27 */
2333 <0x00041000 0x00041000 0x001000>, /* ap 28 */
2334 <0x00042000 0x00042000 0x001000>, /* ap 29 */
2335 <0x00043000 0x00043000 0x001000>, /* ap 30 */
2336 <0x00080000 0x00080000 0x002000>, /* ap 31 */
2337 <0x00082000 0x00082000 0x001000>, /* ap 32 */
2338 <0x0004a000 0x0004a000 0x001000>, /* ap 33 */
2339 <0x0004b000 0x0004b000 0x001000>, /* ap 34 */
2340 <0x00074000 0x00074000 0x002000>, /* ap 35 */
2341 <0x00076000 0x00076000 0x001000>, /* ap 36 */
2342 <0x00050000 0x00050000 0x001000>, /* ap 37 */
2343 <0x00051000 0x00051000 0x001000>, /* ap 38 */
2344 <0x00078000 0x00078000 0x002000>, /* ap 39 */
2345 <0x0007a000 0x0007a000 0x001000>, /* ap 40 */
2346 <0x00054000 0x00054000 0x001000>, /* ap 41 */
2347 <0x00055000 0x00055000 0x001000>, /* ap 42 */
2348 <0x0007c000 0x0007c000 0x002000>, /* ap 43 */
2349 <0x0007e000 0x0007e000 0x001000>, /* ap 44 */
2350 <0x0004c000 0x0004c000 0x001000>, /* ap 45 */
2351 <0x0004d000 0x0004d000 0x001000>, /* ap 46 */
2352 <0x00020000 0x00020000 0x001000>, /* ap 47 */
2353 <0x00021000 0x00021000 0x001000>, /* ap 48 */
2354 <0x00022000 0x00022000 0x001000>, /* ap 49 */
2355 <0x00023000 0x00023000 0x001000>, /* ap 50 */
2356 <0x00024000 0x00024000 0x001000>, /* ap 51 */
2357 <0x00025000 0x00025000 0x001000>, /* ap 52 */
2358 <0x00046000 0x00046000 0x001000>, /* ap 53 */
2359 <0x00047000 0x00047000 0x001000>, /* ap 54 */
2360 <0x00048000 0x00048000 0x001000>, /* ap 55 */
2361 <0x00049000 0x00049000 0x001000>, /* ap 56 */
2362 <0x00058000 0x00058000 0x002000>, /* ap 57 */
2363 <0x0005a000 0x0005a000 0x001000>, /* ap 58 */
2364 <0x0005b000 0x0005b000 0x001000>, /* ap 59 */
2365 <0x0005c000 0x0005c000 0x001000>, /* ap 60 */
2366 <0x0005d000 0x0005d000 0x001000>, /* ap 61 */
2367 <0x0005e000 0x0005e000 0x001000>; /* ap 62 */
2368
2369 target-module@20000 { /* 0x48420000, ap 47 02.0 */
2370 compatible = "ti,sysc-omap2", "ti,sysc";
2371 ti,hwmods = "uart7";
2372 reg = <0x20050 0x4>,
2373 <0x20054 0x4>,
2374 <0x20058 0x4>;
2375 reg-names = "rev", "sysc", "syss";
2376 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
2377 SYSC_OMAP2_SOFTRESET |
2378 SYSC_OMAP2_AUTOIDLE)>;
2379 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2380 <SYSC_IDLE_NO>,
2381 <SYSC_IDLE_SMART>,
2382 <SYSC_IDLE_SMART_WKUP>;
2383 ti,syss-mask = <1>;
2384 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2385 clocks = <&l4per2_clkctrl DRA7_L4PER2_UART7_CLKCTRL 0>;
2386 clock-names = "fck";
2387 #address-cells = <1>;
2388 #size-cells = <1>;
2389 ranges = <0x0 0x20000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002390
2391 uart7: serial@0 {
2392 compatible = "ti,dra742-uart", "ti,omap4-uart";
2393 reg = <0x0 0x100>;
2394 interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>;
2395 clock-frequency = <48000000>;
2396 status = "disabled";
2397 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002398 };
2399
2400 target-module@22000 { /* 0x48422000, ap 49 0a.0 */
2401 compatible = "ti,sysc-omap2", "ti,sysc";
2402 ti,hwmods = "uart8";
2403 reg = <0x22050 0x4>,
2404 <0x22054 0x4>,
2405 <0x22058 0x4>;
2406 reg-names = "rev", "sysc", "syss";
2407 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
2408 SYSC_OMAP2_SOFTRESET |
2409 SYSC_OMAP2_AUTOIDLE)>;
2410 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2411 <SYSC_IDLE_NO>,
2412 <SYSC_IDLE_SMART>,
2413 <SYSC_IDLE_SMART_WKUP>;
2414 ti,syss-mask = <1>;
2415 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2416 clocks = <&l4per2_clkctrl DRA7_L4PER2_UART8_CLKCTRL 0>;
2417 clock-names = "fck";
2418 #address-cells = <1>;
2419 #size-cells = <1>;
2420 ranges = <0x0 0x22000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002421
2422 uart8: serial@0 {
2423 compatible = "ti,dra742-uart", "ti,omap4-uart";
2424 reg = <0x0 0x100>;
2425 interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>;
2426 clock-frequency = <48000000>;
2427 status = "disabled";
2428 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002429 };
2430
2431 target-module@24000 { /* 0x48424000, ap 51 12.0 */
2432 compatible = "ti,sysc-omap2", "ti,sysc";
2433 ti,hwmods = "uart9";
2434 reg = <0x24050 0x4>,
2435 <0x24054 0x4>,
2436 <0x24058 0x4>;
2437 reg-names = "rev", "sysc", "syss";
2438 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
2439 SYSC_OMAP2_SOFTRESET |
2440 SYSC_OMAP2_AUTOIDLE)>;
2441 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2442 <SYSC_IDLE_NO>,
2443 <SYSC_IDLE_SMART>,
2444 <SYSC_IDLE_SMART_WKUP>;
2445 ti,syss-mask = <1>;
2446 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2447 clocks = <&l4per2_clkctrl DRA7_L4PER2_UART9_CLKCTRL 0>;
2448 clock-names = "fck";
2449 #address-cells = <1>;
2450 #size-cells = <1>;
2451 ranges = <0x0 0x24000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002452
2453 uart9: serial@0 {
2454 compatible = "ti,dra742-uart", "ti,omap4-uart";
2455 reg = <0x0 0x100>;
2456 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
2457 clock-frequency = <48000000>;
2458 status = "disabled";
2459 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002460 };
2461
2462 target-module@2c000 { /* 0x4842c000, ap 7 18.0 */
2463 compatible = "ti,sysc";
2464 status = "disabled";
2465 #address-cells = <1>;
2466 #size-cells = <1>;
2467 ranges = <0x0 0x2c000 0x1000>;
2468 };
2469
2470 target-module@36000 { /* 0x48436000, ap 17 06.0 */
2471 compatible = "ti,sysc";
2472 status = "disabled";
2473 #address-cells = <1>;
2474 #size-cells = <1>;
2475 ranges = <0x0 0x36000 0x1000>;
2476 };
2477
2478 target-module@3a000 { /* 0x4843a000, ap 21 3e.0 */
2479 compatible = "ti,sysc";
2480 status = "disabled";
2481 #address-cells = <1>;
2482 #size-cells = <1>;
2483 ranges = <0x0 0x3a000 0x1000>;
2484 };
2485
2486 target-module@3c000 { /* 0x4843c000, ap 23 08.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002487 compatible = "ti,sysc-omap4", "ti,sysc";
2488 reg = <0x3c000 0x4>;
2489 reg-names = "rev";
2490 clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 0>;
2491 clock-names = "fck";
Tony Lindgren549fce02018-09-27 13:36:28 -07002492 #address-cells = <1>;
2493 #size-cells = <1>;
2494 ranges = <0x0 0x3c000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002495
2496 atl: atl@0 {
2497 compatible = "ti,dra7-atl";
2498 reg = <0x0 0x3ff>;
2499 ti,provided-clocks = <&atl_clkin0_ck>, <&atl_clkin1_ck>,
2500 <&atl_clkin2_ck>, <&atl_clkin3_ck>;
2501 clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
2502 clock-names = "fck";
2503 status = "disabled";
2504 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002505 };
2506
2507 target-module@3e000 { /* 0x4843e000, ap 25 30.0 */
2508 compatible = "ti,sysc-omap4", "ti,sysc";
2509 ti,hwmods = "epwmss0";
2510 reg = <0x3e000 0x4>,
2511 <0x3e004 0x4>;
2512 reg-names = "rev", "sysc";
2513 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
2514 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2515 <SYSC_IDLE_NO>,
2516 <SYSC_IDLE_SMART>;
2517 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2518 clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS0_CLKCTRL 0>;
2519 clock-names = "fck";
2520 #address-cells = <1>;
2521 #size-cells = <1>;
2522 ranges = <0x0 0x3e000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002523
2524 epwmss0: epwmss@0 {
2525 compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss";
2526 reg = <0x0 0x30>;
2527 #address-cells = <1>;
2528 #size-cells = <1>;
2529 status = "disabled";
2530 ranges = <0 0 0x1000>;
2531
2532 ecap0: ecap@100 {
2533 compatible = "ti,dra746-ecap",
2534 "ti,am3352-ecap";
2535 #pwm-cells = <3>;
2536 reg = <0x100 0x80>;
2537 clocks = <&l4_root_clk_div>;
2538 clock-names = "fck";
2539 status = "disabled";
2540 };
2541
2542 ehrpwm0: pwm@200 {
2543 compatible = "ti,dra746-ehrpwm",
2544 "ti,am3352-ehrpwm";
2545 #pwm-cells = <3>;
2546 reg = <0x200 0x80>;
2547 clocks = <&ehrpwm0_tbclk>, <&l4_root_clk_div>;
2548 clock-names = "tbclk", "fck";
2549 status = "disabled";
2550 };
2551 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002552 };
2553
2554 target-module@40000 { /* 0x48440000, ap 27 38.0 */
2555 compatible = "ti,sysc-omap4", "ti,sysc";
2556 ti,hwmods = "epwmss1";
2557 reg = <0x40000 0x4>,
2558 <0x40004 0x4>;
2559 reg-names = "rev", "sysc";
2560 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
2561 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2562 <SYSC_IDLE_NO>,
2563 <SYSC_IDLE_SMART>;
2564 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2565 clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS1_CLKCTRL 0>;
2566 clock-names = "fck";
2567 #address-cells = <1>;
2568 #size-cells = <1>;
2569 ranges = <0x0 0x40000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002570
2571 epwmss1: epwmss@0 {
2572 compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss";
2573 reg = <0x0 0x30>;
2574 #address-cells = <1>;
2575 #size-cells = <1>;
2576 status = "disabled";
2577 ranges = <0 0 0x1000>;
2578
2579 ecap1: ecap@100 {
2580 compatible = "ti,dra746-ecap",
2581 "ti,am3352-ecap";
2582 #pwm-cells = <3>;
2583 reg = <0x100 0x80>;
2584 clocks = <&l4_root_clk_div>;
2585 clock-names = "fck";
2586 status = "disabled";
2587 };
2588
2589 ehrpwm1: pwm@200 {
2590 compatible = "ti,dra746-ehrpwm",
2591 "ti,am3352-ehrpwm";
2592 #pwm-cells = <3>;
2593 reg = <0x200 0x80>;
2594 clocks = <&ehrpwm1_tbclk>, <&l4_root_clk_div>;
2595 clock-names = "tbclk", "fck";
2596 status = "disabled";
2597 };
2598 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002599 };
2600
2601 target-module@42000 { /* 0x48442000, ap 29 20.0 */
2602 compatible = "ti,sysc-omap4", "ti,sysc";
2603 ti,hwmods = "epwmss2";
2604 reg = <0x42000 0x4>,
2605 <0x42004 0x4>;
2606 reg-names = "rev", "sysc";
2607 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
2608 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2609 <SYSC_IDLE_NO>,
2610 <SYSC_IDLE_SMART>;
2611 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2612 clocks = <&l4per2_clkctrl DRA7_L4PER2_EPWMSS2_CLKCTRL 0>;
2613 clock-names = "fck";
2614 #address-cells = <1>;
2615 #size-cells = <1>;
2616 ranges = <0x0 0x42000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002617
2618 epwmss2: epwmss@0 {
2619 compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss";
2620 reg = <0x0 0x30>;
2621 #address-cells = <1>;
2622 #size-cells = <1>;
2623 status = "disabled";
2624 ranges = <0 0 0x1000>;
2625
2626 ecap2: ecap@100 {
2627 compatible = "ti,dra746-ecap",
2628 "ti,am3352-ecap";
2629 #pwm-cells = <3>;
2630 reg = <0x100 0x80>;
2631 clocks = <&l4_root_clk_div>;
2632 clock-names = "fck";
2633 status = "disabled";
2634 };
2635
2636 ehrpwm2: pwm@200 {
2637 compatible = "ti,dra746-ehrpwm",
2638 "ti,am3352-ehrpwm";
2639 #pwm-cells = <3>;
2640 reg = <0x200 0x80>;
2641 clocks = <&ehrpwm2_tbclk>, <&l4_root_clk_div>;
2642 clock-names = "tbclk", "fck";
2643 status = "disabled";
2644 };
2645 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002646 };
2647
2648 target-module@46000 { /* 0x48446000, ap 53 40.0 */
2649 compatible = "ti,sysc";
2650 status = "disabled";
2651 #address-cells = <1>;
2652 #size-cells = <1>;
2653 ranges = <0x0 0x46000 0x1000>;
2654 };
2655
2656 target-module@48000 { /* 0x48448000, ap 55 48.0 */
2657 compatible = "ti,sysc";
2658 status = "disabled";
2659 #address-cells = <1>;
2660 #size-cells = <1>;
2661 ranges = <0x0 0x48000 0x1000>;
2662 };
2663
2664 target-module@4a000 { /* 0x4844a000, ap 33 1a.0 */
2665 compatible = "ti,sysc";
2666 status = "disabled";
2667 #address-cells = <1>;
2668 #size-cells = <1>;
2669 ranges = <0x0 0x4a000 0x1000>;
2670 };
2671
2672 target-module@4c000 { /* 0x4844c000, ap 45 1c.0 */
2673 compatible = "ti,sysc";
2674 status = "disabled";
2675 #address-cells = <1>;
2676 #size-cells = <1>;
2677 ranges = <0x0 0x4c000 0x1000>;
2678 };
2679
2680 target-module@50000 { /* 0x48450000, ap 37 24.0 */
2681 compatible = "ti,sysc";
2682 status = "disabled";
2683 #address-cells = <1>;
2684 #size-cells = <1>;
2685 ranges = <0x0 0x50000 0x1000>;
2686 };
2687
2688 target-module@54000 { /* 0x48454000, ap 41 2c.0 */
2689 compatible = "ti,sysc";
2690 status = "disabled";
2691 #address-cells = <1>;
2692 #size-cells = <1>;
2693 ranges = <0x0 0x54000 0x1000>;
2694 };
2695
2696 target-module@58000 { /* 0x48458000, ap 57 28.0 */
2697 compatible = "ti,sysc";
2698 status = "disabled";
2699 #address-cells = <1>;
2700 #size-cells = <1>;
2701 ranges = <0x0 0x58000 0x2000>;
2702 };
2703
2704 target-module@5b000 { /* 0x4845b000, ap 59 46.0 */
2705 compatible = "ti,sysc";
2706 status = "disabled";
2707 #address-cells = <1>;
2708 #size-cells = <1>;
2709 ranges = <0x0 0x5b000 0x1000>;
2710 };
2711
2712 target-module@5d000 { /* 0x4845d000, ap 61 22.0 */
2713 compatible = "ti,sysc";
2714 status = "disabled";
2715 #address-cells = <1>;
2716 #size-cells = <1>;
2717 ranges = <0x0 0x5d000 0x1000>;
2718 };
2719
2720 target-module@60000 { /* 0x48460000, ap 9 0e.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002721 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002722 ti,hwmods = "mcasp1";
2723 reg = <0x60000 0x4>,
2724 <0x60004 0x4>;
2725 reg-names = "rev", "sysc";
2726 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2727 <SYSC_IDLE_NO>,
2728 <SYSC_IDLE_SMART>;
2729 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
2730 clocks = <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 0>;
2731 clock-names = "fck";
2732 #address-cells = <1>;
2733 #size-cells = <1>;
2734 ranges = <0x0 0x60000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002735
2736 mcasp1: mcasp@0 {
2737 compatible = "ti,dra7-mcasp-audio";
2738 reg = <0x0 0x2000>,
2739 <0x45800000 0x1000>; /* L3 data port */
2740 reg-names = "mpu","dat";
2741 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
2742 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
2743 interrupt-names = "tx", "rx";
2744 dmas = <&edma_xbar 129 1>, <&edma_xbar 128 1>;
2745 dma-names = "tx", "rx";
2746 clocks = <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 22>,
2747 <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 24>,
2748 <&ipu_clkctrl DRA7_IPU_MCASP1_CLKCTRL 28>;
2749 clock-names = "fck", "ahclkx", "ahclkr";
2750 status = "disabled";
2751 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002752 };
2753
2754 target-module@64000 { /* 0x48464000, ap 11 1e.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002755 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002756 ti,hwmods = "mcasp2";
2757 reg = <0x64000 0x4>,
2758 <0x64004 0x4>;
2759 reg-names = "rev", "sysc";
2760 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2761 <SYSC_IDLE_NO>,
2762 <SYSC_IDLE_SMART>;
2763 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2764 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 0>;
2765 clock-names = "fck";
2766 #address-cells = <1>;
2767 #size-cells = <1>;
2768 ranges = <0x0 0x64000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002769
2770 mcasp2: mcasp@0 {
2771 compatible = "ti,dra7-mcasp-audio";
2772 reg = <0x0 0x2000>,
2773 <0x45c00000 0x1000>; /* L3 data port */
2774 reg-names = "mpu","dat";
2775 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
2776 <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
2777 interrupt-names = "tx", "rx";
2778 dmas = <&edma_xbar 131 1>, <&edma_xbar 130 1>;
2779 dma-names = "tx", "rx";
2780 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 22>,
2781 <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 24>,
2782 <&l4per2_clkctrl DRA7_L4PER2_MCASP2_CLKCTRL 28>;
2783 clock-names = "fck", "ahclkx", "ahclkr";
2784 status = "disabled";
2785 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002786 };
2787
2788 target-module@68000 { /* 0x48468000, ap 13 26.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002789 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002790 ti,hwmods = "mcasp3";
2791 reg = <0x68000 0x4>,
2792 <0x68004 0x4>;
2793 reg-names = "rev", "sysc";
2794 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2795 <SYSC_IDLE_NO>,
2796 <SYSC_IDLE_SMART>;
2797 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2798 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 0>;
2799 clock-names = "fck";
2800 #address-cells = <1>;
2801 #size-cells = <1>;
2802 ranges = <0x0 0x68000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002803
2804 mcasp3: mcasp@0 {
2805 compatible = "ti,dra7-mcasp-audio";
2806 reg = <0x0 0x2000>,
2807 <0x46000000 0x1000>; /* L3 data port */
2808 reg-names = "mpu","dat";
2809 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
2810 <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
2811 interrupt-names = "tx", "rx";
2812 dmas = <&edma_xbar 133 1>, <&edma_xbar 132 1>;
2813 dma-names = "tx", "rx";
2814 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 22>,
2815 <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>;
2816 clock-names = "fck", "ahclkx";
2817 status = "disabled";
2818 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002819 };
2820
2821 target-module@6c000 { /* 0x4846c000, ap 15 2e.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002822 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002823 ti,hwmods = "mcasp4";
2824 reg = <0x6c000 0x4>,
2825 <0x6c004 0x4>;
2826 reg-names = "rev", "sysc";
2827 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2828 <SYSC_IDLE_NO>,
2829 <SYSC_IDLE_SMART>;
2830 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2831 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 0>;
2832 clock-names = "fck";
2833 #address-cells = <1>;
2834 #size-cells = <1>;
2835 ranges = <0x0 0x6c000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002836
2837 mcasp4: mcasp@0 {
2838 compatible = "ti,dra7-mcasp-audio";
2839 reg = <0x0 0x2000>,
2840 <0x48436000 0x1000>; /* L3 data port */
2841 reg-names = "mpu","dat";
2842 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
2843 <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
2844 interrupt-names = "tx", "rx";
2845 dmas = <&edma_xbar 135 1>, <&edma_xbar 134 1>;
2846 dma-names = "tx", "rx";
2847 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 22>,
2848 <&l4per2_clkctrl DRA7_L4PER2_MCASP4_CLKCTRL 24>;
2849 clock-names = "fck", "ahclkx";
2850 status = "disabled";
2851 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002852 };
2853
2854 target-module@70000 { /* 0x48470000, ap 19 36.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002855 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002856 ti,hwmods = "mcasp5";
2857 reg = <0x70000 0x4>,
2858 <0x70004 0x4>;
2859 reg-names = "rev", "sysc";
2860 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2861 <SYSC_IDLE_NO>,
2862 <SYSC_IDLE_SMART>;
2863 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2864 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 0>;
2865 clock-names = "fck";
2866 #address-cells = <1>;
2867 #size-cells = <1>;
2868 ranges = <0x0 0x70000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002869
2870 mcasp5: mcasp@0 {
2871 compatible = "ti,dra7-mcasp-audio";
2872 reg = <0x0 0x2000>,
2873 <0x4843a000 0x1000>; /* L3 data port */
2874 reg-names = "mpu","dat";
2875 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
2876 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
2877 interrupt-names = "tx", "rx";
2878 dmas = <&edma_xbar 137 1>, <&edma_xbar 136 1>;
2879 dma-names = "tx", "rx";
2880 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 22>,
2881 <&l4per2_clkctrl DRA7_L4PER2_MCASP5_CLKCTRL 24>;
2882 clock-names = "fck", "ahclkx";
2883 status = "disabled";
2884 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002885 };
2886
2887 target-module@74000 { /* 0x48474000, ap 35 14.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002888 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002889 ti,hwmods = "mcasp6";
2890 reg = <0x74000 0x4>,
2891 <0x74004 0x4>;
2892 reg-names = "rev", "sysc";
2893 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2894 <SYSC_IDLE_NO>,
2895 <SYSC_IDLE_SMART>;
2896 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2897 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 0>;
2898 clock-names = "fck";
2899 #address-cells = <1>;
2900 #size-cells = <1>;
2901 ranges = <0x0 0x74000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002902
2903 mcasp6: mcasp@0 {
2904 compatible = "ti,dra7-mcasp-audio";
2905 reg = <0x0 0x2000>,
2906 <0x4844c000 0x1000>; /* L3 data port */
2907 reg-names = "mpu","dat";
2908 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
2909 <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
2910 interrupt-names = "tx", "rx";
2911 dmas = <&edma_xbar 139 1>, <&edma_xbar 138 1>;
2912 dma-names = "tx", "rx";
2913 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 22>,
2914 <&l4per2_clkctrl DRA7_L4PER2_MCASP6_CLKCTRL 24>;
2915 clock-names = "fck", "ahclkx";
2916 status = "disabled";
2917 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002918 };
2919
2920 target-module@78000 { /* 0x48478000, ap 39 0c.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002921 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002922 ti,hwmods = "mcasp7";
2923 reg = <0x78000 0x4>,
2924 <0x78004 0x4>;
2925 reg-names = "rev", "sysc";
2926 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2927 <SYSC_IDLE_NO>,
2928 <SYSC_IDLE_SMART>;
2929 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2930 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 0>;
2931 clock-names = "fck";
2932 #address-cells = <1>;
2933 #size-cells = <1>;
2934 ranges = <0x0 0x78000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002935
2936 mcasp7: mcasp@0 {
2937 compatible = "ti,dra7-mcasp-audio";
2938 reg = <0x0 0x2000>,
2939 <0x48450000 0x1000>; /* L3 data port */
2940 reg-names = "mpu","dat";
2941 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
2942 <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
2943 interrupt-names = "tx", "rx";
2944 dmas = <&edma_xbar 141 1>, <&edma_xbar 140 1>;
2945 dma-names = "tx", "rx";
2946 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 22>,
2947 <&l4per2_clkctrl DRA7_L4PER2_MCASP7_CLKCTRL 24>;
2948 clock-names = "fck", "ahclkx";
2949 status = "disabled";
2950 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002951 };
2952
2953 target-module@7c000 { /* 0x4847c000, ap 43 04.0 */
Tony Lindgren10aee7a2018-10-31 09:02:18 -07002954 compatible = "ti,sysc-dra7-mcasp", "ti,sysc";
Tony Lindgren549fce02018-09-27 13:36:28 -07002955 ti,hwmods = "mcasp8";
2956 reg = <0x7c000 0x4>,
2957 <0x7c004 0x4>;
2958 reg-names = "rev", "sysc";
2959 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2960 <SYSC_IDLE_NO>,
2961 <SYSC_IDLE_SMART>;
2962 /* Domains (P, C): l4per_pwrdm, l4per2_clkdm */
2963 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 0>;
2964 clock-names = "fck";
2965 #address-cells = <1>;
2966 #size-cells = <1>;
2967 ranges = <0x0 0x7c000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002968
2969 mcasp8: mcasp@0 {
2970 compatible = "ti,dra7-mcasp-audio";
2971 reg = <0x0 0x2000>,
2972 <0x48454000 0x1000>; /* L3 data port */
2973 reg-names = "mpu","dat";
2974 interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
2975 <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
2976 interrupt-names = "tx", "rx";
2977 dmas = <&edma_xbar 143 1>, <&edma_xbar 142 1>;
2978 dma-names = "tx", "rx";
2979 clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 22>,
2980 <&l4per2_clkctrl DRA7_L4PER2_MCASP8_CLKCTRL 24>;
2981 clock-names = "fck", "ahclkx";
2982 status = "disabled";
2983 };
Tony Lindgren549fce02018-09-27 13:36:28 -07002984 };
2985
2986 target-module@80000 { /* 0x48480000, ap 31 16.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002987 compatible = "ti,sysc-omap4", "ti,sysc";
2988 reg = <0x80000 0x4>;
2989 reg-names = "rev";
2990 clocks = <&l4per2_clkctrl DRA7_L4PER2_DCAN2_CLKCTRL 0>;
2991 clock-names = "fck";
Tony Lindgren549fce02018-09-27 13:36:28 -07002992 #address-cells = <1>;
2993 #size-cells = <1>;
2994 ranges = <0x0 0x80000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07002995
2996 dcan2: can@0 {
2997 compatible = "ti,dra7-d_can";
2998 reg = <0x0 0x2000>;
2999 syscon-raminit = <&scm_conf 0x558 1>;
3000 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
3001 clocks = <&sys_clkin1>;
3002 status = "disabled";
3003 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003004 };
3005
3006 target-module@84000 { /* 0x48484000, ap 3 10.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003007 compatible = "ti,sysc-omap4-simple", "ti,sysc";
3008 ti,hwmods = "gmac";
3009 reg = <0x85200 0x4>,
3010 <0x85208 0x4>,
3011 <0x85204 0x4>;
3012 reg-names = "rev", "sysc", "syss";
3013 ti,sysc-mask = <0>;
3014 ti,sysc-midle = <SYSC_IDLE_FORCE>,
3015 <SYSC_IDLE_NO>;
3016 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3017 <SYSC_IDLE_NO>;
3018 ti,syss-mask = <1>;
3019 clocks = <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 0>;
3020 clock-names = "fck";
Tony Lindgren549fce02018-09-27 13:36:28 -07003021 #address-cells = <1>;
3022 #size-cells = <1>;
3023 ranges = <0x0 0x84000 0x4000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003024
3025 mac: ethernet@0 {
3026 compatible = "ti,dra7-cpsw","ti,cpsw";
3027 clocks = <&gmac_main_clk>, <&gmac_clkctrl DRA7_GMAC_GMAC_CLKCTRL 25>;
3028 clock-names = "fck", "cpts";
3029 cpdma_channels = <8>;
3030 ale_entries = <1024>;
3031 bd_ram_size = <0x2000>;
3032 mac_control = <0x20>;
3033 slaves = <2>;
3034 active_slave = <0>;
3035 cpts_clock_mult = <0x784CFE14>;
3036 cpts_clock_shift = <29>;
3037 reg = <0x0 0x1000
3038 0x1200 0x2e00>;
3039 #address-cells = <1>;
3040 #size-cells = <1>;
3041
3042 /*
3043 * Do not allow gating of cpsw clock as workaround
3044 * for errata i877. Keeping internal clock disabled
3045 * causes the device switching characteristics
3046 * to degrade over time and eventually fail to meet
3047 * the data manual delay time/skew specs.
3048 */
3049 ti,no-idle;
3050
3051 /*
3052 * rx_thresh_pend
3053 * rx_pend
3054 * tx_pend
3055 * misc_pend
3056 */
3057 interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
3058 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
3059 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
3060 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>;
3061 ranges = <0 0 0x4000>;
3062 syscon = <&scm_conf>;
3063 cpsw-phy-sel = <&phy_sel>;
3064 status = "disabled";
3065
3066 davinci_mdio: mdio@1000 {
3067 compatible = "ti,cpsw-mdio","ti,davinci_mdio";
3068 #address-cells = <1>;
3069 #size-cells = <0>;
3070 ti,hwmods = "davinci_mdio";
3071 bus_freq = <1000000>;
3072 reg = <0x1000 0x100>;
3073 };
3074
3075 cpsw_emac0: slave@200 {
3076 /* Filled in by U-Boot */
3077 mac-address = [ 00 00 00 00 00 00 ];
3078 };
3079
3080 cpsw_emac1: slave@300 {
3081 /* Filled in by U-Boot */
3082 mac-address = [ 00 00 00 00 00 00 ];
3083 };
3084 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003085 };
3086 };
3087};
3088
3089&l4_per3 { /* 0x48800000 */
3090 compatible = "ti,dra7-l4-per3", "simple-bus";
3091 reg = <0x48800000 0x800>,
3092 <0x48800800 0x800>,
3093 <0x48801000 0x400>,
3094 <0x48801400 0x400>,
3095 <0x48801800 0x400>;
3096 reg-names = "ap", "la", "ia0", "ia1", "ia2";
3097 #address-cells = <1>;
3098 #size-cells = <1>;
3099 ranges = <0x00000000 0x48800000 0x200000>; /* segment 0 */
3100
3101 segment@0 { /* 0x48800000 */
3102 compatible = "simple-bus";
3103 #address-cells = <1>;
3104 #size-cells = <1>;
3105 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
3106 <0x00000800 0x00000800 0x000800>, /* ap 1 */
3107 <0x00001000 0x00001000 0x000400>, /* ap 2 */
3108 <0x00001400 0x00001400 0x000400>, /* ap 3 */
3109 <0x00001800 0x00001800 0x000400>, /* ap 4 */
3110 <0x00020000 0x00020000 0x001000>, /* ap 5 */
3111 <0x00021000 0x00021000 0x001000>, /* ap 6 */
3112 <0x00022000 0x00022000 0x001000>, /* ap 7 */
3113 <0x00023000 0x00023000 0x001000>, /* ap 8 */
3114 <0x00024000 0x00024000 0x001000>, /* ap 9 */
3115 <0x00025000 0x00025000 0x001000>, /* ap 10 */
3116 <0x00026000 0x00026000 0x001000>, /* ap 11 */
3117 <0x00027000 0x00027000 0x001000>, /* ap 12 */
3118 <0x00028000 0x00028000 0x001000>, /* ap 13 */
3119 <0x00029000 0x00029000 0x001000>, /* ap 14 */
3120 <0x0002a000 0x0002a000 0x001000>, /* ap 15 */
3121 <0x0002b000 0x0002b000 0x001000>, /* ap 16 */
3122 <0x0002c000 0x0002c000 0x001000>, /* ap 17 */
3123 <0x0002d000 0x0002d000 0x001000>, /* ap 18 */
3124 <0x0002e000 0x0002e000 0x001000>, /* ap 19 */
3125 <0x0002f000 0x0002f000 0x001000>, /* ap 20 */
3126 <0x00170000 0x00170000 0x010000>, /* ap 21 */
3127 <0x00180000 0x00180000 0x001000>, /* ap 22 */
3128 <0x00190000 0x00190000 0x010000>, /* ap 23 */
3129 <0x001a0000 0x001a0000 0x001000>, /* ap 24 */
3130 <0x001b0000 0x001b0000 0x010000>, /* ap 25 */
3131 <0x001c0000 0x001c0000 0x001000>, /* ap 26 */
3132 <0x001d0000 0x001d0000 0x010000>, /* ap 27 */
3133 <0x001e0000 0x001e0000 0x001000>, /* ap 28 */
3134 <0x00038000 0x00038000 0x001000>, /* ap 29 */
3135 <0x00039000 0x00039000 0x001000>, /* ap 30 */
3136 <0x0005c000 0x0005c000 0x001000>, /* ap 31 */
3137 <0x0005d000 0x0005d000 0x001000>, /* ap 32 */
3138 <0x0003a000 0x0003a000 0x001000>, /* ap 33 */
3139 <0x0003b000 0x0003b000 0x001000>, /* ap 34 */
3140 <0x0003c000 0x0003c000 0x001000>, /* ap 35 */
3141 <0x0003d000 0x0003d000 0x001000>, /* ap 36 */
3142 <0x0003e000 0x0003e000 0x001000>, /* ap 37 */
3143 <0x0003f000 0x0003f000 0x001000>, /* ap 38 */
3144 <0x00040000 0x00040000 0x001000>, /* ap 39 */
3145 <0x00041000 0x00041000 0x001000>, /* ap 40 */
3146 <0x00042000 0x00042000 0x001000>, /* ap 41 */
3147 <0x00043000 0x00043000 0x001000>, /* ap 42 */
3148 <0x00044000 0x00044000 0x001000>, /* ap 43 */
3149 <0x00045000 0x00045000 0x001000>, /* ap 44 */
3150 <0x00046000 0x00046000 0x001000>, /* ap 45 */
3151 <0x00047000 0x00047000 0x001000>, /* ap 46 */
3152 <0x00048000 0x00048000 0x001000>, /* ap 47 */
3153 <0x00049000 0x00049000 0x001000>, /* ap 48 */
3154 <0x0004a000 0x0004a000 0x001000>, /* ap 49 */
3155 <0x0004b000 0x0004b000 0x001000>, /* ap 50 */
3156 <0x0004c000 0x0004c000 0x001000>, /* ap 51 */
3157 <0x0004d000 0x0004d000 0x001000>, /* ap 52 */
3158 <0x0004e000 0x0004e000 0x001000>, /* ap 53 */
3159 <0x0004f000 0x0004f000 0x001000>, /* ap 54 */
3160 <0x00050000 0x00050000 0x001000>, /* ap 55 */
3161 <0x00051000 0x00051000 0x001000>, /* ap 56 */
3162 <0x00052000 0x00052000 0x001000>, /* ap 57 */
3163 <0x00053000 0x00053000 0x001000>, /* ap 58 */
3164 <0x00054000 0x00054000 0x001000>, /* ap 59 */
3165 <0x00055000 0x00055000 0x001000>, /* ap 60 */
3166 <0x00056000 0x00056000 0x001000>, /* ap 61 */
3167 <0x00057000 0x00057000 0x001000>, /* ap 62 */
3168 <0x00058000 0x00058000 0x001000>, /* ap 63 */
3169 <0x00059000 0x00059000 0x001000>, /* ap 64 */
3170 <0x0005a000 0x0005a000 0x001000>, /* ap 65 */
3171 <0x0005b000 0x0005b000 0x001000>, /* ap 66 */
3172 <0x00064000 0x00064000 0x001000>, /* ap 67 */
3173 <0x00065000 0x00065000 0x001000>, /* ap 68 */
3174 <0x0005e000 0x0005e000 0x001000>, /* ap 69 */
3175 <0x0005f000 0x0005f000 0x001000>, /* ap 70 */
3176 <0x00060000 0x00060000 0x001000>, /* ap 71 */
3177 <0x00061000 0x00061000 0x001000>, /* ap 72 */
3178 <0x00062000 0x00062000 0x001000>, /* ap 73 */
3179 <0x00063000 0x00063000 0x001000>, /* ap 74 */
3180 <0x00140000 0x00140000 0x020000>, /* ap 75 */
3181 <0x00160000 0x00160000 0x001000>, /* ap 76 */
3182 <0x00016000 0x00016000 0x001000>, /* ap 77 */
3183 <0x00017000 0x00017000 0x001000>, /* ap 78 */
3184 <0x000c0000 0x000c0000 0x020000>, /* ap 79 */
3185 <0x000e0000 0x000e0000 0x001000>, /* ap 80 */
3186 <0x00004000 0x00004000 0x001000>, /* ap 81 */
3187 <0x00005000 0x00005000 0x001000>, /* ap 82 */
3188 <0x00080000 0x00080000 0x020000>, /* ap 83 */
3189 <0x000a0000 0x000a0000 0x001000>, /* ap 84 */
3190 <0x00100000 0x00100000 0x020000>, /* ap 85 */
3191 <0x00120000 0x00120000 0x001000>, /* ap 86 */
3192 <0x00010000 0x00010000 0x001000>, /* ap 87 */
3193 <0x00011000 0x00011000 0x001000>, /* ap 88 */
3194 <0x0000a000 0x0000a000 0x001000>, /* ap 89 */
3195 <0x0000b000 0x0000b000 0x001000>, /* ap 90 */
3196 <0x0001c000 0x0001c000 0x001000>, /* ap 91 */
3197 <0x0001d000 0x0001d000 0x001000>, /* ap 92 */
3198 <0x0001e000 0x0001e000 0x001000>, /* ap 93 */
3199 <0x0001f000 0x0001f000 0x001000>, /* ap 94 */
3200 <0x00002000 0x00002000 0x001000>, /* ap 95 */
3201 <0x00003000 0x00003000 0x001000>; /* ap 96 */
3202
3203 target-module@2000 { /* 0x48802000, ap 95 7c.0 */
3204 compatible = "ti,sysc-omap4", "ti,sysc";
3205 ti,hwmods = "mailbox13";
3206 reg = <0x2000 0x4>,
3207 <0x2010 0x4>;
3208 reg-names = "rev", "sysc";
3209 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3210 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3211 <SYSC_IDLE_NO>,
3212 <SYSC_IDLE_SMART>;
3213 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3214 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX13_CLKCTRL 0>;
3215 clock-names = "fck";
3216 #address-cells = <1>;
3217 #size-cells = <1>;
3218 ranges = <0x0 0x2000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003219
3220 mailbox13: mailbox@0 {
3221 compatible = "ti,omap4-mailbox";
3222 reg = <0x0 0x200>;
3223 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>,
3224 <GIC_SPI 380 IRQ_TYPE_LEVEL_HIGH>,
3225 <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>,
3226 <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>;
3227 #mbox-cells = <1>;
3228 ti,mbox-num-users = <4>;
3229 ti,mbox-num-fifos = <12>;
3230 status = "disabled";
3231 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003232 };
3233
3234 target-module@4000 { /* 0x48804000, ap 81 20.0 */
3235 compatible = "ti,sysc";
3236 status = "disabled";
3237 #address-cells = <1>;
3238 #size-cells = <1>;
3239 ranges = <0x0 0x4000 0x1000>;
3240 };
3241
3242 target-module@a000 { /* 0x4880a000, ap 89 18.0 */
3243 compatible = "ti,sysc";
3244 status = "disabled";
3245 #address-cells = <1>;
3246 #size-cells = <1>;
3247 ranges = <0x0 0xa000 0x1000>;
3248 };
3249
3250 target-module@10000 { /* 0x48810000, ap 87 28.0 */
3251 compatible = "ti,sysc";
3252 status = "disabled";
3253 #address-cells = <1>;
3254 #size-cells = <1>;
3255 ranges = <0x0 0x10000 0x1000>;
3256 };
3257
3258 target-module@16000 { /* 0x48816000, ap 77 1e.0 */
3259 compatible = "ti,sysc";
3260 status = "disabled";
3261 #address-cells = <1>;
3262 #size-cells = <1>;
3263 ranges = <0x0 0x16000 0x1000>;
3264 };
3265
3266 target-module@1c000 { /* 0x4881c000, ap 91 1c.0 */
3267 compatible = "ti,sysc";
3268 status = "disabled";
3269 #address-cells = <1>;
3270 #size-cells = <1>;
3271 ranges = <0x0 0x1c000 0x1000>;
3272 };
3273
3274 target-module@1e000 { /* 0x4881e000, ap 93 2c.0 */
3275 compatible = "ti,sysc";
3276 status = "disabled";
3277 #address-cells = <1>;
3278 #size-cells = <1>;
3279 ranges = <0x0 0x1e000 0x1000>;
3280 };
3281
3282 target-module@20000 { /* 0x48820000, ap 5 08.0 */
3283 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3284 ti,hwmods = "timer5";
3285 reg = <0x20000 0x4>,
3286 <0x20010 0x4>;
3287 reg-names = "rev", "sysc";
3288 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3289 SYSC_OMAP4_SOFTRESET)>;
3290 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3291 <SYSC_IDLE_NO>,
3292 <SYSC_IDLE_SMART>,
3293 <SYSC_IDLE_SMART_WKUP>;
3294 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
3295 clocks = <&ipu_clkctrl DRA7_IPU_TIMER5_CLKCTRL 0>;
3296 clock-names = "fck";
3297 #address-cells = <1>;
3298 #size-cells = <1>;
3299 ranges = <0x0 0x20000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003300
3301 timer5: timer@0 {
3302 compatible = "ti,omap5430-timer";
3303 reg = <0x0 0x80>;
3304 clocks = <&ipu_clkctrl DRA7_IPU_TIMER5_CLKCTRL 24>;
3305 clock-names = "fck";
3306 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
3307 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003308 };
3309
3310 target-module@22000 { /* 0x48822000, ap 7 24.0 */
3311 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3312 ti,hwmods = "timer6";
3313 reg = <0x22000 0x4>,
3314 <0x22010 0x4>;
3315 reg-names = "rev", "sysc";
3316 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3317 SYSC_OMAP4_SOFTRESET)>;
3318 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3319 <SYSC_IDLE_NO>,
3320 <SYSC_IDLE_SMART>,
3321 <SYSC_IDLE_SMART_WKUP>;
3322 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
3323 clocks = <&ipu_clkctrl DRA7_IPU_TIMER6_CLKCTRL 0>;
3324 clock-names = "fck";
3325 #address-cells = <1>;
3326 #size-cells = <1>;
3327 ranges = <0x0 0x22000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003328
3329 timer6: timer@0 {
3330 compatible = "ti,omap5430-timer";
3331 reg = <0x0 0x80>;
3332 clocks = <&ipu_clkctrl DRA7_IPU_TIMER6_CLKCTRL 24>;
3333 clock-names = "fck";
3334 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
3335 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003336 };
3337
3338 target-module@24000 { /* 0x48824000, ap 9 26.0 */
3339 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3340 ti,hwmods = "timer7";
3341 reg = <0x24000 0x4>,
3342 <0x24010 0x4>;
3343 reg-names = "rev", "sysc";
3344 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3345 SYSC_OMAP4_SOFTRESET)>;
3346 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3347 <SYSC_IDLE_NO>,
3348 <SYSC_IDLE_SMART>,
3349 <SYSC_IDLE_SMART_WKUP>;
3350 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
3351 clocks = <&ipu_clkctrl DRA7_IPU_TIMER7_CLKCTRL 0>;
3352 clock-names = "fck";
3353 #address-cells = <1>;
3354 #size-cells = <1>;
3355 ranges = <0x0 0x24000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003356
3357 timer7: timer@0 {
3358 compatible = "ti,omap5430-timer";
3359 reg = <0x0 0x80>;
3360 clocks = <&ipu_clkctrl DRA7_IPU_TIMER7_CLKCTRL 24>;
3361 clock-names = "fck";
3362 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
3363 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003364 };
3365
3366 target-module@26000 { /* 0x48826000, ap 11 0c.0 */
3367 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3368 ti,hwmods = "timer8";
3369 reg = <0x26000 0x4>,
3370 <0x26010 0x4>;
3371 reg-names = "rev", "sysc";
3372 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3373 SYSC_OMAP4_SOFTRESET)>;
3374 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3375 <SYSC_IDLE_NO>,
3376 <SYSC_IDLE_SMART>,
3377 <SYSC_IDLE_SMART_WKUP>;
3378 /* Domains (P, C): ipu_pwrdm, ipu_clkdm */
3379 clocks = <&ipu_clkctrl DRA7_IPU_TIMER8_CLKCTRL 0>;
3380 clock-names = "fck";
3381 #address-cells = <1>;
3382 #size-cells = <1>;
3383 ranges = <0x0 0x26000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003384
3385 timer8: timer@0 {
3386 compatible = "ti,omap5430-timer";
3387 reg = <0x0 0x80>;
3388 clocks = <&ipu_clkctrl DRA7_IPU_TIMER8_CLKCTRL 24>;
3389 clock-names = "fck";
3390 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
3391 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003392 };
3393
3394 target-module@28000 { /* 0x48828000, ap 13 16.0 */
3395 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3396 ti,hwmods = "timer13";
3397 reg = <0x28000 0x4>,
3398 <0x28010 0x4>;
3399 reg-names = "rev", "sysc";
3400 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3401 SYSC_OMAP4_SOFTRESET)>;
3402 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3403 <SYSC_IDLE_NO>,
3404 <SYSC_IDLE_SMART>,
3405 <SYSC_IDLE_SMART_WKUP>;
3406 /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */
3407 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER13_CLKCTRL 0>;
3408 clock-names = "fck";
3409 #address-cells = <1>;
3410 #size-cells = <1>;
3411 ranges = <0x0 0x28000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003412
3413 timer13: timer@0 {
3414 compatible = "ti,omap5430-timer";
3415 reg = <0x0 0x80>;
3416 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER13_CLKCTRL 24>;
3417 clock-names = "fck";
3418 interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>;
3419 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003420 };
3421
3422 target-module@2a000 { /* 0x4882a000, ap 15 10.0 */
3423 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3424 ti,hwmods = "timer14";
3425 reg = <0x2a000 0x4>,
3426 <0x2a010 0x4>;
3427 reg-names = "rev", "sysc";
3428 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3429 SYSC_OMAP4_SOFTRESET)>;
3430 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3431 <SYSC_IDLE_NO>,
3432 <SYSC_IDLE_SMART>,
3433 <SYSC_IDLE_SMART_WKUP>;
3434 /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */
3435 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER14_CLKCTRL 0>;
3436 clock-names = "fck";
3437 #address-cells = <1>;
3438 #size-cells = <1>;
3439 ranges = <0x0 0x2a000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003440
3441 timer14: timer@0 {
3442 compatible = "ti,omap5430-timer";
3443 reg = <0x0 0x80>;
3444 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER14_CLKCTRL 24>;
3445 clock-names = "fck";
3446 interrupts = <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>;
3447 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003448 };
3449
3450 target-module@2c000 { /* 0x4882c000, ap 17 02.0 */
3451 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3452 ti,hwmods = "timer15";
3453 reg = <0x2c000 0x4>,
3454 <0x2c010 0x4>;
3455 reg-names = "rev", "sysc";
3456 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3457 SYSC_OMAP4_SOFTRESET)>;
3458 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3459 <SYSC_IDLE_NO>,
3460 <SYSC_IDLE_SMART>,
3461 <SYSC_IDLE_SMART_WKUP>;
3462 /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */
3463 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 0>;
3464 clock-names = "fck";
3465 #address-cells = <1>;
3466 #size-cells = <1>;
3467 ranges = <0x0 0x2c000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003468
3469 timer15: timer@0 {
3470 compatible = "ti,omap5430-timer";
3471 reg = <0x0 0x80>;
3472 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER15_CLKCTRL 24>;
3473 clock-names = "fck";
3474 interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>;
3475 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003476 };
3477
3478 target-module@2e000 { /* 0x4882e000, ap 19 14.0 */
3479 compatible = "ti,sysc-omap4-timer", "ti,sysc";
3480 ti,hwmods = "timer16";
3481 reg = <0x2e000 0x4>,
3482 <0x2e010 0x4>;
3483 reg-names = "rev", "sysc";
3484 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
3485 SYSC_OMAP4_SOFTRESET)>;
3486 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3487 <SYSC_IDLE_NO>,
3488 <SYSC_IDLE_SMART>,
3489 <SYSC_IDLE_SMART_WKUP>;
3490 /* Domains (P, C): l4per_pwrdm, l4per3_clkdm */
3491 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 0>;
3492 clock-names = "fck";
3493 #address-cells = <1>;
3494 #size-cells = <1>;
3495 ranges = <0x0 0x2e000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003496
3497 timer16: timer@0 {
3498 compatible = "ti,omap5430-timer";
3499 reg = <0x0 0x80>;
3500 clocks = <&l4per3_clkctrl DRA7_L4PER3_TIMER16_CLKCTRL 24>;
3501 clock-names = "fck";
3502 interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>;
3503 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003504 };
3505
3506 target-module@38000 { /* 0x48838000, ap 29 12.0 */
3507 compatible = "ti,sysc-omap4-simple", "ti,sysc";
3508 ti,hwmods = "rtcss";
3509 reg = <0x38074 0x4>,
3510 <0x38078 0x4>;
3511 reg-names = "rev", "sysc";
3512 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3513 <SYSC_IDLE_NO>,
3514 <SYSC_IDLE_SMART>,
3515 <SYSC_IDLE_SMART_WKUP>;
3516 /* Domains (P, C): rtc_pwrdm, rtc_clkdm */
3517 clocks = <&rtc_clkctrl DRA7_RTC_RTCSS_CLKCTRL 0>;
3518 clock-names = "fck";
3519 #address-cells = <1>;
3520 #size-cells = <1>;
3521 ranges = <0x0 0x38000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003522
3523 rtc: rtc@0 {
3524 compatible = "ti,am3352-rtc";
3525 reg = <0x0 0x100>;
3526 interrupts = <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
3527 <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>;
3528 clocks = <&sys_32k_ck>;
3529 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003530 };
3531
3532 target-module@3a000 { /* 0x4883a000, ap 33 3e.0 */
3533 compatible = "ti,sysc-omap4", "ti,sysc";
3534 ti,hwmods = "mailbox2";
3535 reg = <0x3a000 0x4>,
3536 <0x3a010 0x4>;
3537 reg-names = "rev", "sysc";
3538 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3539 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3540 <SYSC_IDLE_NO>,
3541 <SYSC_IDLE_SMART>;
3542 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3543 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX2_CLKCTRL 0>;
3544 clock-names = "fck";
3545 #address-cells = <1>;
3546 #size-cells = <1>;
3547 ranges = <0x0 0x3a000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003548
3549 mailbox2: mailbox@0 {
3550 compatible = "ti,omap4-mailbox";
3551 reg = <0x0 0x200>;
3552 interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>,
3553 <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
3554 <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>,
3555 <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
3556 #mbox-cells = <1>;
3557 ti,mbox-num-users = <4>;
3558 ti,mbox-num-fifos = <12>;
3559 status = "disabled";
3560 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003561 };
3562
3563 target-module@3c000 { /* 0x4883c000, ap 35 3a.0 */
3564 compatible = "ti,sysc-omap4", "ti,sysc";
3565 ti,hwmods = "mailbox3";
3566 reg = <0x3c000 0x4>,
3567 <0x3c010 0x4>;
3568 reg-names = "rev", "sysc";
3569 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3570 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3571 <SYSC_IDLE_NO>,
3572 <SYSC_IDLE_SMART>;
3573 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3574 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX3_CLKCTRL 0>;
3575 clock-names = "fck";
3576 #address-cells = <1>;
3577 #size-cells = <1>;
3578 ranges = <0x0 0x3c000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003579
3580 mailbox3: mailbox@0 {
3581 compatible = "ti,omap4-mailbox";
3582 reg = <0x0 0x200>;
3583 interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>,
3584 <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
3585 <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
3586 <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
3587 #mbox-cells = <1>;
3588 ti,mbox-num-users = <4>;
3589 ti,mbox-num-fifos = <12>;
3590 status = "disabled";
3591 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003592 };
3593
3594 target-module@3e000 { /* 0x4883e000, ap 37 46.0 */
3595 compatible = "ti,sysc-omap4", "ti,sysc";
3596 ti,hwmods = "mailbox4";
3597 reg = <0x3e000 0x4>,
3598 <0x3e010 0x4>;
3599 reg-names = "rev", "sysc";
3600 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3601 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3602 <SYSC_IDLE_NO>,
3603 <SYSC_IDLE_SMART>;
3604 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3605 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX4_CLKCTRL 0>;
3606 clock-names = "fck";
3607 #address-cells = <1>;
3608 #size-cells = <1>;
3609 ranges = <0x0 0x3e000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003610
3611 mailbox4: mailbox@0 {
3612 compatible = "ti,omap4-mailbox";
3613 reg = <0x0 0x200>;
3614 interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
3615 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
3616 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
3617 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
3618 #mbox-cells = <1>;
3619 ti,mbox-num-users = <4>;
3620 ti,mbox-num-fifos = <12>;
3621 status = "disabled";
3622 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003623 };
3624
3625 target-module@40000 { /* 0x48840000, ap 39 64.0 */
3626 compatible = "ti,sysc-omap4", "ti,sysc";
3627 ti,hwmods = "mailbox5";
3628 reg = <0x40000 0x4>,
3629 <0x40010 0x4>;
3630 reg-names = "rev", "sysc";
3631 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3632 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3633 <SYSC_IDLE_NO>,
3634 <SYSC_IDLE_SMART>;
3635 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3636 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX5_CLKCTRL 0>;
3637 clock-names = "fck";
3638 #address-cells = <1>;
3639 #size-cells = <1>;
3640 ranges = <0x0 0x40000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003641
3642 mailbox5: mailbox@0 {
3643 compatible = "ti,omap4-mailbox";
3644 reg = <0x0 0x200>;
3645 interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
3646 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
3647 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
3648 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>;
3649 #mbox-cells = <1>;
3650 ti,mbox-num-users = <4>;
3651 ti,mbox-num-fifos = <12>;
3652 status = "disabled";
3653 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003654 };
3655
3656 target-module@42000 { /* 0x48842000, ap 41 4e.0 */
3657 compatible = "ti,sysc-omap4", "ti,sysc";
3658 ti,hwmods = "mailbox6";
3659 reg = <0x42000 0x4>,
3660 <0x42010 0x4>;
3661 reg-names = "rev", "sysc";
3662 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3663 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3664 <SYSC_IDLE_NO>,
3665 <SYSC_IDLE_SMART>;
3666 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3667 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX6_CLKCTRL 0>;
3668 clock-names = "fck";
3669 #address-cells = <1>;
3670 #size-cells = <1>;
3671 ranges = <0x0 0x42000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003672
3673 mailbox6: mailbox@0 {
3674 compatible = "ti,omap4-mailbox";
3675 reg = <0x0 0x200>;
3676 interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
3677 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
3678 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
3679 <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
3680 #mbox-cells = <1>;
3681 ti,mbox-num-users = <4>;
3682 ti,mbox-num-fifos = <12>;
3683 status = "disabled";
3684 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003685 };
3686
3687 target-module@44000 { /* 0x48844000, ap 43 42.0 */
3688 compatible = "ti,sysc-omap4", "ti,sysc";
3689 ti,hwmods = "mailbox7";
3690 reg = <0x44000 0x4>,
3691 <0x44010 0x4>;
3692 reg-names = "rev", "sysc";
3693 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3694 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3695 <SYSC_IDLE_NO>,
3696 <SYSC_IDLE_SMART>;
3697 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3698 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX7_CLKCTRL 0>;
3699 clock-names = "fck";
3700 #address-cells = <1>;
3701 #size-cells = <1>;
3702 ranges = <0x0 0x44000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003703
3704 mailbox7: mailbox@0 {
3705 compatible = "ti,omap4-mailbox";
3706 reg = <0x0 0x200>;
3707 interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
3708 <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
3709 <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
3710 <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>;
3711 #mbox-cells = <1>;
3712 ti,mbox-num-users = <4>;
3713 ti,mbox-num-fifos = <12>;
3714 status = "disabled";
3715 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003716 };
3717
3718 target-module@46000 { /* 0x48846000, ap 45 48.0 */
3719 compatible = "ti,sysc-omap4", "ti,sysc";
3720 ti,hwmods = "mailbox8";
3721 reg = <0x46000 0x4>,
3722 <0x46010 0x4>;
3723 reg-names = "rev", "sysc";
3724 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3725 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3726 <SYSC_IDLE_NO>,
3727 <SYSC_IDLE_SMART>;
3728 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3729 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX8_CLKCTRL 0>;
3730 clock-names = "fck";
3731 #address-cells = <1>;
3732 #size-cells = <1>;
3733 ranges = <0x0 0x46000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003734
3735 mailbox8: mailbox@0 {
3736 compatible = "ti,omap4-mailbox";
3737 reg = <0x0 0x200>;
3738 interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
3739 <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
3740 <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
3741 <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>;
3742 #mbox-cells = <1>;
3743 ti,mbox-num-users = <4>;
3744 ti,mbox-num-fifos = <12>;
3745 status = "disabled";
3746 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003747 };
3748
3749 target-module@48000 { /* 0x48848000, ap 47 36.0 */
3750 compatible = "ti,sysc";
3751 status = "disabled";
3752 #address-cells = <1>;
3753 #size-cells = <1>;
3754 ranges = <0x0 0x48000 0x1000>;
3755 };
3756
3757 target-module@4a000 { /* 0x4884a000, ap 49 38.0 */
3758 compatible = "ti,sysc";
3759 status = "disabled";
3760 #address-cells = <1>;
3761 #size-cells = <1>;
3762 ranges = <0x0 0x4a000 0x1000>;
3763 };
3764
3765 target-module@4c000 { /* 0x4884c000, ap 51 44.0 */
3766 compatible = "ti,sysc";
3767 status = "disabled";
3768 #address-cells = <1>;
3769 #size-cells = <1>;
3770 ranges = <0x0 0x4c000 0x1000>;
3771 };
3772
3773 target-module@4e000 { /* 0x4884e000, ap 53 4c.0 */
3774 compatible = "ti,sysc";
3775 status = "disabled";
3776 #address-cells = <1>;
3777 #size-cells = <1>;
3778 ranges = <0x0 0x4e000 0x1000>;
3779 };
3780
3781 target-module@50000 { /* 0x48850000, ap 55 40.0 */
3782 compatible = "ti,sysc";
3783 status = "disabled";
3784 #address-cells = <1>;
3785 #size-cells = <1>;
3786 ranges = <0x0 0x50000 0x1000>;
3787 };
3788
3789 target-module@52000 { /* 0x48852000, ap 57 54.0 */
3790 compatible = "ti,sysc";
3791 status = "disabled";
3792 #address-cells = <1>;
3793 #size-cells = <1>;
3794 ranges = <0x0 0x52000 0x1000>;
3795 };
3796
3797 target-module@54000 { /* 0x48854000, ap 59 1a.0 */
3798 compatible = "ti,sysc";
3799 status = "disabled";
3800 #address-cells = <1>;
3801 #size-cells = <1>;
3802 ranges = <0x0 0x54000 0x1000>;
3803 };
3804
3805 target-module@56000 { /* 0x48856000, ap 61 22.0 */
3806 compatible = "ti,sysc";
3807 status = "disabled";
3808 #address-cells = <1>;
3809 #size-cells = <1>;
3810 ranges = <0x0 0x56000 0x1000>;
3811 };
3812
3813 target-module@58000 { /* 0x48858000, ap 63 2a.0 */
3814 compatible = "ti,sysc";
3815 status = "disabled";
3816 #address-cells = <1>;
3817 #size-cells = <1>;
3818 ranges = <0x0 0x58000 0x1000>;
3819 };
3820
3821 target-module@5a000 { /* 0x4885a000, ap 65 5c.0 */
3822 compatible = "ti,sysc";
3823 status = "disabled";
3824 #address-cells = <1>;
3825 #size-cells = <1>;
3826 ranges = <0x0 0x5a000 0x1000>;
3827 };
3828
3829 target-module@5c000 { /* 0x4885c000, ap 31 32.0 */
3830 compatible = "ti,sysc";
3831 status = "disabled";
3832 #address-cells = <1>;
3833 #size-cells = <1>;
3834 ranges = <0x0 0x5c000 0x1000>;
3835 };
3836
3837 target-module@5e000 { /* 0x4885e000, ap 69 6c.0 */
3838 compatible = "ti,sysc-omap4", "ti,sysc";
3839 ti,hwmods = "mailbox9";
3840 reg = <0x5e000 0x4>,
3841 <0x5e010 0x4>;
3842 reg-names = "rev", "sysc";
3843 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3844 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3845 <SYSC_IDLE_NO>,
3846 <SYSC_IDLE_SMART>;
3847 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3848 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX9_CLKCTRL 0>;
3849 clock-names = "fck";
3850 #address-cells = <1>;
3851 #size-cells = <1>;
3852 ranges = <0x0 0x5e000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003853
3854 mailbox9: mailbox@0 {
3855 compatible = "ti,omap4-mailbox";
3856 reg = <0x0 0x200>;
3857 interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
3858 <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
3859 <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
3860 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
3861 #mbox-cells = <1>;
3862 ti,mbox-num-users = <4>;
3863 ti,mbox-num-fifos = <12>;
3864 status = "disabled";
3865 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003866 };
3867
3868 target-module@60000 { /* 0x48860000, ap 71 4a.0 */
3869 compatible = "ti,sysc-omap4", "ti,sysc";
3870 ti,hwmods = "mailbox10";
3871 reg = <0x60000 0x4>,
3872 <0x60010 0x4>;
3873 reg-names = "rev", "sysc";
3874 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3875 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3876 <SYSC_IDLE_NO>,
3877 <SYSC_IDLE_SMART>;
3878 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3879 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX10_CLKCTRL 0>;
3880 clock-names = "fck";
3881 #address-cells = <1>;
3882 #size-cells = <1>;
3883 ranges = <0x0 0x60000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003884
3885 mailbox10: mailbox@0 {
3886 compatible = "ti,omap4-mailbox";
3887 reg = <0x0 0x200>;
3888 interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
3889 <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>,
3890 <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>,
3891 <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
3892 #mbox-cells = <1>;
3893 ti,mbox-num-users = <4>;
3894 ti,mbox-num-fifos = <12>;
3895 status = "disabled";
3896 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003897 };
3898
3899 target-module@62000 { /* 0x48862000, ap 73 74.0 */
3900 compatible = "ti,sysc-omap4", "ti,sysc";
3901 ti,hwmods = "mailbox11";
3902 reg = <0x62000 0x4>,
3903 <0x62010 0x4>;
3904 reg-names = "rev", "sysc";
3905 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3906 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3907 <SYSC_IDLE_NO>,
3908 <SYSC_IDLE_SMART>;
3909 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3910 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX11_CLKCTRL 0>;
3911 clock-names = "fck";
3912 #address-cells = <1>;
3913 #size-cells = <1>;
3914 ranges = <0x0 0x62000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003915
3916 mailbox11: mailbox@0 {
3917 compatible = "ti,omap4-mailbox";
3918 reg = <0x0 0x200>;
3919 interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
3920 <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
3921 <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
3922 <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>;
3923 #mbox-cells = <1>;
3924 ti,mbox-num-users = <4>;
3925 ti,mbox-num-fifos = <12>;
3926 status = "disabled";
3927 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003928 };
3929
3930 target-module@64000 { /* 0x48864000, ap 67 52.0 */
3931 compatible = "ti,sysc-omap4", "ti,sysc";
3932 ti,hwmods = "mailbox12";
3933 reg = <0x64000 0x4>,
3934 <0x64010 0x4>;
3935 reg-names = "rev", "sysc";
3936 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
3937 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3938 <SYSC_IDLE_NO>,
3939 <SYSC_IDLE_SMART>;
3940 /* Domains (P, C): core_pwrdm, l4cfg_clkdm */
3941 clocks = <&l4cfg_clkctrl DRA7_L4CFG_MAILBOX12_CLKCTRL 0>;
3942 clock-names = "fck";
3943 #address-cells = <1>;
3944 #size-cells = <1>;
3945 ranges = <0x0 0x64000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003946
3947 mailbox12: mailbox@0 {
3948 compatible = "ti,omap4-mailbox";
3949 reg = <0x0 0x200>;
3950 interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
3951 <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>,
3952 <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
3953 <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>;
3954 #mbox-cells = <1>;
3955 ti,mbox-num-users = <4>;
3956 ti,mbox-num-fifos = <12>;
3957 status = "disabled";
3958 };
Tony Lindgren549fce02018-09-27 13:36:28 -07003959 };
3960
3961 target-module@80000 { /* 0x48880000, ap 83 0e.1 */
3962 compatible = "ti,sysc-omap4", "ti,sysc";
3963 ti,hwmods = "usb_otg_ss1";
3964 reg = <0x80000 0x4>,
3965 <0x80010 0x4>;
3966 reg-names = "rev", "sysc";
3967 ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>;
3968 ti,sysc-midle = <SYSC_IDLE_FORCE>,
3969 <SYSC_IDLE_NO>,
3970 <SYSC_IDLE_SMART>,
3971 <SYSC_IDLE_SMART_WKUP>;
3972 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
3973 <SYSC_IDLE_NO>,
3974 <SYSC_IDLE_SMART>,
3975 <SYSC_IDLE_SMART_WKUP>;
3976 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
3977 clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS1_CLKCTRL 0>;
3978 clock-names = "fck";
3979 #address-cells = <1>;
3980 #size-cells = <1>;
3981 ranges = <0x0 0x80000 0x20000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07003982
3983 omap_dwc3_1: omap_dwc3_1@0 {
3984 compatible = "ti,dwc3";
3985 reg = <0x0 0x10000>;
3986 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
3987 #address-cells = <1>;
3988 #size-cells = <1>;
3989 utmi-mode = <2>;
3990 ranges = <0 0 0x20000>;
3991
3992 usb1: usb@10000 {
3993 compatible = "snps,dwc3";
3994 reg = <0x10000 0x17000>;
3995 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
3996 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
3997 <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
3998 interrupt-names = "peripheral",
3999 "host",
4000 "otg";
4001 phys = <&usb2_phy1>, <&usb3_phy1>;
4002 phy-names = "usb2-phy", "usb3-phy";
4003 maximum-speed = "super-speed";
4004 dr_mode = "otg";
4005 snps,dis_u3_susphy_quirk;
4006 snps,dis_u2_susphy_quirk;
4007 };
4008 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004009 };
4010
4011 target-module@c0000 { /* 0x488c0000, ap 79 06.0 */
4012 compatible = "ti,sysc-omap4", "ti,sysc";
4013 ti,hwmods = "usb_otg_ss2";
4014 reg = <0xc0000 0x4>,
4015 <0xc0010 0x4>;
4016 reg-names = "rev", "sysc";
4017 ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>;
4018 ti,sysc-midle = <SYSC_IDLE_FORCE>,
4019 <SYSC_IDLE_NO>,
4020 <SYSC_IDLE_SMART>,
4021 <SYSC_IDLE_SMART_WKUP>;
4022 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4023 <SYSC_IDLE_NO>,
4024 <SYSC_IDLE_SMART>,
4025 <SYSC_IDLE_SMART_WKUP>;
4026 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
4027 clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS2_CLKCTRL 0>;
4028 clock-names = "fck";
4029 #address-cells = <1>;
4030 #size-cells = <1>;
4031 ranges = <0x0 0xc0000 0x20000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004032
4033 omap_dwc3_2: omap_dwc3_2@0 {
4034 compatible = "ti,dwc3";
4035 reg = <0x0 0x10000>;
4036 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
4037 #address-cells = <1>;
4038 #size-cells = <1>;
4039 utmi-mode = <2>;
4040 ranges = <0 0 0x20000>;
4041
4042 usb2: usb@10000 {
4043 compatible = "snps,dwc3";
4044 reg = <0x10000 0x17000>;
4045 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
4046 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
4047 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
4048 interrupt-names = "peripheral",
4049 "host",
4050 "otg";
4051 phys = <&usb2_phy2>;
4052 phy-names = "usb2-phy";
4053 maximum-speed = "high-speed";
4054 dr_mode = "otg";
4055 snps,dis_u3_susphy_quirk;
4056 snps,dis_u2_susphy_quirk;
4057 snps,dis_metastability_quirk;
4058 };
4059 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004060 };
4061
4062 target-module@100000 { /* 0x48900000, ap 85 04.0 */
4063 compatible = "ti,sysc-omap4", "ti,sysc";
4064 ti,hwmods = "usb_otg_ss3";
4065 reg = <0x100000 0x4>,
4066 <0x100010 0x4>;
4067 reg-names = "rev", "sysc";
4068 ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>;
4069 ti,sysc-midle = <SYSC_IDLE_FORCE>,
4070 <SYSC_IDLE_NO>,
4071 <SYSC_IDLE_SMART>,
4072 <SYSC_IDLE_SMART_WKUP>;
4073 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4074 <SYSC_IDLE_NO>,
4075 <SYSC_IDLE_SMART>,
4076 <SYSC_IDLE_SMART_WKUP>;
4077 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
4078 clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS3_CLKCTRL 0>;
4079 clock-names = "fck";
4080 #address-cells = <1>;
4081 #size-cells = <1>;
4082 ranges = <0x0 0x100000 0x20000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004083
4084 omap_dwc3_3: omap_dwc3_3@0 {
4085 compatible = "ti,dwc3";
4086 reg = <0x0 0x10000>;
4087 interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>;
4088 #address-cells = <1>;
4089 #size-cells = <1>;
4090 utmi-mode = <2>;
4091 ranges = <0 0 0x20000>;
4092 status = "disabled";
4093
4094 usb3: usb@10000 {
4095 compatible = "snps,dwc3";
4096 reg = <0x10000 0x17000>;
4097 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
4098 <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
4099 <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>;
4100 interrupt-names = "peripheral",
4101 "host",
4102 "otg";
4103 maximum-speed = "high-speed";
4104 dr_mode = "otg";
4105 snps,dis_u3_susphy_quirk;
4106 snps,dis_u2_susphy_quirk;
4107 };
4108 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004109 };
4110
4111 target-module@140000 { /* 0x48940000, ap 75 3c.0 */
4112 compatible = "ti,sysc-omap4", "ti,sysc";
4113 ti,hwmods = "usb_otg_ss4";
4114 reg = <0x140000 0x4>,
4115 <0x140010 0x4>;
4116 reg-names = "rev", "sysc";
4117 ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>;
4118 ti,sysc-midle = <SYSC_IDLE_FORCE>,
4119 <SYSC_IDLE_NO>,
4120 <SYSC_IDLE_SMART>,
4121 <SYSC_IDLE_SMART_WKUP>;
4122 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4123 <SYSC_IDLE_NO>,
4124 <SYSC_IDLE_SMART>,
4125 <SYSC_IDLE_SMART_WKUP>;
4126 /* Domains (P, C): l3init_pwrdm, l3init_clkdm */
4127 clocks = <&l3init_clkctrl DRA7_L3INIT_USB_OTG_SS4_CLKCTRL 0>;
4128 clock-names = "fck";
4129 #address-cells = <1>;
4130 #size-cells = <1>;
4131 ranges = <0x0 0x140000 0x20000>;
4132 };
4133
4134 target-module@170000 { /* 0x48970000, ap 21 0a.0 */
4135 compatible = "ti,sysc";
4136 status = "disabled";
4137 #address-cells = <1>;
4138 #size-cells = <1>;
4139 ranges = <0x0 0x170000 0x10000>;
4140 };
4141
4142 target-module@190000 { /* 0x48990000, ap 23 2e.0 */
4143 compatible = "ti,sysc";
4144 status = "disabled";
4145 #address-cells = <1>;
4146 #size-cells = <1>;
4147 ranges = <0x0 0x190000 0x10000>;
4148 };
4149
4150 target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */
4151 compatible = "ti,sysc";
4152 status = "disabled";
4153 #address-cells = <1>;
4154 #size-cells = <1>;
4155 ranges = <0x0 0x1b0000 0x10000>;
4156 };
4157
4158 target-module@1d0000 { /* 0x489d0000, ap 27 30.0 */
4159 compatible = "ti,sysc";
4160 status = "disabled";
4161 #address-cells = <1>;
4162 #size-cells = <1>;
4163 ranges = <0x0 0x1d0000 0x10000>;
4164 };
4165 };
4166};
4167
4168&l4_wkup { /* 0x4ae00000 */
4169 compatible = "ti,dra7-l4-wkup", "simple-bus";
4170 reg = <0x4ae00000 0x800>,
4171 <0x4ae00800 0x800>,
4172 <0x4ae01000 0x1000>;
4173 reg-names = "ap", "la", "ia0";
4174 #address-cells = <1>;
4175 #size-cells = <1>;
4176 ranges = <0x00000000 0x4ae00000 0x010000>, /* segment 0 */
4177 <0x00010000 0x4ae10000 0x010000>, /* segment 1 */
4178 <0x00020000 0x4ae20000 0x010000>, /* segment 2 */
4179 <0x00030000 0x4ae30000 0x010000>; /* segment 3 */
4180
4181 segment@0 { /* 0x4ae00000 */
4182 compatible = "simple-bus";
4183 #address-cells = <1>;
4184 #size-cells = <1>;
4185 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
4186 <0x00001000 0x00001000 0x001000>, /* ap 1 */
4187 <0x00000800 0x00000800 0x000800>, /* ap 2 */
4188 <0x00006000 0x00006000 0x002000>, /* ap 3 */
4189 <0x00008000 0x00008000 0x001000>, /* ap 4 */
4190 <0x00004000 0x00004000 0x001000>, /* ap 15 */
4191 <0x00005000 0x00005000 0x001000>, /* ap 16 */
4192 <0x0000c000 0x0000c000 0x001000>, /* ap 17 */
4193 <0x0000d000 0x0000d000 0x001000>; /* ap 18 */
4194
4195 target-module@4000 { /* 0x4ae04000, ap 15 40.0 */
4196 compatible = "ti,sysc-omap2", "ti,sysc";
4197 ti,hwmods = "counter_32k";
4198 reg = <0x4000 0x4>,
4199 <0x4010 0x4>;
4200 reg-names = "rev", "sysc";
4201 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4202 <SYSC_IDLE_NO>,
4203 <SYSC_IDLE_SMART>,
4204 <SYSC_IDLE_SMART_WKUP>;
4205 /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */
4206 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_COUNTER_32K_CLKCTRL 0>;
4207 clock-names = "fck";
4208 #address-cells = <1>;
4209 #size-cells = <1>;
4210 ranges = <0x0 0x4000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004211
4212 counter32k: counter@0 {
4213 compatible = "ti,omap-counter32k";
4214 reg = <0x0 0x40>;
4215 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004216 };
4217
4218 target-module@6000 { /* 0x4ae06000, ap 3 10.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004219 compatible = "ti,sysc-omap4", "ti,sysc";
4220 reg = <0x6000 0x4>;
4221 reg-names = "rev";
Tony Lindgren549fce02018-09-27 13:36:28 -07004222 #address-cells = <1>;
4223 #size-cells = <1>;
4224 ranges = <0x0 0x6000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004225
4226 prm: prm@0 {
4227 compatible = "ti,dra7-prm", "simple-bus";
4228 reg = <0 0x3000>;
4229 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
4230 #address-cells = <1>;
4231 #size-cells = <1>;
4232 ranges = <0 0 0x3000>;
4233
4234 prm_clocks: clocks {
4235 #address-cells = <1>;
4236 #size-cells = <0>;
4237 };
4238
4239 prm_clockdomains: clockdomains {
4240 };
4241 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004242 };
4243
4244 target-module@c000 { /* 0x4ae0c000, ap 17 50.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004245 compatible = "ti,sysc-omap4", "ti,sysc";
4246 reg = <0xc000 0x4>;
4247 reg-names = "rev";
Tony Lindgren549fce02018-09-27 13:36:28 -07004248 #address-cells = <1>;
4249 #size-cells = <1>;
4250 ranges = <0x0 0xc000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004251
4252 scm_wkup: scm_conf@0 {
4253 compatible = "syscon";
4254 reg = <0 0x1000>;
4255 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004256 };
4257 };
4258
4259 segment@10000 { /* 0x4ae10000 */
4260 compatible = "simple-bus";
4261 #address-cells = <1>;
4262 #size-cells = <1>;
4263 ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */
4264 <0x00001000 0x00011000 0x001000>, /* ap 6 */
4265 <0x00004000 0x00014000 0x001000>, /* ap 7 */
4266 <0x00005000 0x00015000 0x001000>, /* ap 8 */
4267 <0x00008000 0x00018000 0x001000>, /* ap 9 */
4268 <0x00009000 0x00019000 0x001000>, /* ap 10 */
4269 <0x0000c000 0x0001c000 0x001000>, /* ap 11 */
4270 <0x0000d000 0x0001d000 0x001000>; /* ap 12 */
4271
4272 target-module@0 { /* 0x4ae10000, ap 5 20.0 */
4273 compatible = "ti,sysc-omap2", "ti,sysc";
4274 ti,hwmods = "gpio1";
4275 reg = <0x0 0x4>,
4276 <0x10 0x4>,
4277 <0x114 0x4>;
4278 reg-names = "rev", "sysc", "syss";
4279 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
4280 SYSC_OMAP2_SOFTRESET |
4281 SYSC_OMAP2_AUTOIDLE)>;
4282 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4283 <SYSC_IDLE_NO>,
4284 <SYSC_IDLE_SMART>,
4285 <SYSC_IDLE_SMART_WKUP>;
4286 ti,syss-mask = <1>;
4287 /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */
4288 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_GPIO1_CLKCTRL 0>,
4289 <&wkupaon_clkctrl DRA7_WKUPAON_GPIO1_CLKCTRL 8>;
4290 clock-names = "fck", "dbclk";
4291 #address-cells = <1>;
4292 #size-cells = <1>;
4293 ranges = <0x0 0x0 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004294
4295 gpio1: gpio@0 {
4296 compatible = "ti,omap4-gpio";
4297 reg = <0x0 0x200>;
4298 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
4299 gpio-controller;
4300 #gpio-cells = <2>;
4301 interrupt-controller;
4302 #interrupt-cells = <2>;
4303 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004304 };
4305
4306 target-module@4000 { /* 0x4ae14000, ap 7 28.0 */
4307 compatible = "ti,sysc-omap2", "ti,sysc";
4308 ti,hwmods = "wd_timer2";
4309 reg = <0x4000 0x4>,
4310 <0x4010 0x4>,
4311 <0x4014 0x4>;
4312 reg-names = "rev", "sysc", "syss";
4313 ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
4314 SYSC_OMAP2_SOFTRESET)>;
4315 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4316 <SYSC_IDLE_NO>,
4317 <SYSC_IDLE_SMART>,
4318 <SYSC_IDLE_SMART_WKUP>;
4319 ti,syss-mask = <1>;
4320 /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */
4321 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_WD_TIMER2_CLKCTRL 0>;
4322 clock-names = "fck";
4323 #address-cells = <1>;
4324 #size-cells = <1>;
4325 ranges = <0x0 0x4000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004326
4327 wdt2: wdt@0 {
4328 compatible = "ti,omap3-wdt";
4329 reg = <0x0 0x80>;
4330 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
4331 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004332 };
4333
4334 target-module@8000 { /* 0x4ae18000, ap 9 30.0 */
4335 compatible = "ti,sysc-omap4-timer", "ti,sysc";
4336 ti,hwmods = "timer1";
4337 reg = <0x8000 0x4>,
4338 <0x8010 0x4>;
4339 reg-names = "rev", "sysc";
4340 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
4341 SYSC_OMAP4_SOFTRESET)>;
4342 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4343 <SYSC_IDLE_NO>,
4344 <SYSC_IDLE_SMART>,
4345 <SYSC_IDLE_SMART_WKUP>;
4346 /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */
4347 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 0>;
4348 clock-names = "fck";
4349 #address-cells = <1>;
4350 #size-cells = <1>;
4351 ranges = <0x0 0x8000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004352
4353 timer1: timer@0 {
4354 compatible = "ti,omap5430-timer";
4355 reg = <0x0 0x80>;
4356 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>;
4357 clock-names = "fck";
4358 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
4359 ti,timer-alwon;
4360 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004361 };
4362
4363 target-module@c000 { /* 0x4ae1c000, ap 11 38.0 */
4364 compatible = "ti,sysc";
4365 status = "disabled";
4366 #address-cells = <1>;
4367 #size-cells = <1>;
4368 ranges = <0x0 0xc000 0x1000>;
4369 };
4370 };
4371
4372 segment@20000 { /* 0x4ae20000 */
4373 compatible = "simple-bus";
4374 #address-cells = <1>;
4375 #size-cells = <1>;
4376 ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */
4377 <0x0000a000 0x0002a000 0x001000>, /* ap 14 */
4378 <0x00000000 0x00020000 0x001000>, /* ap 19 */
4379 <0x00001000 0x00021000 0x001000>, /* ap 20 */
4380 <0x00002000 0x00022000 0x001000>, /* ap 21 */
4381 <0x00003000 0x00023000 0x001000>, /* ap 22 */
4382 <0x00007000 0x00027000 0x000400>, /* ap 23 */
4383 <0x00008000 0x00028000 0x000800>, /* ap 24 */
4384 <0x00009000 0x00029000 0x000100>, /* ap 25 */
4385 <0x00008800 0x00028800 0x000200>, /* ap 26 */
4386 <0x00008a00 0x00028a00 0x000100>, /* ap 27 */
4387 <0x0000b000 0x0002b000 0x001000>, /* ap 28 */
4388 <0x0000c000 0x0002c000 0x001000>, /* ap 29 */
4389 <0x0000f000 0x0002f000 0x001000>; /* ap 32 */
4390
4391 target-module@0 { /* 0x4ae20000, ap 19 08.0 */
4392 compatible = "ti,sysc-omap4-timer", "ti,sysc";
4393 ti,hwmods = "timer12";
4394 reg = <0x0 0x4>,
4395 <0x10 0x4>;
4396 reg-names = "rev", "sysc";
4397 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
4398 SYSC_OMAP4_SOFTRESET)>;
4399 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4400 <SYSC_IDLE_NO>,
4401 <SYSC_IDLE_SMART>,
4402 <SYSC_IDLE_SMART_WKUP>;
4403 /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */
4404 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER12_CLKCTRL 0>;
4405 clock-names = "fck";
4406 #address-cells = <1>;
4407 #size-cells = <1>;
4408 ranges = <0x0 0x0 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004409
4410 timer12: timer@0 {
4411 compatible = "ti,omap5430-timer";
4412 reg = <0x0 0x80>;
4413 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER12_CLKCTRL 24>;
4414 clock-names = "fck";
4415 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
4416 ti,timer-alwon;
4417 ti,timer-secure;
4418 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004419 };
4420
4421 target-module@2000 { /* 0x4ae22000, ap 21 18.0 */
4422 compatible = "ti,sysc";
4423 status = "disabled";
4424 #address-cells = <1>;
4425 #size-cells = <1>;
4426 ranges = <0x0 0x2000 0x1000>;
4427 };
4428
4429 target-module@6000 { /* 0x4ae26000, ap 13 48.0 */
4430 compatible = "ti,sysc";
4431 status = "disabled";
4432 #address-cells = <1>;
4433 #size-cells = <1>;
4434 ranges = <0x00000000 0x00006000 0x00001000>,
4435 <0x00001000 0x00007000 0x00000400>,
4436 <0x00002000 0x00008000 0x00000800>,
4437 <0x00002800 0x00008800 0x00000200>,
4438 <0x00002a00 0x00008a00 0x00000100>,
4439 <0x00003000 0x00009000 0x00000100>;
4440 };
4441
4442 target-module@b000 { /* 0x4ae2b000, ap 28 02.0 */
4443 compatible = "ti,sysc-omap2", "ti,sysc";
4444 ti,hwmods = "uart10";
4445 reg = <0xb050 0x4>,
4446 <0xb054 0x4>,
4447 <0xb058 0x4>;
4448 reg-names = "rev", "sysc", "syss";
4449 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
4450 SYSC_OMAP2_SOFTRESET |
4451 SYSC_OMAP2_AUTOIDLE)>;
4452 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
4453 <SYSC_IDLE_NO>,
4454 <SYSC_IDLE_SMART>,
4455 <SYSC_IDLE_SMART_WKUP>;
4456 ti,syss-mask = <1>;
4457 /* Domains (P, C): wkupaon_pwrdm, wkupaon_clkdm */
4458 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_UART10_CLKCTRL 0>;
4459 clock-names = "fck";
4460 #address-cells = <1>;
4461 #size-cells = <1>;
4462 ranges = <0x0 0xb000 0x1000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004463
4464 uart10: serial@0 {
4465 compatible = "ti,dra742-uart", "ti,omap4-uart";
4466 reg = <0x0 0x100>;
4467 interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
4468 clock-frequency = <48000000>;
4469 status = "disabled";
4470 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004471 };
4472
4473 target-module@f000 { /* 0x4ae2f000, ap 32 58.0 */
4474 compatible = "ti,sysc";
4475 status = "disabled";
4476 #address-cells = <1>;
4477 #size-cells = <1>;
4478 ranges = <0x0 0xf000 0x1000>;
4479 };
4480 };
4481
4482 segment@30000 { /* 0x4ae30000 */
4483 compatible = "simple-bus";
4484 #address-cells = <1>;
4485 #size-cells = <1>;
4486 ranges = <0x0000c000 0x0003c000 0x002000>, /* ap 30 */
4487 <0x0000e000 0x0003e000 0x001000>, /* ap 31 */
4488 <0x00000000 0x00030000 0x001000>, /* ap 33 */
4489 <0x00001000 0x00031000 0x001000>, /* ap 34 */
4490 <0x00002000 0x00032000 0x001000>, /* ap 35 */
4491 <0x00003000 0x00033000 0x001000>, /* ap 36 */
4492 <0x00004000 0x00034000 0x001000>, /* ap 37 */
4493 <0x00005000 0x00035000 0x001000>, /* ap 38 */
4494 <0x00006000 0x00036000 0x001000>, /* ap 39 */
4495 <0x00007000 0x00037000 0x001000>, /* ap 40 */
4496 <0x00008000 0x00038000 0x001000>, /* ap 41 */
4497 <0x00009000 0x00039000 0x001000>, /* ap 42 */
4498 <0x0000a000 0x0003a000 0x001000>; /* ap 43 */
4499
4500 target-module@1000 { /* 0x4ae31000, ap 34 60.0 */
4501 compatible = "ti,sysc";
4502 status = "disabled";
4503 #address-cells = <1>;
4504 #size-cells = <1>;
4505 ranges = <0x0 0x1000 0x1000>;
4506 };
4507
4508 target-module@3000 { /* 0x4ae33000, ap 36 0a.0 */
4509 compatible = "ti,sysc";
4510 status = "disabled";
4511 #address-cells = <1>;
4512 #size-cells = <1>;
4513 ranges = <0x0 0x3000 0x1000>;
4514 };
4515
4516 target-module@5000 { /* 0x4ae35000, ap 38 0c.0 */
4517 compatible = "ti,sysc";
4518 status = "disabled";
4519 #address-cells = <1>;
4520 #size-cells = <1>;
4521 ranges = <0x0 0x5000 0x1000>;
4522 };
4523
4524 target-module@7000 { /* 0x4ae37000, ap 40 68.0 */
4525 compatible = "ti,sysc";
4526 status = "disabled";
4527 #address-cells = <1>;
4528 #size-cells = <1>;
4529 ranges = <0x0 0x7000 0x1000>;
4530 };
4531
4532 target-module@9000 { /* 0x4ae39000, ap 42 70.0 */
4533 compatible = "ti,sysc";
4534 status = "disabled";
4535 #address-cells = <1>;
4536 #size-cells = <1>;
4537 ranges = <0x0 0x9000 0x1000>;
4538 };
4539
4540 target-module@c000 { /* 0x4ae3c000, ap 30 04.0 */
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004541 compatible = "ti,sysc-omap4", "ti,sysc";
4542 reg = <0xc000 0x4>;
4543 reg-names = "rev";
4544 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_DCAN1_CLKCTRL 0>;
4545 clock-names = "fck";
Tony Lindgren549fce02018-09-27 13:36:28 -07004546 #address-cells = <1>;
4547 #size-cells = <1>;
4548 ranges = <0x0 0xc000 0x2000>;
Tony Lindgren4ed0dfe2018-09-27 13:39:07 -07004549
4550 dcan1: can@0 {
4551 compatible = "ti,dra7-d_can";
4552 reg = <0x0 0x2000>;
4553 syscon-raminit = <&scm_conf 0x558 0>;
4554 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
4555 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_DCAN1_CLKCTRL 24>;
4556 status = "disabled";
4557 };
Tony Lindgren549fce02018-09-27 13:36:28 -07004558 };
4559 };
4560};
4561