blob: 75367af1a6d3693a079e8fe3ddf007e54e58ce06 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Zhang Xiantao1d737c82007-12-14 09:35:10 +08002#ifndef __KVM_X86_MMU_H
3#define __KVM_X86_MMU_H
4
Avi Kivityedf88412007-12-16 11:02:48 +02005#include <linux/kvm_host.h>
Avi Kivityfc78f512009-12-07 12:16:48 +02006#include "kvm_cache_regs.h"
Mohammed Gamal89786142020-07-10 17:48:03 +02007#include "cpuid.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +08008
Sheng Yang8c6d6ad2008-04-25 10:17:08 +08009#define PT64_PT_BITS 9
10#define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
11#define PT32_PT_BITS 10
12#define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
13
14#define PT_WRITABLE_SHIFT 1
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080015#define PT_USER_SHIFT 2
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080016
17#define PT_PRESENT_MASK (1ULL << 0)
18#define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080019#define PT_USER_MASK (1ULL << PT_USER_SHIFT)
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080020#define PT_PWT_MASK (1ULL << 3)
21#define PT_PCD_MASK (1ULL << 4)
Avi Kivity1b7fcd32008-05-15 13:51:35 +030022#define PT_ACCESSED_SHIFT 5
23#define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT)
Avi Kivity8ea667f2012-09-12 13:44:53 +030024#define PT_DIRTY_SHIFT 6
25#define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT)
Avi Kivity6fd01b72012-09-12 20:46:56 +030026#define PT_PAGE_SIZE_SHIFT 7
27#define PT_PAGE_SIZE_MASK (1ULL << PT_PAGE_SIZE_SHIFT)
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080028#define PT_PAT_MASK (1ULL << 7)
29#define PT_GLOBAL_MASK (1ULL << 8)
30#define PT64_NX_SHIFT 63
31#define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
32
33#define PT_PAT_SHIFT 7
34#define PT_DIR_PAT_SHIFT 12
35#define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
36
37#define PT32_DIR_PSE36_SIZE 4
38#define PT32_DIR_PSE36_SHIFT 13
39#define PT32_DIR_PSE36_MASK \
40 (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
41
Yu Zhang855feb62017-08-24 20:27:55 +080042#define PT64_ROOT_5LEVEL 5
Yu Zhang2a7266a2017-08-24 20:27:54 +080043#define PT64_ROOT_4LEVEL 4
Sheng Yang8c6d6ad2008-04-25 10:17:08 +080044#define PT32_ROOT_LEVEL 2
45#define PT32E_ROOT_LEVEL 3
46
Sean Christopherson20f632b2021-06-22 10:57:02 -070047#define KVM_MMU_CR4_ROLE_BITS (X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE | \
48 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE | \
49 X86_CR4_LA57)
50
51#define KVM_MMU_CR0_ROLE_BITS (X86_CR0_PG | X86_CR0_WP)
52
Sean Christophersoneb79cd02021-01-13 12:45:15 -080053static __always_inline u64 rsvd_bits(int s, int e)
Tiejun Chend1431482014-09-01 18:44:04 +080054{
Sean Christophersoneb79cd02021-01-13 12:45:15 -080055 BUILD_BUG_ON(__builtin_constant_p(e) && __builtin_constant_p(s) && e < s);
56
57 if (__builtin_constant_p(e))
58 BUILD_BUG_ON(e > 63);
59 else
60 e &= 63;
61
Yu Zhangd1cd3ce2017-08-24 20:27:53 +080062 if (e < s)
63 return 0;
64
Paolo Bonzini2f80d502020-12-22 05:20:43 -050065 return ((2ULL << (e - s)) - 1) << s;
Tiejun Chend1431482014-09-01 18:44:04 +080066}
67
Sean Christopherson81203372021-02-25 12:47:35 -080068void kvm_mmu_set_mmio_spte_mask(u64 mmio_value, u64 mmio_mask, u64 access_mask);
Sean Christophersone7b7bde2021-02-25 12:47:42 -080069void kvm_mmu_set_ept_masks(bool has_ad_bits, bool has_exec_only);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +080070
Sean Christophersonc9060662021-06-09 16:42:33 -070071void kvm_init_mmu(struct kvm_vcpu *vcpu);
Sean Christophersondbc47392021-06-22 10:56:59 -070072void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, unsigned long cr0,
73 unsigned long cr4, u64 efer, gpa_t nested_cr3);
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020074void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
Junaid Shahid50c28f22018-06-27 14:59:11 -070075 bool accessed_dirty, gpa_t new_eptp);
Wanpeng Li9bc1f092017-06-08 20:13:40 -070076bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu);
Wanpeng Li1261bfa2017-07-13 18:30:40 -070077int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
Paolo Bonzinid0006532017-08-11 18:36:43 +020078 u64 fault_address, char *insn, int insn_len);
Marcelo Tosatti94d8b052009-06-11 12:07:42 -030079
Sean Christopherson61a17732021-03-04 17:10:59 -080080int kvm_mmu_load(struct kvm_vcpu *vcpu);
81void kvm_mmu_unload(struct kvm_vcpu *vcpu);
82void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
83
Zhang Xiantao1d737c82007-12-14 09:35:10 +080084static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu)
85{
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +020086 if (likely(vcpu->arch.mmu->root_hpa != INVALID_PAGE))
Zhang Xiantao1d737c82007-12-14 09:35:10 +080087 return 0;
88
89 return kvm_mmu_load(vcpu);
90}
91
Junaid Shahidc9470a22018-06-27 14:59:13 -070092static inline unsigned long kvm_get_pcid(struct kvm_vcpu *vcpu, gpa_t cr3)
93{
94 BUILD_BUG_ON((X86_CR3_PCID_MASK & PAGE_MASK) != 0);
95
96 return kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE)
97 ? cr3 & X86_CR3_PCID_MASK
98 : 0;
99}
100
101static inline unsigned long kvm_get_active_pcid(struct kvm_vcpu *vcpu)
102{
103 return kvm_get_pcid(vcpu, kvm_read_cr3(vcpu));
104}
105
Paolo Bonzini689f3bf2020-03-03 10:11:10 +0100106static inline void kvm_mmu_load_pgd(struct kvm_vcpu *vcpu)
Junaid Shahid6e427822018-06-27 14:59:08 -0700107{
Sean Christopherson2a40b902020-07-15 20:41:18 -0700108 u64 root_hpa = vcpu->arch.mmu->root_hpa;
109
110 if (!VALID_PAGE(root_hpa))
111 return;
112
Sean Christophersone83bc092021-03-05 10:31:13 -0800113 static_call(kvm_x86_load_mmu_pgd)(vcpu, root_hpa,
114 vcpu->arch.mmu->shadow_root_level);
Junaid Shahid6e427822018-06-27 14:59:08 -0700115}
116
Paolo Bonzini6defd9b2021-08-06 03:52:18 -0400117struct kvm_page_fault {
118 /* arguments to kvm_mmu_do_page_fault. */
119 const gpa_t addr;
120 const u32 error_code;
121 const bool prefault;
122
123 /* Derived from error_code. */
124 const bool exec;
125 const bool write;
126 const bool present;
127 const bool rsvd;
128 const bool user;
129
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400130 /* Derived from mmu and global state. */
Paolo Bonzini6defd9b2021-08-06 03:52:18 -0400131 const bool is_tdp;
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400132 const bool nx_huge_page_workaround_enabled;
Paolo Bonzini4326e572021-08-06 04:21:58 -0400133
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400134 /*
135 * Whether a >4KB mapping can be created or is forbidden due to NX
136 * hugepages.
137 */
138 bool huge_page_disallowed;
139
140 /*
141 * Maximum page size that can be created for this fault; input to
142 * FNAME(fetch), __direct_map and kvm_tdp_mmu_map.
143 */
Paolo Bonzini4326e572021-08-06 04:21:58 -0400144 u8 max_level;
Paolo Bonzinib8a5d552021-08-06 04:21:58 -0400145
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400146 /*
147 * Page size that can be created based on the max_level and the
148 * page size used by the host mapping.
149 */
150 u8 req_level;
151
152 /*
153 * Page size that will be created based on the req_level and
154 * huge_page_disallowed.
155 */
156 u8 goal_level;
157
Paolo Bonzinib8a5d552021-08-06 04:21:58 -0400158 /* Shifted addr, or result of guest page table walk if addr is a gva. */
159 gfn_t gfn;
Paolo Bonzini3647cd02021-08-07 08:57:34 -0400160
David Matlacke710c5f2021-09-24 05:05:26 -0400161 /* The memslot containing gfn. May be NULL. */
162 struct kvm_memory_slot *slot;
163
Paolo Bonzini3647cd02021-08-07 08:57:34 -0400164 /* Outputs of kvm_faultin_pfn. */
165 kvm_pfn_t pfn;
166 hva_t hva;
167 bool map_writable;
Paolo Bonzini6defd9b2021-08-06 03:52:18 -0400168};
169
Paolo Bonzinic5010402021-08-06 04:35:50 -0400170int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault);
Sean Christopherson7a026742020-02-06 14:14:34 -0800171
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400172extern int nx_huge_pages;
173static inline bool is_nx_huge_page_enabled(void)
174{
175 return READ_ONCE(nx_huge_pages);
176}
177
Sean Christopherson7a026742020-02-06 14:14:34 -0800178static inline int kvm_mmu_do_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
179 u32 err, bool prefault)
180{
Paolo Bonzini6defd9b2021-08-06 03:52:18 -0400181 struct kvm_page_fault fault = {
182 .addr = cr2_or_gpa,
183 .error_code = err,
184 .exec = err & PFERR_FETCH_MASK,
185 .write = err & PFERR_WRITE_MASK,
186 .present = err & PFERR_PRESENT_MASK,
187 .rsvd = err & PFERR_RSVD_MASK,
188 .user = err & PFERR_USER_MASK,
189 .prefault = prefault,
190 .is_tdp = likely(vcpu->arch.mmu->page_fault == kvm_tdp_page_fault),
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400191 .nx_huge_page_workaround_enabled = is_nx_huge_page_enabled(),
Paolo Bonzini4326e572021-08-06 04:21:58 -0400192
193 .max_level = KVM_MAX_HUGEPAGE_LEVEL,
Paolo Bonzini73a3c652021-08-07 09:21:53 -0400194 .req_level = PG_LEVEL_4K,
195 .goal_level = PG_LEVEL_4K,
Paolo Bonzini6defd9b2021-08-06 03:52:18 -0400196 };
Sean Christopherson7a026742020-02-06 14:14:34 -0800197#ifdef CONFIG_RETPOLINE
Paolo Bonzini6defd9b2021-08-06 03:52:18 -0400198 if (fault.is_tdp)
Paolo Bonzinic5010402021-08-06 04:35:50 -0400199 return kvm_tdp_page_fault(vcpu, &fault);
Sean Christopherson7a026742020-02-06 14:14:34 -0800200#endif
Paolo Bonzinic5010402021-08-06 04:35:50 -0400201 return vcpu->arch.mmu->page_fault(vcpu, &fault);
Sean Christopherson7a026742020-02-06 14:14:34 -0800202}
203
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800204/*
205 * Currently, we have two sorts of write-protection, a) the first one
206 * write-protects guest page to sync the guest modification, b) another one is
207 * used to sync dirty bitmap when we do KVM_GET_DIRTY_LOG. The differences
208 * between these two sorts are:
Sean Christopherson5fc34242021-02-25 12:47:43 -0800209 * 1) the first case clears MMU-writable bit.
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800210 * 2) the first case requires flushing tlb immediately avoiding corrupting
211 * shadow page table between all vcpus so it should be in the protection of
212 * mmu-lock. And the another case does not need to flush tlb until returning
213 * the dirty bitmap to userspace since it only write-protects the page
214 * logged in the bitmap, that means the page in the dirty bitmap is not
215 * missed, so it can flush tlb out of mmu-lock.
216 *
217 * So, there is the problem: the first case can meet the corrupted tlb caused
218 * by another case which write-protects pages but without flush tlb
219 * immediately. In order to making the first case be aware this problem we let
Sean Christopherson5fc34242021-02-25 12:47:43 -0800220 * it flush tlb if we try to write-protect a spte whose MMU-writable bit
221 * is set, it works since another case never touches MMU-writable bit.
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800222 *
223 * Anyway, whenever a spte is updated (only permission and status bits are
Sean Christopherson5fc34242021-02-25 12:47:43 -0800224 * changed) we need to check whether the spte with MMU-writable becomes
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800225 * readonly, if that happens, we need to flush tlb. Fortunately,
226 * mmu_spte_update() has already handled it perfectly.
227 *
Sean Christopherson5fc34242021-02-25 12:47:43 -0800228 * The rules to use MMU-writable and PT_WRITABLE_MASK:
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800229 * - if we want to see if it has writable tlb entry or if the spte can be
Sean Christopherson5fc34242021-02-25 12:47:43 -0800230 * writable on the mmu mapping, check MMU-writable, this is the most
Xiao Guangrong198c74f2014-04-17 17:06:16 +0800231 * case, otherwise
232 * - if we fix page fault on the spte or do write-protection by dirty logging,
233 * check PT_WRITABLE_MASK.
234 *
235 * TODO: introduce APIs to split these two cases.
236 */
Sean Christopherson15e6a7e2021-01-22 16:30:03 -0800237static inline bool is_writable_pte(unsigned long pte)
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800238{
239 return pte & PT_WRITABLE_MASK;
240}
241
Avi Kivity97d64b72012-09-12 14:52:00 +0300242/*
Paolo Bonzinif13577e2016-03-08 10:08:16 +0100243 * Check if a given access (described through the I/D, W/R and U/S bits of a
244 * page fault error code pfec) causes a permission fault with the given PTE
245 * access rights (in ACC_* format).
246 *
247 * Return zero if the access does not fault; return the page fault error code
248 * if the access faults.
Avi Kivity97d64b72012-09-12 14:52:00 +0300249 */
Paolo Bonzinif13577e2016-03-08 10:08:16 +0100250static inline u8 permission_fault(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800251 unsigned pte_access, unsigned pte_pkey,
252 unsigned pfec)
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800253{
Jason Baronb36464772021-01-14 22:27:56 -0500254 int cpl = static_call(kvm_x86_get_cpl)(vcpu);
255 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
Feng Wu97ec8c02014-04-01 17:46:34 +0800256
257 /*
258 * If CPL < 3, SMAP prevention are disabled if EFLAGS.AC = 1.
259 *
260 * If CPL = 3, SMAP applies to all supervisor-mode data accesses
261 * (these are implicit supervisor accesses) regardless of the value
262 * of EFLAGS.AC.
263 *
264 * This computes (cpl < 3) && (rflags & X86_EFLAGS_AC), leaving
265 * the result in X86_EFLAGS_AC. We then insert it in place of
266 * the PFERR_RSVD_MASK bit; this bit will always be zero in pfec,
267 * but it will be one in index if SMAP checks are being overridden.
268 * It is important to keep this branchless.
269 */
270 unsigned long smap = (cpl - 3) & (rflags & X86_EFLAGS_AC);
271 int index = (pfec >> 1) +
272 (smap >> (X86_EFLAGS_AC_BIT - PFERR_RSVD_BIT + 1));
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800273 bool fault = (mmu->permissions[index] >> pte_access) & 1;
Xiao Guangrong7a982052016-03-25 21:19:35 +0800274 u32 errcode = PFERR_PRESENT_MASK;
Feng Wu97ec8c02014-04-01 17:46:34 +0800275
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800276 WARN_ON(pfec & (PFERR_PK_MASK | PFERR_RSVD_MASK));
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800277 if (unlikely(mmu->pkru_mask)) {
278 u32 pkru_bits, offset;
279
280 /*
281 * PKRU defines 32 bits, there are 16 domains and 2
282 * attribute bits per domain in pkru. pte_pkey is the
283 * index of the protection domain, so pte_pkey * 2 is
284 * is the index of the first bit for the domain.
285 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +0200286 pkru_bits = (vcpu->arch.pkru >> (pte_pkey * 2)) & 3;
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800287
288 /* clear present bit, replace PFEC.RSVD with ACC_USER_MASK. */
Xiao Guangrong7a982052016-03-25 21:19:35 +0800289 offset = (pfec & ~1) +
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800290 ((pte_access & PT_USER_MASK) << (PFERR_RSVD_BIT - PT_USER_SHIFT));
291
292 pkru_bits &= mmu->pkru_mask >> offset;
Xiao Guangrong7a982052016-03-25 21:19:35 +0800293 errcode |= -pkru_bits & PFERR_PK_MASK;
Huaitong Hanbe94f6b2016-03-22 16:51:20 +0800294 fault |= (pkru_bits != 0);
295 }
296
Xiao Guangrong7a982052016-03-25 21:19:35 +0800297 return -(u32)fault & errcode;
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800298}
Avi Kivity97d64b72012-09-12 14:52:00 +0300299
Xiao Guangrongefdfe532015-05-13 14:42:27 +0800300void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end);
Xiao Guangrong547ffae2016-02-24 17:51:07 +0800301
Sean Christopherson6ca9a6f2020-06-22 13:20:31 -0700302int kvm_arch_write_log_dirty(struct kvm_vcpu *vcpu);
Junaid Shahid1aa9b952019-11-04 20:26:00 +0100303
304int kvm_mmu_post_init_vm(struct kvm *kvm);
305void kvm_mmu_pre_destroy_vm(struct kvm *kvm);
306
Ben Gardone2209712021-05-18 10:34:13 -0700307static inline bool kvm_memslots_have_rmaps(struct kvm *kvm)
308{
Ben Gardond501f742021-05-18 10:34:14 -0700309 /*
310 * Read memslot_have_rmaps before rmap pointers. Hence, threads reading
311 * memslots_have_rmaps in any lock context are guaranteed to see the
312 * pointers. Pairs with smp_store_release in alloc_all_memslots_rmaps.
313 */
314 return smp_load_acquire(&kvm->arch.memslots_have_rmaps);
Ben Gardone2209712021-05-18 10:34:13 -0700315}
316
Peter Xu4139b192021-07-30 18:04:51 -0400317static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
318{
319 /* KVM_HPAGE_GFN_SHIFT(PG_LEVEL_4K) must be 0. */
320 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
321 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
322}
323
324static inline unsigned long
325__kvm_mmu_slot_lpages(struct kvm_memory_slot *slot, unsigned long npages,
326 int level)
327{
328 return gfn_to_index(slot->base_gfn + npages - 1,
329 slot->base_gfn, level) + 1;
330}
331
332static inline unsigned long
333kvm_mmu_slot_lpages(struct kvm_memory_slot *slot, int level)
334{
335 return __kvm_mmu_slot_lpages(slot, slot->npages, level);
336}
337
Mingwei Zhang71f51d22021-08-02 21:46:07 -0700338static inline void kvm_update_page_stats(struct kvm *kvm, int level, int count)
339{
340 atomic64_add(count, &kvm->stat.pages[level - 1]);
341}
Zhang Xiantao1d737c82007-12-14 09:35:10 +0800342#endif