Zhang Xiantao | 1d737c8 | 2007-12-14 09:35:10 +0800 | [diff] [blame] | 1 | #ifndef __KVM_X86_MMU_H |
| 2 | #define __KVM_X86_MMU_H |
| 3 | |
Avi Kivity | edf8841 | 2007-12-16 11:02:48 +0200 | [diff] [blame] | 4 | #include <linux/kvm_host.h> |
Avi Kivity | fc78f51 | 2009-12-07 12:16:48 +0200 | [diff] [blame] | 5 | #include "kvm_cache_regs.h" |
Zhang Xiantao | 1d737c8 | 2007-12-14 09:35:10 +0800 | [diff] [blame] | 6 | |
Sheng Yang | 8c6d6ad | 2008-04-25 10:17:08 +0800 | [diff] [blame] | 7 | #define PT64_PT_BITS 9 |
| 8 | #define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS) |
| 9 | #define PT32_PT_BITS 10 |
| 10 | #define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS) |
| 11 | |
| 12 | #define PT_WRITABLE_SHIFT 1 |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 13 | #define PT_USER_SHIFT 2 |
Sheng Yang | 8c6d6ad | 2008-04-25 10:17:08 +0800 | [diff] [blame] | 14 | |
| 15 | #define PT_PRESENT_MASK (1ULL << 0) |
| 16 | #define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT) |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 17 | #define PT_USER_MASK (1ULL << PT_USER_SHIFT) |
Sheng Yang | 8c6d6ad | 2008-04-25 10:17:08 +0800 | [diff] [blame] | 18 | #define PT_PWT_MASK (1ULL << 3) |
| 19 | #define PT_PCD_MASK (1ULL << 4) |
Avi Kivity | 1b7fcd3 | 2008-05-15 13:51:35 +0300 | [diff] [blame] | 20 | #define PT_ACCESSED_SHIFT 5 |
| 21 | #define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT) |
Avi Kivity | 8ea667f | 2012-09-12 13:44:53 +0300 | [diff] [blame] | 22 | #define PT_DIRTY_SHIFT 6 |
| 23 | #define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT) |
Avi Kivity | 6fd01b7 | 2012-09-12 20:46:56 +0300 | [diff] [blame] | 24 | #define PT_PAGE_SIZE_SHIFT 7 |
| 25 | #define PT_PAGE_SIZE_MASK (1ULL << PT_PAGE_SIZE_SHIFT) |
Sheng Yang | 8c6d6ad | 2008-04-25 10:17:08 +0800 | [diff] [blame] | 26 | #define PT_PAT_MASK (1ULL << 7) |
| 27 | #define PT_GLOBAL_MASK (1ULL << 8) |
| 28 | #define PT64_NX_SHIFT 63 |
| 29 | #define PT64_NX_MASK (1ULL << PT64_NX_SHIFT) |
| 30 | |
| 31 | #define PT_PAT_SHIFT 7 |
| 32 | #define PT_DIR_PAT_SHIFT 12 |
| 33 | #define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT) |
| 34 | |
| 35 | #define PT32_DIR_PSE36_SIZE 4 |
| 36 | #define PT32_DIR_PSE36_SHIFT 13 |
| 37 | #define PT32_DIR_PSE36_MASK \ |
| 38 | (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT) |
| 39 | |
Yu Zhang | 855feb6 | 2017-08-24 20:27:55 +0800 | [diff] [blame] | 40 | #define PT64_ROOT_5LEVEL 5 |
Yu Zhang | 2a7266a | 2017-08-24 20:27:54 +0800 | [diff] [blame] | 41 | #define PT64_ROOT_4LEVEL 4 |
Sheng Yang | 8c6d6ad | 2008-04-25 10:17:08 +0800 | [diff] [blame] | 42 | #define PT32_ROOT_LEVEL 2 |
| 43 | #define PT32E_ROOT_LEVEL 3 |
| 44 | |
Sheng Yang | c9c5417 | 2010-01-05 19:02:26 +0800 | [diff] [blame] | 45 | #define PT_PDPE_LEVEL 3 |
| 46 | #define PT_DIRECTORY_LEVEL 2 |
| 47 | #define PT_PAGE_TABLE_LEVEL 1 |
Xiao Guangrong | 8a3d08f | 2015-05-13 14:42:21 +0800 | [diff] [blame] | 48 | #define PT_MAX_HUGEPAGE_LEVEL (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES - 1) |
Sheng Yang | c9c5417 | 2010-01-05 19:02:26 +0800 | [diff] [blame] | 49 | |
Tiejun Chen | d143148 | 2014-09-01 18:44:04 +0800 | [diff] [blame] | 50 | static inline u64 rsvd_bits(int s, int e) |
| 51 | { |
Yu Zhang | d1cd3ce | 2017-08-24 20:27:53 +0800 | [diff] [blame] | 52 | if (e < s) |
| 53 | return 0; |
| 54 | |
Tiejun Chen | d143148 | 2014-09-01 18:44:04 +0800 | [diff] [blame] | 55 | return ((1ULL << (e - s + 1)) - 1) << s; |
| 56 | } |
| 57 | |
Peter Feiner | dcdca5f | 2017-06-30 17:26:30 -0700 | [diff] [blame] | 58 | void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask, u64 mmio_value); |
Xiao Guangrong | b37fbea | 2013-06-07 16:51:25 +0800 | [diff] [blame] | 59 | |
Xiao Guangrong | c258b62 | 2015-08-05 12:04:24 +0800 | [diff] [blame] | 60 | void |
| 61 | reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context); |
| 62 | |
Paolo Bonzini | ad896af | 2013-10-02 16:56:14 +0200 | [diff] [blame] | 63 | void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu); |
Paolo Bonzini | ae1e2d1 | 2017-03-30 11:55:30 +0200 | [diff] [blame] | 64 | void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly, |
| 65 | bool accessed_dirty); |
Wanpeng Li | 9bc1f09 | 2017-06-08 20:13:40 -0700 | [diff] [blame] | 66 | bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu); |
Wanpeng Li | 1261bfa | 2017-07-13 18:30:40 -0700 | [diff] [blame] | 67 | int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code, |
Paolo Bonzini | d000653 | 2017-08-11 18:36:43 +0200 | [diff] [blame^] | 68 | u64 fault_address, char *insn, int insn_len); |
Marcelo Tosatti | 94d8b05 | 2009-06-11 12:07:42 -0300 | [diff] [blame] | 69 | |
Dave Hansen | e0df7b9 | 2010-08-19 18:11:05 -0700 | [diff] [blame] | 70 | static inline unsigned int kvm_mmu_available_pages(struct kvm *kvm) |
| 71 | { |
Marcelo Tosatti | 5d21881 | 2013-03-12 22:36:43 -0300 | [diff] [blame] | 72 | if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages) |
| 73 | return kvm->arch.n_max_mmu_pages - |
| 74 | kvm->arch.n_used_mmu_pages; |
| 75 | |
| 76 | return 0; |
Dave Hansen | e0df7b9 | 2010-08-19 18:11:05 -0700 | [diff] [blame] | 77 | } |
| 78 | |
Zhang Xiantao | 1d737c8 | 2007-12-14 09:35:10 +0800 | [diff] [blame] | 79 | static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu) |
| 80 | { |
| 81 | if (likely(vcpu->arch.mmu.root_hpa != INVALID_PAGE)) |
| 82 | return 0; |
| 83 | |
| 84 | return kvm_mmu_load(vcpu); |
| 85 | } |
| 86 | |
Xiao Guangrong | 198c74f | 2014-04-17 17:06:16 +0800 | [diff] [blame] | 87 | /* |
| 88 | * Currently, we have two sorts of write-protection, a) the first one |
| 89 | * write-protects guest page to sync the guest modification, b) another one is |
| 90 | * used to sync dirty bitmap when we do KVM_GET_DIRTY_LOG. The differences |
| 91 | * between these two sorts are: |
| 92 | * 1) the first case clears SPTE_MMU_WRITEABLE bit. |
| 93 | * 2) the first case requires flushing tlb immediately avoiding corrupting |
| 94 | * shadow page table between all vcpus so it should be in the protection of |
| 95 | * mmu-lock. And the another case does not need to flush tlb until returning |
| 96 | * the dirty bitmap to userspace since it only write-protects the page |
| 97 | * logged in the bitmap, that means the page in the dirty bitmap is not |
| 98 | * missed, so it can flush tlb out of mmu-lock. |
| 99 | * |
| 100 | * So, there is the problem: the first case can meet the corrupted tlb caused |
| 101 | * by another case which write-protects pages but without flush tlb |
| 102 | * immediately. In order to making the first case be aware this problem we let |
| 103 | * it flush tlb if we try to write-protect a spte whose SPTE_MMU_WRITEABLE bit |
| 104 | * is set, it works since another case never touches SPTE_MMU_WRITEABLE bit. |
| 105 | * |
| 106 | * Anyway, whenever a spte is updated (only permission and status bits are |
| 107 | * changed) we need to check whether the spte with SPTE_MMU_WRITEABLE becomes |
| 108 | * readonly, if that happens, we need to flush tlb. Fortunately, |
| 109 | * mmu_spte_update() has already handled it perfectly. |
| 110 | * |
| 111 | * The rules to use SPTE_MMU_WRITEABLE and PT_WRITABLE_MASK: |
| 112 | * - if we want to see if it has writable tlb entry or if the spte can be |
| 113 | * writable on the mmu mapping, check SPTE_MMU_WRITEABLE, this is the most |
| 114 | * case, otherwise |
| 115 | * - if we fix page fault on the spte or do write-protection by dirty logging, |
| 116 | * check PT_WRITABLE_MASK. |
| 117 | * |
| 118 | * TODO: introduce APIs to split these two cases. |
| 119 | */ |
Xiao Guangrong | bebb106 | 2011-07-12 03:23:20 +0800 | [diff] [blame] | 120 | static inline int is_writable_pte(unsigned long pte) |
| 121 | { |
| 122 | return pte & PT_WRITABLE_MASK; |
| 123 | } |
| 124 | |
| 125 | static inline bool is_write_protection(struct kvm_vcpu *vcpu) |
| 126 | { |
| 127 | return kvm_read_cr0_bits(vcpu, X86_CR0_WP); |
| 128 | } |
| 129 | |
Avi Kivity | 97d64b7 | 2012-09-12 14:52:00 +0300 | [diff] [blame] | 130 | /* |
Paolo Bonzini | f13577e | 2016-03-08 10:08:16 +0100 | [diff] [blame] | 131 | * Check if a given access (described through the I/D, W/R and U/S bits of a |
| 132 | * page fault error code pfec) causes a permission fault with the given PTE |
| 133 | * access rights (in ACC_* format). |
| 134 | * |
| 135 | * Return zero if the access does not fault; return the page fault error code |
| 136 | * if the access faults. |
Avi Kivity | 97d64b7 | 2012-09-12 14:52:00 +0300 | [diff] [blame] | 137 | */ |
Paolo Bonzini | f13577e | 2016-03-08 10:08:16 +0100 | [diff] [blame] | 138 | static inline u8 permission_fault(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 139 | unsigned pte_access, unsigned pte_pkey, |
| 140 | unsigned pfec) |
Xiao Guangrong | bebb106 | 2011-07-12 03:23:20 +0800 | [diff] [blame] | 141 | { |
Feng Wu | 97ec8c0 | 2014-04-01 17:46:34 +0800 | [diff] [blame] | 142 | int cpl = kvm_x86_ops->get_cpl(vcpu); |
| 143 | unsigned long rflags = kvm_x86_ops->get_rflags(vcpu); |
| 144 | |
| 145 | /* |
| 146 | * If CPL < 3, SMAP prevention are disabled if EFLAGS.AC = 1. |
| 147 | * |
| 148 | * If CPL = 3, SMAP applies to all supervisor-mode data accesses |
| 149 | * (these are implicit supervisor accesses) regardless of the value |
| 150 | * of EFLAGS.AC. |
| 151 | * |
| 152 | * This computes (cpl < 3) && (rflags & X86_EFLAGS_AC), leaving |
| 153 | * the result in X86_EFLAGS_AC. We then insert it in place of |
| 154 | * the PFERR_RSVD_MASK bit; this bit will always be zero in pfec, |
| 155 | * but it will be one in index if SMAP checks are being overridden. |
| 156 | * It is important to keep this branchless. |
| 157 | */ |
| 158 | unsigned long smap = (cpl - 3) & (rflags & X86_EFLAGS_AC); |
| 159 | int index = (pfec >> 1) + |
| 160 | (smap >> (X86_EFLAGS_AC_BIT - PFERR_RSVD_BIT + 1)); |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 161 | bool fault = (mmu->permissions[index] >> pte_access) & 1; |
Xiao Guangrong | 7a98205 | 2016-03-25 21:19:35 +0800 | [diff] [blame] | 162 | u32 errcode = PFERR_PRESENT_MASK; |
Feng Wu | 97ec8c0 | 2014-04-01 17:46:34 +0800 | [diff] [blame] | 163 | |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 164 | WARN_ON(pfec & (PFERR_PK_MASK | PFERR_RSVD_MASK)); |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 165 | if (unlikely(mmu->pkru_mask)) { |
| 166 | u32 pkru_bits, offset; |
| 167 | |
| 168 | /* |
| 169 | * PKRU defines 32 bits, there are 16 domains and 2 |
| 170 | * attribute bits per domain in pkru. pte_pkey is the |
| 171 | * index of the protection domain, so pte_pkey * 2 is |
| 172 | * is the index of the first bit for the domain. |
| 173 | */ |
Paolo Bonzini | b9dd21e | 2017-08-23 23:14:38 +0200 | [diff] [blame] | 174 | pkru_bits = (vcpu->arch.pkru >> (pte_pkey * 2)) & 3; |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 175 | |
| 176 | /* clear present bit, replace PFEC.RSVD with ACC_USER_MASK. */ |
Xiao Guangrong | 7a98205 | 2016-03-25 21:19:35 +0800 | [diff] [blame] | 177 | offset = (pfec & ~1) + |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 178 | ((pte_access & PT_USER_MASK) << (PFERR_RSVD_BIT - PT_USER_SHIFT)); |
| 179 | |
| 180 | pkru_bits &= mmu->pkru_mask >> offset; |
Xiao Guangrong | 7a98205 | 2016-03-25 21:19:35 +0800 | [diff] [blame] | 181 | errcode |= -pkru_bits & PFERR_PK_MASK; |
Huaitong Han | be94f6b | 2016-03-22 16:51:20 +0800 | [diff] [blame] | 182 | fault |= (pkru_bits != 0); |
| 183 | } |
| 184 | |
Xiao Guangrong | 7a98205 | 2016-03-25 21:19:35 +0800 | [diff] [blame] | 185 | return -(u32)fault & errcode; |
Xiao Guangrong | bebb106 | 2011-07-12 03:23:20 +0800 | [diff] [blame] | 186 | } |
Avi Kivity | 97d64b7 | 2012-09-12 14:52:00 +0300 | [diff] [blame] | 187 | |
Xiao Guangrong | 5304b8d | 2013-05-31 08:36:22 +0800 | [diff] [blame] | 188 | void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm); |
Xiao Guangrong | efdfe53 | 2015-05-13 14:42:27 +0800 | [diff] [blame] | 189 | void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end); |
Xiao Guangrong | 547ffae | 2016-02-24 17:51:07 +0800 | [diff] [blame] | 190 | |
| 191 | void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn); |
| 192 | void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn); |
Xiao Guangrong | aeecee2 | 2016-02-24 17:51:08 +0800 | [diff] [blame] | 193 | bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm, |
| 194 | struct kvm_memory_slot *slot, u64 gfn); |
Bandan Das | bab4165 | 2017-05-05 15:25:13 -0400 | [diff] [blame] | 195 | int kvm_arch_write_log_dirty(struct kvm_vcpu *vcpu); |
Zhang Xiantao | 1d737c8 | 2007-12-14 09:35:10 +0800 | [diff] [blame] | 196 | #endif |