blob: 102fd26ca886ecf0947c14d7c4e94eea6f6d883f [file] [log] [blame]
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -05001/*
2 * CXL Flash Device Driver
3 *
4 * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation
5 * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
6 *
7 * Copyright (C) 2015 IBM Corporation
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
14
15#ifndef _CXLFLASH_COMMON_H
16#define _CXLFLASH_COMMON_H
17
Uma Krishnan0b09e712017-06-21 21:14:17 -050018#include <linux/async.h>
Uma Krishnana834a362017-06-21 21:15:18 -050019#include <linux/cdev.h>
Matthew R. Ochscba06e62017-04-12 14:13:20 -050020#include <linux/irq_poll.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050021#include <linux/list.h>
Matthew R. Ochs0a27ae52015-10-21 15:11:52 -050022#include <linux/rwsem.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050023#include <linux/types.h>
24#include <scsi/scsi.h>
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -060025#include <scsi/scsi_cmnd.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050026#include <scsi/scsi_device.h>
27
Matthew R. Ochs25b8e082018-01-03 16:55:26 -060028#include "backend.h"
29
Matthew R. Ochs17ead262015-10-21 15:15:37 -050030extern const struct file_operations cxlflash_cxl_fops;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050031
Matthew R. Ochs78ae0282017-04-12 14:13:50 -050032#define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */
Matthew R. Ochs565180722017-04-12 14:14:28 -050033#define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */
34#define LEGACY_FC_PORTS 2 /* legacy ports per AFU */
35
36#define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK))
37#define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1))
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050038
Matthew R. Ochs8fa4f172017-04-12 14:14:05 -050039#define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */
40#define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */
41#define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */
42
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050043#define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050044#define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */
45#define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050046 * max_sectors
47 * in units of
48 * 512 byte
49 * sectors
50 */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050051
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050052#define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry))
53
54/* AFU command retry limit */
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050055#define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050056
57/* Command management definitions */
Manoj N. Kumar83430832016-03-04 15:55:20 -060058#define CXLFLASH_MAX_CMDS 256
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050059#define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS
60
Manoj N. Kumar83430832016-03-04 15:55:20 -060061/* RRQ for master issued cmds */
62#define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS
63
Matthew R. Ochs696d0b02017-01-11 19:19:33 -060064/* SQ for master issued cmds */
65#define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS
66
Matthew R. Ochs30652672017-04-12 14:15:53 -050067/* Hardware queue definitions */
68#define CXLFLASH_DEF_HWQS 1
69#define CXLFLASH_MAX_HWQS 8
Uma Krishnanbfc0bab2017-04-12 14:15:42 -050070#define PRIMARY_HWQ 0
71
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050072
73static inline void check_sizes(void)
74{
Matthew R. Ochs565180722017-04-12 14:14:28 -050075 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK);
Matthew R. Ochscd41e182017-04-12 14:15:11 -050076 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS);
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050077}
78
79/* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */
80#define CMD_BUFSIZE SIZE_4K
81
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050082enum cxlflash_lr_state {
83 LINK_RESET_INVALID,
84 LINK_RESET_REQUIRED,
85 LINK_RESET_COMPLETE
86};
87
88enum cxlflash_init_state {
89 INIT_STATE_NONE,
90 INIT_STATE_PCI,
91 INIT_STATE_AFU,
Uma Krishnana834a362017-06-21 21:15:18 -050092 INIT_STATE_SCSI,
93 INIT_STATE_CDEV
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050094};
95
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050096enum cxlflash_state {
Matthew R. Ochs323e3342017-04-12 14:14:51 -050097 STATE_PROBING, /* Initial state during probe */
98 STATE_PROBED, /* Temporary state, probe completed but EEH occurred */
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050099 STATE_NORMAL, /* Normal running state, everything good */
Matthew R. Ochs439e85c2015-10-21 15:12:00 -0500100 STATE_RESET, /* Reset state, trying to reset/recover */
Matthew R. Ochs5cdac812015-08-13 21:47:34 -0500101 STATE_FAILTERM /* Failed/terminating state, error out users/threads */
102};
103
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500104enum cxlflash_hwq_mode {
105 HWQ_MODE_RR, /* Roundrobin (default) */
106 HWQ_MODE_TAG, /* Distribute based on block MQ tag */
107 HWQ_MODE_CPU, /* CPU affinity */
108 MAX_HWQ_MODE
109};
110
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500111/*
112 * Each context has its own set of resource handles that is visible
113 * only from that context.
114 */
115
116struct cxlflash_cfg {
117 struct afu *afu;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500118
Matthew R. Ochs25b8e082018-01-03 16:55:26 -0600119 const struct cxlflash_backend_ops *ops;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500120 struct pci_dev *dev;
121 struct pci_device_id *dev_id;
122 struct Scsi_Host *host;
Matthew R. Ochs78ae0282017-04-12 14:13:50 -0500123 int num_fc_ports;
Uma Krishnana834a362017-06-21 21:15:18 -0500124 struct cdev cdev;
125 struct device *chardev;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500126
127 ulong cxlflash_regs_pci;
128
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500129 struct work_struct work_q;
130 enum cxlflash_init_state init_state;
131 enum cxlflash_lr_state lr_state;
132 int lr_port;
Matthew R. Ochsef510742015-10-21 15:13:37 -0500133 atomic_t scan_host_needed;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500134
Uma Krishnanb0705452018-01-03 16:54:25 -0600135 void *afu_cookie;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500136
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500137 atomic_t recovery_threads;
138 struct mutex ctx_recovery_mutex;
139 struct mutex ctx_tbl_list_mutex;
Matthew R. Ochs0a27ae52015-10-21 15:11:52 -0500140 struct rw_semaphore ioctl_rwsem;
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500141 struct ctx_info *ctx_tbl[MAX_CONTEXT];
142 struct list_head ctx_err_recovery; /* contexts w/ recovery pending */
143 struct file_operations cxl_fops;
144
Matthew R. Ochs2cb79262015-08-13 21:47:53 -0500145 /* Parameters that are LUN table related */
Matthew R. Ochs78ae0282017-04-12 14:13:50 -0500146 int last_lun_index[MAX_FC_PORTS];
Matthew R. Ochs2cb79262015-08-13 21:47:53 -0500147 int promote_lun_index;
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500148 struct list_head lluns; /* list of llun_info structs */
149
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500150 wait_queue_head_t tmf_waitq;
Matthew R. Ochs018d1dc952015-10-21 15:13:21 -0500151 spinlock_t tmf_slock;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500152 bool tmf_active;
Matthew R. Ochs3223c012017-06-21 21:16:33 -0500153 bool ws_unmap; /* Write-same unmap supported */
Matthew R. Ochs439e85c2015-10-21 15:12:00 -0500154 wait_queue_head_t reset_waitq;
Matthew R. Ochs5cdac812015-08-13 21:47:34 -0500155 enum cxlflash_state state;
Uma Krishnan0b09e712017-06-21 21:14:17 -0500156 async_cookie_t async_reset_cookie;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500157};
158
159struct afu_cmd {
160 struct sisl_ioarcb rcb; /* IOARCB (cache line aligned) */
161 struct sisl_ioasa sa; /* IOASA must follow IOARCB */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500162 struct afu *parent;
Matthew R. Ochsfe7f9692016-11-28 18:43:18 -0600163 struct scsi_cmnd *scp;
Matthew R. Ochs9ba848a2016-11-28 18:42:42 -0600164 struct completion cevent;
Matthew R. Ochsf918b4a2017-04-12 14:12:55 -0500165 struct list_head queue;
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500166 u32 hwq_index;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500167
Uma Krishnana1ea04b2017-06-21 21:14:56 -0500168 u8 cmd_tmf:1,
169 cmd_aborted:1;
170
Uma Krishnana002bf82017-06-21 21:14:43 -0500171 struct list_head list; /* Pending commands link */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500172
173 /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned.
174 * However for performance reasons the IOARCB/IOASA should be
175 * cache line aligned.
176 */
177} __aligned(cache_line_size());
178
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600179static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc)
180{
181 return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd));
182}
183
Matthew R. Ochs479ad8e2017-06-21 21:16:44 -0500184static inline struct afu_cmd *sc_to_afuci(struct scsi_cmnd *sc)
185{
186 struct afu_cmd *afuc = sc_to_afuc(sc);
187
188 INIT_LIST_HEAD(&afuc->queue);
189 return afuc;
190}
191
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600192static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc)
193{
194 struct afu_cmd *afuc = sc_to_afuc(sc);
195
196 memset(afuc, 0, sizeof(*afuc));
Matthew R. Ochs479ad8e2017-06-21 21:16:44 -0500197 return sc_to_afuci(sc);
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600198}
199
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500200struct hwq {
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500201 /* Stuff requiring alignment go first. */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600202 struct sisl_ioarcb sq[NUM_SQ_ENTRY]; /* 16K SQ */
203 u64 rrq_entry[NUM_RRQ_ENTRY]; /* 2K RRQ */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500204
205 /* Beware of alignment till here. Preferably introduce new
206 * fields after this point
207 */
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500208 struct afu *afu;
Uma Krishnanb0705452018-01-03 16:54:25 -0600209 void *ctx_cookie;
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500210 struct sisl_host_map __iomem *host_map; /* MC host map */
211 struct sisl_ctrl_map __iomem *ctrl_map; /* MC control map */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500212 ctx_hndl_t ctx_hndl; /* master's context handle */
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500213 u32 index; /* Index of this hwq */
Uma Krishnana002bf82017-06-21 21:14:43 -0500214 struct list_head pending_cmds; /* Commands pending completion */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600215
216 atomic_t hsq_credits;
Uma Krishnan66ea9bc2017-06-21 21:13:32 -0500217 spinlock_t hsq_slock; /* Hardware send queue lock */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600218 struct sisl_ioarcb *hsq_start;
219 struct sisl_ioarcb *hsq_end;
220 struct sisl_ioarcb *hsq_curr;
Matthew R. Ochsf918b4a2017-04-12 14:12:55 -0500221 spinlock_t hrrq_slock;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500222 u64 *hrrq_start;
223 u64 *hrrq_end;
224 u64 *hrrq_curr;
225 bool toggle;
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500226
Uma Krishnan11f7b182016-11-28 18:41:45 -0600227 s64 room;
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500228
229 struct irq_poll irqpoll;
230} __aligned(cache_line_size());
231
232struct afu {
Matthew R. Ochs30652672017-04-12 14:15:53 -0500233 struct hwq hwqs[CXLFLASH_MAX_HWQS];
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500234 int (*send_cmd)(struct afu *, struct afu_cmd *);
Uma Krishnana96851d2017-06-21 21:14:02 -0500235 int (*context_reset)(struct hwq *);
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500236
237 /* AFU HW */
238 struct cxlflash_afu_map __iomem *afu_map; /* entire MMIO map */
239
240 atomic_t cmds_active; /* Number of currently active AFU commands */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500241 u64 hb;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500242 u32 internal_lun; /* User-desired LUN mode for this AFU */
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500243
Matthew R. Ochs30652672017-04-12 14:15:53 -0500244 u32 num_hwqs; /* Number of hardware queues */
245 u32 desired_hwqs; /* Desired h/w queues, effective on AFU reset */
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500246 enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */
247 u32 hwq_rr_count; /* Count to distribute traffic for roundrobin */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500248
Matthew R. Ochse5ce0672015-10-21 15:14:01 -0500249 char version[16];
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500250 u64 interface_version;
251
Matthew R. Ochscba06e62017-04-12 14:13:20 -0500252 u32 irqpoll_weight;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500253 struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500254};
255
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500256static inline struct hwq *get_hwq(struct afu *afu, u32 index)
257{
Matthew R. Ochs30652672017-04-12 14:15:53 -0500258 WARN_ON(index >= CXLFLASH_MAX_HWQS);
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500259
260 return &afu->hwqs[index];
261}
262
Matthew R. Ochscba06e62017-04-12 14:13:20 -0500263static inline bool afu_is_irqpoll_enabled(struct afu *afu)
264{
265 return !!afu->irqpoll_weight;
266}
267
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500268static inline bool afu_has_cap(struct afu *afu, u64 cap)
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600269{
270 u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT;
271
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500272 return afu_cap & cap;
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600273}
274
Matthew R. Ochsbc88ac42017-06-21 21:16:22 -0500275static inline bool afu_is_afu_debug(struct afu *afu)
276{
277 return afu_has_cap(afu, SISL_INTVER_CAP_AFU_DEBUG);
278}
279
Matthew R. Ochs9cf43a32017-06-21 21:16:13 -0500280static inline bool afu_is_lun_provision(struct afu *afu)
281{
282 return afu_has_cap(afu, SISL_INTVER_CAP_LUN_PROVISION);
283}
284
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600285static inline bool afu_is_sq_cmd_mode(struct afu *afu)
286{
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500287 return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE);
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600288}
289
290static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu)
291{
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500292 return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE);
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600293}
294
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500295static inline u64 lun_to_lunid(u64 lun)
296{
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500297 __be64 lun_id;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500298
299 int_to_scsilun(lun, (struct scsi_lun *)&lun_id);
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500300 return be64_to_cpu(lun_id);
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500301}
302
Matthew R. Ochs565180722017-04-12 14:14:28 -0500303static inline struct fc_port_bank __iomem *get_fc_port_bank(
304 struct cxlflash_cfg *cfg, int i)
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500305{
306 struct afu *afu = cfg->afu;
307
Matthew R. Ochs565180722017-04-12 14:14:28 -0500308 return &afu->afu_map->global.bank[CHAN2PORTBANK(i)];
309}
310
311static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i)
312{
313 struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
314
315 return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0];
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500316}
317
318static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i)
319{
Matthew R. Ochs565180722017-04-12 14:14:28 -0500320 struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500321
Matthew R. Ochs565180722017-04-12 14:14:28 -0500322 return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0];
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500323}
324
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -0500325int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode);
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500326void cxlflash_list_init(void);
327void cxlflash_term_global_luns(void);
328void cxlflash_free_errpage(void);
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -0500329int cxlflash_ioctl(struct scsi_device *sdev, int cmd, void __user *arg);
330void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg);
331int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg);
332void cxlflash_term_local_luns(struct cxlflash_cfg *cfg);
333void cxlflash_restore_luntable(struct cxlflash_cfg *cfg);
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500334
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500335#endif /* ifndef _CXLFLASH_COMMON_H */