Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 1 | /* |
| 2 | * CXL Flash Device Driver |
| 3 | * |
| 4 | * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation |
| 5 | * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation |
| 6 | * |
| 7 | * Copyright (C) 2015 IBM Corporation |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License |
| 11 | * as published by the Free Software Foundation; either version |
| 12 | * 2 of the License, or (at your option) any later version. |
| 13 | */ |
| 14 | |
| 15 | #ifndef _CXLFLASH_COMMON_H |
| 16 | #define _CXLFLASH_COMMON_H |
| 17 | |
Uma Krishnan | 0b09e71 | 2017-06-21 21:14:17 -0500 | [diff] [blame] | 18 | #include <linux/async.h> |
Uma Krishnan | a834a36 | 2017-06-21 21:15:18 -0500 | [diff] [blame] | 19 | #include <linux/cdev.h> |
Matthew R. Ochs | cba06e6 | 2017-04-12 14:13:20 -0500 | [diff] [blame] | 20 | #include <linux/irq_poll.h> |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 21 | #include <linux/list.h> |
Matthew R. Ochs | 0a27ae5 | 2015-10-21 15:11:52 -0500 | [diff] [blame] | 22 | #include <linux/rwsem.h> |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 23 | #include <linux/types.h> |
| 24 | #include <scsi/scsi.h> |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 25 | #include <scsi/scsi_cmnd.h> |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 26 | #include <scsi/scsi_device.h> |
| 27 | |
Matthew R. Ochs | 17ead26 | 2015-10-21 15:15:37 -0500 | [diff] [blame] | 28 | extern const struct file_operations cxlflash_cxl_fops; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 29 | |
Matthew R. Ochs | 78ae028 | 2017-04-12 14:13:50 -0500 | [diff] [blame] | 30 | #define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */ |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 31 | #define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */ |
| 32 | #define LEGACY_FC_PORTS 2 /* legacy ports per AFU */ |
| 33 | |
| 34 | #define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK)) |
| 35 | #define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1)) |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 36 | |
Matthew R. Ochs | 8fa4f17 | 2017-04-12 14:14:05 -0500 | [diff] [blame] | 37 | #define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */ |
| 38 | #define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */ |
| 39 | #define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */ |
| 40 | |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 41 | #define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 42 | #define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */ |
| 43 | #define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 44 | * max_sectors |
| 45 | * in units of |
| 46 | * 512 byte |
| 47 | * sectors |
| 48 | */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 49 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 50 | #define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry)) |
| 51 | |
| 52 | /* AFU command retry limit */ |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 53 | #define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 54 | |
| 55 | /* Command management definitions */ |
Manoj N. Kumar | 8343083 | 2016-03-04 15:55:20 -0600 | [diff] [blame] | 56 | #define CXLFLASH_MAX_CMDS 256 |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 57 | #define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS |
| 58 | |
Manoj N. Kumar | 8343083 | 2016-03-04 15:55:20 -0600 | [diff] [blame] | 59 | /* RRQ for master issued cmds */ |
| 60 | #define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS |
| 61 | |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 62 | /* SQ for master issued cmds */ |
| 63 | #define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS |
| 64 | |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 65 | /* Hardware queue definitions */ |
| 66 | #define CXLFLASH_DEF_HWQS 1 |
| 67 | #define CXLFLASH_MAX_HWQS 8 |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 68 | #define PRIMARY_HWQ 0 |
| 69 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 70 | |
| 71 | static inline void check_sizes(void) |
| 72 | { |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 73 | BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK); |
Matthew R. Ochs | cd41e18 | 2017-04-12 14:15:11 -0500 | [diff] [blame] | 74 | BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS); |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 75 | } |
| 76 | |
| 77 | /* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */ |
| 78 | #define CMD_BUFSIZE SIZE_4K |
| 79 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 80 | enum cxlflash_lr_state { |
| 81 | LINK_RESET_INVALID, |
| 82 | LINK_RESET_REQUIRED, |
| 83 | LINK_RESET_COMPLETE |
| 84 | }; |
| 85 | |
| 86 | enum cxlflash_init_state { |
| 87 | INIT_STATE_NONE, |
| 88 | INIT_STATE_PCI, |
| 89 | INIT_STATE_AFU, |
Uma Krishnan | a834a36 | 2017-06-21 21:15:18 -0500 | [diff] [blame] | 90 | INIT_STATE_SCSI, |
| 91 | INIT_STATE_CDEV |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 92 | }; |
| 93 | |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 94 | enum cxlflash_state { |
Matthew R. Ochs | 323e334 | 2017-04-12 14:14:51 -0500 | [diff] [blame] | 95 | STATE_PROBING, /* Initial state during probe */ |
| 96 | STATE_PROBED, /* Temporary state, probe completed but EEH occurred */ |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 97 | STATE_NORMAL, /* Normal running state, everything good */ |
Matthew R. Ochs | 439e85c | 2015-10-21 15:12:00 -0500 | [diff] [blame] | 98 | STATE_RESET, /* Reset state, trying to reset/recover */ |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 99 | STATE_FAILTERM /* Failed/terminating state, error out users/threads */ |
| 100 | }; |
| 101 | |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 102 | enum cxlflash_hwq_mode { |
| 103 | HWQ_MODE_RR, /* Roundrobin (default) */ |
| 104 | HWQ_MODE_TAG, /* Distribute based on block MQ tag */ |
| 105 | HWQ_MODE_CPU, /* CPU affinity */ |
| 106 | MAX_HWQ_MODE |
| 107 | }; |
| 108 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 109 | /* |
| 110 | * Each context has its own set of resource handles that is visible |
| 111 | * only from that context. |
| 112 | */ |
| 113 | |
| 114 | struct cxlflash_cfg { |
| 115 | struct afu *afu; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 116 | |
| 117 | struct pci_dev *dev; |
| 118 | struct pci_device_id *dev_id; |
| 119 | struct Scsi_Host *host; |
Matthew R. Ochs | 78ae028 | 2017-04-12 14:13:50 -0500 | [diff] [blame] | 120 | int num_fc_ports; |
Uma Krishnan | a834a36 | 2017-06-21 21:15:18 -0500 | [diff] [blame] | 121 | struct cdev cdev; |
| 122 | struct device *chardev; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 123 | |
| 124 | ulong cxlflash_regs_pci; |
| 125 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 126 | struct work_struct work_q; |
| 127 | enum cxlflash_init_state init_state; |
| 128 | enum cxlflash_lr_state lr_state; |
| 129 | int lr_port; |
Matthew R. Ochs | ef51074 | 2015-10-21 15:13:37 -0500 | [diff] [blame] | 130 | atomic_t scan_host_needed; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 131 | |
| 132 | struct cxl_afu *cxl_afu; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 133 | |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 134 | atomic_t recovery_threads; |
| 135 | struct mutex ctx_recovery_mutex; |
| 136 | struct mutex ctx_tbl_list_mutex; |
Matthew R. Ochs | 0a27ae5 | 2015-10-21 15:11:52 -0500 | [diff] [blame] | 137 | struct rw_semaphore ioctl_rwsem; |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 138 | struct ctx_info *ctx_tbl[MAX_CONTEXT]; |
| 139 | struct list_head ctx_err_recovery; /* contexts w/ recovery pending */ |
| 140 | struct file_operations cxl_fops; |
| 141 | |
Matthew R. Ochs | 2cb7926 | 2015-08-13 21:47:53 -0500 | [diff] [blame] | 142 | /* Parameters that are LUN table related */ |
Matthew R. Ochs | 78ae028 | 2017-04-12 14:13:50 -0500 | [diff] [blame] | 143 | int last_lun_index[MAX_FC_PORTS]; |
Matthew R. Ochs | 2cb7926 | 2015-08-13 21:47:53 -0500 | [diff] [blame] | 144 | int promote_lun_index; |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 145 | struct list_head lluns; /* list of llun_info structs */ |
| 146 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 147 | wait_queue_head_t tmf_waitq; |
Matthew R. Ochs | 018d1dc95 | 2015-10-21 15:13:21 -0500 | [diff] [blame] | 148 | spinlock_t tmf_slock; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 149 | bool tmf_active; |
Matthew R. Ochs | 439e85c | 2015-10-21 15:12:00 -0500 | [diff] [blame] | 150 | wait_queue_head_t reset_waitq; |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 151 | enum cxlflash_state state; |
Uma Krishnan | 0b09e71 | 2017-06-21 21:14:17 -0500 | [diff] [blame] | 152 | async_cookie_t async_reset_cookie; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 153 | }; |
| 154 | |
| 155 | struct afu_cmd { |
| 156 | struct sisl_ioarcb rcb; /* IOARCB (cache line aligned) */ |
| 157 | struct sisl_ioasa sa; /* IOASA must follow IOARCB */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 158 | struct afu *parent; |
Matthew R. Ochs | fe7f969 | 2016-11-28 18:43:18 -0600 | [diff] [blame] | 159 | struct scsi_cmnd *scp; |
Matthew R. Ochs | 9ba848a | 2016-11-28 18:42:42 -0600 | [diff] [blame] | 160 | struct completion cevent; |
Matthew R. Ochs | f918b4a | 2017-04-12 14:12:55 -0500 | [diff] [blame] | 161 | struct list_head queue; |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 162 | u32 hwq_index; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 163 | |
Uma Krishnan | a1ea04b | 2017-06-21 21:14:56 -0500 | [diff] [blame] | 164 | u8 cmd_tmf:1, |
| 165 | cmd_aborted:1; |
| 166 | |
Uma Krishnan | a002bf8 | 2017-06-21 21:14:43 -0500 | [diff] [blame] | 167 | struct list_head list; /* Pending commands link */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 168 | |
| 169 | /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned. |
| 170 | * However for performance reasons the IOARCB/IOASA should be |
| 171 | * cache line aligned. |
| 172 | */ |
| 173 | } __aligned(cache_line_size()); |
| 174 | |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 175 | static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc) |
| 176 | { |
| 177 | return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd)); |
| 178 | } |
| 179 | |
| 180 | static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc) |
| 181 | { |
| 182 | struct afu_cmd *afuc = sc_to_afuc(sc); |
| 183 | |
| 184 | memset(afuc, 0, sizeof(*afuc)); |
Uma Krishnan | a1ea04b | 2017-06-21 21:14:56 -0500 | [diff] [blame] | 185 | INIT_LIST_HEAD(&afuc->queue); |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 186 | return afuc; |
| 187 | } |
| 188 | |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 189 | struct hwq { |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 190 | /* Stuff requiring alignment go first. */ |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 191 | struct sisl_ioarcb sq[NUM_SQ_ENTRY]; /* 16K SQ */ |
| 192 | u64 rrq_entry[NUM_RRQ_ENTRY]; /* 2K RRQ */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 193 | |
| 194 | /* Beware of alignment till here. Preferably introduce new |
| 195 | * fields after this point |
| 196 | */ |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 197 | struct afu *afu; |
| 198 | struct cxl_context *ctx; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 199 | struct cxl_ioctl_start_work work; |
Matthew R. Ochs | 1786f4a | 2015-10-21 15:14:48 -0500 | [diff] [blame] | 200 | struct sisl_host_map __iomem *host_map; /* MC host map */ |
| 201 | struct sisl_ctrl_map __iomem *ctrl_map; /* MC control map */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 202 | ctx_hndl_t ctx_hndl; /* master's context handle */ |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 203 | u32 index; /* Index of this hwq */ |
Uma Krishnan | a002bf8 | 2017-06-21 21:14:43 -0500 | [diff] [blame] | 204 | struct list_head pending_cmds; /* Commands pending completion */ |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 205 | |
| 206 | atomic_t hsq_credits; |
Uma Krishnan | 66ea9bc | 2017-06-21 21:13:32 -0500 | [diff] [blame] | 207 | spinlock_t hsq_slock; /* Hardware send queue lock */ |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 208 | struct sisl_ioarcb *hsq_start; |
| 209 | struct sisl_ioarcb *hsq_end; |
| 210 | struct sisl_ioarcb *hsq_curr; |
Matthew R. Ochs | f918b4a | 2017-04-12 14:12:55 -0500 | [diff] [blame] | 211 | spinlock_t hrrq_slock; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 212 | u64 *hrrq_start; |
| 213 | u64 *hrrq_end; |
| 214 | u64 *hrrq_curr; |
| 215 | bool toggle; |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 216 | |
Uma Krishnan | 11f7b18 | 2016-11-28 18:41:45 -0600 | [diff] [blame] | 217 | s64 room; |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 218 | |
| 219 | struct irq_poll irqpoll; |
| 220 | } __aligned(cache_line_size()); |
| 221 | |
| 222 | struct afu { |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 223 | struct hwq hwqs[CXLFLASH_MAX_HWQS]; |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 224 | int (*send_cmd)(struct afu *, struct afu_cmd *); |
Uma Krishnan | a96851d | 2017-06-21 21:14:02 -0500 | [diff] [blame] | 225 | int (*context_reset)(struct hwq *); |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 226 | |
| 227 | /* AFU HW */ |
| 228 | struct cxlflash_afu_map __iomem *afu_map; /* entire MMIO map */ |
| 229 | |
| 230 | atomic_t cmds_active; /* Number of currently active AFU commands */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 231 | u64 hb; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 232 | u32 internal_lun; /* User-desired LUN mode for this AFU */ |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 233 | |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 234 | u32 num_hwqs; /* Number of hardware queues */ |
| 235 | u32 desired_hwqs; /* Desired h/w queues, effective on AFU reset */ |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 236 | enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */ |
| 237 | u32 hwq_rr_count; /* Count to distribute traffic for roundrobin */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 238 | |
Matthew R. Ochs | e5ce067 | 2015-10-21 15:14:01 -0500 | [diff] [blame] | 239 | char version[16]; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 240 | u64 interface_version; |
| 241 | |
Matthew R. Ochs | cba06e6 | 2017-04-12 14:13:20 -0500 | [diff] [blame] | 242 | u32 irqpoll_weight; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 243 | struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 244 | }; |
| 245 | |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 246 | static inline struct hwq *get_hwq(struct afu *afu, u32 index) |
| 247 | { |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 248 | WARN_ON(index >= CXLFLASH_MAX_HWQS); |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 249 | |
| 250 | return &afu->hwqs[index]; |
| 251 | } |
| 252 | |
Matthew R. Ochs | cba06e6 | 2017-04-12 14:13:20 -0500 | [diff] [blame] | 253 | static inline bool afu_is_irqpoll_enabled(struct afu *afu) |
| 254 | { |
| 255 | return !!afu->irqpoll_weight; |
| 256 | } |
| 257 | |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame^] | 258 | static inline bool afu_has_cap(struct afu *afu, u64 cap) |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 259 | { |
| 260 | u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT; |
| 261 | |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame^] | 262 | return afu_cap & cap; |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 263 | } |
| 264 | |
| 265 | static inline bool afu_is_sq_cmd_mode(struct afu *afu) |
| 266 | { |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame^] | 267 | return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE); |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu) |
| 271 | { |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame^] | 272 | return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE); |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 273 | } |
| 274 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 275 | static inline u64 lun_to_lunid(u64 lun) |
| 276 | { |
Matthew R. Ochs | 1786f4a | 2015-10-21 15:14:48 -0500 | [diff] [blame] | 277 | __be64 lun_id; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 278 | |
| 279 | int_to_scsilun(lun, (struct scsi_lun *)&lun_id); |
Matthew R. Ochs | 1786f4a | 2015-10-21 15:14:48 -0500 | [diff] [blame] | 280 | return be64_to_cpu(lun_id); |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 281 | } |
| 282 | |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 283 | static inline struct fc_port_bank __iomem *get_fc_port_bank( |
| 284 | struct cxlflash_cfg *cfg, int i) |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 285 | { |
| 286 | struct afu *afu = cfg->afu; |
| 287 | |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 288 | return &afu->afu_map->global.bank[CHAN2PORTBANK(i)]; |
| 289 | } |
| 290 | |
| 291 | static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i) |
| 292 | { |
| 293 | struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i); |
| 294 | |
| 295 | return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0]; |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 296 | } |
| 297 | |
| 298 | static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i) |
| 299 | { |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 300 | struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i); |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 301 | |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 302 | return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0]; |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 303 | } |
| 304 | |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 305 | int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode); |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 306 | void cxlflash_list_init(void); |
| 307 | void cxlflash_term_global_luns(void); |
| 308 | void cxlflash_free_errpage(void); |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 309 | int cxlflash_ioctl(struct scsi_device *sdev, int cmd, void __user *arg); |
| 310 | void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg); |
| 311 | int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg); |
| 312 | void cxlflash_term_local_luns(struct cxlflash_cfg *cfg); |
| 313 | void cxlflash_restore_luntable(struct cxlflash_cfg *cfg); |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 314 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 315 | #endif /* ifndef _CXLFLASH_COMMON_H */ |