blob: c96526e1fb11453c7b07d7763677373b41e2564b [file] [log] [blame]
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -05001/*
2 * CXL Flash Device Driver
3 *
4 * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation
5 * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
6 *
7 * Copyright (C) 2015 IBM Corporation
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
14
15#ifndef _CXLFLASH_COMMON_H
16#define _CXLFLASH_COMMON_H
17
Uma Krishnan0b09e712017-06-21 21:14:17 -050018#include <linux/async.h>
Uma Krishnana834a362017-06-21 21:15:18 -050019#include <linux/cdev.h>
Matthew R. Ochscba06e62017-04-12 14:13:20 -050020#include <linux/irq_poll.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050021#include <linux/list.h>
Matthew R. Ochs0a27ae52015-10-21 15:11:52 -050022#include <linux/rwsem.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050023#include <linux/types.h>
24#include <scsi/scsi.h>
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -060025#include <scsi/scsi_cmnd.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050026#include <scsi/scsi_device.h>
27
Matthew R. Ochs17ead262015-10-21 15:15:37 -050028extern const struct file_operations cxlflash_cxl_fops;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050029
Matthew R. Ochs78ae0282017-04-12 14:13:50 -050030#define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */
Matthew R. Ochs565180722017-04-12 14:14:28 -050031#define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */
32#define LEGACY_FC_PORTS 2 /* legacy ports per AFU */
33
34#define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK))
35#define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1))
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050036
Matthew R. Ochs8fa4f172017-04-12 14:14:05 -050037#define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */
38#define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */
39#define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */
40
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050041#define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050042#define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */
43#define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050044 * max_sectors
45 * in units of
46 * 512 byte
47 * sectors
48 */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050049
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050050#define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry))
51
52/* AFU command retry limit */
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050053#define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050054
55/* Command management definitions */
Manoj N. Kumar83430832016-03-04 15:55:20 -060056#define CXLFLASH_MAX_CMDS 256
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050057#define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS
58
Manoj N. Kumar83430832016-03-04 15:55:20 -060059/* RRQ for master issued cmds */
60#define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS
61
Matthew R. Ochs696d0b02017-01-11 19:19:33 -060062/* SQ for master issued cmds */
63#define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS
64
Matthew R. Ochs30652672017-04-12 14:15:53 -050065/* Hardware queue definitions */
66#define CXLFLASH_DEF_HWQS 1
67#define CXLFLASH_MAX_HWQS 8
Uma Krishnanbfc0bab2017-04-12 14:15:42 -050068#define PRIMARY_HWQ 0
69
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050070
71static inline void check_sizes(void)
72{
Matthew R. Ochs565180722017-04-12 14:14:28 -050073 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK);
Matthew R. Ochscd41e182017-04-12 14:15:11 -050074 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS);
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050075}
76
77/* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */
78#define CMD_BUFSIZE SIZE_4K
79
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050080enum cxlflash_lr_state {
81 LINK_RESET_INVALID,
82 LINK_RESET_REQUIRED,
83 LINK_RESET_COMPLETE
84};
85
86enum cxlflash_init_state {
87 INIT_STATE_NONE,
88 INIT_STATE_PCI,
89 INIT_STATE_AFU,
Uma Krishnana834a362017-06-21 21:15:18 -050090 INIT_STATE_SCSI,
91 INIT_STATE_CDEV
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050092};
93
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050094enum cxlflash_state {
Matthew R. Ochs323e3342017-04-12 14:14:51 -050095 STATE_PROBING, /* Initial state during probe */
96 STATE_PROBED, /* Temporary state, probe completed but EEH occurred */
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050097 STATE_NORMAL, /* Normal running state, everything good */
Matthew R. Ochs439e85c2015-10-21 15:12:00 -050098 STATE_RESET, /* Reset state, trying to reset/recover */
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050099 STATE_FAILTERM /* Failed/terminating state, error out users/threads */
100};
101
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500102enum cxlflash_hwq_mode {
103 HWQ_MODE_RR, /* Roundrobin (default) */
104 HWQ_MODE_TAG, /* Distribute based on block MQ tag */
105 HWQ_MODE_CPU, /* CPU affinity */
106 MAX_HWQ_MODE
107};
108
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500109/*
110 * Each context has its own set of resource handles that is visible
111 * only from that context.
112 */
113
114struct cxlflash_cfg {
115 struct afu *afu;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500116
117 struct pci_dev *dev;
118 struct pci_device_id *dev_id;
119 struct Scsi_Host *host;
Matthew R. Ochs78ae0282017-04-12 14:13:50 -0500120 int num_fc_ports;
Uma Krishnana834a362017-06-21 21:15:18 -0500121 struct cdev cdev;
122 struct device *chardev;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500123
124 ulong cxlflash_regs_pci;
125
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500126 struct work_struct work_q;
127 enum cxlflash_init_state init_state;
128 enum cxlflash_lr_state lr_state;
129 int lr_port;
Matthew R. Ochsef510742015-10-21 15:13:37 -0500130 atomic_t scan_host_needed;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500131
132 struct cxl_afu *cxl_afu;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500133
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500134 atomic_t recovery_threads;
135 struct mutex ctx_recovery_mutex;
136 struct mutex ctx_tbl_list_mutex;
Matthew R. Ochs0a27ae52015-10-21 15:11:52 -0500137 struct rw_semaphore ioctl_rwsem;
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500138 struct ctx_info *ctx_tbl[MAX_CONTEXT];
139 struct list_head ctx_err_recovery; /* contexts w/ recovery pending */
140 struct file_operations cxl_fops;
141
Matthew R. Ochs2cb79262015-08-13 21:47:53 -0500142 /* Parameters that are LUN table related */
Matthew R. Ochs78ae0282017-04-12 14:13:50 -0500143 int last_lun_index[MAX_FC_PORTS];
Matthew R. Ochs2cb79262015-08-13 21:47:53 -0500144 int promote_lun_index;
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500145 struct list_head lluns; /* list of llun_info structs */
146
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500147 wait_queue_head_t tmf_waitq;
Matthew R. Ochs018d1dc952015-10-21 15:13:21 -0500148 spinlock_t tmf_slock;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500149 bool tmf_active;
Matthew R. Ochs439e85c2015-10-21 15:12:00 -0500150 wait_queue_head_t reset_waitq;
Matthew R. Ochs5cdac812015-08-13 21:47:34 -0500151 enum cxlflash_state state;
Uma Krishnan0b09e712017-06-21 21:14:17 -0500152 async_cookie_t async_reset_cookie;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500153};
154
155struct afu_cmd {
156 struct sisl_ioarcb rcb; /* IOARCB (cache line aligned) */
157 struct sisl_ioasa sa; /* IOASA must follow IOARCB */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500158 struct afu *parent;
Matthew R. Ochsfe7f9692016-11-28 18:43:18 -0600159 struct scsi_cmnd *scp;
Matthew R. Ochs9ba848a2016-11-28 18:42:42 -0600160 struct completion cevent;
Matthew R. Ochsf918b4a2017-04-12 14:12:55 -0500161 struct list_head queue;
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500162 u32 hwq_index;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500163
Uma Krishnana1ea04b2017-06-21 21:14:56 -0500164 u8 cmd_tmf:1,
165 cmd_aborted:1;
166
Uma Krishnana002bf82017-06-21 21:14:43 -0500167 struct list_head list; /* Pending commands link */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500168
169 /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned.
170 * However for performance reasons the IOARCB/IOASA should be
171 * cache line aligned.
172 */
173} __aligned(cache_line_size());
174
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600175static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc)
176{
177 return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd));
178}
179
180static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc)
181{
182 struct afu_cmd *afuc = sc_to_afuc(sc);
183
184 memset(afuc, 0, sizeof(*afuc));
Uma Krishnana1ea04b2017-06-21 21:14:56 -0500185 INIT_LIST_HEAD(&afuc->queue);
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600186 return afuc;
187}
188
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500189struct hwq {
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500190 /* Stuff requiring alignment go first. */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600191 struct sisl_ioarcb sq[NUM_SQ_ENTRY]; /* 16K SQ */
192 u64 rrq_entry[NUM_RRQ_ENTRY]; /* 2K RRQ */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500193
194 /* Beware of alignment till here. Preferably introduce new
195 * fields after this point
196 */
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500197 struct afu *afu;
198 struct cxl_context *ctx;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500199 struct cxl_ioctl_start_work work;
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500200 struct sisl_host_map __iomem *host_map; /* MC host map */
201 struct sisl_ctrl_map __iomem *ctrl_map; /* MC control map */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500202 ctx_hndl_t ctx_hndl; /* master's context handle */
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500203 u32 index; /* Index of this hwq */
Uma Krishnana002bf82017-06-21 21:14:43 -0500204 struct list_head pending_cmds; /* Commands pending completion */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600205
206 atomic_t hsq_credits;
Uma Krishnan66ea9bc2017-06-21 21:13:32 -0500207 spinlock_t hsq_slock; /* Hardware send queue lock */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600208 struct sisl_ioarcb *hsq_start;
209 struct sisl_ioarcb *hsq_end;
210 struct sisl_ioarcb *hsq_curr;
Matthew R. Ochsf918b4a2017-04-12 14:12:55 -0500211 spinlock_t hrrq_slock;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500212 u64 *hrrq_start;
213 u64 *hrrq_end;
214 u64 *hrrq_curr;
215 bool toggle;
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500216
Uma Krishnan11f7b182016-11-28 18:41:45 -0600217 s64 room;
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500218
219 struct irq_poll irqpoll;
220} __aligned(cache_line_size());
221
222struct afu {
Matthew R. Ochs30652672017-04-12 14:15:53 -0500223 struct hwq hwqs[CXLFLASH_MAX_HWQS];
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500224 int (*send_cmd)(struct afu *, struct afu_cmd *);
Uma Krishnana96851d2017-06-21 21:14:02 -0500225 int (*context_reset)(struct hwq *);
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500226
227 /* AFU HW */
228 struct cxlflash_afu_map __iomem *afu_map; /* entire MMIO map */
229
230 atomic_t cmds_active; /* Number of currently active AFU commands */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500231 u64 hb;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500232 u32 internal_lun; /* User-desired LUN mode for this AFU */
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500233
Matthew R. Ochs30652672017-04-12 14:15:53 -0500234 u32 num_hwqs; /* Number of hardware queues */
235 u32 desired_hwqs; /* Desired h/w queues, effective on AFU reset */
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500236 enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */
237 u32 hwq_rr_count; /* Count to distribute traffic for roundrobin */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500238
Matthew R. Ochse5ce0672015-10-21 15:14:01 -0500239 char version[16];
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500240 u64 interface_version;
241
Matthew R. Ochscba06e62017-04-12 14:13:20 -0500242 u32 irqpoll_weight;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500243 struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500244};
245
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500246static inline struct hwq *get_hwq(struct afu *afu, u32 index)
247{
Matthew R. Ochs30652672017-04-12 14:15:53 -0500248 WARN_ON(index >= CXLFLASH_MAX_HWQS);
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500249
250 return &afu->hwqs[index];
251}
252
Matthew R. Ochscba06e62017-04-12 14:13:20 -0500253static inline bool afu_is_irqpoll_enabled(struct afu *afu)
254{
255 return !!afu->irqpoll_weight;
256}
257
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500258static inline bool afu_has_cap(struct afu *afu, u64 cap)
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600259{
260 u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT;
261
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500262 return afu_cap & cap;
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600263}
264
265static inline bool afu_is_sq_cmd_mode(struct afu *afu)
266{
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500267 return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE);
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600268}
269
270static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu)
271{
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500272 return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE);
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600273}
274
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500275static inline u64 lun_to_lunid(u64 lun)
276{
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500277 __be64 lun_id;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500278
279 int_to_scsilun(lun, (struct scsi_lun *)&lun_id);
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500280 return be64_to_cpu(lun_id);
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500281}
282
Matthew R. Ochs565180722017-04-12 14:14:28 -0500283static inline struct fc_port_bank __iomem *get_fc_port_bank(
284 struct cxlflash_cfg *cfg, int i)
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500285{
286 struct afu *afu = cfg->afu;
287
Matthew R. Ochs565180722017-04-12 14:14:28 -0500288 return &afu->afu_map->global.bank[CHAN2PORTBANK(i)];
289}
290
291static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i)
292{
293 struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
294
295 return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0];
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500296}
297
298static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i)
299{
Matthew R. Ochs565180722017-04-12 14:14:28 -0500300 struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500301
Matthew R. Ochs565180722017-04-12 14:14:28 -0500302 return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0];
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500303}
304
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -0500305int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode);
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500306void cxlflash_list_init(void);
307void cxlflash_term_global_luns(void);
308void cxlflash_free_errpage(void);
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -0500309int cxlflash_ioctl(struct scsi_device *sdev, int cmd, void __user *arg);
310void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg);
311int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg);
312void cxlflash_term_local_luns(struct cxlflash_cfg *cfg);
313void cxlflash_restore_luntable(struct cxlflash_cfg *cfg);
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500314
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500315#endif /* ifndef _CXLFLASH_COMMON_H */