Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drmP.h> |
| 32 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 34 | #include "i915_trace.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 38 | #include <linux/module.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 39 | #include <drm/drm_crtc_helper.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 40 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 41 | static int i915_modeset __read_mostly = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | module_param_named(modeset, i915_modeset, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 43 | MODULE_PARM_DESC(modeset, |
| 44 | "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, " |
| 45 | "1=on, -1=force vga console preference [default])"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 46 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 47 | unsigned int i915_fbpercrtc __always_unused = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 48 | module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
Daniel Vetter | a726915 | 2012-11-20 14:50:08 +0100 | [diff] [blame] | 50 | int i915_panel_ignore_lid __read_mostly = 1; |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 51 | module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 52 | MODULE_PARM_DESC(panel_ignore_lid, |
Daniel Vetter | a726915 | 2012-11-20 14:50:08 +0100 | [diff] [blame] | 53 | "Override lid status (0=autodetect, 1=autodetect disabled [default], " |
| 54 | "-1=force lid closed, -2=force lid open)"); |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 55 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 56 | unsigned int i915_powersave __read_mostly = 1; |
Chris Wilson | 0aa9927 | 2010-11-02 09:20:50 +0000 | [diff] [blame] | 57 | module_param_named(powersave, i915_powersave, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 58 | MODULE_PARM_DESC(powersave, |
| 59 | "Enable powersavings, fbc, downclocking, etc. (default: true)"); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 60 | |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 61 | int i915_semaphores __read_mostly = -1; |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 62 | module_param_named(semaphores, i915_semaphores, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 63 | MODULE_PARM_DESC(semaphores, |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 64 | "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))"); |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 65 | |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 66 | int i915_enable_rc6 __read_mostly = -1; |
Jesse Barnes | f57f9c1 | 2012-04-11 09:39:02 -0700 | [diff] [blame] | 67 | module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 68 | MODULE_PARM_DESC(i915_enable_rc6, |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 69 | "Enable power-saving render C-state 6. " |
| 70 | "Different stages can be selected via bitmask values " |
| 71 | "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). " |
| 72 | "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. " |
| 73 | "default: -1 (use per-chip default)"); |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 74 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 75 | int i915_enable_fbc __read_mostly = -1; |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 76 | module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 77 | MODULE_PARM_DESC(i915_enable_fbc, |
| 78 | "Enable frame buffer compression for power savings " |
Keith Packard | cd0de03 | 2011-09-19 21:34:19 -0700 | [diff] [blame] | 79 | "(default: -1 (use per-chip default))"); |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 80 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 81 | unsigned int i915_lvds_downclock __read_mostly = 0; |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 82 | module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 83 | MODULE_PARM_DESC(lvds_downclock, |
| 84 | "Use panel (LVDS/eDP) downclocking for power savings " |
| 85 | "(default: false)"); |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 86 | |
Takashi Iwai | 121d527 | 2012-03-20 13:07:06 +0100 | [diff] [blame] | 87 | int i915_lvds_channel_mode __read_mostly; |
| 88 | module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600); |
| 89 | MODULE_PARM_DESC(lvds_channel_mode, |
| 90 | "Specify LVDS channel mode " |
| 91 | "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)"); |
| 92 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 93 | int i915_panel_use_ssc __read_mostly = -1; |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 94 | module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 95 | MODULE_PARM_DESC(lvds_use_ssc, |
| 96 | "Use Spread Spectrum Clock with panels [LVDS/eDP] " |
Keith Packard | 72bbe58 | 2011-09-26 16:09:45 -0700 | [diff] [blame] | 97 | "(default: auto from VBT)"); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 98 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 99 | int i915_vbt_sdvo_panel_type __read_mostly = -1; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 100 | module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 101 | MODULE_PARM_DESC(vbt_sdvo_panel_type, |
Mathias Fröhlich | c10e408 | 2012-03-01 06:44:35 +0100 | [diff] [blame] | 102 | "Override/Ignore selection of SDVO panel mode in the VBT " |
| 103 | "(-2=ignore, -1=auto [default], index in VBT BIOS table)"); |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 104 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 105 | static bool i915_try_reset __read_mostly = true; |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 106 | module_param_named(reset, i915_try_reset, bool, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 107 | MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)"); |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 108 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 109 | bool i915_enable_hangcheck __read_mostly = true; |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 110 | module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 111 | MODULE_PARM_DESC(enable_hangcheck, |
| 112 | "Periodically check GPU activity for detecting hangs. " |
| 113 | "WARNING: Disabling this can cause system wide hangs. " |
| 114 | "(default: true)"); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 115 | |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 116 | int i915_enable_ppgtt __read_mostly = -1; |
| 117 | module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 118 | MODULE_PARM_DESC(i915_enable_ppgtt, |
| 119 | "Enable PPGTT (default: true)"); |
| 120 | |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame] | 121 | unsigned int i915_preliminary_hw_support __read_mostly = 0; |
| 122 | module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600); |
| 123 | MODULE_PARM_DESC(preliminary_hw_support, |
Damien Lespiau | c4aaf35 | 2013-02-18 16:47:42 +0000 | [diff] [blame] | 124 | "Enable preliminary hardware support. (default: false)"); |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame] | 125 | |
Paulo Zanoni | 2124b72 | 2013-03-22 14:07:23 -0300 | [diff] [blame] | 126 | int i915_disable_power_well __read_mostly = 0; |
| 127 | module_param_named(disable_power_well, i915_disable_power_well, int, 0600); |
| 128 | MODULE_PARM_DESC(disable_power_well, |
| 129 | "Disable the power well when possible (default: false)"); |
| 130 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 131 | static struct drm_driver driver; |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 132 | extern int intel_agp_enabled; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 133 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 134 | #define INTEL_VGA_DEVICE(id, info) { \ |
Daniel Vetter | 80a2901 | 2011-10-11 10:59:05 +0200 | [diff] [blame] | 135 | .class = PCI_BASE_CLASS_DISPLAY << 16, \ |
Chris Wilson | 934f992c | 2011-01-20 13:09:12 +0000 | [diff] [blame] | 136 | .class_mask = 0xff0000, \ |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 137 | .vendor = 0x8086, \ |
| 138 | .device = id, \ |
| 139 | .subvendor = PCI_ANY_ID, \ |
| 140 | .subdevice = PCI_ANY_ID, \ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 141 | .driver_data = (unsigned long) info } |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 142 | |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 143 | #define INTEL_QUANTA_VGA_DEVICE(info) { \ |
| 144 | .class = PCI_BASE_CLASS_DISPLAY << 16, \ |
| 145 | .class_mask = 0xff0000, \ |
| 146 | .vendor = 0x8086, \ |
| 147 | .device = 0x16a, \ |
| 148 | .subvendor = 0x152d, \ |
| 149 | .subdevice = 0x8990, \ |
| 150 | .driver_data = (unsigned long) info } |
| 151 | |
| 152 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 153 | static const struct intel_device_info intel_i830_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 154 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 155 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 156 | }; |
| 157 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 158 | static const struct intel_device_info intel_845g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 159 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 160 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 161 | }; |
| 162 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 163 | static const struct intel_device_info intel_i85x_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 164 | .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 165 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 166 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 167 | }; |
| 168 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 169 | static const struct intel_device_info intel_i865g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 170 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 171 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 172 | }; |
| 173 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 174 | static const struct intel_device_info intel_i915g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 175 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 176 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 177 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 178 | static const struct intel_device_info intel_i915gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 179 | .gen = 3, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 180 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 181 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 182 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 183 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 184 | static const struct intel_device_info intel_i945g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 185 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 186 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 187 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 188 | static const struct intel_device_info intel_i945gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 189 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 190 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 191 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 192 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 193 | }; |
| 194 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 195 | static const struct intel_device_info intel_i965g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 196 | .gen = 4, .is_broadwater = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 197 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 198 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 199 | }; |
| 200 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 201 | static const struct intel_device_info intel_i965gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 202 | .gen = 4, .is_crestline = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 203 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 204 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 205 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 206 | }; |
| 207 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 208 | static const struct intel_device_info intel_g33_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 209 | .gen = 3, .is_g33 = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 210 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 211 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 212 | }; |
| 213 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 214 | static const struct intel_device_info intel_g45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 215 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 216 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 217 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 218 | }; |
| 219 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 220 | static const struct intel_device_info intel_gm45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 221 | .gen = 4, .is_g4x = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 222 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 223 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 224 | .supports_tv = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 225 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 226 | }; |
| 227 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 228 | static const struct intel_device_info intel_pineview_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 229 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 230 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 231 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 232 | }; |
| 233 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 234 | static const struct intel_device_info intel_ironlake_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 235 | .gen = 5, .num_pipes = 2, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 236 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 237 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 238 | }; |
| 239 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 240 | static const struct intel_device_info intel_ironlake_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 241 | .gen = 5, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 242 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 243 | .has_fbc = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 244 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 245 | }; |
| 246 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 247 | static const struct intel_device_info intel_sandybridge_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 248 | .gen = 6, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 249 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 250 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 251 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 252 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 253 | .has_force_wake = 1, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 254 | }; |
| 255 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 256 | static const struct intel_device_info intel_sandybridge_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 257 | .gen = 6, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 258 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 259 | .has_fbc = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 260 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 261 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 262 | .has_llc = 1, |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 263 | .has_force_wake = 1, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 264 | }; |
| 265 | |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 266 | #define GEN7_FEATURES \ |
| 267 | .gen = 7, .num_pipes = 3, \ |
| 268 | .need_gfx_hws = 1, .has_hotplug = 1, \ |
| 269 | .has_bsd_ring = 1, \ |
| 270 | .has_blt_ring = 1, \ |
| 271 | .has_llc = 1, \ |
| 272 | .has_force_wake = 1 |
| 273 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 274 | static const struct intel_device_info intel_ivybridge_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 275 | GEN7_FEATURES, |
| 276 | .is_ivybridge = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 277 | }; |
| 278 | |
| 279 | static const struct intel_device_info intel_ivybridge_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 280 | GEN7_FEATURES, |
| 281 | .is_ivybridge = 1, |
| 282 | .is_mobile = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 283 | }; |
| 284 | |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 285 | static const struct intel_device_info intel_ivybridge_q_info = { |
| 286 | GEN7_FEATURES, |
| 287 | .is_ivybridge = 1, |
| 288 | .num_pipes = 0, /* legal, last one wins */ |
| 289 | }; |
| 290 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 291 | static const struct intel_device_info intel_valleyview_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 292 | GEN7_FEATURES, |
| 293 | .is_mobile = 1, |
| 294 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 295 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 296 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 297 | .has_llc = 0, /* legal, last one wins */ |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 298 | }; |
| 299 | |
| 300 | static const struct intel_device_info intel_valleyview_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 301 | GEN7_FEATURES, |
| 302 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 303 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 304 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 305 | .has_llc = 0, /* legal, last one wins */ |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 306 | }; |
| 307 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 308 | static const struct intel_device_info intel_haswell_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 309 | GEN7_FEATURES, |
| 310 | .is_haswell = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame^] | 311 | .has_ddi = 1, |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 312 | }; |
| 313 | |
| 314 | static const struct intel_device_info intel_haswell_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 315 | GEN7_FEATURES, |
| 316 | .is_haswell = 1, |
| 317 | .is_mobile = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame^] | 318 | .has_ddi = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 319 | }; |
| 320 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 321 | static const struct pci_device_id pciidlist[] = { /* aka */ |
| 322 | INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */ |
| 323 | INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */ |
| 324 | INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */ |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 325 | INTEL_VGA_DEVICE(0x358e, &intel_i85x_info), |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 326 | INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */ |
| 327 | INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */ |
| 328 | INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */ |
| 329 | INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */ |
| 330 | INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */ |
| 331 | INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */ |
| 332 | INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */ |
| 333 | INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */ |
| 334 | INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */ |
| 335 | INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */ |
| 336 | INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */ |
| 337 | INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */ |
| 338 | INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */ |
| 339 | INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */ |
| 340 | INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */ |
| 341 | INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */ |
| 342 | INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */ |
| 343 | INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */ |
| 344 | INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */ |
| 345 | INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */ |
| 346 | INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */ |
| 347 | INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */ |
Chris Wilson | 41a5142 | 2010-09-17 08:22:30 +0100 | [diff] [blame] | 348 | INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 349 | INTEL_VGA_DEVICE(0xa001, &intel_pineview_info), |
| 350 | INTEL_VGA_DEVICE(0xa011, &intel_pineview_info), |
| 351 | INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info), |
| 352 | INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info), |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 353 | INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 354 | INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info), |
| 355 | INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info), |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 356 | INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 357 | INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info), |
Zhenyu Wang | 4fefe43 | 2010-08-19 09:46:16 +0800 | [diff] [blame] | 358 | INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 359 | INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info), |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 360 | INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */ |
| 361 | INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */ |
| 362 | INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */ |
| 363 | INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */ |
| 364 | INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */ |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 365 | INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */ |
Eugeni Dodonov | cc22a93 | 2012-03-29 20:55:48 -0300 | [diff] [blame] | 366 | INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame] | 367 | INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */ |
| 368 | INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 369 | INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame] | 370 | INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */ |
| 371 | INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 372 | INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame] | 373 | INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */ |
| 374 | INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 375 | INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */ |
| 376 | INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */ |
| 377 | INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */ |
| 378 | INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */ |
| 379 | INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */ |
| 380 | INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */ |
| 381 | INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */ |
| 382 | INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */ |
| 383 | INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */ |
| 384 | INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */ |
| 385 | INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */ |
| 386 | INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */ |
| 387 | INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */ |
| 388 | INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */ |
| 389 | INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */ |
| 390 | INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */ |
| 391 | INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */ |
| 392 | INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */ |
| 393 | INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */ |
Kenneth Graunke | 86c268e | 2013-03-01 17:00:50 -0800 | [diff] [blame] | 394 | INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */ |
| 395 | INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 396 | INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */ |
Kenneth Graunke | 86c268e | 2013-03-01 17:00:50 -0800 | [diff] [blame] | 397 | INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */ |
| 398 | INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 399 | INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */ |
Kenneth Graunke | 86c268e | 2013-03-01 17:00:50 -0800 | [diff] [blame] | 400 | INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */ |
| 401 | INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */ |
Paulo Zanoni | da612d8 | 2012-08-06 18:45:01 -0300 | [diff] [blame] | 402 | INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */ |
Jesse Barnes | ff049b6 | 2012-06-20 10:53:13 -0700 | [diff] [blame] | 403 | INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info), |
Jesse Barnes | d7fee5f | 2013-03-08 10:45:50 -0800 | [diff] [blame] | 404 | INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info), |
| 405 | INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info), |
| 406 | INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info), |
Jesse Barnes | ff049b6 | 2012-06-20 10:53:13 -0700 | [diff] [blame] | 407 | INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info), |
| 408 | INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info), |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 409 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | }; |
| 411 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 412 | #if defined(CONFIG_DRM_I915_KMS) |
| 413 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 414 | #endif |
| 415 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 416 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 417 | { |
| 418 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 419 | struct pci_dev *pch; |
| 420 | |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 421 | /* In all current cases, num_pipes is equivalent to the PCH_NOP setting |
| 422 | * (which really amounts to a PCH but no South Display). |
| 423 | */ |
| 424 | if (INTEL_INFO(dev)->num_pipes == 0) { |
| 425 | dev_priv->pch_type = PCH_NOP; |
| 426 | dev_priv->num_pch_pll = 0; |
| 427 | return; |
| 428 | } |
| 429 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 430 | /* |
| 431 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 432 | * make graphics device passthrough work easy for VMM, that only |
| 433 | * need to expose ISA bridge to let driver know the real hardware |
| 434 | * underneath. This is a requirement from virtualization team. |
| 435 | */ |
| 436 | pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL); |
| 437 | if (pch) { |
| 438 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 439 | unsigned short id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 440 | id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 441 | dev_priv->pch_id = id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 442 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 443 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 444 | dev_priv->pch_type = PCH_IBX; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 445 | dev_priv->num_pch_pll = 2; |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 446 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 447 | WARN_ON(!IS_GEN5(dev)); |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 448 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 449 | dev_priv->pch_type = PCH_CPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 450 | dev_priv->num_pch_pll = 2; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 451 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 452 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 453 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 454 | /* PantherPoint is CPT compatible */ |
| 455 | dev_priv->pch_type = PCH_CPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 456 | dev_priv->num_pch_pll = 2; |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 457 | DRM_DEBUG_KMS("Found PatherPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 458 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 459 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 460 | dev_priv->pch_type = PCH_LPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 461 | dev_priv->num_pch_pll = 0; |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 462 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 463 | WARN_ON(!IS_HASWELL(dev)); |
Paulo Zanoni | 08e1413 | 2013-04-12 18:16:54 -0300 | [diff] [blame] | 464 | WARN_ON(IS_ULT(dev)); |
Wei Shun Chang | ae6935d | 2012-11-12 18:54:13 -0200 | [diff] [blame] | 465 | } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 466 | dev_priv->pch_type = PCH_LPT; |
| 467 | dev_priv->num_pch_pll = 0; |
| 468 | DRM_DEBUG_KMS("Found LynxPoint LP PCH\n"); |
| 469 | WARN_ON(!IS_HASWELL(dev)); |
Paulo Zanoni | 08e1413 | 2013-04-12 18:16:54 -0300 | [diff] [blame] | 470 | WARN_ON(!IS_ULT(dev)); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 471 | } |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 472 | BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 473 | } |
| 474 | pci_dev_put(pch); |
| 475 | } |
| 476 | } |
| 477 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 478 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 479 | { |
| 480 | if (INTEL_INFO(dev)->gen < 6) |
| 481 | return 0; |
| 482 | |
| 483 | if (i915_semaphores >= 0) |
| 484 | return i915_semaphores; |
| 485 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 486 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 487 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 488 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 489 | return false; |
| 490 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 491 | |
| 492 | return 1; |
| 493 | } |
| 494 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 495 | static int i915_drm_freeze(struct drm_device *dev) |
| 496 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 497 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 498 | struct drm_crtc *crtc; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 499 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 500 | /* ignore lid events during suspend */ |
| 501 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 502 | dev_priv->modeset_restore = MODESET_SUSPENDED; |
| 503 | mutex_unlock(&dev_priv->modeset_restore_lock); |
| 504 | |
Paulo Zanoni | cb10799 | 2013-01-25 16:59:15 -0200 | [diff] [blame] | 505 | intel_set_power_well(dev, true); |
| 506 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 507 | drm_kms_helper_poll_disable(dev); |
| 508 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 509 | pci_save_state(dev->pdev); |
| 510 | |
| 511 | /* If KMS is active, we do the leavevt stuff here */ |
| 512 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 513 | int error = i915_gem_idle(dev); |
| 514 | if (error) { |
| 515 | dev_err(&dev->pdev->dev, |
| 516 | "GEM idle failed, resume might fail\n"); |
| 517 | return error; |
| 518 | } |
Daniel Vetter | a261b24 | 2012-07-26 19:21:47 +0200 | [diff] [blame] | 519 | |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 520 | cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work); |
| 521 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 522 | drm_irq_uninstall(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 523 | dev_priv->enable_hotplug_processing = false; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 524 | /* |
| 525 | * Disable CRTCs directly since we want to preserve sw state |
| 526 | * for _thaw. |
| 527 | */ |
| 528 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 529 | dev_priv->display.crtc_disable(crtc); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 530 | } |
| 531 | |
| 532 | i915_save_state(dev); |
| 533 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 534 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 535 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 536 | console_lock(); |
| 537 | intel_fbdev_set_suspend(dev, 1); |
| 538 | console_unlock(); |
| 539 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 540 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 541 | } |
| 542 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 543 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 544 | { |
| 545 | int error; |
| 546 | |
| 547 | if (!dev || !dev->dev_private) { |
| 548 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 549 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 550 | return -ENODEV; |
| 551 | } |
| 552 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 553 | if (state.event == PM_EVENT_PRETHAW) |
| 554 | return 0; |
| 555 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 556 | |
| 557 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 558 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 559 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 560 | error = i915_drm_freeze(dev); |
| 561 | if (error) |
| 562 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 563 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 564 | if (state.event == PM_EVENT_SUSPEND) { |
| 565 | /* Shut down the device */ |
| 566 | pci_disable_device(dev->pdev); |
| 567 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 568 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 569 | |
| 570 | return 0; |
| 571 | } |
| 572 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 573 | void intel_console_resume(struct work_struct *work) |
| 574 | { |
| 575 | struct drm_i915_private *dev_priv = |
| 576 | container_of(work, struct drm_i915_private, |
| 577 | console_resume_work); |
| 578 | struct drm_device *dev = dev_priv->dev; |
| 579 | |
| 580 | console_lock(); |
| 581 | intel_fbdev_set_suspend(dev, 0); |
| 582 | console_unlock(); |
| 583 | } |
| 584 | |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 585 | static void intel_resume_hotplug(struct drm_device *dev) |
| 586 | { |
| 587 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 588 | struct intel_encoder *encoder; |
| 589 | |
| 590 | mutex_lock(&mode_config->mutex); |
| 591 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 592 | |
| 593 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) |
| 594 | if (encoder->hot_plug) |
| 595 | encoder->hot_plug(encoder); |
| 596 | |
| 597 | mutex_unlock(&mode_config->mutex); |
| 598 | |
| 599 | /* Just fire off a uevent and let userspace tell us what to do */ |
| 600 | drm_helper_hpd_irq_event(dev); |
| 601 | } |
| 602 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 603 | static int __i915_drm_thaw(struct drm_device *dev) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 604 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 605 | struct drm_i915_private *dev_priv = dev->dev_private; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 606 | int error = 0; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 607 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 608 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 609 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 610 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 611 | /* KMS EnterVT equivalent */ |
| 612 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 613 | intel_init_pch_refclk(dev); |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 614 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 615 | mutex_lock(&dev->struct_mutex); |
| 616 | dev_priv->mm.suspended = 0; |
| 617 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 618 | error = i915_gem_init_hw(dev); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 619 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 620 | |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 621 | /* We need working interrupts for modeset enabling ... */ |
| 622 | drm_irq_install(dev); |
| 623 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 624 | intel_modeset_init_hw(dev); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 625 | |
| 626 | drm_modeset_lock_all(dev); |
| 627 | intel_modeset_setup_hw_state(dev, true); |
| 628 | drm_modeset_unlock_all(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 629 | |
| 630 | /* |
| 631 | * ... but also need to make sure that hotplug processing |
| 632 | * doesn't cause havoc. Like in the driver load code we don't |
| 633 | * bother with the tiny race here where we might loose hotplug |
| 634 | * notifications. |
| 635 | * */ |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 636 | intel_hpd_init(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 637 | dev_priv->enable_hotplug_processing = true; |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 638 | /* Config may have changed between suspend and resume */ |
| 639 | intel_resume_hotplug(dev); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 640 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 641 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 642 | intel_opregion_init(dev); |
| 643 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 644 | /* |
| 645 | * The console lock can be pretty contented on resume due |
| 646 | * to all the printk activity. Try to keep it out of the hot |
| 647 | * path of resume if possible. |
| 648 | */ |
| 649 | if (console_trylock()) { |
| 650 | intel_fbdev_set_suspend(dev, 0); |
| 651 | console_unlock(); |
| 652 | } else { |
| 653 | schedule_work(&dev_priv->console_resume_work); |
| 654 | } |
| 655 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 656 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 657 | dev_priv->modeset_restore = MODESET_DONE; |
| 658 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 659 | return error; |
| 660 | } |
| 661 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 662 | static int i915_drm_thaw(struct drm_device *dev) |
| 663 | { |
| 664 | int error = 0; |
| 665 | |
| 666 | intel_gt_reset(dev); |
| 667 | |
| 668 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 669 | mutex_lock(&dev->struct_mutex); |
| 670 | i915_gem_restore_gtt_mappings(dev); |
| 671 | mutex_unlock(&dev->struct_mutex); |
| 672 | } |
| 673 | |
| 674 | __i915_drm_thaw(dev); |
| 675 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 676 | return error; |
| 677 | } |
| 678 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 679 | int i915_resume(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 680 | { |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 681 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 682 | int ret; |
| 683 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 684 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 685 | return 0; |
| 686 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 687 | if (pci_enable_device(dev->pdev)) |
| 688 | return -EIO; |
| 689 | |
| 690 | pci_set_master(dev->pdev); |
| 691 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 692 | intel_gt_reset(dev); |
| 693 | |
| 694 | /* |
| 695 | * Platforms with opregion should have sane BIOS, older ones (gen3 and |
| 696 | * earlier) need this since the BIOS might clear all our scratch PTEs. |
| 697 | */ |
| 698 | if (drm_core_check_feature(dev, DRIVER_MODESET) && |
| 699 | !dev_priv->opregion.header) { |
| 700 | mutex_lock(&dev->struct_mutex); |
| 701 | i915_gem_restore_gtt_mappings(dev); |
| 702 | mutex_unlock(&dev->struct_mutex); |
| 703 | } |
| 704 | |
| 705 | ret = __i915_drm_thaw(dev); |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 706 | if (ret) |
| 707 | return ret; |
| 708 | |
| 709 | drm_kms_helper_poll_enable(dev); |
| 710 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 711 | } |
| 712 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 713 | static int i8xx_do_reset(struct drm_device *dev) |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 714 | { |
| 715 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 716 | |
| 717 | if (IS_I85X(dev)) |
| 718 | return -ENODEV; |
| 719 | |
| 720 | I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830); |
| 721 | POSTING_READ(D_STATE); |
| 722 | |
| 723 | if (IS_I830(dev) || IS_845G(dev)) { |
| 724 | I915_WRITE(DEBUG_RESET_I830, |
| 725 | DEBUG_RESET_DISPLAY | |
| 726 | DEBUG_RESET_RENDER | |
| 727 | DEBUG_RESET_FULL); |
| 728 | POSTING_READ(DEBUG_RESET_I830); |
| 729 | msleep(1); |
| 730 | |
| 731 | I915_WRITE(DEBUG_RESET_I830, 0); |
| 732 | POSTING_READ(DEBUG_RESET_I830); |
| 733 | } |
| 734 | |
| 735 | msleep(1); |
| 736 | |
| 737 | I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830); |
| 738 | POSTING_READ(D_STATE); |
| 739 | |
| 740 | return 0; |
| 741 | } |
| 742 | |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 743 | static int i965_reset_complete(struct drm_device *dev) |
| 744 | { |
| 745 | u8 gdrst; |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 746 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Daniel Vetter | 5fe9fe8 | 2012-05-02 21:33:52 +0200 | [diff] [blame] | 747 | return (gdrst & GRDOM_RESET_ENABLE) == 0; |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 748 | } |
| 749 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 750 | static int i965_do_reset(struct drm_device *dev) |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 751 | { |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 752 | int ret; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 753 | u8 gdrst; |
| 754 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 755 | /* |
| 756 | * Set the domains we want to reset (GRDOM/bits 2 and 3) as |
| 757 | * well as the reset bit (GR/bit 0). Setting the GR bit |
| 758 | * triggers the reset; when done, the hardware will clear it. |
| 759 | */ |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 760 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 761 | pci_write_config_byte(dev->pdev, I965_GDRST, |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 762 | gdrst | GRDOM_RENDER | |
| 763 | GRDOM_RESET_ENABLE); |
| 764 | ret = wait_for(i965_reset_complete(dev), 500); |
| 765 | if (ret) |
| 766 | return ret; |
| 767 | |
| 768 | /* We can't reset render&media without also resetting display ... */ |
| 769 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
| 770 | pci_write_config_byte(dev->pdev, I965_GDRST, |
| 771 | gdrst | GRDOM_MEDIA | |
| 772 | GRDOM_RESET_ENABLE); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 773 | |
| 774 | return wait_for(i965_reset_complete(dev), 500); |
| 775 | } |
| 776 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 777 | static int ironlake_do_reset(struct drm_device *dev) |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 778 | { |
| 779 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 780 | u32 gdrst; |
| 781 | int ret; |
| 782 | |
| 783 | gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
Jesse Barnes | 8a5c2ae | 2013-03-28 13:57:19 -0700 | [diff] [blame] | 784 | gdrst &= ~GRDOM_MASK; |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 785 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 786 | gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE); |
| 787 | ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
| 788 | if (ret) |
| 789 | return ret; |
| 790 | |
| 791 | /* We can't reset render&media without also resetting display ... */ |
| 792 | gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
Jesse Barnes | 8a5c2ae | 2013-03-28 13:57:19 -0700 | [diff] [blame] | 793 | gdrst &= ~GRDOM_MASK; |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 794 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, |
| 795 | gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 796 | return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 797 | } |
| 798 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 799 | static int gen6_do_reset(struct drm_device *dev) |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 800 | { |
| 801 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 802 | int ret; |
| 803 | unsigned long irqflags; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 804 | |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 805 | /* Hold gt_lock across reset to prevent any register access |
| 806 | * with forcewake not set correctly |
| 807 | */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 808 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 809 | |
| 810 | /* Reset the chip */ |
| 811 | |
| 812 | /* GEN6_GDRST is not in the gt power well, no need to check |
| 813 | * for fifo space for the write or forcewake the chip for |
| 814 | * the read |
| 815 | */ |
| 816 | I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL); |
| 817 | |
| 818 | /* Spin waiting for the device to ack the reset request */ |
| 819 | ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500); |
| 820 | |
| 821 | /* If reset with a user forcewake, try to restore, otherwise turn it off */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 822 | if (dev_priv->forcewake_count) |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 823 | dev_priv->gt.force_wake_get(dev_priv); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 824 | else |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 825 | dev_priv->gt.force_wake_put(dev_priv); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 826 | |
| 827 | /* Restore fifo count */ |
| 828 | dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 829 | |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 830 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
| 831 | return ret; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 832 | } |
| 833 | |
Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 834 | int intel_gpu_reset(struct drm_device *dev) |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 835 | { |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 836 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 837 | int ret = -ENODEV; |
| 838 | |
| 839 | switch (INTEL_INFO(dev)->gen) { |
| 840 | case 7: |
| 841 | case 6: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 842 | ret = gen6_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 843 | break; |
| 844 | case 5: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 845 | ret = ironlake_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 846 | break; |
| 847 | case 4: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 848 | ret = i965_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 849 | break; |
| 850 | case 2: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 851 | ret = i8xx_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 852 | break; |
| 853 | } |
| 854 | |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 855 | /* Also reset the gpu hangman. */ |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 856 | if (dev_priv->gpu_error.stop_rings) { |
Daniel Vetter | bae3699 | 2013-04-06 16:07:21 +0200 | [diff] [blame] | 857 | DRM_INFO("Simulated gpu hang, resetting stop_rings\n"); |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 858 | dev_priv->gpu_error.stop_rings = 0; |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 859 | if (ret == -ENODEV) { |
| 860 | DRM_ERROR("Reset not implemented, but ignoring " |
| 861 | "error for simulated gpu hangs\n"); |
| 862 | ret = 0; |
| 863 | } |
| 864 | } |
| 865 | |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 866 | return ret; |
| 867 | } |
| 868 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 869 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 870 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 871 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 872 | * |
| 873 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 874 | * reset or otherwise an error code. |
| 875 | * |
| 876 | * Procedure is fairly simple: |
| 877 | * - reset the chip using the reset reg |
| 878 | * - re-init context state |
| 879 | * - re-init hardware status page |
| 880 | * - re-init ring buffer |
| 881 | * - re-init interrupt state |
| 882 | * - re-init display |
| 883 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 884 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 885 | { |
| 886 | drm_i915_private_t *dev_priv = dev->dev_private; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 887 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 888 | |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 889 | if (!i915_try_reset) |
| 890 | return 0; |
| 891 | |
Daniel Vetter | d54a02c | 2012-07-04 22:18:39 +0200 | [diff] [blame] | 892 | mutex_lock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 893 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 894 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 895 | |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 896 | ret = -ENODEV; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 897 | if (get_seconds() - dev_priv->gpu_error.last_reset < 5) |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 898 | DRM_ERROR("GPU hanging too fast, declaring wedged!\n"); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 899 | else |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 900 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 901 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 902 | dev_priv->gpu_error.last_reset = get_seconds(); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 903 | if (ret) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 904 | DRM_ERROR("Failed to reset chip.\n"); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 905 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 906 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 907 | } |
| 908 | |
| 909 | /* Ok, now get things going again... */ |
| 910 | |
| 911 | /* |
| 912 | * Everything depends on having the GTT running, so we need to start |
| 913 | * there. Fortunately we don't need to do this unless we reset the |
| 914 | * chip at a PCI level. |
| 915 | * |
| 916 | * Next we need to restore the context, but we don't use those |
| 917 | * yet either... |
| 918 | * |
| 919 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 920 | * was running at the time of the reset (i.e. we weren't VT |
| 921 | * switched away). |
| 922 | */ |
| 923 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 924 | !dev_priv->mm.suspended) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 925 | struct intel_ring_buffer *ring; |
| 926 | int i; |
| 927 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 928 | dev_priv->mm.suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 929 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 930 | i915_gem_init_swizzling(dev); |
| 931 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 932 | for_each_ring(ring, dev_priv, i) |
| 933 | ring->init(ring); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 934 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 935 | i915_gem_context_init(dev); |
Ben Widawsky | b7c36d2 | 2013-04-08 18:43:56 -0700 | [diff] [blame] | 936 | if (dev_priv->mm.aliasing_ppgtt) { |
| 937 | ret = dev_priv->mm.aliasing_ppgtt->enable(dev); |
| 938 | if (ret) |
| 939 | i915_gem_cleanup_aliasing_ppgtt(dev); |
| 940 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 941 | |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 942 | /* |
| 943 | * It would make sense to re-init all the other hw state, at |
| 944 | * least the rps/rc6/emon init done within modeset_init_hw. For |
| 945 | * some unknown reason, this blows up my ilk, so don't. |
| 946 | */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 947 | |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 948 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 949 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 950 | drm_irq_uninstall(dev); |
| 951 | drm_irq_install(dev); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 952 | intel_hpd_init(dev); |
Daniel Vetter | bcbc324 | 2012-04-27 15:17:41 +0200 | [diff] [blame] | 953 | } else { |
| 954 | mutex_unlock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 955 | } |
| 956 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 957 | return 0; |
| 958 | } |
| 959 | |
Greg Kroah-Hartman | 56550d9 | 2012-12-21 15:09:25 -0800 | [diff] [blame] | 960 | static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 961 | { |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 962 | struct intel_device_info *intel_info = |
| 963 | (struct intel_device_info *) ent->driver_data; |
| 964 | |
Paulo Zanoni | 70b12bb | 2012-11-20 13:32:30 -0200 | [diff] [blame] | 965 | if (intel_info->is_valleyview) |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame] | 966 | if(!i915_preliminary_hw_support) { |
| 967 | DRM_ERROR("Preliminary hardware support disabled\n"); |
| 968 | return -ENODEV; |
| 969 | } |
| 970 | |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 971 | /* Only bind to function 0 of the device. Early generations |
| 972 | * used function 1 as a placeholder for multi-head. This causes |
| 973 | * us confusion instead, especially on the systems where both |
| 974 | * functions have the same PCI-ID! |
| 975 | */ |
| 976 | if (PCI_FUNC(pdev->devfn)) |
| 977 | return -ENODEV; |
| 978 | |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 979 | /* We've managed to ship a kms-enabled ddx that shipped with an XvMC |
| 980 | * implementation for gen3 (and only gen3) that used legacy drm maps |
| 981 | * (gasp!) to share buffers between X and the client. Hence we need to |
| 982 | * keep around the fake agp stuff for gen3, even when kms is enabled. */ |
| 983 | if (intel_info->gen != 3) { |
| 984 | driver.driver_features &= |
| 985 | ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP); |
| 986 | } else if (!intel_agp_enabled) { |
| 987 | DRM_ERROR("drm/i915 can't work without intel_agp module!\n"); |
| 988 | return -ENODEV; |
| 989 | } |
| 990 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 991 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 992 | } |
| 993 | |
| 994 | static void |
| 995 | i915_pci_remove(struct pci_dev *pdev) |
| 996 | { |
| 997 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 998 | |
| 999 | drm_put_dev(dev); |
| 1000 | } |
| 1001 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1002 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 1003 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1004 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1005 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 1006 | int error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 1007 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1008 | if (!drm_dev || !drm_dev->dev_private) { |
| 1009 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 1010 | return -ENODEV; |
| 1011 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 1012 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 1013 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1014 | return 0; |
| 1015 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1016 | error = i915_drm_freeze(drm_dev); |
| 1017 | if (error) |
| 1018 | return error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 1019 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1020 | pci_disable_device(pdev); |
| 1021 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1022 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1023 | return 0; |
| 1024 | } |
| 1025 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1026 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1027 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1028 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1029 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 1030 | |
| 1031 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1032 | } |
| 1033 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1034 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1035 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1036 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1037 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 1038 | |
| 1039 | if (!drm_dev || !drm_dev->dev_private) { |
| 1040 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 1041 | return -ENODEV; |
| 1042 | } |
| 1043 | |
| 1044 | return i915_drm_freeze(drm_dev); |
| 1045 | } |
| 1046 | |
| 1047 | static int i915_pm_thaw(struct device *dev) |
| 1048 | { |
| 1049 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1050 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 1051 | |
| 1052 | return i915_drm_thaw(drm_dev); |
| 1053 | } |
| 1054 | |
| 1055 | static int i915_pm_poweroff(struct device *dev) |
| 1056 | { |
| 1057 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1058 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1059 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 1060 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1061 | } |
| 1062 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 1063 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1064 | .suspend = i915_pm_suspend, |
| 1065 | .resume = i915_pm_resume, |
| 1066 | .freeze = i915_pm_freeze, |
| 1067 | .thaw = i915_pm_thaw, |
| 1068 | .poweroff = i915_pm_poweroff, |
| 1069 | .restore = i915_pm_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1070 | }; |
| 1071 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 1072 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1073 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1074 | .open = drm_gem_vm_open, |
| 1075 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1076 | }; |
| 1077 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1078 | static const struct file_operations i915_driver_fops = { |
| 1079 | .owner = THIS_MODULE, |
| 1080 | .open = drm_open, |
| 1081 | .release = drm_release, |
| 1082 | .unlocked_ioctl = drm_ioctl, |
| 1083 | .mmap = drm_gem_mmap, |
| 1084 | .poll = drm_poll, |
| 1085 | .fasync = drm_fasync, |
| 1086 | .read = drm_read, |
| 1087 | #ifdef CONFIG_COMPAT |
| 1088 | .compat_ioctl = i915_compat_ioctl, |
| 1089 | #endif |
| 1090 | .llseek = noop_llseek, |
| 1091 | }; |
| 1092 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1093 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 1094 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 1095 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 1096 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1097 | .driver_features = |
| 1098 | DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/ |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1099 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1100 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1101 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1102 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1103 | .lastclose = i915_driver_lastclose, |
| 1104 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1105 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1106 | |
| 1107 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 1108 | .suspend = i915_suspend, |
| 1109 | .resume = i915_resume, |
| 1110 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1111 | .device_is_agp = i915_driver_device_is_agp, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 1112 | .master_create = i915_master_create, |
| 1113 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1114 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1115 | .debugfs_init = i915_debugfs_init, |
| 1116 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1117 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1118 | .gem_init_object = i915_gem_init_object, |
| 1119 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1120 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1121 | |
| 1122 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 1123 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 1124 | .gem_prime_export = i915_gem_prime_export, |
| 1125 | .gem_prime_import = i915_gem_prime_import, |
| 1126 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1127 | .dumb_create = i915_gem_dumb_create, |
| 1128 | .dumb_map_offset = i915_gem_mmap_gtt, |
| 1129 | .dumb_destroy = i915_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1130 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1131 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1132 | .name = DRIVER_NAME, |
| 1133 | .desc = DRIVER_DESC, |
| 1134 | .date = DRIVER_DATE, |
| 1135 | .major = DRIVER_MAJOR, |
| 1136 | .minor = DRIVER_MINOR, |
| 1137 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1138 | }; |
| 1139 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1140 | static struct pci_driver i915_pci_driver = { |
| 1141 | .name = DRIVER_NAME, |
| 1142 | .id_table = pciidlist, |
| 1143 | .probe = i915_pci_probe, |
| 1144 | .remove = i915_pci_remove, |
| 1145 | .driver.pm = &i915_pm_ops, |
| 1146 | }; |
| 1147 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1148 | static int __init i915_init(void) |
| 1149 | { |
| 1150 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1151 | |
| 1152 | /* |
| 1153 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 1154 | * explicitly disabled with the module pararmeter. |
| 1155 | * |
| 1156 | * Otherwise, just follow the parameter (defaulting to off). |
| 1157 | * |
| 1158 | * Allow optional vga_text_mode_force boot option to override |
| 1159 | * the default behavior. |
| 1160 | */ |
| 1161 | #if defined(CONFIG_DRM_I915_KMS) |
| 1162 | if (i915_modeset != 0) |
| 1163 | driver.driver_features |= DRIVER_MODESET; |
| 1164 | #endif |
| 1165 | if (i915_modeset == 1) |
| 1166 | driver.driver_features |= DRIVER_MODESET; |
| 1167 | |
| 1168 | #ifdef CONFIG_VGA_CONSOLE |
| 1169 | if (vgacon_text_force() && i915_modeset == -1) |
| 1170 | driver.driver_features &= ~DRIVER_MODESET; |
| 1171 | #endif |
| 1172 | |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1173 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1174 | driver.get_vblank_timestamp = NULL; |
| 1175 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1176 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | } |
| 1178 | |
| 1179 | static void __exit i915_exit(void) |
| 1180 | { |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1181 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1182 | } |
| 1183 | |
| 1184 | module_init(i915_init); |
| 1185 | module_exit(i915_exit); |
| 1186 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1187 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 1188 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1189 | MODULE_LICENSE("GPL and additional rights"); |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1190 | |
Jesse Barnes | b7d8409 | 2012-03-22 14:38:43 -0700 | [diff] [blame] | 1191 | /* We give fast paths for the really cool registers */ |
| 1192 | #define NEEDS_FORCE_WAKE(dev_priv, reg) \ |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 1193 | ((HAS_FORCE_WAKE((dev_priv)->dev)) && \ |
| 1194 | ((reg) < 0x40000) && \ |
| 1195 | ((reg) != FORCEWAKE)) |
Daniel Vetter | a8b1397 | 2012-10-18 14:16:09 +0200 | [diff] [blame] | 1196 | static void |
| 1197 | ilk_dummy_write(struct drm_i915_private *dev_priv) |
| 1198 | { |
| 1199 | /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the |
| 1200 | * chip from rc6 before touching it for real. MI_MODE is masked, hence |
| 1201 | * harmless to write 0 into. */ |
| 1202 | I915_WRITE_NOTRACE(MI_MODE, 0); |
| 1203 | } |
| 1204 | |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1205 | static void |
| 1206 | hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg) |
| 1207 | { |
| 1208 | if (IS_HASWELL(dev_priv->dev) && |
Paulo Zanoni | 3f1e109 | 2013-02-18 19:00:21 -0300 | [diff] [blame] | 1209 | (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1210 | DRM_ERROR("Unknown unclaimed register before writing to %x\n", |
| 1211 | reg); |
Paulo Zanoni | 3f1e109 | 2013-02-18 19:00:21 -0300 | [diff] [blame] | 1212 | I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1213 | } |
| 1214 | } |
| 1215 | |
| 1216 | static void |
| 1217 | hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg) |
| 1218 | { |
| 1219 | if (IS_HASWELL(dev_priv->dev) && |
Paulo Zanoni | 3f1e109 | 2013-02-18 19:00:21 -0300 | [diff] [blame] | 1220 | (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) { |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1221 | DRM_ERROR("Unclaimed write to %x\n", reg); |
Paulo Zanoni | 3f1e109 | 2013-02-18 19:00:21 -0300 | [diff] [blame] | 1222 | I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM); |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1223 | } |
| 1224 | } |
| 1225 | |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1226 | #define __i915_read(x, y) \ |
| 1227 | u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \ |
| 1228 | u##x val = 0; \ |
Daniel Vetter | a8b1397 | 2012-10-18 14:16:09 +0200 | [diff] [blame] | 1229 | if (IS_GEN5(dev_priv->dev)) \ |
| 1230 | ilk_dummy_write(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1231 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1232 | unsigned long irqflags; \ |
| 1233 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \ |
| 1234 | if (dev_priv->forcewake_count == 0) \ |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 1235 | dev_priv->gt.force_wake_get(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1236 | val = read##y(dev_priv->regs + reg); \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1237 | if (dev_priv->forcewake_count == 0) \ |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 1238 | dev_priv->gt.force_wake_put(dev_priv); \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1239 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1240 | } else { \ |
| 1241 | val = read##y(dev_priv->regs + reg); \ |
| 1242 | } \ |
| 1243 | trace_i915_reg_rw(false, reg, val, sizeof(val)); \ |
| 1244 | return val; \ |
| 1245 | } |
| 1246 | |
| 1247 | __i915_read(8, b) |
| 1248 | __i915_read(16, w) |
| 1249 | __i915_read(32, l) |
| 1250 | __i915_read(64, q) |
| 1251 | #undef __i915_read |
| 1252 | |
| 1253 | #define __i915_write(x, y) \ |
| 1254 | void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1255 | u32 __fifo_ret = 0; \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1256 | trace_i915_reg_rw(true, reg, val, sizeof(val)); \ |
| 1257 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1258 | __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1259 | } \ |
Daniel Vetter | a8b1397 | 2012-10-18 14:16:09 +0200 | [diff] [blame] | 1260 | if (IS_GEN5(dev_priv->dev)) \ |
| 1261 | ilk_dummy_write(dev_priv); \ |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1262 | hsw_unclaimed_reg_clear(dev_priv, reg); \ |
Ville Syrjälä | fe31b57 | 2013-01-25 21:44:47 +0200 | [diff] [blame] | 1263 | write##y(val, dev_priv->regs + reg); \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1264 | if (unlikely(__fifo_ret)) { \ |
| 1265 | gen6_gt_check_fifodbg(dev_priv); \ |
| 1266 | } \ |
Paulo Zanoni | 115bc2d | 2013-02-18 19:00:20 -0300 | [diff] [blame] | 1267 | hsw_unclaimed_reg_check(dev_priv, reg); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1268 | } |
| 1269 | __i915_write(8, b) |
| 1270 | __i915_write(16, w) |
| 1271 | __i915_write(32, l) |
| 1272 | __i915_write(64, q) |
| 1273 | #undef __i915_write |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 1274 | |
| 1275 | static const struct register_whitelist { |
| 1276 | uint64_t offset; |
| 1277 | uint32_t size; |
| 1278 | uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */ |
| 1279 | } whitelist[] = { |
| 1280 | { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 }, |
| 1281 | }; |
| 1282 | |
| 1283 | int i915_reg_read_ioctl(struct drm_device *dev, |
| 1284 | void *data, struct drm_file *file) |
| 1285 | { |
| 1286 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1287 | struct drm_i915_reg_read *reg = data; |
| 1288 | struct register_whitelist const *entry = whitelist; |
| 1289 | int i; |
| 1290 | |
| 1291 | for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) { |
| 1292 | if (entry->offset == reg->offset && |
| 1293 | (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask)) |
| 1294 | break; |
| 1295 | } |
| 1296 | |
| 1297 | if (i == ARRAY_SIZE(whitelist)) |
| 1298 | return -EINVAL; |
| 1299 | |
| 1300 | switch (entry->size) { |
| 1301 | case 8: |
| 1302 | reg->val = I915_READ64(reg->offset); |
| 1303 | break; |
| 1304 | case 4: |
| 1305 | reg->val = I915_READ(reg->offset); |
| 1306 | break; |
| 1307 | case 2: |
| 1308 | reg->val = I915_READ16(reg->offset); |
| 1309 | break; |
| 1310 | case 1: |
| 1311 | reg->val = I915_READ8(reg->offset); |
| 1312 | break; |
| 1313 | default: |
| 1314 | WARN_ON(1); |
| 1315 | return -EINVAL; |
| 1316 | } |
| 1317 | |
| 1318 | return 0; |
| 1319 | } |