Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | #include "drmP.h" |
| 32 | #include "drm.h" |
| 33 | #include "i915_drm.h" |
| 34 | #include "i915_drv.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 38 | #include <linux/module.h> |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 39 | #include "drm_crtc_helper.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 40 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 41 | static int i915_modeset __read_mostly = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | module_param_named(modeset, i915_modeset, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 43 | MODULE_PARM_DESC(modeset, |
| 44 | "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, " |
| 45 | "1=on, -1=force vga console preference [default])"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 46 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 47 | unsigned int i915_fbpercrtc __always_unused = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 48 | module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 50 | int i915_panel_ignore_lid __read_mostly = 0; |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 51 | module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 52 | MODULE_PARM_DESC(panel_ignore_lid, |
| 53 | "Override lid status (0=autodetect [default], 1=lid open, " |
| 54 | "-1=lid closed)"); |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 55 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 56 | unsigned int i915_powersave __read_mostly = 1; |
Chris Wilson | 0aa9927 | 2010-11-02 09:20:50 +0000 | [diff] [blame] | 57 | module_param_named(powersave, i915_powersave, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 58 | MODULE_PARM_DESC(powersave, |
| 59 | "Enable powersavings, fbc, downclocking, etc. (default: true)"); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 60 | |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 61 | int i915_semaphores __read_mostly = -1; |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 62 | module_param_named(semaphores, i915_semaphores, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 63 | MODULE_PARM_DESC(semaphores, |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 64 | "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))"); |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 65 | |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 66 | int i915_enable_rc6 __read_mostly = -1; |
Jesse Barnes | f57f9c1 | 2012-04-11 09:39:02 -0700 | [diff] [blame] | 67 | module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 68 | MODULE_PARM_DESC(i915_enable_rc6, |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 69 | "Enable power-saving render C-state 6. " |
| 70 | "Different stages can be selected via bitmask values " |
| 71 | "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). " |
| 72 | "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. " |
| 73 | "default: -1 (use per-chip default)"); |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 74 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 75 | int i915_enable_fbc __read_mostly = -1; |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 76 | module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 77 | MODULE_PARM_DESC(i915_enable_fbc, |
| 78 | "Enable frame buffer compression for power savings " |
Keith Packard | cd0de03 | 2011-09-19 21:34:19 -0700 | [diff] [blame] | 79 | "(default: -1 (use per-chip default))"); |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 80 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 81 | unsigned int i915_lvds_downclock __read_mostly = 0; |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 82 | module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 83 | MODULE_PARM_DESC(lvds_downclock, |
| 84 | "Use panel (LVDS/eDP) downclocking for power savings " |
| 85 | "(default: false)"); |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 86 | |
Takashi Iwai | 121d527 | 2012-03-20 13:07:06 +0100 | [diff] [blame] | 87 | int i915_lvds_channel_mode __read_mostly; |
| 88 | module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600); |
| 89 | MODULE_PARM_DESC(lvds_channel_mode, |
| 90 | "Specify LVDS channel mode " |
| 91 | "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)"); |
| 92 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 93 | int i915_panel_use_ssc __read_mostly = -1; |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 94 | module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 95 | MODULE_PARM_DESC(lvds_use_ssc, |
| 96 | "Use Spread Spectrum Clock with panels [LVDS/eDP] " |
Keith Packard | 72bbe58 | 2011-09-26 16:09:45 -0700 | [diff] [blame] | 97 | "(default: auto from VBT)"); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 98 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 99 | int i915_vbt_sdvo_panel_type __read_mostly = -1; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 100 | module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 101 | MODULE_PARM_DESC(vbt_sdvo_panel_type, |
Mathias Fröhlich | c10e408 | 2012-03-01 06:44:35 +0100 | [diff] [blame] | 102 | "Override/Ignore selection of SDVO panel mode in the VBT " |
| 103 | "(-2=ignore, -1=auto [default], index in VBT BIOS table)"); |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 104 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 105 | static bool i915_try_reset __read_mostly = true; |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 106 | module_param_named(reset, i915_try_reset, bool, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 107 | MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)"); |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 108 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 109 | bool i915_enable_hangcheck __read_mostly = true; |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 110 | module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 111 | MODULE_PARM_DESC(enable_hangcheck, |
| 112 | "Periodically check GPU activity for detecting hangs. " |
| 113 | "WARNING: Disabling this can cause system wide hangs. " |
| 114 | "(default: true)"); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 115 | |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 116 | int i915_enable_ppgtt __read_mostly = -1; |
| 117 | module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 118 | MODULE_PARM_DESC(i915_enable_ppgtt, |
| 119 | "Enable PPGTT (default: true)"); |
| 120 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 121 | static struct drm_driver driver; |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 122 | extern int intel_agp_enabled; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 123 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 124 | #define INTEL_VGA_DEVICE(id, info) { \ |
Daniel Vetter | 80a2901 | 2011-10-11 10:59:05 +0200 | [diff] [blame] | 125 | .class = PCI_BASE_CLASS_DISPLAY << 16, \ |
Chris Wilson | 934f992c | 2011-01-20 13:09:12 +0000 | [diff] [blame] | 126 | .class_mask = 0xff0000, \ |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 127 | .vendor = 0x8086, \ |
| 128 | .device = id, \ |
| 129 | .subvendor = PCI_ANY_ID, \ |
| 130 | .subdevice = PCI_ANY_ID, \ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 131 | .driver_data = (unsigned long) info } |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 132 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 133 | static const struct intel_device_info intel_i830_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 134 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 135 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 136 | }; |
| 137 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 138 | static const struct intel_device_info intel_845g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 139 | .gen = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 140 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 141 | }; |
| 142 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 143 | static const struct intel_device_info intel_i85x_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 144 | .gen = 2, .is_i85x = 1, .is_mobile = 1, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 145 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 146 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 147 | }; |
| 148 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 149 | static const struct intel_device_info intel_i865g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 150 | .gen = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 151 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 152 | }; |
| 153 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 154 | static const struct intel_device_info intel_i915g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 155 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 156 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 157 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 158 | static const struct intel_device_info intel_i915gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 159 | .gen = 3, .is_mobile = 1, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 160 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 161 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 162 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 163 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 164 | static const struct intel_device_info intel_i945g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 165 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 166 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 167 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 168 | static const struct intel_device_info intel_i945gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 169 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 170 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 171 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 172 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 173 | }; |
| 174 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 175 | static const struct intel_device_info intel_i965g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 176 | .gen = 4, .is_broadwater = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 177 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 178 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 179 | }; |
| 180 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 181 | static const struct intel_device_info intel_i965gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 182 | .gen = 4, .is_crestline = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 183 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 184 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 185 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 186 | }; |
| 187 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 188 | static const struct intel_device_info intel_g33_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 189 | .gen = 3, .is_g33 = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 190 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 191 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 192 | }; |
| 193 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 194 | static const struct intel_device_info intel_g45_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 195 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 196 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 197 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 198 | }; |
| 199 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 200 | static const struct intel_device_info intel_gm45_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 201 | .gen = 4, .is_g4x = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 202 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 203 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 204 | .supports_tv = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 205 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 206 | }; |
| 207 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 208 | static const struct intel_device_info intel_pineview_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 209 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 210 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 211 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 212 | }; |
| 213 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 214 | static const struct intel_device_info intel_ironlake_d_info = { |
Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 215 | .gen = 5, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 216 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 217 | .has_bsd_ring = 1, |
Eugeni Dodonov | 7e508a2 | 2012-03-29 12:32:17 -0300 | [diff] [blame] | 218 | .has_pch_split = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 219 | }; |
| 220 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 221 | static const struct intel_device_info intel_ironlake_m_info = { |
Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 222 | .gen = 5, .is_mobile = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 223 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 224 | .has_fbc = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 225 | .has_bsd_ring = 1, |
Eugeni Dodonov | 7e508a2 | 2012-03-29 12:32:17 -0300 | [diff] [blame] | 226 | .has_pch_split = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 227 | }; |
| 228 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 229 | static const struct intel_device_info intel_sandybridge_d_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 230 | .gen = 6, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 231 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 232 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 233 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 234 | .has_llc = 1, |
Eugeni Dodonov | 7e508a2 | 2012-03-29 12:32:17 -0300 | [diff] [blame] | 235 | .has_pch_split = 1, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 236 | }; |
| 237 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 238 | static const struct intel_device_info intel_sandybridge_m_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 239 | .gen = 6, .is_mobile = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 240 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 241 | .has_fbc = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 242 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 243 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 244 | .has_llc = 1, |
Eugeni Dodonov | 7e508a2 | 2012-03-29 12:32:17 -0300 | [diff] [blame] | 245 | .has_pch_split = 1, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 246 | }; |
| 247 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 248 | static const struct intel_device_info intel_ivybridge_d_info = { |
| 249 | .is_ivybridge = 1, .gen = 7, |
| 250 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 251 | .has_bsd_ring = 1, |
| 252 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 253 | .has_llc = 1, |
Eugeni Dodonov | 7e508a2 | 2012-03-29 12:32:17 -0300 | [diff] [blame] | 254 | .has_pch_split = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 255 | }; |
| 256 | |
| 257 | static const struct intel_device_info intel_ivybridge_m_info = { |
| 258 | .is_ivybridge = 1, .gen = 7, .is_mobile = 1, |
| 259 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 260 | .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */ |
| 261 | .has_bsd_ring = 1, |
| 262 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 263 | .has_llc = 1, |
Eugeni Dodonov | 7e508a2 | 2012-03-29 12:32:17 -0300 | [diff] [blame] | 264 | .has_pch_split = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 265 | }; |
| 266 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 267 | static const struct intel_device_info intel_valleyview_m_info = { |
| 268 | .gen = 7, .is_mobile = 1, |
| 269 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 270 | .has_fbc = 0, |
| 271 | .has_bsd_ring = 1, |
| 272 | .has_blt_ring = 1, |
| 273 | .is_valleyview = 1, |
| 274 | }; |
| 275 | |
| 276 | static const struct intel_device_info intel_valleyview_d_info = { |
| 277 | .gen = 7, |
| 278 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 279 | .has_fbc = 0, |
| 280 | .has_bsd_ring = 1, |
| 281 | .has_blt_ring = 1, |
| 282 | .is_valleyview = 1, |
| 283 | }; |
| 284 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 285 | static const struct intel_device_info intel_haswell_d_info = { |
| 286 | .is_haswell = 1, .gen = 7, |
| 287 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 288 | .has_bsd_ring = 1, |
| 289 | .has_blt_ring = 1, |
| 290 | .has_llc = 1, |
| 291 | .has_pch_split = 1, |
| 292 | }; |
| 293 | |
| 294 | static const struct intel_device_info intel_haswell_m_info = { |
| 295 | .is_haswell = 1, .gen = 7, .is_mobile = 1, |
| 296 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 297 | .has_bsd_ring = 1, |
| 298 | .has_blt_ring = 1, |
| 299 | .has_llc = 1, |
| 300 | .has_pch_split = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 301 | }; |
| 302 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 303 | static const struct pci_device_id pciidlist[] = { /* aka */ |
| 304 | INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */ |
| 305 | INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */ |
| 306 | INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */ |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 307 | INTEL_VGA_DEVICE(0x358e, &intel_i85x_info), |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 308 | INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */ |
| 309 | INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */ |
| 310 | INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */ |
| 311 | INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */ |
| 312 | INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */ |
| 313 | INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */ |
| 314 | INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */ |
| 315 | INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */ |
| 316 | INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */ |
| 317 | INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */ |
| 318 | INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */ |
| 319 | INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */ |
| 320 | INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */ |
| 321 | INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */ |
| 322 | INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */ |
| 323 | INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */ |
| 324 | INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */ |
| 325 | INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */ |
| 326 | INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */ |
| 327 | INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */ |
| 328 | INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */ |
| 329 | INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */ |
Chris Wilson | 41a5142 | 2010-09-17 08:22:30 +0100 | [diff] [blame] | 330 | INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 331 | INTEL_VGA_DEVICE(0xa001, &intel_pineview_info), |
| 332 | INTEL_VGA_DEVICE(0xa011, &intel_pineview_info), |
| 333 | INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info), |
| 334 | INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info), |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 335 | INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 336 | INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info), |
| 337 | INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info), |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 338 | INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 339 | INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info), |
Zhenyu Wang | 4fefe43 | 2010-08-19 09:46:16 +0800 | [diff] [blame] | 340 | INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 341 | INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info), |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 342 | INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */ |
| 343 | INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */ |
| 344 | INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */ |
| 345 | INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */ |
| 346 | INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */ |
Eugeni Dodonov | cc22a93 | 2012-03-29 20:55:48 -0300 | [diff] [blame] | 347 | INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */ |
Eugeni Dodonov | c14f528 | 2012-05-09 15:37:32 -0300 | [diff] [blame^] | 348 | INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */ |
| 349 | INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */ |
| 350 | INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */ |
| 351 | INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */ |
| 352 | INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */ |
| 353 | INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */ |
| 354 | INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */ |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 355 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | }; |
| 357 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 358 | #if defined(CONFIG_DRM_I915_KMS) |
| 359 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 360 | #endif |
| 361 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 362 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 363 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 364 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 365 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 366 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 367 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 368 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 369 | { |
| 370 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 371 | struct pci_dev *pch; |
| 372 | |
| 373 | /* |
| 374 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 375 | * make graphics device passthrough work easy for VMM, that only |
| 376 | * need to expose ISA bridge to let driver know the real hardware |
| 377 | * underneath. This is a requirement from virtualization team. |
| 378 | */ |
| 379 | pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL); |
| 380 | if (pch) { |
| 381 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
| 382 | int id; |
| 383 | id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
| 384 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 385 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 386 | dev_priv->pch_type = PCH_IBX; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 387 | dev_priv->num_pch_pll = 2; |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 388 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
| 389 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 390 | dev_priv->pch_type = PCH_CPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 391 | dev_priv->num_pch_pll = 2; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 392 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 393 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 394 | /* PantherPoint is CPT compatible */ |
| 395 | dev_priv->pch_type = PCH_CPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 396 | dev_priv->num_pch_pll = 2; |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 397 | DRM_DEBUG_KMS("Found PatherPoint PCH\n"); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 398 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 399 | dev_priv->pch_type = PCH_LPT; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 400 | dev_priv->num_pch_pll = 0; |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 401 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 402 | } |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 403 | BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 404 | } |
| 405 | pci_dev_put(pch); |
| 406 | } |
| 407 | } |
| 408 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 409 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 410 | { |
| 411 | if (INTEL_INFO(dev)->gen < 6) |
| 412 | return 0; |
| 413 | |
| 414 | if (i915_semaphores >= 0) |
| 415 | return i915_semaphores; |
| 416 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 417 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 418 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 419 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 420 | return false; |
| 421 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 422 | |
| 423 | return 1; |
| 424 | } |
| 425 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 426 | void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv) |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 427 | { |
| 428 | int count; |
| 429 | |
| 430 | count = 0; |
| 431 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1)) |
| 432 | udelay(10); |
| 433 | |
| 434 | I915_WRITE_NOTRACE(FORCEWAKE, 1); |
| 435 | POSTING_READ(FORCEWAKE); |
| 436 | |
| 437 | count = 0; |
| 438 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0) |
| 439 | udelay(10); |
| 440 | } |
| 441 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 442 | void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv) |
| 443 | { |
| 444 | int count; |
| 445 | |
| 446 | count = 0; |
| 447 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1)) |
| 448 | udelay(10); |
| 449 | |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 450 | I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1)); |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 451 | POSTING_READ(FORCEWAKE_MT); |
| 452 | |
| 453 | count = 0; |
| 454 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0) |
| 455 | udelay(10); |
| 456 | } |
| 457 | |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 458 | /* |
| 459 | * Generally this is called implicitly by the register read function. However, |
| 460 | * if some sequence requires the GT to not power down then this function should |
| 461 | * be called at the beginning of the sequence followed by a call to |
| 462 | * gen6_gt_force_wake_put() at the end of the sequence. |
| 463 | */ |
| 464 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv) |
| 465 | { |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 466 | unsigned long irqflags; |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 467 | |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 468 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
| 469 | if (dev_priv->forcewake_count++ == 0) |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 470 | dev_priv->display.force_wake_get(dev_priv); |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 471 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 472 | } |
| 473 | |
Ben Widawsky | ee64cbd | 2012-02-09 10:15:19 +0100 | [diff] [blame] | 474 | static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv) |
| 475 | { |
| 476 | u32 gtfifodbg; |
| 477 | gtfifodbg = I915_READ_NOTRACE(GTFIFODBG); |
| 478 | if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK, |
| 479 | "MMIO read or write has been dropped %x\n", gtfifodbg)) |
| 480 | I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK); |
| 481 | } |
| 482 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 483 | void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv) |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 484 | { |
| 485 | I915_WRITE_NOTRACE(FORCEWAKE, 0); |
Ben Widawsky | ee64cbd | 2012-02-09 10:15:19 +0100 | [diff] [blame] | 486 | /* The below doubles as a POSTING_READ */ |
| 487 | gen6_gt_check_fifodbg(dev_priv); |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 488 | } |
| 489 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 490 | void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv) |
| 491 | { |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 492 | I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1)); |
Ben Widawsky | ee64cbd | 2012-02-09 10:15:19 +0100 | [diff] [blame] | 493 | /* The below doubles as a POSTING_READ */ |
| 494 | gen6_gt_check_fifodbg(dev_priv); |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 495 | } |
| 496 | |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 497 | /* |
| 498 | * see gen6_gt_force_wake_get() |
| 499 | */ |
| 500 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv) |
| 501 | { |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 502 | unsigned long irqflags; |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 503 | |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 504 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
| 505 | if (--dev_priv->forcewake_count == 0) |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 506 | dev_priv->display.force_wake_put(dev_priv); |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 507 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 508 | } |
| 509 | |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 510 | int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv) |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 511 | { |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 512 | int ret = 0; |
| 513 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 514 | if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) { |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 515 | int loop = 500; |
| 516 | u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 517 | while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) { |
| 518 | udelay(10); |
| 519 | fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 520 | } |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 521 | if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES)) |
| 522 | ++ret; |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 523 | dev_priv->gt_fifo_count = fifo; |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 524 | } |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 525 | dev_priv->gt_fifo_count--; |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 526 | |
| 527 | return ret; |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 528 | } |
| 529 | |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 530 | void vlv_force_wake_get(struct drm_i915_private *dev_priv) |
| 531 | { |
| 532 | int count; |
| 533 | |
| 534 | count = 0; |
| 535 | |
| 536 | /* Already awake? */ |
| 537 | if ((I915_READ(0x130094) & 0xa1) == 0xa1) |
| 538 | return; |
| 539 | |
| 540 | I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff); |
| 541 | POSTING_READ(FORCEWAKE_VLV); |
| 542 | |
| 543 | count = 0; |
| 544 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0) |
| 545 | udelay(10); |
| 546 | } |
| 547 | |
| 548 | void vlv_force_wake_put(struct drm_i915_private *dev_priv) |
| 549 | { |
| 550 | I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000); |
| 551 | /* FIXME: confirm VLV behavior with Punit folks */ |
| 552 | POSTING_READ(FORCEWAKE_VLV); |
| 553 | } |
| 554 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 555 | static int i915_drm_freeze(struct drm_device *dev) |
| 556 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 557 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 558 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 559 | drm_kms_helper_poll_disable(dev); |
| 560 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 561 | pci_save_state(dev->pdev); |
| 562 | |
| 563 | /* If KMS is active, we do the leavevt stuff here */ |
| 564 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 565 | int error = i915_gem_idle(dev); |
| 566 | if (error) { |
| 567 | dev_err(&dev->pdev->dev, |
| 568 | "GEM idle failed, resume might fail\n"); |
| 569 | return error; |
| 570 | } |
| 571 | drm_irq_uninstall(dev); |
| 572 | } |
| 573 | |
| 574 | i915_save_state(dev); |
| 575 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 576 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 577 | |
| 578 | /* Modeset on resume, not lid events */ |
| 579 | dev_priv->modeset_on_lid = 0; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 580 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 581 | console_lock(); |
| 582 | intel_fbdev_set_suspend(dev, 1); |
| 583 | console_unlock(); |
| 584 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 585 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 586 | } |
| 587 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 588 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 589 | { |
| 590 | int error; |
| 591 | |
| 592 | if (!dev || !dev->dev_private) { |
| 593 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 594 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 595 | return -ENODEV; |
| 596 | } |
| 597 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 598 | if (state.event == PM_EVENT_PRETHAW) |
| 599 | return 0; |
| 600 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 601 | |
| 602 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 603 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 604 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 605 | error = i915_drm_freeze(dev); |
| 606 | if (error) |
| 607 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 608 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 609 | if (state.event == PM_EVENT_SUSPEND) { |
| 610 | /* Shut down the device */ |
| 611 | pci_disable_device(dev->pdev); |
| 612 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 613 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 614 | |
| 615 | return 0; |
| 616 | } |
| 617 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 618 | static int i915_drm_thaw(struct drm_device *dev) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 619 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 620 | struct drm_i915_private *dev_priv = dev->dev_private; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 621 | int error = 0; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 622 | |
Chris Wilson | d1c3b17 | 2010-12-08 14:26:19 +0000 | [diff] [blame] | 623 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 624 | mutex_lock(&dev->struct_mutex); |
| 625 | i915_gem_restore_gtt_mappings(dev); |
| 626 | mutex_unlock(&dev->struct_mutex); |
| 627 | } |
| 628 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 629 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 630 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 631 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 632 | /* KMS EnterVT equivalent */ |
| 633 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 634 | if (HAS_PCH_SPLIT(dev)) |
| 635 | ironlake_init_pch_refclk(dev); |
| 636 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 637 | mutex_lock(&dev->struct_mutex); |
| 638 | dev_priv->mm.suspended = 0; |
| 639 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 640 | error = i915_gem_init_hw(dev); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 641 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 642 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 643 | intel_modeset_init_hw(dev); |
Chris Wilson | 500f714 | 2011-01-24 15:14:41 +0000 | [diff] [blame] | 644 | drm_mode_config_reset(dev); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 645 | drm_irq_install(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 646 | |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 647 | /* Resume the modeset for every activated CRTC */ |
Sean Paul | 927a2f1 | 2012-03-23 08:52:58 -0400 | [diff] [blame] | 648 | mutex_lock(&dev->mode_config.mutex); |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 649 | drm_helper_resume_force_mode(dev); |
Sean Paul | 927a2f1 | 2012-03-23 08:52:58 -0400 | [diff] [blame] | 650 | mutex_unlock(&dev->mode_config.mutex); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 651 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 652 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 653 | intel_opregion_init(dev); |
| 654 | |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 655 | dev_priv->modeset_on_lid = 0; |
Jesse Barnes | 06891e2 | 2009-09-14 10:58:48 -0700 | [diff] [blame] | 656 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 657 | console_lock(); |
| 658 | intel_fbdev_set_suspend(dev, 0); |
| 659 | console_unlock(); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 660 | return error; |
| 661 | } |
| 662 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 663 | int i915_resume(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 664 | { |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 665 | int ret; |
| 666 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 667 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 668 | return 0; |
| 669 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 670 | if (pci_enable_device(dev->pdev)) |
| 671 | return -EIO; |
| 672 | |
| 673 | pci_set_master(dev->pdev); |
| 674 | |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 675 | ret = i915_drm_thaw(dev); |
| 676 | if (ret) |
| 677 | return ret; |
| 678 | |
| 679 | drm_kms_helper_poll_enable(dev); |
| 680 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 681 | } |
| 682 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 683 | static int i8xx_do_reset(struct drm_device *dev) |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 684 | { |
| 685 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 686 | |
| 687 | if (IS_I85X(dev)) |
| 688 | return -ENODEV; |
| 689 | |
| 690 | I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830); |
| 691 | POSTING_READ(D_STATE); |
| 692 | |
| 693 | if (IS_I830(dev) || IS_845G(dev)) { |
| 694 | I915_WRITE(DEBUG_RESET_I830, |
| 695 | DEBUG_RESET_DISPLAY | |
| 696 | DEBUG_RESET_RENDER | |
| 697 | DEBUG_RESET_FULL); |
| 698 | POSTING_READ(DEBUG_RESET_I830); |
| 699 | msleep(1); |
| 700 | |
| 701 | I915_WRITE(DEBUG_RESET_I830, 0); |
| 702 | POSTING_READ(DEBUG_RESET_I830); |
| 703 | } |
| 704 | |
| 705 | msleep(1); |
| 706 | |
| 707 | I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830); |
| 708 | POSTING_READ(D_STATE); |
| 709 | |
| 710 | return 0; |
| 711 | } |
| 712 | |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 713 | static int i965_reset_complete(struct drm_device *dev) |
| 714 | { |
| 715 | u8 gdrst; |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 716 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Daniel Vetter | 5fe9fe8 | 2012-05-02 21:33:52 +0200 | [diff] [blame] | 717 | return (gdrst & GRDOM_RESET_ENABLE) == 0; |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 718 | } |
| 719 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 720 | static int i965_do_reset(struct drm_device *dev) |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 721 | { |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 722 | int ret; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 723 | u8 gdrst; |
| 724 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 725 | /* |
| 726 | * Set the domains we want to reset (GRDOM/bits 2 and 3) as |
| 727 | * well as the reset bit (GR/bit 0). Setting the GR bit |
| 728 | * triggers the reset; when done, the hardware will clear it. |
| 729 | */ |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 730 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 731 | pci_write_config_byte(dev->pdev, I965_GDRST, |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 732 | gdrst | GRDOM_RENDER | |
| 733 | GRDOM_RESET_ENABLE); |
| 734 | ret = wait_for(i965_reset_complete(dev), 500); |
| 735 | if (ret) |
| 736 | return ret; |
| 737 | |
| 738 | /* We can't reset render&media without also resetting display ... */ |
| 739 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
| 740 | pci_write_config_byte(dev->pdev, I965_GDRST, |
| 741 | gdrst | GRDOM_MEDIA | |
| 742 | GRDOM_RESET_ENABLE); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 743 | |
| 744 | return wait_for(i965_reset_complete(dev), 500); |
| 745 | } |
| 746 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 747 | static int ironlake_do_reset(struct drm_device *dev) |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 748 | { |
| 749 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 750 | u32 gdrst; |
| 751 | int ret; |
| 752 | |
| 753 | gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 754 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, |
Daniel Vetter | 5ccce18 | 2012-04-27 15:17:45 +0200 | [diff] [blame] | 755 | gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE); |
| 756 | ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
| 757 | if (ret) |
| 758 | return ret; |
| 759 | |
| 760 | /* We can't reset render&media without also resetting display ... */ |
| 761 | gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
| 762 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, |
| 763 | gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 764 | return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 | } |
| 766 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 767 | static int gen6_do_reset(struct drm_device *dev) |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 768 | { |
| 769 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 770 | int ret; |
| 771 | unsigned long irqflags; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 772 | |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 773 | /* Hold gt_lock across reset to prevent any register access |
| 774 | * with forcewake not set correctly |
| 775 | */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 776 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 777 | |
| 778 | /* Reset the chip */ |
| 779 | |
| 780 | /* GEN6_GDRST is not in the gt power well, no need to check |
| 781 | * for fifo space for the write or forcewake the chip for |
| 782 | * the read |
| 783 | */ |
| 784 | I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL); |
| 785 | |
| 786 | /* Spin waiting for the device to ack the reset request */ |
| 787 | ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500); |
| 788 | |
| 789 | /* If reset with a user forcewake, try to restore, otherwise turn it off */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 790 | if (dev_priv->forcewake_count) |
| 791 | dev_priv->display.force_wake_get(dev_priv); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 792 | else |
| 793 | dev_priv->display.force_wake_put(dev_priv); |
| 794 | |
| 795 | /* Restore fifo count */ |
| 796 | dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 797 | |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 798 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
| 799 | return ret; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 800 | } |
| 801 | |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 802 | static int intel_gpu_reset(struct drm_device *dev) |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 803 | { |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 804 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 805 | int ret = -ENODEV; |
| 806 | |
| 807 | switch (INTEL_INFO(dev)->gen) { |
| 808 | case 7: |
| 809 | case 6: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 810 | ret = gen6_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 811 | break; |
| 812 | case 5: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 813 | ret = ironlake_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 814 | break; |
| 815 | case 4: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 816 | ret = i965_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 817 | break; |
| 818 | case 2: |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 819 | ret = i8xx_do_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 820 | break; |
| 821 | } |
| 822 | |
Daniel Vetter | 2b9dc9a | 2012-04-27 15:17:43 +0200 | [diff] [blame] | 823 | /* Also reset the gpu hangman. */ |
| 824 | if (dev_priv->stop_rings) { |
| 825 | DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n"); |
| 826 | dev_priv->stop_rings = 0; |
| 827 | if (ret == -ENODEV) { |
| 828 | DRM_ERROR("Reset not implemented, but ignoring " |
| 829 | "error for simulated gpu hangs\n"); |
| 830 | ret = 0; |
| 831 | } |
| 832 | } |
| 833 | |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 834 | return ret; |
| 835 | } |
| 836 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 837 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 838 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 839 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 840 | * |
| 841 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 842 | * reset or otherwise an error code. |
| 843 | * |
| 844 | * Procedure is fairly simple: |
| 845 | * - reset the chip using the reset reg |
| 846 | * - re-init context state |
| 847 | * - re-init hardware status page |
| 848 | * - re-init ring buffer |
| 849 | * - re-init interrupt state |
| 850 | * - re-init display |
| 851 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 852 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 853 | { |
| 854 | drm_i915_private_t *dev_priv = dev->dev_private; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 855 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 856 | |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 857 | if (!i915_try_reset) |
| 858 | return 0; |
| 859 | |
Chris Wilson | 340479a | 2010-12-04 18:17:15 +0000 | [diff] [blame] | 860 | if (!mutex_trylock(&dev->struct_mutex)) |
| 861 | return -EBUSY; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 862 | |
Daniel Vetter | e5eb3d6 | 2012-05-03 14:48:16 +0200 | [diff] [blame] | 863 | dev_priv->stop_rings = 0; |
| 864 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 865 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 866 | |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 867 | ret = -ENODEV; |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 868 | if (get_seconds() - dev_priv->last_gpu_reset < 5) |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 869 | DRM_ERROR("GPU hanging too fast, declaring wedged!\n"); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 870 | else |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 871 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 872 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 873 | dev_priv->last_gpu_reset = get_seconds(); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 874 | if (ret) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 875 | DRM_ERROR("Failed to reset chip.\n"); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 876 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 877 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | /* Ok, now get things going again... */ |
| 881 | |
| 882 | /* |
| 883 | * Everything depends on having the GTT running, so we need to start |
| 884 | * there. Fortunately we don't need to do this unless we reset the |
| 885 | * chip at a PCI level. |
| 886 | * |
| 887 | * Next we need to restore the context, but we don't use those |
| 888 | * yet either... |
| 889 | * |
| 890 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 891 | * was running at the time of the reset (i.e. we weren't VT |
| 892 | * switched away). |
| 893 | */ |
| 894 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 895 | !dev_priv->mm.suspended) { |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 896 | dev_priv->mm.suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 897 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 898 | i915_gem_init_swizzling(dev); |
| 899 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 900 | dev_priv->ring[RCS].init(&dev_priv->ring[RCS]); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 901 | if (HAS_BSD(dev)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 902 | dev_priv->ring[VCS].init(&dev_priv->ring[VCS]); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 903 | if (HAS_BLT(dev)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 904 | dev_priv->ring[BCS].init(&dev_priv->ring[BCS]); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 905 | |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 906 | i915_gem_init_ppgtt(dev); |
| 907 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 908 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 909 | |
| 910 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 911 | intel_modeset_init_hw(dev); |
| 912 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 913 | drm_irq_uninstall(dev); |
| 914 | drm_irq_install(dev); |
Daniel Vetter | bcbc324 | 2012-04-27 15:17:41 +0200 | [diff] [blame] | 915 | } else { |
| 916 | mutex_unlock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 917 | } |
| 918 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 919 | return 0; |
| 920 | } |
| 921 | |
| 922 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 923 | static int __devinit |
| 924 | i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
| 925 | { |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 926 | /* Only bind to function 0 of the device. Early generations |
| 927 | * used function 1 as a placeholder for multi-head. This causes |
| 928 | * us confusion instead, especially on the systems where both |
| 929 | * functions have the same PCI-ID! |
| 930 | */ |
| 931 | if (PCI_FUNC(pdev->devfn)) |
| 932 | return -ENODEV; |
| 933 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 934 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 935 | } |
| 936 | |
| 937 | static void |
| 938 | i915_pci_remove(struct pci_dev *pdev) |
| 939 | { |
| 940 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 941 | |
| 942 | drm_put_dev(dev); |
| 943 | } |
| 944 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 945 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 946 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 947 | struct pci_dev *pdev = to_pci_dev(dev); |
| 948 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 949 | int error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 950 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 951 | if (!drm_dev || !drm_dev->dev_private) { |
| 952 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 953 | return -ENODEV; |
| 954 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 955 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 956 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 957 | return 0; |
| 958 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 959 | error = i915_drm_freeze(drm_dev); |
| 960 | if (error) |
| 961 | return error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 962 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 963 | pci_disable_device(pdev); |
| 964 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 965 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 966 | return 0; |
| 967 | } |
| 968 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 969 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 970 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 971 | struct pci_dev *pdev = to_pci_dev(dev); |
| 972 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 973 | |
| 974 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 975 | } |
| 976 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 977 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 978 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 979 | struct pci_dev *pdev = to_pci_dev(dev); |
| 980 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 981 | |
| 982 | if (!drm_dev || !drm_dev->dev_private) { |
| 983 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 984 | return -ENODEV; |
| 985 | } |
| 986 | |
| 987 | return i915_drm_freeze(drm_dev); |
| 988 | } |
| 989 | |
| 990 | static int i915_pm_thaw(struct device *dev) |
| 991 | { |
| 992 | struct pci_dev *pdev = to_pci_dev(dev); |
| 993 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 994 | |
| 995 | return i915_drm_thaw(drm_dev); |
| 996 | } |
| 997 | |
| 998 | static int i915_pm_poweroff(struct device *dev) |
| 999 | { |
| 1000 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1001 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1002 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 1003 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1004 | } |
| 1005 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 1006 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1007 | .suspend = i915_pm_suspend, |
| 1008 | .resume = i915_pm_resume, |
| 1009 | .freeze = i915_pm_freeze, |
| 1010 | .thaw = i915_pm_thaw, |
| 1011 | .poweroff = i915_pm_poweroff, |
| 1012 | .restore = i915_pm_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1013 | }; |
| 1014 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1015 | static struct vm_operations_struct i915_gem_vm_ops = { |
| 1016 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1017 | .open = drm_gem_vm_open, |
| 1018 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1019 | }; |
| 1020 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1021 | static const struct file_operations i915_driver_fops = { |
| 1022 | .owner = THIS_MODULE, |
| 1023 | .open = drm_open, |
| 1024 | .release = drm_release, |
| 1025 | .unlocked_ioctl = drm_ioctl, |
| 1026 | .mmap = drm_gem_mmap, |
| 1027 | .poll = drm_poll, |
| 1028 | .fasync = drm_fasync, |
| 1029 | .read = drm_read, |
| 1030 | #ifdef CONFIG_COMPAT |
| 1031 | .compat_ioctl = i915_compat_ioctl, |
| 1032 | #endif |
| 1033 | .llseek = noop_llseek, |
| 1034 | }; |
| 1035 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1036 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 1037 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 1038 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 1039 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1040 | .driver_features = |
| 1041 | DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/ |
| 1042 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1043 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1044 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1045 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1046 | .lastclose = i915_driver_lastclose, |
| 1047 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1048 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1049 | |
| 1050 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 1051 | .suspend = i915_suspend, |
| 1052 | .resume = i915_resume, |
| 1053 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 1054 | .device_is_agp = i915_driver_device_is_agp, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | .reclaim_buffers = drm_core_reclaim_buffers, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 1056 | .master_create = i915_master_create, |
| 1057 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1058 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1059 | .debugfs_init = i915_debugfs_init, |
| 1060 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1061 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1062 | .gem_init_object = i915_gem_init_object, |
| 1063 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1064 | .gem_vm_ops = &i915_gem_vm_ops, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1065 | .dumb_create = i915_gem_dumb_create, |
| 1066 | .dumb_map_offset = i915_gem_mmap_gtt, |
| 1067 | .dumb_destroy = i915_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1069 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1070 | .name = DRIVER_NAME, |
| 1071 | .desc = DRIVER_DESC, |
| 1072 | .date = DRIVER_DATE, |
| 1073 | .major = DRIVER_MAJOR, |
| 1074 | .minor = DRIVER_MINOR, |
| 1075 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1076 | }; |
| 1077 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1078 | static struct pci_driver i915_pci_driver = { |
| 1079 | .name = DRIVER_NAME, |
| 1080 | .id_table = pciidlist, |
| 1081 | .probe = i915_pci_probe, |
| 1082 | .remove = i915_pci_remove, |
| 1083 | .driver.pm = &i915_pm_ops, |
| 1084 | }; |
| 1085 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1086 | static int __init i915_init(void) |
| 1087 | { |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 1088 | if (!intel_agp_enabled) { |
| 1089 | DRM_ERROR("drm/i915 can't work without intel_agp module!\n"); |
| 1090 | return -ENODEV; |
| 1091 | } |
| 1092 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1093 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1094 | |
| 1095 | /* |
| 1096 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 1097 | * explicitly disabled with the module pararmeter. |
| 1098 | * |
| 1099 | * Otherwise, just follow the parameter (defaulting to off). |
| 1100 | * |
| 1101 | * Allow optional vga_text_mode_force boot option to override |
| 1102 | * the default behavior. |
| 1103 | */ |
| 1104 | #if defined(CONFIG_DRM_I915_KMS) |
| 1105 | if (i915_modeset != 0) |
| 1106 | driver.driver_features |= DRIVER_MODESET; |
| 1107 | #endif |
| 1108 | if (i915_modeset == 1) |
| 1109 | driver.driver_features |= DRIVER_MODESET; |
| 1110 | |
| 1111 | #ifdef CONFIG_VGA_CONSOLE |
| 1112 | if (vgacon_text_force() && i915_modeset == -1) |
| 1113 | driver.driver_features &= ~DRIVER_MODESET; |
| 1114 | #endif |
| 1115 | |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1116 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1117 | driver.get_vblank_timestamp = NULL; |
| 1118 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1119 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1120 | } |
| 1121 | |
| 1122 | static void __exit i915_exit(void) |
| 1123 | { |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1124 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | module_init(i915_init); |
| 1128 | module_exit(i915_exit); |
| 1129 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1130 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 1131 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1132 | MODULE_LICENSE("GPL and additional rights"); |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1133 | |
Jesse Barnes | b7d8409 | 2012-03-22 14:38:43 -0700 | [diff] [blame] | 1134 | /* We give fast paths for the really cool registers */ |
| 1135 | #define NEEDS_FORCE_WAKE(dev_priv, reg) \ |
| 1136 | (((dev_priv)->info->gen >= 6) && \ |
| 1137 | ((reg) < 0x40000) && \ |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 1138 | ((reg) != FORCEWAKE)) && \ |
| 1139 | (!IS_VALLEYVIEW((dev_priv)->dev)) |
Jesse Barnes | b7d8409 | 2012-03-22 14:38:43 -0700 | [diff] [blame] | 1140 | |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1141 | #define __i915_read(x, y) \ |
| 1142 | u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \ |
| 1143 | u##x val = 0; \ |
| 1144 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1145 | unsigned long irqflags; \ |
| 1146 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \ |
| 1147 | if (dev_priv->forcewake_count == 0) \ |
| 1148 | dev_priv->display.force_wake_get(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1149 | val = read##y(dev_priv->regs + reg); \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1150 | if (dev_priv->forcewake_count == 0) \ |
| 1151 | dev_priv->display.force_wake_put(dev_priv); \ |
| 1152 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1153 | } else { \ |
| 1154 | val = read##y(dev_priv->regs + reg); \ |
| 1155 | } \ |
| 1156 | trace_i915_reg_rw(false, reg, val, sizeof(val)); \ |
| 1157 | return val; \ |
| 1158 | } |
| 1159 | |
| 1160 | __i915_read(8, b) |
| 1161 | __i915_read(16, w) |
| 1162 | __i915_read(32, l) |
| 1163 | __i915_read(64, q) |
| 1164 | #undef __i915_read |
| 1165 | |
| 1166 | #define __i915_write(x, y) \ |
| 1167 | void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1168 | u32 __fifo_ret = 0; \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1169 | trace_i915_reg_rw(true, reg, val, sizeof(val)); \ |
| 1170 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1171 | __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1172 | } \ |
| 1173 | write##y(val, dev_priv->regs + reg); \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1174 | if (unlikely(__fifo_ret)) { \ |
| 1175 | gen6_gt_check_fifodbg(dev_priv); \ |
| 1176 | } \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1177 | } |
| 1178 | __i915_write(8, b) |
| 1179 | __i915_write(16, w) |
| 1180 | __i915_write(32, l) |
| 1181 | __i915_write(64, q) |
| 1182 | #undef __i915_write |