blob: a83ada38cae2150baaaedbfa21e11551209ffbc9 [file] [log] [blame]
Sumit Semwalb7ee79a2011-01-24 06:21:54 +00001/*
2 * OMAP2plus display device setup / initialization.
3 *
4 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 * Senthilvadivu Guruswamy
6 * Sumit Semwal
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Paul Gortmakerd44b28c2011-07-31 10:52:44 -040018#include <linux/string.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000019#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/clk.h>
24#include <linux/err.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010025#include <linux/delay.h>
Tomi Valkeinendcdf4072013-03-18 15:50:25 +020026#include <linux/of.h>
27#include <linux/of_platform.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000028
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030029#include <video/omapdss.h>
Tony Lindgren2a296c82012-10-02 17:41:35 -070030#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070031#include "omap_device.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070032#include "omap-pm.h"
Tony Lindgrendeee6d52011-12-06 17:50:42 +010033#include "common.h"
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000034
Tony Lindgrene4c060d2012-10-05 13:25:59 -070035#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080036#include "iomap.h"
Tomi Valkeinendc358352011-06-15 15:22:47 +030037#include "control.h"
Archit Tanejab923d402011-10-06 18:04:08 -060038#include "display.h"
Paul Walmsleyb13159a2012-10-29 20:57:44 -060039#include "prm.h"
Archit Tanejab923d402011-10-06 18:04:08 -060040
41#define DISPC_CONTROL 0x0040
42#define DISPC_CONTROL2 0x0238
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +053043#define DISPC_CONTROL3 0x0848
Archit Tanejab923d402011-10-06 18:04:08 -060044#define DISPC_IRQSTATUS 0x0018
45
46#define DSS_SYSCONFIG 0x10
47#define DSS_SYSSTATUS 0x14
48#define DSS_CONTROL 0x40
49#define DSS_SDI_CONTROL 0x44
50#define DSS_PLL_CONTROL 0x48
51
52#define LCD_EN_MASK (0x1 << 0)
53#define DIGIT_EN_MASK (0x1 << 1)
54
55#define FRAMEDONE_IRQ_SHIFT 0
56#define EVSYNC_EVEN_IRQ_SHIFT 2
57#define EVSYNC_ODD_IRQ_SHIFT 3
58#define FRAMEDONE2_IRQ_SHIFT 22
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +053059#define FRAMEDONE3_IRQ_SHIFT 30
Archit Tanejab923d402011-10-06 18:04:08 -060060#define FRAMEDONETV_IRQ_SHIFT 24
61
62/*
63 * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
64 * reset before deciding that something has gone wrong
65 */
66#define FRAMEDONE_IRQ_TIMEOUT 100
Tomi Valkeinendc358352011-06-15 15:22:47 +030067
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000068static struct platform_device omap_display_device = {
69 .name = "omapdss",
70 .id = -1,
71 .dev = {
72 .platform_data = NULL,
73 },
74};
75
Archit Taneja179e0452011-04-18 09:32:13 +053076struct omap_dss_hwmod_data {
77 const char *oh_name;
78 const char *dev_name;
79 const int id;
80};
81
Andi Kleenbcad6dc2012-10-04 17:11:28 -070082static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053083 { "dss_core", "omapdss_dss", -1 },
84 { "dss_dispc", "omapdss_dispc", -1 },
85 { "dss_rfbi", "omapdss_rfbi", -1 },
86 { "dss_venc", "omapdss_venc", -1 },
87};
88
Andi Kleenbcad6dc2012-10-04 17:11:28 -070089static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053090 { "dss_core", "omapdss_dss", -1 },
91 { "dss_dispc", "omapdss_dispc", -1 },
92 { "dss_rfbi", "omapdss_rfbi", -1 },
93 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030094 { "dss_dsi1", "omapdss_dsi", 0 },
Archit Taneja179e0452011-04-18 09:32:13 +053095};
96
Andi Kleenbcad6dc2012-10-04 17:11:28 -070097static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053098 { "dss_core", "omapdss_dss", -1 },
99 { "dss_dispc", "omapdss_dispc", -1 },
100 { "dss_rfbi", "omapdss_rfbi", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300101 { "dss_dsi1", "omapdss_dsi", 0 },
102 { "dss_dsi2", "omapdss_dsi", 1 },
Archit Taneja179e0452011-04-18 09:32:13 +0530103 { "dss_hdmi", "omapdss_hdmi", -1 },
104};
105
Tomi Valkeinen130f7692013-12-16 09:14:48 +0200106static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
107{
108 u32 enable_mask, enable_shift;
109 u32 pipd_mask, pipd_shift;
110 u32 reg;
111
112 if (dsi_id == 0) {
113 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
114 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
115 pipd_mask = OMAP4_DSI1_PIPD_MASK;
116 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
117 } else if (dsi_id == 1) {
118 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
119 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
120 pipd_mask = OMAP4_DSI2_PIPD_MASK;
121 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
122 } else {
123 return -ENODEV;
124 }
125
126 reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
127
128 reg &= ~enable_mask;
129 reg &= ~pipd_mask;
130
131 reg |= (lanes << enable_shift) & enable_mask;
132 reg |= (lanes << pipd_shift) & pipd_mask;
133
134 omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
135
136 return 0;
137}
138
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700139static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300140{
Tomi Valkeinen130f7692013-12-16 09:14:48 +0200141 if (cpu_is_omap44xx())
142 return omap4_dsi_mux_pads(dsi_id, lane_mask);
143
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300144 return 0;
145}
146
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700147static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300148{
Tomi Valkeinen130f7692013-12-16 09:14:48 +0200149 if (cpu_is_omap44xx())
150 omap4_dsi_mux_pads(dsi_id, 0);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300151}
152
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200153static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
154{
155 return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
156}
157
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200158static struct platform_device *create_dss_pdev(const char *pdev_name,
159 int pdev_id, const char *oh_name, void *pdata, int pdata_len,
160 struct platform_device *parent)
161{
162 struct platform_device *pdev;
163 struct omap_device *od;
164 struct omap_hwmod *ohs[1];
165 struct omap_hwmod *oh;
166 int r;
167
168 oh = omap_hwmod_lookup(oh_name);
169 if (!oh) {
170 pr_err("Could not look up %s\n", oh_name);
171 r = -ENODEV;
172 goto err;
173 }
174
175 pdev = platform_device_alloc(pdev_name, pdev_id);
176 if (!pdev) {
177 pr_err("Could not create pdev for %s\n", pdev_name);
178 r = -ENOMEM;
179 goto err;
180 }
181
182 if (parent != NULL)
183 pdev->dev.parent = &parent->dev;
184
185 if (pdev->id != -1)
186 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
187 else
188 dev_set_name(&pdev->dev, "%s", pdev->name);
189
190 ohs[0] = oh;
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -0700191 od = omap_device_alloc(pdev, ohs, 1);
Wei Yongjun9ee67722012-10-08 14:32:49 -0700192 if (IS_ERR(od)) {
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200193 pr_err("Could not alloc omap_device for %s\n", pdev_name);
194 r = -ENOMEM;
195 goto err;
196 }
197
198 r = platform_device_add_data(pdev, pdata, pdata_len);
199 if (r) {
200 pr_err("Could not set pdata for %s\n", pdev_name);
201 goto err;
202 }
203
204 r = omap_device_register(pdev);
205 if (r) {
206 pr_err("Could not register omap_device for %s\n", pdev_name);
207 goto err;
208 }
209
210 return pdev;
211
212err:
213 return ERR_PTR(r);
214}
215
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200216static struct platform_device *create_simple_dss_pdev(const char *pdev_name,
217 int pdev_id, void *pdata, int pdata_len,
218 struct platform_device *parent)
219{
220 struct platform_device *pdev;
221 int r;
222
223 pdev = platform_device_alloc(pdev_name, pdev_id);
224 if (!pdev) {
225 pr_err("Could not create pdev for %s\n", pdev_name);
226 r = -ENOMEM;
227 goto err;
228 }
229
230 if (parent != NULL)
231 pdev->dev.parent = &parent->dev;
232
233 if (pdev->id != -1)
234 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
235 else
236 dev_set_name(&pdev->dev, "%s", pdev->name);
237
238 r = platform_device_add_data(pdev, pdata, pdata_len);
239 if (r) {
240 pr_err("Could not set pdata for %s\n", pdev_name);
241 goto err;
242 }
243
Tomi Valkeinenc3a21fc2012-06-05 13:17:32 +0300244 r = platform_device_add(pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200245 if (r) {
Tomi Valkeinenc3a21fc2012-06-05 13:17:32 +0300246 pr_err("Could not register platform_device for %s\n", pdev_name);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200247 goto err;
248 }
249
250 return pdev;
251
252err:
253 return ERR_PTR(r);
254}
255
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300256static enum omapdss_version __init omap_display_get_version(void)
257{
258 if (cpu_is_omap24xx())
259 return OMAPDSS_VER_OMAP24xx;
260 else if (cpu_is_omap3630())
261 return OMAPDSS_VER_OMAP3630;
262 else if (cpu_is_omap34xx()) {
263 if (soc_is_am35xx()) {
264 return OMAPDSS_VER_AM35xx;
265 } else {
266 if (omap_rev() < OMAP3430_REV_ES3_0)
267 return OMAPDSS_VER_OMAP34xx_ES1;
268 else
269 return OMAPDSS_VER_OMAP34xx_ES3;
270 }
271 } else if (omap_rev() == OMAP4430_REV_ES1_0)
272 return OMAPDSS_VER_OMAP4430_ES1;
273 else if (omap_rev() == OMAP4430_REV_ES2_0 ||
274 omap_rev() == OMAP4430_REV_ES2_1 ||
275 omap_rev() == OMAP4430_REV_ES2_2)
276 return OMAPDSS_VER_OMAP4430_ES2;
277 else if (cpu_is_omap44xx())
278 return OMAPDSS_VER_OMAP4;
279 else if (soc_is_omap54xx())
280 return OMAPDSS_VER_OMAP5;
281 else
282 return OMAPDSS_VER_UNKNOWN;
283}
284
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000285int __init omap_display_init(struct omap_dss_board_info *board_data)
286{
287 int r = 0;
Kevin Hilman3528c582011-07-21 13:48:45 -0700288 struct platform_device *pdev;
Archit Taneja179e0452011-04-18 09:32:13 +0530289 int i, oh_count;
Archit Taneja179e0452011-04-18 09:32:13 +0530290 const struct omap_dss_hwmod_data *curr_dss_hwmod;
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200291 struct platform_device *dss_pdev;
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300292 enum omapdss_version ver;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000293
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200294 /* create omapdss device */
295
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300296 ver = omap_display_get_version();
297
298 if (ver == OMAPDSS_VER_UNKNOWN) {
299 pr_err("DSS not supported on this SoC\n");
300 return -ENODEV;
301 }
302
303 board_data->version = ver;
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200304 board_data->dsi_enable_pads = omap_dsi_enable_pads;
305 board_data->dsi_disable_pads = omap_dsi_disable_pads;
306 board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count;
307 board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
308
309 omap_display_device.dev.platform_data = board_data;
310
311 r = platform_device_register(&omap_display_device);
312 if (r < 0) {
313 pr_err("Unable to register omapdss device\n");
314 return r;
315 }
316
317 /* create devices for dss hwmods */
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000318
Archit Taneja179e0452011-04-18 09:32:13 +0530319 if (cpu_is_omap24xx()) {
320 curr_dss_hwmod = omap2_dss_hwmod_data;
321 oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
322 } else if (cpu_is_omap34xx()) {
323 curr_dss_hwmod = omap3_dss_hwmod_data;
324 oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
325 } else {
326 curr_dss_hwmod = omap4_dss_hwmod_data;
327 oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
328 }
Mayuresh Janorkar545376e2011-01-27 11:17:04 +0000329
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200330 /*
331 * First create the pdev for dss_core, which is used as a parent device
332 * by the other dss pdevs. Note: dss_core has to be the first item in
333 * the hwmod list.
334 */
335 dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name,
336 curr_dss_hwmod[0].id,
337 curr_dss_hwmod[0].oh_name,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200338 board_data, sizeof(*board_data),
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200339 NULL);
Semwal, Sumitfd4b34f2011-03-01 02:42:13 -0600340
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200341 if (IS_ERR(dss_pdev)) {
342 pr_err("Could not build omap_device for %s\n",
343 curr_dss_hwmod[0].oh_name);
344
345 return PTR_ERR(dss_pdev);
346 }
347
348 for (i = 1; i < oh_count; i++) {
349 pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name,
350 curr_dss_hwmod[i].id,
351 curr_dss_hwmod[i].oh_name,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200352 board_data, sizeof(*board_data),
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200353 dss_pdev);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000354
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200355 if (IS_ERR(pdev)) {
356 pr_err("Could not build omap_device for %s\n",
357 curr_dss_hwmod[i].oh_name);
358
359 return PTR_ERR(pdev);
360 }
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000361 }
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000362
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200363 /* Create devices for DPI and SDI */
364
Tomi Valkeinen35f5df62013-08-29 16:06:27 +0300365 pdev = create_simple_dss_pdev("omapdss_dpi", 0,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200366 board_data, sizeof(*board_data), dss_pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200367 if (IS_ERR(pdev)) {
368 pr_err("Could not build platform_device for omapdss_dpi\n");
369 return PTR_ERR(pdev);
370 }
371
372 if (cpu_is_omap34xx()) {
Tomi Valkeinen35f5df62013-08-29 16:06:27 +0300373 pdev = create_simple_dss_pdev("omapdss_sdi", 0,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200374 board_data, sizeof(*board_data), dss_pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200375 if (IS_ERR(pdev)) {
376 pr_err("Could not build platform_device for omapdss_sdi\n");
377 return PTR_ERR(pdev);
378 }
379 }
380
Archit Taneja7a597432013-09-16 12:48:29 +0530381 /* create DRM device */
382 r = omap_init_drm();
383 if (r < 0) {
384 pr_err("Unable to register omapdrm device\n");
385 return r;
386 }
387
Archit Tanejafc8df752013-09-16 12:48:30 +0530388 /* create vrfb device */
389 r = omap_init_vrfb();
390 if (r < 0) {
391 pr_err("Unable to register omapvrfb device\n");
392 return r;
393 }
394
395 /* create FB device */
396 r = omap_init_fb();
397 if (r < 0) {
398 pr_err("Unable to register omapfb device\n");
399 return r;
400 }
401
Archit Taneja576e5bd2013-09-16 12:48:31 +0530402 /* create V4L2 display device */
403 r = omap_init_vout();
404 if (r < 0) {
405 pr_err("Unable to register omap_vout device\n");
406 return r;
407 }
408
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200409 return 0;
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000410}
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700411
Archit Tanejab923d402011-10-06 18:04:08 -0600412static void dispc_disable_outputs(void)
413{
414 u32 v, irq_mask = 0;
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530415 bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
Archit Tanejab923d402011-10-06 18:04:08 -0600416 int i;
417 struct omap_dss_dispc_dev_attr *da;
418 struct omap_hwmod *oh;
419
420 oh = omap_hwmod_lookup("dss_dispc");
421 if (!oh) {
422 WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
423 return;
424 }
425
426 if (!oh->dev_attr) {
427 pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
428 return;
429 }
430
431 da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
432
433 /* store value of LCDENABLE and DIGITENABLE bits */
434 v = omap_hwmod_read(oh, DISPC_CONTROL);
435 lcd_en = v & LCD_EN_MASK;
436 digit_en = v & DIGIT_EN_MASK;
437
438 /* store value of LCDENABLE for LCD2 */
439 if (da->manager_count > 2) {
440 v = omap_hwmod_read(oh, DISPC_CONTROL2);
441 lcd2_en = v & LCD_EN_MASK;
442 }
443
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530444 /* store value of LCDENABLE for LCD3 */
445 if (da->manager_count > 3) {
446 v = omap_hwmod_read(oh, DISPC_CONTROL3);
447 lcd3_en = v & LCD_EN_MASK;
448 }
449
450 if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
Archit Tanejab923d402011-10-06 18:04:08 -0600451 return; /* no managers currently enabled */
452
453 /*
454 * If any manager was enabled, we need to disable it before
455 * DSS clocks are disabled or DISPC module is reset
456 */
457 if (lcd_en)
458 irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
459
460 if (digit_en) {
461 if (da->has_framedonetv_irq) {
462 irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
463 } else {
464 irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
465 1 << EVSYNC_ODD_IRQ_SHIFT;
466 }
467 }
468
469 if (lcd2_en)
470 irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530471 if (lcd3_en)
472 irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
Archit Tanejab923d402011-10-06 18:04:08 -0600473
474 /*
475 * clear any previous FRAMEDONE, FRAMEDONETV,
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530476 * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
Archit Tanejab923d402011-10-06 18:04:08 -0600477 */
478 omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
479
480 /* disable LCD and TV managers */
481 v = omap_hwmod_read(oh, DISPC_CONTROL);
482 v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
483 omap_hwmod_write(v, oh, DISPC_CONTROL);
484
485 /* disable LCD2 manager */
486 if (da->manager_count > 2) {
487 v = omap_hwmod_read(oh, DISPC_CONTROL2);
488 v &= ~LCD_EN_MASK;
489 omap_hwmod_write(v, oh, DISPC_CONTROL2);
490 }
491
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530492 /* disable LCD3 manager */
493 if (da->manager_count > 3) {
494 v = omap_hwmod_read(oh, DISPC_CONTROL3);
495 v &= ~LCD_EN_MASK;
496 omap_hwmod_write(v, oh, DISPC_CONTROL3);
497 }
498
Archit Tanejab923d402011-10-06 18:04:08 -0600499 i = 0;
500 while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
501 irq_mask) {
502 i++;
503 if (i > FRAMEDONE_IRQ_TIMEOUT) {
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530504 pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
Archit Tanejab923d402011-10-06 18:04:08 -0600505 break;
506 }
507 mdelay(1);
508 }
509}
510
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700511int omap_dss_reset(struct omap_hwmod *oh)
512{
513 struct omap_hwmod_opt_clk *oc;
514 int c = 0;
515 int i, r;
516
517 if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
518 pr_err("dss_core: hwmod data doesn't contain reset data\n");
519 return -EINVAL;
520 }
521
522 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
523 if (oc->_clk)
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600524 clk_prepare_enable(oc->_clk);
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700525
Archit Tanejab923d402011-10-06 18:04:08 -0600526 dispc_disable_outputs();
527
528 /* clear SDI registers */
529 if (cpu_is_omap3430()) {
530 omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
531 omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
532 }
533
534 /*
535 * clear DSS_CONTROL register to switch DSS clock sources to
536 * PRCM clock, if any
537 */
538 omap_hwmod_write(0x0, oh, DSS_CONTROL);
539
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700540 omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
541 & SYSS_RESETDONE_MASK),
542 MAX_MODULE_SOFTRESET_WAIT, c);
543
544 if (c == MAX_MODULE_SOFTRESET_WAIT)
545 pr_warning("dss_core: waiting for reset to finish failed\n");
546 else
547 pr_debug("dss_core: softreset done\n");
548
549 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
550 if (oc->_clk)
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600551 clk_disable_unprepare(oc->_clk);
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700552
553 r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
554
555 return r;
556}
Tomi Valkeinendcdf4072013-03-18 15:50:25 +0200557
558struct device_node * __init omapdss_find_dss_of_node(void)
559{
560 struct device_node *node;
561
562 node = of_find_compatible_node(NULL, NULL, "ti,omap2-dss");
563 if (node)
564 return node;
565
566 node = of_find_compatible_node(NULL, NULL, "ti,omap3-dss");
567 if (node)
568 return node;
569
570 node = of_find_compatible_node(NULL, NULL, "ti,omap4-dss");
571 if (node)
572 return node;
573
574 return NULL;
575}
576
577int __init omapdss_init_of(void)
578{
579 int r;
580 enum omapdss_version ver;
581 struct device_node *node;
582 struct platform_device *pdev;
583
584 static struct omap_dss_board_info board_data = {
585 .dsi_enable_pads = omap_dsi_enable_pads,
586 .dsi_disable_pads = omap_dsi_disable_pads,
587 .get_context_loss_count = omap_pm_get_dev_context_loss_count,
588 .set_min_bus_tput = omap_dss_set_min_bus_tput,
589 };
590
591 /* only create dss helper devices if dss is enabled in the .dts */
592
593 node = omapdss_find_dss_of_node();
594 if (!node)
595 return 0;
596
597 if (!of_device_is_available(node))
598 return 0;
599
600 ver = omap_display_get_version();
601
602 if (ver == OMAPDSS_VER_UNKNOWN) {
603 pr_err("DSS not supported on this SoC\n");
604 return -ENODEV;
605 }
606
607 pdev = of_find_device_by_node(node);
608
609 if (!pdev) {
610 pr_err("Unable to find DSS platform device\n");
611 return -ENODEV;
612 }
613
614 r = of_platform_populate(node, NULL, NULL, &pdev->dev);
615 if (r) {
616 pr_err("Unable to populate DSS submodule devices\n");
617 return r;
618 }
619
620 board_data.version = ver;
621
622 omap_display_device.dev.platform_data = &board_data;
623
624 r = platform_device_register(&omap_display_device);
625 if (r < 0) {
626 pr_err("Unable to register omapdss device\n");
627 return r;
628 }
629
630 /* create DRM device */
631 r = omap_init_drm();
632 if (r < 0) {
633 pr_err("Unable to register omapdrm device\n");
634 return r;
635 }
636
637 /* create vrfb device */
638 r = omap_init_vrfb();
639 if (r < 0) {
640 pr_err("Unable to register omapvrfb device\n");
641 return r;
642 }
643
644 /* create FB device */
645 r = omap_init_fb();
646 if (r < 0) {
647 pr_err("Unable to register omapfb device\n");
648 return r;
649 }
650
651 /* create V4L2 display device */
652 r = omap_init_vout();
653 if (r < 0) {
654 pr_err("Unable to register omap_vout device\n");
655 return r;
656 }
657
658 return 0;
659}