blob: 64325d8ddd4018496763a6a7d457e7daab41d7e2 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Ben Dooks6ae53432016-06-08 19:31:10 +010057#ifdef CONFIG_BIG_ENDIAN
58#warning "revisit driver if we can enable big-endian ptes"
59#endif
60
Marek Szyprowski740a01e2016-02-18 15:12:58 +010061/*
62 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
63 * v5.0 introduced support for 36bit physical address space by shifting
64 * all page entry values by 4 bits.
65 * All SYSMMU controllers in the system support the address spaces of the same
66 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
67 * value (0 or 4).
68 */
69static short PG_ENT_SHIFT = -1;
70#define SYSMMU_PG_ENT_SHIFT 0
71#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090072
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +010073static const sysmmu_pte_t *LV1_PROT;
74static const sysmmu_pte_t SYSMMU_LV1_PROT[] = {
75 ((0 << 15) | (0 << 10)), /* no access */
76 ((1 << 15) | (1 << 10)), /* IOMMU_READ only */
77 ((0 << 15) | (1 << 10)), /* IOMMU_WRITE not supported, use read/write */
78 ((0 << 15) | (1 << 10)), /* IOMMU_READ | IOMMU_WRITE */
79};
80static const sysmmu_pte_t SYSMMU_V5_LV1_PROT[] = {
81 (0 << 4), /* no access */
82 (1 << 4), /* IOMMU_READ only */
83 (2 << 4), /* IOMMU_WRITE only */
84 (3 << 4), /* IOMMU_READ | IOMMU_WRITE */
85};
86
87static const sysmmu_pte_t *LV2_PROT;
88static const sysmmu_pte_t SYSMMU_LV2_PROT[] = {
89 ((0 << 9) | (0 << 4)), /* no access */
90 ((1 << 9) | (1 << 4)), /* IOMMU_READ only */
91 ((0 << 9) | (1 << 4)), /* IOMMU_WRITE not supported, use read/write */
92 ((0 << 9) | (1 << 4)), /* IOMMU_READ | IOMMU_WRITE */
93};
94static const sysmmu_pte_t SYSMMU_V5_LV2_PROT[] = {
95 (0 << 2), /* no access */
96 (1 << 2), /* IOMMU_READ only */
97 (2 << 2), /* IOMMU_WRITE only */
98 (3 << 2), /* IOMMU_READ | IOMMU_WRITE */
99};
100
101#define SYSMMU_SUPPORTED_PROT_BITS (IOMMU_READ | IOMMU_WRITE)
102
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100103#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
104#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
105#define section_offs(iova) (iova & (SECT_SIZE - 1))
106#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
107#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
108#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
109#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900110
111#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +0530112#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +0900113
Cho KyongHod09d78f2014-05-12 11:44:58 +0530114static u32 lv1ent_offset(sysmmu_iova_t iova)
115{
116 return iova >> SECT_ORDER;
117}
118
119static u32 lv2ent_offset(sysmmu_iova_t iova)
120{
121 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
122}
123
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100124#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +0530125#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +0900126
127#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100128#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +0900129
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100130#define mk_lv1ent_sect(pa, prot) ((pa >> PG_ENT_SHIFT) | LV1_PROT[prot] | 2)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100131#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100132#define mk_lv2ent_lpage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 1)
133#define mk_lv2ent_spage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900134
135#define CTRL_ENABLE 0x5
136#define CTRL_BLOCK 0x7
137#define CTRL_DISABLE 0x0
138
Cho KyongHoeeb51842014-05-12 11:45:03 +0530139#define CFG_LRU 0x1
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100140#define CFG_EAP (1 << 2)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530141#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530142#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
143#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
144#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
145
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100146/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900147#define REG_MMU_CTRL 0x000
148#define REG_MMU_CFG 0x004
149#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100150#define REG_MMU_VERSION 0x034
151
152#define MMU_MAJ_VER(val) ((val) >> 7)
153#define MMU_MIN_VER(val) ((val) & 0x7F)
154#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
155
156#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
157
158/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900159#define REG_MMU_FLUSH 0x00C
160#define REG_MMU_FLUSH_ENTRY 0x010
161#define REG_PT_BASE_ADDR 0x014
162#define REG_INT_STATUS 0x018
163#define REG_INT_CLEAR 0x01C
164
165#define REG_PAGE_FAULT_ADDR 0x024
166#define REG_AW_FAULT_ADDR 0x028
167#define REG_AR_FAULT_ADDR 0x02C
168#define REG_DEFAULT_SLAVE_ADDR 0x030
169
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100170/* v5.x registers */
171#define REG_V5_PT_BASE_PFN 0x00C
172#define REG_V5_MMU_FLUSH_ALL 0x010
173#define REG_V5_MMU_FLUSH_ENTRY 0x014
174#define REG_V5_INT_STATUS 0x060
175#define REG_V5_INT_CLEAR 0x064
176#define REG_V5_FAULT_AR_VA 0x070
177#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900178
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530179#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
180
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100181static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530182static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530183static sysmmu_pte_t *zero_lv2_table;
184#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530185
Cho KyongHod09d78f2014-05-12 11:44:58 +0530186static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900187{
188 return pgtable + lv1ent_offset(iova);
189}
190
Cho KyongHod09d78f2014-05-12 11:44:58 +0530191static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900192{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530193 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530194 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900195}
196
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100197/*
198 * IOMMU fault information register
199 */
200struct sysmmu_fault_info {
201 unsigned int bit; /* bit number in STATUS register */
202 unsigned short addr_reg; /* register to read VA fault address */
203 const char *name; /* human readable fault name */
204 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900205};
206
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100207static const struct sysmmu_fault_info sysmmu_faults[] = {
208 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
209 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
210 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
211 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
212 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
213 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
214 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
215 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900216};
217
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100218static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
219 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
220 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
221 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
222 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
223 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
224 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
225 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
226 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
227 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
228 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
229};
230
Marek Szyprowski2860af32015-05-19 15:20:31 +0200231/*
232 * This structure is attached to dev.archdata.iommu of the master device
233 * on device add, contains a list of SYSMMU controllers defined by device tree,
234 * which are bound to given master device. It is usually referenced by 'owner'
235 * pointer.
236*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530237struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200238 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100239 struct iommu_domain *domain; /* domain this device is attached */
Marek Szyprowski9b265532016-11-14 11:08:11 +0100240 struct mutex rpm_lock; /* for runtime pm of all sysmmus */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530241};
242
Marek Szyprowski2860af32015-05-19 15:20:31 +0200243/*
244 * This structure exynos specific generalization of struct iommu_domain.
245 * It contains list of SYSMMU controllers from all master devices, which has
246 * been attached to this domain and page tables of IO address space defined by
247 * it. It is usually referenced by 'domain' pointer.
248 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900249struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200250 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
251 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
252 short *lv2entcnt; /* free lv2 entry counter for each section */
253 spinlock_t lock; /* lock for modyfying list of clients */
254 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100255 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900256};
257
Marek Szyprowski2860af32015-05-19 15:20:31 +0200258/*
259 * This structure hold all data of a single SYSMMU controller, this includes
260 * hw resources like registers and clocks, pointers and list nodes to connect
261 * it to all other structures, internal state and parameters read from device
262 * tree. It is usually referenced by 'data' pointer.
263 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900264struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200265 struct device *sysmmu; /* SYSMMU controller device */
266 struct device *master; /* master device (owner) */
267 void __iomem *sfrbase; /* our registers */
268 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100269 struct clk *aclk; /* SYSMMU's aclk clock */
270 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200271 struct clk *clk_master; /* master's device clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200272 spinlock_t lock; /* lock for modyfying state */
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100273 bool active; /* current status */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200274 struct exynos_iommu_domain *domain; /* domain we belong to */
275 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200276 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200277 phys_addr_t pgtable; /* assigned page table structure */
278 unsigned int version; /* our version */
Joerg Roedeld2c302b2017-02-03 13:23:42 +0100279
280 struct iommu_device iommu; /* IOMMU core handle */
KyongHo Cho2a965362012-05-12 05:56:09 +0900281};
282
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100283static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
284{
285 return container_of(dom, struct exynos_iommu_domain, domain);
286}
287
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100288static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900289{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100290 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900291}
292
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100293static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900294{
295 int i = 120;
296
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100297 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
298 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900299 --i;
300
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100301 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100302 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900303 return false;
304 }
305
306 return true;
307}
308
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100309static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900310{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100311 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100312 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100313 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100314 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900315}
316
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100317static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530318 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900319{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530320 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530321
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530322 for (i = 0; i < num_inv; i++) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100323 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100324 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100325 data->sfrbase + REG_MMU_FLUSH_ENTRY);
326 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100327 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100328 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530329 iova += SPAGE_SIZE;
330 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900331}
332
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100333static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900334{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100335 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100336 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100337 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100338 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100339 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900340
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100341 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900342}
343
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200344static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
345{
346 BUG_ON(clk_prepare_enable(data->clk_master));
347 BUG_ON(clk_prepare_enable(data->clk));
348 BUG_ON(clk_prepare_enable(data->pclk));
349 BUG_ON(clk_prepare_enable(data->aclk));
350}
351
352static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
353{
354 clk_disable_unprepare(data->aclk);
355 clk_disable_unprepare(data->pclk);
356 clk_disable_unprepare(data->clk);
357 clk_disable_unprepare(data->clk_master);
358}
359
Marek Szyprowski850d3132016-02-18 15:12:56 +0100360static void __sysmmu_get_version(struct sysmmu_drvdata *data)
361{
362 u32 ver;
363
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200364 __sysmmu_enable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100365
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100366 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100367
368 /* controllers on some SoCs don't report proper version */
369 if (ver == 0x80000001u)
370 data->version = MAKE_MMU_VER(1, 0);
371 else
372 data->version = MMU_RAW_VER(ver);
373
374 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
375 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
376
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200377 __sysmmu_disable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100378}
379
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100380static void show_fault_information(struct sysmmu_drvdata *data,
381 const struct sysmmu_fault_info *finfo,
382 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900383{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530384 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900385
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100386 dev_err(data->sysmmu, "%s FAULT occurred at %#x (page table base: %pa)\n",
387 finfo->name, fault_addr, &data->pgtable);
388 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
389 dev_err(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900390 if (lv1ent_page(ent)) {
391 ent = page_entry(ent, fault_addr);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100392 dev_err(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900393 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900394}
395
396static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
397{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530398 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900399 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100400 const struct sysmmu_fault_info *finfo;
401 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100402 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100403 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530404 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900405
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100406 WARN_ON(!data->active);
KyongHo Cho2a965362012-05-12 05:56:09 +0900407
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100408 if (MMU_MAJ_VER(data->version) < 5) {
409 reg_status = REG_INT_STATUS;
410 reg_clear = REG_INT_CLEAR;
411 finfo = sysmmu_faults;
412 n = ARRAY_SIZE(sysmmu_faults);
413 } else {
414 reg_status = REG_V5_INT_STATUS;
415 reg_clear = REG_V5_INT_CLEAR;
416 finfo = sysmmu_v5_faults;
417 n = ARRAY_SIZE(sysmmu_v5_faults);
418 }
419
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530420 spin_lock(&data->lock);
421
Marek Szyprowskib398af22016-02-18 15:12:51 +0100422 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530423
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100424 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100425 for (i = 0; i < n; i++, finfo++)
426 if (finfo->bit == itype)
427 break;
428 /* unknown/unsupported fault */
429 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900430
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100431 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100432 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100433 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900434
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100435 if (data->domain)
436 ret = report_iommu_fault(&data->domain->domain,
437 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530438 /* fault is not recovered by fault handler */
439 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900440
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100441 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530442
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100443 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900444
Marek Szyprowskib398af22016-02-18 15:12:51 +0100445 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530446
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530447 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900448
449 return IRQ_HANDLED;
450}
451
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100452static void __sysmmu_disable(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900453{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530454 unsigned long flags;
455
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100456 clk_enable(data->clk_master);
457
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530458 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100459 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
460 writel(0, data->sfrbase + REG_MMU_CFG);
461 data->active = false;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530462 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900463
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100464 __sysmmu_disable_clocks(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900465}
466
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530467static void __sysmmu_init_config(struct sysmmu_drvdata *data)
468{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100469 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530470
Marek Szyprowski83addec2016-02-18 15:12:54 +0100471 if (data->version <= MAKE_MMU_VER(3, 1))
472 cfg = CFG_LRU | CFG_QOS(15);
473 else if (data->version <= MAKE_MMU_VER(3, 2))
474 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
475 else
476 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530477
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100478 cfg |= CFG_EAP; /* enable access protection bits check */
479
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100480 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530481}
482
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100483static void __sysmmu_enable(struct sysmmu_drvdata *data)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530484{
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100485 unsigned long flags;
486
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200487 __sysmmu_enable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530488
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100489 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100490 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530491 __sysmmu_init_config(data);
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100492 __sysmmu_set_ptbase(data, data->pgtable);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100493 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100494 data->active = true;
495 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530496
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200497 /*
498 * SYSMMU driver keeps master's clock enabled only for the short
499 * time, while accessing the registers. For performing address
500 * translation during DMA transaction it relies on the client
501 * driver to enable it.
502 */
Marek Szyprowskib398af22016-02-18 15:12:51 +0100503 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530504}
505
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200506static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530507 sysmmu_iova_t iova)
508{
509 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530510
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530511 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100512 if (data->active && data->version >= MAKE_MMU_VER(3, 3)) {
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200513 clk_enable(data->clk_master);
514 __sysmmu_tlb_invalidate_entry(data, iova, 1);
515 clk_disable(data->clk_master);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100516 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530517 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530518}
519
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200520static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
521 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900522{
523 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900524
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530525 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100526 if (data->active) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530527 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530528
Marek Szyprowskib398af22016-02-18 15:12:51 +0100529 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530530
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530531 /*
532 * L2TLB invalidation required
533 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530534 * 64KB page: 16 invalidations
535 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530536 * because it is set-associative TLB
537 * with 8-way and 64 sets.
538 * 1MB page can be cached in one of all sets.
539 * 64KB page can be one of 16 consecutive sets.
540 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200541 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530542 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
543
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100544 if (sysmmu_block(data)) {
545 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
546 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900547 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100548 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900549 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530550 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900551}
552
Marek Szyprowski96f66552016-05-23 13:01:27 +0200553static struct iommu_ops exynos_iommu_ops;
554
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530555static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900556{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530557 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530558 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900559 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530560 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900561
Cho KyongHo46c16d12014-05-12 11:44:54 +0530562 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
563 if (!data)
564 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900565
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530566 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530567 data->sfrbase = devm_ioremap_resource(dev, res);
568 if (IS_ERR(data->sfrbase))
569 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530570
Cho KyongHo46c16d12014-05-12 11:44:54 +0530571 irq = platform_get_irq(pdev, 0);
572 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530573 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530574 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530575 }
576
Cho KyongHo46c16d12014-05-12 11:44:54 +0530577 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530578 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900579 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530580 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
581 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900582 }
583
Cho KyongHo46c16d12014-05-12 11:44:54 +0530584 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200585 if (PTR_ERR(data->clk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100586 data->clk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200587 else if (IS_ERR(data->clk))
588 return PTR_ERR(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100589
590 data->aclk = devm_clk_get(dev, "aclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200591 if (PTR_ERR(data->aclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100592 data->aclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200593 else if (IS_ERR(data->aclk))
594 return PTR_ERR(data->aclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100595
596 data->pclk = devm_clk_get(dev, "pclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200597 if (PTR_ERR(data->pclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100598 data->pclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200599 else if (IS_ERR(data->pclk))
600 return PTR_ERR(data->pclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100601
602 if (!data->clk && (!data->aclk || !data->pclk)) {
603 dev_err(dev, "Failed to get device clock(s)!\n");
604 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900605 }
606
Cho KyongHo70605872014-05-12 11:44:55 +0530607 data->clk_master = devm_clk_get(dev, "master");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200608 if (PTR_ERR(data->clk_master) == -ENOENT)
Marek Szyprowskib398af22016-02-18 15:12:51 +0100609 data->clk_master = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200610 else if (IS_ERR(data->clk_master))
611 return PTR_ERR(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530612
KyongHo Cho2a965362012-05-12 05:56:09 +0900613 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530614 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900615
Joerg Roedeld2c302b2017-02-03 13:23:42 +0100616 ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
617 dev_name(data->sysmmu));
618 if (ret)
619 return ret;
620
621 iommu_device_set_ops(&data->iommu, &exynos_iommu_ops);
622 iommu_device_set_fwnode(&data->iommu, &dev->of_node->fwnode);
623
624 ret = iommu_device_register(&data->iommu);
625 if (ret)
626 return ret;
627
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530628 platform_set_drvdata(pdev, data);
629
Marek Szyprowski850d3132016-02-18 15:12:56 +0100630 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100631 if (PG_ENT_SHIFT < 0) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100632 if (MMU_MAJ_VER(data->version) < 5) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100633 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100634 LV1_PROT = SYSMMU_LV1_PROT;
635 LV2_PROT = SYSMMU_LV2_PROT;
636 } else {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100637 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100638 LV1_PROT = SYSMMU_V5_LV1_PROT;
639 LV2_PROT = SYSMMU_V5_LV2_PROT;
640 }
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100641 }
642
Cho KyongHof4723ec2014-05-12 11:44:52 +0530643 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900644
Marek Szyprowski96f66552016-05-23 13:01:27 +0200645 of_iommu_set_ops(dev->of_node, &exynos_iommu_ops);
646
KyongHo Cho2a965362012-05-12 05:56:09 +0900647 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900648}
649
Marek Szyprowski9b265532016-11-14 11:08:11 +0100650static int __maybe_unused exynos_sysmmu_suspend(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200651{
652 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100653 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200654
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100655 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100656 struct exynos_iommu_owner *owner = master->archdata.iommu;
657
658 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100659 if (data->domain) {
660 dev_dbg(data->sysmmu, "saving state\n");
661 __sysmmu_disable(data);
662 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100663 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200664 }
665 return 0;
666}
667
Marek Szyprowski9b265532016-11-14 11:08:11 +0100668static int __maybe_unused exynos_sysmmu_resume(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200669{
670 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100671 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200672
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100673 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100674 struct exynos_iommu_owner *owner = master->archdata.iommu;
675
676 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100677 if (data->domain) {
678 dev_dbg(data->sysmmu, "restoring state\n");
679 __sysmmu_enable(data);
680 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100681 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200682 }
683 return 0;
684}
Marek Szyprowski622015e2015-05-19 15:20:35 +0200685
686static const struct dev_pm_ops sysmmu_pm_ops = {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100687 SET_RUNTIME_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume, NULL)
Marek Szyprowski2f5f44f2016-11-14 11:08:12 +0100688 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
689 pm_runtime_force_resume)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200690};
691
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530692static const struct of_device_id sysmmu_of_match[] __initconst = {
693 { .compatible = "samsung,exynos-sysmmu", },
694 { },
695};
696
697static struct platform_driver exynos_sysmmu_driver __refdata = {
698 .probe = exynos_sysmmu_probe,
699 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900700 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530701 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200702 .pm = &sysmmu_pm_ops,
Marek Szyprowskib54b8742016-05-20 15:48:21 +0200703 .suppress_bind_attrs = true,
KyongHo Cho2a965362012-05-12 05:56:09 +0900704 }
705};
706
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100707static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900708{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100709 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
710 DMA_TO_DEVICE);
Ben Dooks6ae53432016-06-08 19:31:10 +0100711 *ent = cpu_to_le32(val);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100712 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
713 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900714}
715
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100716static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900717{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200718 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100719 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530720 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900721
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100722 /* Check if correct PTE offsets are initialized */
723 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900724
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200725 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
726 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100727 return NULL;
728
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100729 if (type == IOMMU_DOMAIN_DMA) {
730 if (iommu_get_dma_cookie(&domain->domain) != 0)
731 goto err_pgtable;
732 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
733 goto err_pgtable;
734 }
735
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200736 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
737 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100738 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900739
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200740 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
741 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900742 goto err_counter;
743
Sachin Kamatf171aba2014-08-04 10:06:28 +0530744 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530745 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200746 domain->pgtable[i + 0] = ZERO_LV2LINK;
747 domain->pgtable[i + 1] = ZERO_LV2LINK;
748 domain->pgtable[i + 2] = ZERO_LV2LINK;
749 domain->pgtable[i + 3] = ZERO_LV2LINK;
750 domain->pgtable[i + 4] = ZERO_LV2LINK;
751 domain->pgtable[i + 5] = ZERO_LV2LINK;
752 domain->pgtable[i + 6] = ZERO_LV2LINK;
753 domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530754 }
755
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100756 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
757 DMA_TO_DEVICE);
758 /* For mapping page table entries we rely on dma == phys */
759 BUG_ON(handle != virt_to_phys(domain->pgtable));
KyongHo Cho2a965362012-05-12 05:56:09 +0900760
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200761 spin_lock_init(&domain->lock);
762 spin_lock_init(&domain->pgtablelock);
763 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900764
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200765 domain->domain.geometry.aperture_start = 0;
766 domain->domain.geometry.aperture_end = ~0UL;
767 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200768
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200769 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900770
771err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200772 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100773err_dma_cookie:
774 if (type == IOMMU_DOMAIN_DMA)
775 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900776err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200777 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100778 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900779}
780
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200781static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900782{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200783 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200784 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900785 unsigned long flags;
786 int i;
787
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200788 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900789
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200790 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900791
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200792 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100793 spin_lock(&data->lock);
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100794 __sysmmu_disable(data);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100795 data->pgtable = 0;
796 data->domain = NULL;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200797 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100798 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900799 }
800
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200801 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900802
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100803 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
804 iommu_put_dma_cookie(iommu_domain);
805
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100806 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
807 DMA_TO_DEVICE);
808
KyongHo Cho2a965362012-05-12 05:56:09 +0900809 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100810 if (lv1ent_page(domain->pgtable + i)) {
811 phys_addr_t base = lv2table_base(domain->pgtable + i);
812
813 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
814 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530815 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100816 phys_to_virt(base));
817 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900818
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200819 free_pages((unsigned long)domain->pgtable, 2);
820 free_pages((unsigned long)domain->lv2entcnt, 1);
821 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900822}
823
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100824static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
825 struct device *dev)
826{
827 struct exynos_iommu_owner *owner = dev->archdata.iommu;
828 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
829 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
830 struct sysmmu_drvdata *data, *next;
831 unsigned long flags;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100832
833 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
834 return;
835
Marek Szyprowski9b265532016-11-14 11:08:11 +0100836 mutex_lock(&owner->rpm_lock);
837
838 list_for_each_entry(data, &owner->controllers, owner_node) {
839 pm_runtime_get_noresume(data->sysmmu);
840 if (pm_runtime_active(data->sysmmu))
841 __sysmmu_disable(data);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100842 pm_runtime_put(data->sysmmu);
843 }
844
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100845 spin_lock_irqsave(&domain->lock, flags);
846 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100847 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100848 data->pgtable = 0;
849 data->domain = NULL;
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100850 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100851 spin_unlock(&data->lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100852 }
Marek Szyprowskie1172302016-11-14 11:08:10 +0100853 owner->domain = NULL;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100854 spin_unlock_irqrestore(&domain->lock, flags);
855
Marek Szyprowski9b265532016-11-14 11:08:11 +0100856 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100857
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100858 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n", __func__,
859 &pagetable);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100860}
861
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200862static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900863 struct device *dev)
864{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530865 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200866 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200867 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200868 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900869 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900870
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200871 if (!has_sysmmu(dev))
872 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900873
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100874 if (owner->domain)
875 exynos_iommu_detach_device(owner->domain, dev);
876
Marek Szyprowski9b265532016-11-14 11:08:11 +0100877 mutex_lock(&owner->rpm_lock);
878
Marek Szyprowskie1172302016-11-14 11:08:10 +0100879 spin_lock_irqsave(&domain->lock, flags);
Marek Szyprowski1b092052015-05-19 15:20:33 +0200880 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100881 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100882 data->pgtable = pagetable;
883 data->domain = domain;
Marek Szyprowskie1172302016-11-14 11:08:10 +0100884 list_add_tail(&data->domain_node, &domain->clients);
885 spin_unlock(&data->lock);
886 }
887 owner->domain = iommu_domain;
888 spin_unlock_irqrestore(&domain->lock, flags);
889
890 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100891 pm_runtime_get_noresume(data->sysmmu);
892 if (pm_runtime_active(data->sysmmu))
893 __sysmmu_enable(data);
894 pm_runtime_put(data->sysmmu);
895 }
896
897 mutex_unlock(&owner->rpm_lock);
898
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100899 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa\n", __func__,
900 &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530901
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100902 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900903}
904
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200905static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530906 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900907{
Cho KyongHo61128f02014-05-12 11:44:47 +0530908 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530909 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530910 return ERR_PTR(-EADDRINUSE);
911 }
912
KyongHo Cho2a965362012-05-12 05:56:09 +0900913 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530914 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530915 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900916
Cho KyongHo734c3c72014-05-12 11:44:48 +0530917 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100918 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900919 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530920 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900921
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100922 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700923 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900924 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100925 dma_map_single(dma_dev, pent, LV2TABLE_SIZE, DMA_TO_DEVICE);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530926
927 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530928 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
929 * FLPD cache may cache the address of zero_l2_table. This
930 * function replaces the zero_l2_table with new L2 page table
931 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530932 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530933 * cache may still cache zero_l2_table for the valid area
934 * instead of new L2 page table that has the mapping
935 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530936 * Thus any replacement of zero_l2_table with other valid L2
937 * page table must involve FLPD cache invalidation for System
938 * MMU v3.3.
939 * FLPD cache invalidation is performed with TLB invalidation
940 * by VPN without blocking. It is safe to invalidate TLB without
941 * blocking because the target address of TLB invalidation is
942 * not currently mapped.
943 */
944 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200945 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530946
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200947 spin_lock(&domain->lock);
948 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200949 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200950 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530951 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900952 }
953
954 return page_entry(sent, iova);
955}
956
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200957static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530958 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100959 phys_addr_t paddr, int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900960{
Cho KyongHo61128f02014-05-12 11:44:47 +0530961 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530962 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530963 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900964 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530965 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900966
967 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530968 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530969 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530970 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900971 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530972 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900973
Cho KyongHo734c3c72014-05-12 11:44:48 +0530974 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900975 *pgcnt = 0;
976 }
977
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100978 update_pte(sent, mk_lv1ent_sect(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +0900979
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200980 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530981 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200982 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530983 /*
984 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
985 * entry by speculative prefetch of SLPD which has no mapping.
986 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200987 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200988 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530989 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200990 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530991
KyongHo Cho2a965362012-05-12 05:56:09 +0900992 return 0;
993}
994
Cho KyongHod09d78f2014-05-12 11:44:58 +0530995static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100996 int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900997{
998 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530999 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +09001000 return -EADDRINUSE;
1001
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001002 update_pte(pent, mk_lv2ent_spage(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +09001003 *pgcnt -= 1;
1004 } else { /* size == LPAGE_SIZE */
1005 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001006 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301007
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001008 dma_sync_single_for_cpu(dma_dev, pent_base,
1009 sizeof(*pent) * SPAGES_PER_LPAGE,
1010 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001011 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301012 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301013 if (i > 0)
1014 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001015 return -EADDRINUSE;
1016 }
1017
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001018 *pent = mk_lv2ent_lpage(paddr, prot);
KyongHo Cho2a965362012-05-12 05:56:09 +09001019 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001020 dma_sync_single_for_device(dma_dev, pent_base,
1021 sizeof(*pent) * SPAGES_PER_LPAGE,
1022 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001023 *pgcnt -= SPAGES_PER_LPAGE;
1024 }
1025
1026 return 0;
1027}
1028
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301029/*
1030 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1031 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301032 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301033 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301034 * However, the logic has a bug that while caching faulty page table entries,
1035 * System MMU reports page fault if the cached fault entry is hit even though
1036 * the fault entry is updated to a valid entry after the entry is cached.
1037 * To prevent caching faulty page table entries which may be updated to valid
1038 * entries later, the virtual memory manager should care about the workaround
1039 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301040 *
1041 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301042 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301043 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301044 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301045 * the following sizes for System MMU v3.1 and v3.2.
1046 * System MMU v3.1: 128KiB
1047 * System MMU v3.2: 256KiB
1048 *
1049 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301050 * more workarounds.
1051 * - Any two consecutive I/O virtual regions must have a hole of size larger
1052 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301053 * - Start address of an I/O virtual region must be aligned by 128KiB.
1054 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001055static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1056 unsigned long l_iova, phys_addr_t paddr, size_t size,
1057 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001058{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001059 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301060 sysmmu_pte_t *entry;
1061 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001062 unsigned long flags;
1063 int ret = -ENOMEM;
1064
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001065 BUG_ON(domain->pgtable == NULL);
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001066 prot &= SYSMMU_SUPPORTED_PROT_BITS;
KyongHo Cho2a965362012-05-12 05:56:09 +09001067
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001068 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001069
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001070 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001071
1072 if (size == SECT_SIZE) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001073 ret = lv1set_section(domain, entry, iova, paddr, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001074 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001075 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301076 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001077
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001078 pent = alloc_lv2entry(domain, entry, iova,
1079 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001080
Cho KyongHo61128f02014-05-12 11:44:47 +05301081 if (IS_ERR(pent))
1082 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001083 else
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001084 ret = lv2set_page(pent, paddr, size, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001085 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001086 }
1087
Cho KyongHo61128f02014-05-12 11:44:47 +05301088 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301089 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1090 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001091
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001092 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001093
1094 return ret;
1095}
1096
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001097static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1098 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301099{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001100 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301101 unsigned long flags;
1102
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001103 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301104
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001105 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001106 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301107
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001108 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301109}
1110
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001111static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1112 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001113{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001114 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301115 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1116 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301117 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301118 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001119
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001120 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001121
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001122 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001123
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001124 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001125
1126 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301127 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301128 err_pgsize = SECT_SIZE;
1129 goto err;
1130 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001131
Sachin Kamatf171aba2014-08-04 10:06:28 +05301132 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001133 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001134 size = SECT_SIZE;
1135 goto done;
1136 }
1137
1138 if (unlikely(lv1ent_fault(ent))) {
1139 if (size > SECT_SIZE)
1140 size = SECT_SIZE;
1141 goto done;
1142 }
1143
1144 /* lv1ent_page(sent) == true here */
1145
1146 ent = page_entry(ent, iova);
1147
1148 if (unlikely(lv2ent_fault(ent))) {
1149 size = SPAGE_SIZE;
1150 goto done;
1151 }
1152
1153 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001154 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001155 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001156 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001157 goto done;
1158 }
1159
1160 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301161 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301162 err_pgsize = LPAGE_SIZE;
1163 goto err;
1164 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001165
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001166 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1167 sizeof(*ent) * SPAGES_PER_LPAGE,
1168 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001169 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001170 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1171 sizeof(*ent) * SPAGES_PER_LPAGE,
1172 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001173 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001174 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001175done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001176 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001177
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001178 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001179
KyongHo Cho2a965362012-05-12 05:56:09 +09001180 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301181err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001182 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301183
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301184 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1185 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301186
1187 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001188}
1189
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001190static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05301191 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001192{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001193 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301194 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001195 unsigned long flags;
1196 phys_addr_t phys = 0;
1197
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001198 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001199
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001200 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001201
1202 if (lv1ent_section(entry)) {
1203 phys = section_phys(entry) + section_offs(iova);
1204 } else if (lv1ent_page(entry)) {
1205 entry = page_entry(entry, iova);
1206
1207 if (lv2ent_large(entry))
1208 phys = lpage_phys(entry) + lpage_offs(iova);
1209 else if (lv2ent_small(entry))
1210 phys = spage_phys(entry) + spage_offs(iova);
1211 }
1212
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001213 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001214
1215 return phys;
1216}
1217
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001218static struct iommu_group *get_device_iommu_group(struct device *dev)
1219{
1220 struct iommu_group *group;
1221
1222 group = iommu_group_get(dev);
1223 if (!group)
1224 group = iommu_group_alloc();
1225
1226 return group;
1227}
1228
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301229static int exynos_iommu_add_device(struct device *dev)
1230{
1231 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301232
Marek Szyprowski06801db2015-05-19 15:20:32 +02001233 if (!has_sysmmu(dev))
1234 return -ENODEV;
1235
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001236 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301237
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001238 if (IS_ERR(group))
1239 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301240
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301241 iommu_group_put(group);
1242
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001243 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301244}
1245
1246static void exynos_iommu_remove_device(struct device *dev)
1247{
Marek Szyprowski06801db2015-05-19 15:20:32 +02001248 if (!has_sysmmu(dev))
1249 return;
1250
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301251 iommu_group_remove_device(dev);
1252}
1253
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001254static int exynos_iommu_of_xlate(struct device *dev,
1255 struct of_phandle_args *spec)
1256{
1257 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1258 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
1259 struct sysmmu_drvdata *data;
1260
1261 if (!sysmmu)
1262 return -ENODEV;
1263
1264 data = platform_get_drvdata(sysmmu);
1265 if (!data)
1266 return -ENODEV;
1267
1268 if (!owner) {
1269 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1270 if (!owner)
1271 return -ENOMEM;
1272
1273 INIT_LIST_HEAD(&owner->controllers);
Marek Szyprowski9b265532016-11-14 11:08:11 +01001274 mutex_init(&owner->rpm_lock);
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001275 dev->archdata.iommu = owner;
1276 }
1277
1278 list_add_tail(&data->owner_node, &owner->controllers);
Marek Szyprowski92798b42016-11-14 11:08:09 +01001279 data->master = dev;
Marek Szyprowski2f5f44f2016-11-14 11:08:12 +01001280
1281 /*
1282 * SYSMMU will be runtime activated via device link (dependency) to its
1283 * master device, so there are no direct calls to pm_runtime_get/put
1284 * in this driver.
1285 */
1286 device_link_add(dev, data->sysmmu, DL_FLAG_PM_RUNTIME);
1287
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001288 return 0;
1289}
1290
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001291static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001292 .domain_alloc = exynos_iommu_domain_alloc,
1293 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001294 .attach_dev = exynos_iommu_attach_device,
1295 .detach_dev = exynos_iommu_detach_device,
1296 .map = exynos_iommu_map,
1297 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001298 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001299 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001300 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001301 .add_device = exynos_iommu_add_device,
1302 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001303 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001304 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001305};
1306
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001307static bool init_done;
1308
KyongHo Cho2a965362012-05-12 05:56:09 +09001309static int __init exynos_iommu_init(void)
1310{
1311 int ret;
1312
Cho KyongHo734c3c72014-05-12 11:44:48 +05301313 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1314 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1315 if (!lv2table_kmem_cache) {
1316 pr_err("%s: Failed to create kmem cache\n", __func__);
1317 return -ENOMEM;
1318 }
1319
KyongHo Cho2a965362012-05-12 05:56:09 +09001320 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301321 if (ret) {
1322 pr_err("%s: Failed to register driver\n", __func__);
1323 goto err_reg_driver;
1324 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001325
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301326 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1327 if (zero_lv2_table == NULL) {
1328 pr_err("%s: Failed to allocate zero level2 page table\n",
1329 __func__);
1330 ret = -ENOMEM;
1331 goto err_zero_lv2;
1332 }
1333
Cho KyongHo734c3c72014-05-12 11:44:48 +05301334 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1335 if (ret) {
1336 pr_err("%s: Failed to register exynos-iommu driver.\n",
1337 __func__);
1338 goto err_set_iommu;
1339 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001340
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001341 init_done = true;
1342
Cho KyongHo734c3c72014-05-12 11:44:48 +05301343 return 0;
1344err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301345 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1346err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301347 platform_driver_unregister(&exynos_sysmmu_driver);
1348err_reg_driver:
1349 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001350 return ret;
1351}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001352
1353static int __init exynos_iommu_of_setup(struct device_node *np)
1354{
1355 struct platform_device *pdev;
1356
1357 if (!init_done)
1358 exynos_iommu_init();
1359
1360 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
Amitoj Kaur Chawla423595e2016-08-01 11:48:38 +05301361 if (!pdev)
1362 return -ENODEV;
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001363
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001364 /*
1365 * use the first registered sysmmu device for performing
1366 * dma mapping operations on iommu page tables (cpu cache flush)
1367 */
1368 if (!dma_dev)
1369 dma_dev = &pdev->dev;
1370
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001371 return 0;
1372}
1373
1374IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1375 exynos_iommu_of_setup);