blob: 22bc7e5c4dcc0e31e4353ce537cac46e7eecdb45 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Ben Dooks6ae53432016-06-08 19:31:10 +010057#ifdef CONFIG_BIG_ENDIAN
58#warning "revisit driver if we can enable big-endian ptes"
59#endif
60
Marek Szyprowski740a01e2016-02-18 15:12:58 +010061/*
62 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
63 * v5.0 introduced support for 36bit physical address space by shifting
64 * all page entry values by 4 bits.
65 * All SYSMMU controllers in the system support the address spaces of the same
66 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
67 * value (0 or 4).
68 */
69static short PG_ENT_SHIFT = -1;
70#define SYSMMU_PG_ENT_SHIFT 0
71#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090072
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +010073static const sysmmu_pte_t *LV1_PROT;
74static const sysmmu_pte_t SYSMMU_LV1_PROT[] = {
75 ((0 << 15) | (0 << 10)), /* no access */
76 ((1 << 15) | (1 << 10)), /* IOMMU_READ only */
77 ((0 << 15) | (1 << 10)), /* IOMMU_WRITE not supported, use read/write */
78 ((0 << 15) | (1 << 10)), /* IOMMU_READ | IOMMU_WRITE */
79};
80static const sysmmu_pte_t SYSMMU_V5_LV1_PROT[] = {
81 (0 << 4), /* no access */
82 (1 << 4), /* IOMMU_READ only */
83 (2 << 4), /* IOMMU_WRITE only */
84 (3 << 4), /* IOMMU_READ | IOMMU_WRITE */
85};
86
87static const sysmmu_pte_t *LV2_PROT;
88static const sysmmu_pte_t SYSMMU_LV2_PROT[] = {
89 ((0 << 9) | (0 << 4)), /* no access */
90 ((1 << 9) | (1 << 4)), /* IOMMU_READ only */
91 ((0 << 9) | (1 << 4)), /* IOMMU_WRITE not supported, use read/write */
92 ((0 << 9) | (1 << 4)), /* IOMMU_READ | IOMMU_WRITE */
93};
94static const sysmmu_pte_t SYSMMU_V5_LV2_PROT[] = {
95 (0 << 2), /* no access */
96 (1 << 2), /* IOMMU_READ only */
97 (2 << 2), /* IOMMU_WRITE only */
98 (3 << 2), /* IOMMU_READ | IOMMU_WRITE */
99};
100
101#define SYSMMU_SUPPORTED_PROT_BITS (IOMMU_READ | IOMMU_WRITE)
102
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100103#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
104#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
105#define section_offs(iova) (iova & (SECT_SIZE - 1))
106#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
107#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
108#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
109#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900110
111#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +0530112#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +0900113
Cho KyongHod09d78f2014-05-12 11:44:58 +0530114static u32 lv1ent_offset(sysmmu_iova_t iova)
115{
116 return iova >> SECT_ORDER;
117}
118
119static u32 lv2ent_offset(sysmmu_iova_t iova)
120{
121 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
122}
123
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100124#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +0530125#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +0900126
127#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100128#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +0900129
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100130#define mk_lv1ent_sect(pa, prot) ((pa >> PG_ENT_SHIFT) | LV1_PROT[prot] | 2)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100131#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100132#define mk_lv2ent_lpage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 1)
133#define mk_lv2ent_spage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900134
135#define CTRL_ENABLE 0x5
136#define CTRL_BLOCK 0x7
137#define CTRL_DISABLE 0x0
138
Cho KyongHoeeb51842014-05-12 11:45:03 +0530139#define CFG_LRU 0x1
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100140#define CFG_EAP (1 << 2)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530141#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530142#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
143#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
144#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
145
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100146/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900147#define REG_MMU_CTRL 0x000
148#define REG_MMU_CFG 0x004
149#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100150#define REG_MMU_VERSION 0x034
151
152#define MMU_MAJ_VER(val) ((val) >> 7)
153#define MMU_MIN_VER(val) ((val) & 0x7F)
154#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
155
156#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
157
158/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900159#define REG_MMU_FLUSH 0x00C
160#define REG_MMU_FLUSH_ENTRY 0x010
161#define REG_PT_BASE_ADDR 0x014
162#define REG_INT_STATUS 0x018
163#define REG_INT_CLEAR 0x01C
164
165#define REG_PAGE_FAULT_ADDR 0x024
166#define REG_AW_FAULT_ADDR 0x028
167#define REG_AR_FAULT_ADDR 0x02C
168#define REG_DEFAULT_SLAVE_ADDR 0x030
169
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100170/* v5.x registers */
171#define REG_V5_PT_BASE_PFN 0x00C
172#define REG_V5_MMU_FLUSH_ALL 0x010
173#define REG_V5_MMU_FLUSH_ENTRY 0x014
174#define REG_V5_INT_STATUS 0x060
175#define REG_V5_INT_CLEAR 0x064
176#define REG_V5_FAULT_AR_VA 0x070
177#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900178
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530179#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
180
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100181static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530182static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530183static sysmmu_pte_t *zero_lv2_table;
184#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530185
Cho KyongHod09d78f2014-05-12 11:44:58 +0530186static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900187{
188 return pgtable + lv1ent_offset(iova);
189}
190
Cho KyongHod09d78f2014-05-12 11:44:58 +0530191static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900192{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530193 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530194 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900195}
196
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100197/*
198 * IOMMU fault information register
199 */
200struct sysmmu_fault_info {
201 unsigned int bit; /* bit number in STATUS register */
202 unsigned short addr_reg; /* register to read VA fault address */
203 const char *name; /* human readable fault name */
204 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900205};
206
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100207static const struct sysmmu_fault_info sysmmu_faults[] = {
208 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
209 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
210 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
211 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
212 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
213 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
214 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
215 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900216};
217
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100218static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
219 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
220 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
221 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
222 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
223 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
224 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
225 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
226 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
227 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
228 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
229};
230
Marek Szyprowski2860af32015-05-19 15:20:31 +0200231/*
232 * This structure is attached to dev.archdata.iommu of the master device
233 * on device add, contains a list of SYSMMU controllers defined by device tree,
234 * which are bound to given master device. It is usually referenced by 'owner'
235 * pointer.
236*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530237struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200238 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100239 struct iommu_domain *domain; /* domain this device is attached */
Marek Szyprowski9b265532016-11-14 11:08:11 +0100240 struct mutex rpm_lock; /* for runtime pm of all sysmmus */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530241};
242
Marek Szyprowski2860af32015-05-19 15:20:31 +0200243/*
244 * This structure exynos specific generalization of struct iommu_domain.
245 * It contains list of SYSMMU controllers from all master devices, which has
246 * been attached to this domain and page tables of IO address space defined by
247 * it. It is usually referenced by 'domain' pointer.
248 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900249struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200250 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
251 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
252 short *lv2entcnt; /* free lv2 entry counter for each section */
253 spinlock_t lock; /* lock for modyfying list of clients */
254 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100255 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900256};
257
Marek Szyprowski2860af32015-05-19 15:20:31 +0200258/*
259 * This structure hold all data of a single SYSMMU controller, this includes
260 * hw resources like registers and clocks, pointers and list nodes to connect
261 * it to all other structures, internal state and parameters read from device
262 * tree. It is usually referenced by 'data' pointer.
263 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900264struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200265 struct device *sysmmu; /* SYSMMU controller device */
266 struct device *master; /* master device (owner) */
267 void __iomem *sfrbase; /* our registers */
268 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100269 struct clk *aclk; /* SYSMMU's aclk clock */
270 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200271 struct clk *clk_master; /* master's device clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200272 spinlock_t lock; /* lock for modyfying state */
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100273 bool active; /* current status */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200274 struct exynos_iommu_domain *domain; /* domain we belong to */
275 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200276 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200277 phys_addr_t pgtable; /* assigned page table structure */
278 unsigned int version; /* our version */
KyongHo Cho2a965362012-05-12 05:56:09 +0900279};
280
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100281static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
282{
283 return container_of(dom, struct exynos_iommu_domain, domain);
284}
285
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100286static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900287{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100288 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900289}
290
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100291static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900292{
293 int i = 120;
294
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100295 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
296 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900297 --i;
298
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100299 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100300 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900301 return false;
302 }
303
304 return true;
305}
306
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100307static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900308{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100309 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100310 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100311 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100312 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900313}
314
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100315static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530316 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900317{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530318 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530319
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530320 for (i = 0; i < num_inv; i++) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100321 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100322 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100323 data->sfrbase + REG_MMU_FLUSH_ENTRY);
324 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100325 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100326 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530327 iova += SPAGE_SIZE;
328 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900329}
330
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100331static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900332{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100333 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100334 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100335 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100336 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100337 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900338
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100339 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900340}
341
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200342static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
343{
344 BUG_ON(clk_prepare_enable(data->clk_master));
345 BUG_ON(clk_prepare_enable(data->clk));
346 BUG_ON(clk_prepare_enable(data->pclk));
347 BUG_ON(clk_prepare_enable(data->aclk));
348}
349
350static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
351{
352 clk_disable_unprepare(data->aclk);
353 clk_disable_unprepare(data->pclk);
354 clk_disable_unprepare(data->clk);
355 clk_disable_unprepare(data->clk_master);
356}
357
Marek Szyprowski850d3132016-02-18 15:12:56 +0100358static void __sysmmu_get_version(struct sysmmu_drvdata *data)
359{
360 u32 ver;
361
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200362 __sysmmu_enable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100363
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100364 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100365
366 /* controllers on some SoCs don't report proper version */
367 if (ver == 0x80000001u)
368 data->version = MAKE_MMU_VER(1, 0);
369 else
370 data->version = MMU_RAW_VER(ver);
371
372 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
373 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
374
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200375 __sysmmu_disable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100376}
377
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100378static void show_fault_information(struct sysmmu_drvdata *data,
379 const struct sysmmu_fault_info *finfo,
380 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900381{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530382 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900383
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100384 dev_err(data->sysmmu, "%s FAULT occurred at %#x (page table base: %pa)\n",
385 finfo->name, fault_addr, &data->pgtable);
386 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
387 dev_err(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900388 if (lv1ent_page(ent)) {
389 ent = page_entry(ent, fault_addr);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100390 dev_err(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900391 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900392}
393
394static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
395{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530396 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900397 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100398 const struct sysmmu_fault_info *finfo;
399 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100400 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100401 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530402 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900403
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100404 WARN_ON(!data->active);
KyongHo Cho2a965362012-05-12 05:56:09 +0900405
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100406 if (MMU_MAJ_VER(data->version) < 5) {
407 reg_status = REG_INT_STATUS;
408 reg_clear = REG_INT_CLEAR;
409 finfo = sysmmu_faults;
410 n = ARRAY_SIZE(sysmmu_faults);
411 } else {
412 reg_status = REG_V5_INT_STATUS;
413 reg_clear = REG_V5_INT_CLEAR;
414 finfo = sysmmu_v5_faults;
415 n = ARRAY_SIZE(sysmmu_v5_faults);
416 }
417
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530418 spin_lock(&data->lock);
419
Marek Szyprowskib398af22016-02-18 15:12:51 +0100420 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530421
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100422 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100423 for (i = 0; i < n; i++, finfo++)
424 if (finfo->bit == itype)
425 break;
426 /* unknown/unsupported fault */
427 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900428
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100429 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100430 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100431 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900432
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100433 if (data->domain)
434 ret = report_iommu_fault(&data->domain->domain,
435 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530436 /* fault is not recovered by fault handler */
437 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900438
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100439 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530440
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100441 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900442
Marek Szyprowskib398af22016-02-18 15:12:51 +0100443 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530444
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530445 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900446
447 return IRQ_HANDLED;
448}
449
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100450static void __sysmmu_disable(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900451{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530452 unsigned long flags;
453
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100454 clk_enable(data->clk_master);
455
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530456 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100457 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
458 writel(0, data->sfrbase + REG_MMU_CFG);
459 data->active = false;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530460 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900461
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100462 __sysmmu_disable_clocks(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900463}
464
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530465static void __sysmmu_init_config(struct sysmmu_drvdata *data)
466{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100467 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530468
Marek Szyprowski83addec2016-02-18 15:12:54 +0100469 if (data->version <= MAKE_MMU_VER(3, 1))
470 cfg = CFG_LRU | CFG_QOS(15);
471 else if (data->version <= MAKE_MMU_VER(3, 2))
472 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
473 else
474 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530475
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100476 cfg |= CFG_EAP; /* enable access protection bits check */
477
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100478 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530479}
480
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100481static void __sysmmu_enable(struct sysmmu_drvdata *data)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530482{
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100483 unsigned long flags;
484
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200485 __sysmmu_enable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530486
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100487 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100488 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530489 __sysmmu_init_config(data);
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100490 __sysmmu_set_ptbase(data, data->pgtable);
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100491 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100492 data->active = true;
493 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530494
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200495 /*
496 * SYSMMU driver keeps master's clock enabled only for the short
497 * time, while accessing the registers. For performing address
498 * translation during DMA transaction it relies on the client
499 * driver to enable it.
500 */
Marek Szyprowskib398af22016-02-18 15:12:51 +0100501 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530502}
503
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200504static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530505 sysmmu_iova_t iova)
506{
507 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530508
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530509 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100510 if (data->active && data->version >= MAKE_MMU_VER(3, 3)) {
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200511 clk_enable(data->clk_master);
512 __sysmmu_tlb_invalidate_entry(data, iova, 1);
513 clk_disable(data->clk_master);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100514 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530515 spin_unlock_irqrestore(&data->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530516}
517
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200518static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
519 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900520{
521 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900522
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530523 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100524 if (data->active) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530525 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530526
Marek Szyprowskib398af22016-02-18 15:12:51 +0100527 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530528
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530529 /*
530 * L2TLB invalidation required
531 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530532 * 64KB page: 16 invalidations
533 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530534 * because it is set-associative TLB
535 * with 8-way and 64 sets.
536 * 1MB page can be cached in one of all sets.
537 * 64KB page can be one of 16 consecutive sets.
538 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200539 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530540 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
541
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100542 if (sysmmu_block(data)) {
543 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
544 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900545 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100546 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900547 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530548 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900549}
550
Marek Szyprowski96f66552016-05-23 13:01:27 +0200551static struct iommu_ops exynos_iommu_ops;
552
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530553static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900554{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530555 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530556 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900557 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530558 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900559
Cho KyongHo46c16d12014-05-12 11:44:54 +0530560 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
561 if (!data)
562 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900563
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530564 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530565 data->sfrbase = devm_ioremap_resource(dev, res);
566 if (IS_ERR(data->sfrbase))
567 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530568
Cho KyongHo46c16d12014-05-12 11:44:54 +0530569 irq = platform_get_irq(pdev, 0);
570 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530571 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530572 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530573 }
574
Cho KyongHo46c16d12014-05-12 11:44:54 +0530575 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530576 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900577 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530578 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
579 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900580 }
581
Cho KyongHo46c16d12014-05-12 11:44:54 +0530582 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200583 if (PTR_ERR(data->clk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100584 data->clk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200585 else if (IS_ERR(data->clk))
586 return PTR_ERR(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100587
588 data->aclk = devm_clk_get(dev, "aclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200589 if (PTR_ERR(data->aclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100590 data->aclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200591 else if (IS_ERR(data->aclk))
592 return PTR_ERR(data->aclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100593
594 data->pclk = devm_clk_get(dev, "pclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200595 if (PTR_ERR(data->pclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100596 data->pclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200597 else if (IS_ERR(data->pclk))
598 return PTR_ERR(data->pclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100599
600 if (!data->clk && (!data->aclk || !data->pclk)) {
601 dev_err(dev, "Failed to get device clock(s)!\n");
602 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900603 }
604
Cho KyongHo70605872014-05-12 11:44:55 +0530605 data->clk_master = devm_clk_get(dev, "master");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200606 if (PTR_ERR(data->clk_master) == -ENOENT)
Marek Szyprowskib398af22016-02-18 15:12:51 +0100607 data->clk_master = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200608 else if (IS_ERR(data->clk_master))
609 return PTR_ERR(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530610
KyongHo Cho2a965362012-05-12 05:56:09 +0900611 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530612 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900613
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530614 platform_set_drvdata(pdev, data);
615
Marek Szyprowski850d3132016-02-18 15:12:56 +0100616 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100617 if (PG_ENT_SHIFT < 0) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100618 if (MMU_MAJ_VER(data->version) < 5) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100619 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100620 LV1_PROT = SYSMMU_LV1_PROT;
621 LV2_PROT = SYSMMU_LV2_PROT;
622 } else {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100623 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100624 LV1_PROT = SYSMMU_V5_LV1_PROT;
625 LV2_PROT = SYSMMU_V5_LV2_PROT;
626 }
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100627 }
628
Cho KyongHof4723ec2014-05-12 11:44:52 +0530629 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900630
Marek Szyprowski96f66552016-05-23 13:01:27 +0200631 of_iommu_set_ops(dev->of_node, &exynos_iommu_ops);
632
KyongHo Cho2a965362012-05-12 05:56:09 +0900633 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900634}
635
Marek Szyprowski9b265532016-11-14 11:08:11 +0100636static int __maybe_unused exynos_sysmmu_suspend(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200637{
638 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100639 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200640
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100641 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100642 struct exynos_iommu_owner *owner = master->archdata.iommu;
643
644 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100645 if (data->domain) {
646 dev_dbg(data->sysmmu, "saving state\n");
647 __sysmmu_disable(data);
648 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100649 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200650 }
651 return 0;
652}
653
Marek Szyprowski9b265532016-11-14 11:08:11 +0100654static int __maybe_unused exynos_sysmmu_resume(struct device *dev)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200655{
656 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100657 struct device *master = data->master;
Marek Szyprowski622015e2015-05-19 15:20:35 +0200658
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100659 if (master) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100660 struct exynos_iommu_owner *owner = master->archdata.iommu;
661
662 mutex_lock(&owner->rpm_lock);
Marek Szyprowski92798b42016-11-14 11:08:09 +0100663 if (data->domain) {
664 dev_dbg(data->sysmmu, "restoring state\n");
665 __sysmmu_enable(data);
666 }
Marek Szyprowski9b265532016-11-14 11:08:11 +0100667 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski622015e2015-05-19 15:20:35 +0200668 }
669 return 0;
670}
Marek Szyprowski622015e2015-05-19 15:20:35 +0200671
672static const struct dev_pm_ops sysmmu_pm_ops = {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100673 SET_RUNTIME_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume, NULL)
674 SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
675 pm_runtime_force_resume)
Marek Szyprowski622015e2015-05-19 15:20:35 +0200676};
677
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530678static const struct of_device_id sysmmu_of_match[] __initconst = {
679 { .compatible = "samsung,exynos-sysmmu", },
680 { },
681};
682
683static struct platform_driver exynos_sysmmu_driver __refdata = {
684 .probe = exynos_sysmmu_probe,
685 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900686 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530687 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200688 .pm = &sysmmu_pm_ops,
Marek Szyprowskib54b8742016-05-20 15:48:21 +0200689 .suppress_bind_attrs = true,
KyongHo Cho2a965362012-05-12 05:56:09 +0900690 }
691};
692
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100693static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900694{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100695 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
696 DMA_TO_DEVICE);
Ben Dooks6ae53432016-06-08 19:31:10 +0100697 *ent = cpu_to_le32(val);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100698 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
699 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900700}
701
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100702static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900703{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200704 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100705 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530706 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900707
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100708 /* Check if correct PTE offsets are initialized */
709 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900710
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200711 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
712 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100713 return NULL;
714
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100715 if (type == IOMMU_DOMAIN_DMA) {
716 if (iommu_get_dma_cookie(&domain->domain) != 0)
717 goto err_pgtable;
718 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
719 goto err_pgtable;
720 }
721
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200722 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
723 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100724 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900725
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200726 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
727 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900728 goto err_counter;
729
Sachin Kamatf171aba2014-08-04 10:06:28 +0530730 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530731 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200732 domain->pgtable[i + 0] = ZERO_LV2LINK;
733 domain->pgtable[i + 1] = ZERO_LV2LINK;
734 domain->pgtable[i + 2] = ZERO_LV2LINK;
735 domain->pgtable[i + 3] = ZERO_LV2LINK;
736 domain->pgtable[i + 4] = ZERO_LV2LINK;
737 domain->pgtable[i + 5] = ZERO_LV2LINK;
738 domain->pgtable[i + 6] = ZERO_LV2LINK;
739 domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530740 }
741
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100742 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
743 DMA_TO_DEVICE);
744 /* For mapping page table entries we rely on dma == phys */
745 BUG_ON(handle != virt_to_phys(domain->pgtable));
KyongHo Cho2a965362012-05-12 05:56:09 +0900746
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200747 spin_lock_init(&domain->lock);
748 spin_lock_init(&domain->pgtablelock);
749 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900750
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200751 domain->domain.geometry.aperture_start = 0;
752 domain->domain.geometry.aperture_end = ~0UL;
753 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200754
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200755 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900756
757err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200758 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100759err_dma_cookie:
760 if (type == IOMMU_DOMAIN_DMA)
761 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900762err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200763 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100764 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900765}
766
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200767static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900768{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200769 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200770 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900771 unsigned long flags;
772 int i;
773
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200774 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900775
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200776 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900777
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200778 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100779 spin_lock(&data->lock);
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100780 __sysmmu_disable(data);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100781 data->pgtable = 0;
782 data->domain = NULL;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200783 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100784 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900785 }
786
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200787 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900788
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100789 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
790 iommu_put_dma_cookie(iommu_domain);
791
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100792 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
793 DMA_TO_DEVICE);
794
KyongHo Cho2a965362012-05-12 05:56:09 +0900795 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100796 if (lv1ent_page(domain->pgtable + i)) {
797 phys_addr_t base = lv2table_base(domain->pgtable + i);
798
799 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
800 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530801 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100802 phys_to_virt(base));
803 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900804
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200805 free_pages((unsigned long)domain->pgtable, 2);
806 free_pages((unsigned long)domain->lv2entcnt, 1);
807 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900808}
809
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100810static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
811 struct device *dev)
812{
813 struct exynos_iommu_owner *owner = dev->archdata.iommu;
814 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
815 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
816 struct sysmmu_drvdata *data, *next;
817 unsigned long flags;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100818
819 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
820 return;
821
Marek Szyprowskie1172302016-11-14 11:08:10 +0100822 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100823 pm_runtime_put_sync(data->sysmmu);
824 }
825
826 mutex_lock(&owner->rpm_lock);
827
828 list_for_each_entry(data, &owner->controllers, owner_node) {
829 pm_runtime_get_noresume(data->sysmmu);
830 if (pm_runtime_active(data->sysmmu))
831 __sysmmu_disable(data);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100832 pm_runtime_put(data->sysmmu);
833 }
834
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100835 spin_lock_irqsave(&domain->lock, flags);
836 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100837 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100838 data->pgtable = 0;
839 data->domain = NULL;
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100840 list_del_init(&data->domain_node);
Marek Szyprowskie1172302016-11-14 11:08:10 +0100841 spin_unlock(&data->lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100842 }
Marek Szyprowskie1172302016-11-14 11:08:10 +0100843 owner->domain = NULL;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100844 spin_unlock_irqrestore(&domain->lock, flags);
845
Marek Szyprowski9b265532016-11-14 11:08:11 +0100846 mutex_unlock(&owner->rpm_lock);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100847
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100848 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n", __func__,
849 &pagetable);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100850}
851
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200852static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900853 struct device *dev)
854{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530855 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200856 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200857 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200858 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900859 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900860
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200861 if (!has_sysmmu(dev))
862 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900863
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100864 if (owner->domain)
865 exynos_iommu_detach_device(owner->domain, dev);
866
Marek Szyprowski9b265532016-11-14 11:08:11 +0100867 mutex_lock(&owner->rpm_lock);
868
Marek Szyprowskie1172302016-11-14 11:08:10 +0100869 spin_lock_irqsave(&domain->lock, flags);
Marek Szyprowski1b092052015-05-19 15:20:33 +0200870 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskie1172302016-11-14 11:08:10 +0100871 spin_lock(&data->lock);
Marek Szyprowski47a574f2016-11-14 11:08:08 +0100872 data->pgtable = pagetable;
873 data->domain = domain;
Marek Szyprowskie1172302016-11-14 11:08:10 +0100874 list_add_tail(&data->domain_node, &domain->clients);
875 spin_unlock(&data->lock);
876 }
877 owner->domain = iommu_domain;
878 spin_unlock_irqrestore(&domain->lock, flags);
879
880 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowski9b265532016-11-14 11:08:11 +0100881 pm_runtime_get_noresume(data->sysmmu);
882 if (pm_runtime_active(data->sysmmu))
883 __sysmmu_enable(data);
884 pm_runtime_put(data->sysmmu);
885 }
886
887 mutex_unlock(&owner->rpm_lock);
888
889 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskice70ca52015-05-19 15:20:34 +0200890 pm_runtime_get_sync(data->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900891 }
892
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100893 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa\n", __func__,
894 &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530895
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100896 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900897}
898
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200899static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530900 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900901{
Cho KyongHo61128f02014-05-12 11:44:47 +0530902 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530903 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530904 return ERR_PTR(-EADDRINUSE);
905 }
906
KyongHo Cho2a965362012-05-12 05:56:09 +0900907 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530908 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530909 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900910
Cho KyongHo734c3c72014-05-12 11:44:48 +0530911 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100912 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900913 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530914 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900915
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100916 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700917 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900918 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100919 dma_map_single(dma_dev, pent, LV2TABLE_SIZE, DMA_TO_DEVICE);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530920
921 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530922 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
923 * FLPD cache may cache the address of zero_l2_table. This
924 * function replaces the zero_l2_table with new L2 page table
925 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530926 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530927 * cache may still cache zero_l2_table for the valid area
928 * instead of new L2 page table that has the mapping
929 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530930 * Thus any replacement of zero_l2_table with other valid L2
931 * page table must involve FLPD cache invalidation for System
932 * MMU v3.3.
933 * FLPD cache invalidation is performed with TLB invalidation
934 * by VPN without blocking. It is safe to invalidate TLB without
935 * blocking because the target address of TLB invalidation is
936 * not currently mapped.
937 */
938 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200939 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530940
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200941 spin_lock(&domain->lock);
942 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200943 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200944 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530945 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900946 }
947
948 return page_entry(sent, iova);
949}
950
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200951static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530952 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100953 phys_addr_t paddr, int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900954{
Cho KyongHo61128f02014-05-12 11:44:47 +0530955 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530956 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530957 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900958 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530959 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900960
961 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530962 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530963 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530964 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900965 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530966 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900967
Cho KyongHo734c3c72014-05-12 11:44:48 +0530968 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900969 *pgcnt = 0;
970 }
971
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100972 update_pte(sent, mk_lv1ent_sect(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +0900973
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200974 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530975 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200976 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530977 /*
978 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
979 * entry by speculative prefetch of SLPD which has no mapping.
980 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200981 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200982 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530983 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200984 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530985
KyongHo Cho2a965362012-05-12 05:56:09 +0900986 return 0;
987}
988
Cho KyongHod09d78f2014-05-12 11:44:58 +0530989static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100990 int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900991{
992 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530993 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +0900994 return -EADDRINUSE;
995
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100996 update_pte(pent, mk_lv2ent_spage(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +0900997 *pgcnt -= 1;
998 } else { /* size == LPAGE_SIZE */
999 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001000 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301001
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001002 dma_sync_single_for_cpu(dma_dev, pent_base,
1003 sizeof(*pent) * SPAGES_PER_LPAGE,
1004 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001005 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301006 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301007 if (i > 0)
1008 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001009 return -EADDRINUSE;
1010 }
1011
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001012 *pent = mk_lv2ent_lpage(paddr, prot);
KyongHo Cho2a965362012-05-12 05:56:09 +09001013 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001014 dma_sync_single_for_device(dma_dev, pent_base,
1015 sizeof(*pent) * SPAGES_PER_LPAGE,
1016 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001017 *pgcnt -= SPAGES_PER_LPAGE;
1018 }
1019
1020 return 0;
1021}
1022
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301023/*
1024 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1025 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301026 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301027 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301028 * However, the logic has a bug that while caching faulty page table entries,
1029 * System MMU reports page fault if the cached fault entry is hit even though
1030 * the fault entry is updated to a valid entry after the entry is cached.
1031 * To prevent caching faulty page table entries which may be updated to valid
1032 * entries later, the virtual memory manager should care about the workaround
1033 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301034 *
1035 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301036 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301037 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301038 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301039 * the following sizes for System MMU v3.1 and v3.2.
1040 * System MMU v3.1: 128KiB
1041 * System MMU v3.2: 256KiB
1042 *
1043 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301044 * more workarounds.
1045 * - Any two consecutive I/O virtual regions must have a hole of size larger
1046 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301047 * - Start address of an I/O virtual region must be aligned by 128KiB.
1048 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001049static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1050 unsigned long l_iova, phys_addr_t paddr, size_t size,
1051 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001052{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001053 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301054 sysmmu_pte_t *entry;
1055 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001056 unsigned long flags;
1057 int ret = -ENOMEM;
1058
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001059 BUG_ON(domain->pgtable == NULL);
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001060 prot &= SYSMMU_SUPPORTED_PROT_BITS;
KyongHo Cho2a965362012-05-12 05:56:09 +09001061
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001062 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001063
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001064 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001065
1066 if (size == SECT_SIZE) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001067 ret = lv1set_section(domain, entry, iova, paddr, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001068 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001069 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301070 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001071
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001072 pent = alloc_lv2entry(domain, entry, iova,
1073 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001074
Cho KyongHo61128f02014-05-12 11:44:47 +05301075 if (IS_ERR(pent))
1076 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001077 else
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001078 ret = lv2set_page(pent, paddr, size, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001079 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001080 }
1081
Cho KyongHo61128f02014-05-12 11:44:47 +05301082 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301083 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1084 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001085
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001086 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001087
1088 return ret;
1089}
1090
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001091static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1092 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301093{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001094 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301095 unsigned long flags;
1096
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001097 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301098
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001099 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001100 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301101
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001102 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301103}
1104
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001105static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1106 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001107{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001108 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301109 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1110 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301111 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301112 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001113
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001114 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001115
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001116 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001117
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001118 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001119
1120 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301121 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301122 err_pgsize = SECT_SIZE;
1123 goto err;
1124 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001125
Sachin Kamatf171aba2014-08-04 10:06:28 +05301126 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001127 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001128 size = SECT_SIZE;
1129 goto done;
1130 }
1131
1132 if (unlikely(lv1ent_fault(ent))) {
1133 if (size > SECT_SIZE)
1134 size = SECT_SIZE;
1135 goto done;
1136 }
1137
1138 /* lv1ent_page(sent) == true here */
1139
1140 ent = page_entry(ent, iova);
1141
1142 if (unlikely(lv2ent_fault(ent))) {
1143 size = SPAGE_SIZE;
1144 goto done;
1145 }
1146
1147 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001148 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001149 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001150 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001151 goto done;
1152 }
1153
1154 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301155 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301156 err_pgsize = LPAGE_SIZE;
1157 goto err;
1158 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001159
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001160 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1161 sizeof(*ent) * SPAGES_PER_LPAGE,
1162 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001163 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001164 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1165 sizeof(*ent) * SPAGES_PER_LPAGE,
1166 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001167 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001168 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001169done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001170 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001171
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001172 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001173
KyongHo Cho2a965362012-05-12 05:56:09 +09001174 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301175err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001176 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301177
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301178 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1179 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301180
1181 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001182}
1183
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001184static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05301185 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001186{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001187 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301188 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001189 unsigned long flags;
1190 phys_addr_t phys = 0;
1191
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001192 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001193
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001194 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001195
1196 if (lv1ent_section(entry)) {
1197 phys = section_phys(entry) + section_offs(iova);
1198 } else if (lv1ent_page(entry)) {
1199 entry = page_entry(entry, iova);
1200
1201 if (lv2ent_large(entry))
1202 phys = lpage_phys(entry) + lpage_offs(iova);
1203 else if (lv2ent_small(entry))
1204 phys = spage_phys(entry) + spage_offs(iova);
1205 }
1206
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001207 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001208
1209 return phys;
1210}
1211
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001212static struct iommu_group *get_device_iommu_group(struct device *dev)
1213{
1214 struct iommu_group *group;
1215
1216 group = iommu_group_get(dev);
1217 if (!group)
1218 group = iommu_group_alloc();
1219
1220 return group;
1221}
1222
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301223static int exynos_iommu_add_device(struct device *dev)
1224{
1225 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301226
Marek Szyprowski06801db2015-05-19 15:20:32 +02001227 if (!has_sysmmu(dev))
1228 return -ENODEV;
1229
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001230 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301231
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001232 if (IS_ERR(group))
1233 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301234
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301235 iommu_group_put(group);
1236
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001237 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301238}
1239
1240static void exynos_iommu_remove_device(struct device *dev)
1241{
Marek Szyprowski06801db2015-05-19 15:20:32 +02001242 if (!has_sysmmu(dev))
1243 return;
1244
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301245 iommu_group_remove_device(dev);
1246}
1247
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001248static int exynos_iommu_of_xlate(struct device *dev,
1249 struct of_phandle_args *spec)
1250{
1251 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1252 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
1253 struct sysmmu_drvdata *data;
1254
1255 if (!sysmmu)
1256 return -ENODEV;
1257
1258 data = platform_get_drvdata(sysmmu);
1259 if (!data)
1260 return -ENODEV;
1261
1262 if (!owner) {
1263 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1264 if (!owner)
1265 return -ENOMEM;
1266
1267 INIT_LIST_HEAD(&owner->controllers);
Marek Szyprowski9b265532016-11-14 11:08:11 +01001268 mutex_init(&owner->rpm_lock);
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001269 dev->archdata.iommu = owner;
1270 }
1271
1272 list_add_tail(&data->owner_node, &owner->controllers);
Marek Szyprowski92798b42016-11-14 11:08:09 +01001273 data->master = dev;
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001274 return 0;
1275}
1276
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001277static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001278 .domain_alloc = exynos_iommu_domain_alloc,
1279 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001280 .attach_dev = exynos_iommu_attach_device,
1281 .detach_dev = exynos_iommu_detach_device,
1282 .map = exynos_iommu_map,
1283 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001284 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001285 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001286 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001287 .add_device = exynos_iommu_add_device,
1288 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001289 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001290 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001291};
1292
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001293static bool init_done;
1294
KyongHo Cho2a965362012-05-12 05:56:09 +09001295static int __init exynos_iommu_init(void)
1296{
1297 int ret;
1298
Cho KyongHo734c3c72014-05-12 11:44:48 +05301299 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1300 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1301 if (!lv2table_kmem_cache) {
1302 pr_err("%s: Failed to create kmem cache\n", __func__);
1303 return -ENOMEM;
1304 }
1305
KyongHo Cho2a965362012-05-12 05:56:09 +09001306 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301307 if (ret) {
1308 pr_err("%s: Failed to register driver\n", __func__);
1309 goto err_reg_driver;
1310 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001311
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301312 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1313 if (zero_lv2_table == NULL) {
1314 pr_err("%s: Failed to allocate zero level2 page table\n",
1315 __func__);
1316 ret = -ENOMEM;
1317 goto err_zero_lv2;
1318 }
1319
Cho KyongHo734c3c72014-05-12 11:44:48 +05301320 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1321 if (ret) {
1322 pr_err("%s: Failed to register exynos-iommu driver.\n",
1323 __func__);
1324 goto err_set_iommu;
1325 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001326
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001327 init_done = true;
1328
Cho KyongHo734c3c72014-05-12 11:44:48 +05301329 return 0;
1330err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301331 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1332err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301333 platform_driver_unregister(&exynos_sysmmu_driver);
1334err_reg_driver:
1335 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001336 return ret;
1337}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001338
1339static int __init exynos_iommu_of_setup(struct device_node *np)
1340{
1341 struct platform_device *pdev;
1342
1343 if (!init_done)
1344 exynos_iommu_init();
1345
1346 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
Amitoj Kaur Chawla423595e2016-08-01 11:48:38 +05301347 if (!pdev)
1348 return -ENODEV;
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001349
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001350 /*
1351 * use the first registered sysmmu device for performing
1352 * dma mapping operations on iommu page tables (cpu cache flush)
1353 */
1354 if (!dma_dev)
1355 dma_dev = &pdev->dev;
1356
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001357 return 0;
1358}
1359
1360IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1361 exynos_iommu_of_setup);