blob: f860733d3e4e13c38947a6b2b69677010026ea79 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Marc Zyngiercc2d3212014-11-24 14:35:11 +00002/*
Marc Zyngierd7276b82016-12-20 15:11:47 +00003 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
Marc Zyngiercc2d3212014-11-24 14:35:11 +00004 * Author: Marc Zyngier <marc.zyngier@arm.com>
Marc Zyngiercc2d3212014-11-24 14:35:11 +00005 */
6
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02007#include <linux/acpi.h>
Hanjun Guo8d3554b2017-03-07 20:39:59 +08008#include <linux/acpi_iort.h>
Marc Zyngierffedbf02019-11-08 16:57:59 +00009#include <linux/bitfield.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000010#include <linux/bitmap.h>
11#include <linux/cpu.h>
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +010012#include <linux/crash_dump.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000013#include <linux/delay.h>
Robin Murphy44bb7e22016-09-12 17:13:59 +010014#include <linux/dma-iommu.h>
Marc Zyngier3fb68fa2018-07-27 16:21:18 +010015#include <linux/efi.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000016#include <linux/interrupt.h>
Marc Zyngier96806222020-04-10 11:13:26 +010017#include <linux/iopoll.h>
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +020018#include <linux/irqdomain.h>
Marc Zyngier880cb3c2018-05-27 16:14:15 +010019#include <linux/list.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000020#include <linux/log2.h>
Marc Zyngier5e2c9f92018-07-27 16:23:18 +010021#include <linux/memblock.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000022#include <linux/mm.h>
23#include <linux/msi.h>
24#include <linux/of.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
27#include <linux/of_pci.h>
28#include <linux/of_platform.h>
29#include <linux/percpu.h>
30#include <linux/slab.h>
Derek Basehoredba0bc72018-02-28 21:48:18 -080031#include <linux/syscore_ops.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000032
Joel Porquet41a83e062015-07-07 17:11:46 -040033#include <linux/irqchip.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000034#include <linux/irqchip/arm-gic-v3.h>
Marc Zyngierc808eea2016-12-20 09:31:20 +000035#include <linux/irqchip/arm-gic-v4.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000036
Marc Zyngiercc2d3212014-11-24 14:35:11 +000037#include <asm/cputype.h>
38#include <asm/exception.h>
39
Robert Richter67510cc2015-09-21 22:58:37 +020040#include "irq-gic-common.h"
41
Robert Richter94100972015-09-21 22:58:38 +020042#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0)
43#define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1)
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +020044#define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2)
Marc Zyngiercc2d3212014-11-24 14:35:11 +000045
Marc Zyngierc48ed512014-11-24 14:35:12 +000046#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0)
Marc Zyngierc440a9d2018-07-27 15:40:13 +010047#define RDIST_FLAGS_RD_TABLES_PREALLOCATED (1 << 1)
Marc Zyngierc48ed512014-11-24 14:35:12 +000048
Valentin Schneiderc0cdc8902021-10-27 16:15:04 +010049#define RD_LOCAL_LPI_ENABLED BIT(0)
Valentin Schneiderd23bc2b2021-10-27 16:15:05 +010050#define RD_LOCAL_PENDTABLE_PREALLOCATED BIT(1)
51#define RD_LOCAL_MEMRESERVE_DONE BIT(2)
Valentin Schneiderc0cdc8902021-10-27 16:15:04 +010052
Marc Zyngiera13b0402016-12-19 17:15:24 +000053static u32 lpi_id_bits;
54
55/*
56 * We allocate memory for PROPBASE to cover 2 ^ lpi_id_bits LPIs to
57 * deal with (one configuration byte per interrupt). PENDBASE has to
58 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
59 */
60#define LPI_NRBITS lpi_id_bits
61#define LPI_PROPBASE_SZ ALIGN(BIT(LPI_NRBITS), SZ_64K)
62#define LPI_PENDBASE_SZ ALIGN(BIT(LPI_NRBITS) / 8, SZ_64K)
63
Julien Thierry2130b782018-08-28 16:51:18 +010064#define LPI_PROP_DEFAULT_PRIO GICD_INT_DEF_PRI
Marc Zyngiera13b0402016-12-19 17:15:24 +000065
Marc Zyngiercc2d3212014-11-24 14:35:11 +000066/*
67 * Collection structure - just an ID, and a redistributor address to
68 * ping. We use one per CPU as a bag of interrupts assigned to this
69 * CPU.
70 */
71struct its_collection {
72 u64 target_address;
73 u16 col_id;
74};
75
76/*
Shanker Donthineni93473592016-06-06 18:17:30 -050077 * The ITS_BASER structure - contains memory information, cached
78 * value of BASER register configuration and ITS page size.
Shanker Donthineni466b7d12016-03-09 22:10:49 -060079 */
80struct its_baser {
81 void *base;
82 u64 val;
83 u32 order;
Shanker Donthineni93473592016-06-06 18:17:30 -050084 u32 psz;
Shanker Donthineni466b7d12016-03-09 22:10:49 -060085};
86
Ard Biesheuvel558b0162017-10-17 17:55:56 +010087struct its_device;
88
Shanker Donthineni466b7d12016-03-09 22:10:49 -060089/*
Marc Zyngiercc2d3212014-11-24 14:35:11 +000090 * The ITS structure - contains most of the infrastructure, with the
Marc Zyngier841514a2015-07-28 14:46:20 +010091 * top-level MSI domain, the command queue, the collections, and the
92 * list of devices writing to it.
Marc Zyngier9791ec72019-01-29 10:02:33 +000093 *
94 * dev_alloc_lock has to be taken for device allocations, while the
95 * spinlock must be taken to parse data structures such as the device
96 * list.
Marc Zyngiercc2d3212014-11-24 14:35:11 +000097 */
98struct its_node {
99 raw_spinlock_t lock;
Marc Zyngier9791ec72019-01-29 10:02:33 +0000100 struct mutex dev_alloc_lock;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000101 struct list_head entry;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000102 void __iomem *base;
Marc Zyngier5e46a482020-03-04 20:33:14 +0000103 void __iomem *sgir_base;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +0200104 phys_addr_t phys_base;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000105 struct its_cmd_block *cmd_base;
106 struct its_cmd_block *cmd_write;
Shanker Donthineni466b7d12016-03-09 22:10:49 -0600107 struct its_baser tables[GITS_BASER_NR_REGS];
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000108 struct its_collection *collections;
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100109 struct fwnode_handle *fwnode_handle;
110 u64 (*get_msi_base)(struct its_device *its_dev);
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000111 u64 typer;
Derek Basehoredba0bc72018-02-28 21:48:18 -0800112 u64 cbaser_save;
113 u32 ctlr_save;
Marc Zyngier5e516842019-12-24 11:10:28 +0000114 u32 mpidr;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000115 struct list_head its_device_list;
116 u64 flags;
Marc Zyngierdebf6d02017-10-08 18:44:42 +0100117 unsigned long list_nr;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200118 int numa_node;
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100119 unsigned int msi_domain_flags;
120 u32 pre_its_base; /* for Socionext Synquacer */
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100121 int vlpi_redist_offset;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000122};
123
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000124#define is_v4(its) (!!((its)->typer & GITS_TYPER_VLPIS))
Marc Zyngier5e516842019-12-24 11:10:28 +0000125#define is_v4_1(its) (!!((its)->typer & GITS_TYPER_VMAPP))
Marc Zyngier576a8342019-11-08 16:58:00 +0000126#define device_ids(its) (FIELD_GET(GITS_TYPER_DEVBITS, (its)->typer) + 1)
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000127
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000128#define ITS_ITT_ALIGN SZ_256
129
Shanker Donthineni32bd44d2017-10-07 15:43:48 -0500130/* The maximum number of VPEID bits supported by VLPI commands */
Marc Zyngierf2d83402019-12-24 11:10:25 +0000131#define ITS_MAX_VPEID_BITS \
132 ({ \
133 int nvpeid = 16; \
134 if (gic_rdists->has_rvpeid && \
135 gic_rdists->gicd_typer2 & GICD_TYPER2_VIL) \
136 nvpeid = 1 + (gic_rdists->gicd_typer2 & \
137 GICD_TYPER2_VID); \
138 \
139 nvpeid; \
140 })
Shanker Donthineni32bd44d2017-10-07 15:43:48 -0500141#define ITS_MAX_VPEID (1 << (ITS_MAX_VPEID_BITS))
142
Shanker Donthineni2eca0d62016-02-16 18:00:36 -0600143/* Convert page order to size in bytes */
144#define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o))
145
Marc Zyngier591e5be2015-07-17 10:46:42 +0100146struct event_lpi_map {
147 unsigned long *lpi_map;
148 u16 *col_map;
149 irq_hw_number_t lpi_base;
150 int nr_lpis;
Marc Zyngier11635fa2019-11-08 16:58:05 +0000151 raw_spinlock_t vlpi_lock;
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000152 struct its_vm *vm;
153 struct its_vlpi_map *vlpi_maps;
154 int nr_vlpis;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100155};
156
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000157/*
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000158 * The ITS view of a device - belongs to an ITS, owns an interrupt
159 * translation table, and a list of interrupts. If it some of its
160 * LPIs are injected into a guest (GICv4), the event_map.vm field
161 * indicates which one.
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000162 */
163struct its_device {
164 struct list_head entry;
165 struct its_node *its;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100166 struct event_lpi_map event_map;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000167 void *itt;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000168 u32 nr_ites;
169 u32 device_id;
Marc Zyngier9791ec72019-01-29 10:02:33 +0000170 bool shared;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000171};
172
Marc Zyngier20b3d542016-12-20 15:23:22 +0000173static struct {
174 raw_spinlock_t lock;
175 struct its_device *dev;
176 struct its_vpe **vpes;
177 int next_victim;
178} vpe_proxy;
179
Marc Zyngier2f13ff12020-05-15 17:57:51 +0100180struct cpu_lpi_count {
181 atomic_t managed;
182 atomic_t unmanaged;
183};
184
185static DEFINE_PER_CPU(struct cpu_lpi_count, cpu_lpi_count);
186
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000187static LIST_HEAD(its_nodes);
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +0200188static DEFINE_RAW_SPINLOCK(its_lock);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000189static struct rdists *gic_rdists;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +0200190static struct irq_domain *its_parent;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000191
Marc Zyngier3dfa5762016-12-19 17:25:54 +0000192static unsigned long its_list_map;
Marc Zyngier3171a472016-12-20 15:17:28 +0000193static u16 vmovp_seq_num;
194static DEFINE_RAW_SPINLOCK(vmovp_lock);
195
Marc Zyngier7d75bbb2016-12-20 13:55:54 +0000196static DEFINE_IDA(its_vpeid_ida);
Marc Zyngier3dfa5762016-12-19 17:25:54 +0000197
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000198#define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
Marc Zyngier11e37d32018-07-27 13:38:54 +0100199#define gic_data_rdist_cpu(cpu) (per_cpu_ptr(gic_rdists->rdist, cpu))
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000200#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
Marc Zyngiere643d802016-12-20 15:09:31 +0000201#define gic_data_rdist_vlpi_base() (gic_data_rdist_rd_base() + SZ_128K)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000202
Marc Zyngier009384b2020-03-04 20:33:23 +0000203/*
204 * Skip ITSs that have no vLPIs mapped, unless we're on GICv4.1, as we
205 * always have vSGIs mapped.
206 */
207static bool require_its_list_vmovp(struct its_vm *vm, struct its_node *its)
208{
209 return (gic_rdists->has_rvpeid || vm->vlpi_count[its->list_nr]);
210}
211
Zenghui Yu84243122019-10-23 03:46:26 +0000212static u16 get_its_list(struct its_vm *vm)
213{
214 struct its_node *its;
215 unsigned long its_list = 0;
216
217 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000218 if (!is_v4(its))
Zenghui Yu84243122019-10-23 03:46:26 +0000219 continue;
220
Marc Zyngier009384b2020-03-04 20:33:23 +0000221 if (require_its_list_vmovp(vm, its))
Zenghui Yu84243122019-10-23 03:46:26 +0000222 __set_bit(its->list_nr, &its_list);
223 }
224
225 return (u16)its_list;
226}
227
Marc Zyngier425c09b2019-11-08 16:57:57 +0000228static inline u32 its_get_event_id(struct irq_data *d)
229{
230 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
231 return d->hwirq - its_dev->event_map.lpi_base;
232}
233
Marc Zyngier591e5be2015-07-17 10:46:42 +0100234static struct its_collection *dev_event_to_col(struct its_device *its_dev,
235 u32 event)
236{
237 struct its_node *its = its_dev->its;
238
239 return its->collections + its_dev->event_map.col_map[event];
240}
241
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +0000242static struct its_vlpi_map *dev_event_to_vlpi_map(struct its_device *its_dev,
243 u32 event)
244{
245 if (WARN_ON_ONCE(event >= its_dev->event_map.nr_lpis))
246 return NULL;
247
248 return &its_dev->event_map.vlpi_maps[event];
249}
250
Marc Zyngierf4a81f52019-12-24 11:10:38 +0000251static struct its_vlpi_map *get_vlpi_map(struct irq_data *d)
252{
253 if (irqd_is_forwarded_to_vcpu(d)) {
254 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
255 u32 event = its_get_event_id(d);
256
257 return dev_event_to_vlpi_map(its_dev, event);
258 }
259
260 return NULL;
261}
262
Marc Zyngierf3a059212020-03-04 20:33:10 +0000263static int vpe_to_cpuid_lock(struct its_vpe *vpe, unsigned long *flags)
Marc Zyngier425c09b2019-11-08 16:57:57 +0000264{
Marc Zyngierf3a059212020-03-04 20:33:10 +0000265 raw_spin_lock_irqsave(&vpe->vpe_lock, *flags);
266 return vpe->col_idx;
267}
268
269static void vpe_to_cpuid_unlock(struct its_vpe *vpe, unsigned long flags)
270{
271 raw_spin_unlock_irqrestore(&vpe->vpe_lock, flags);
272}
273
274static int irq_to_cpuid_lock(struct irq_data *d, unsigned long *flags)
275{
276 struct its_vlpi_map *map = get_vlpi_map(d);
277 int cpu;
278
279 if (map) {
280 cpu = vpe_to_cpuid_lock(map->vpe, flags);
281 } else {
282 /* Physical LPIs are already locked via the irq_desc lock */
283 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
284 cpu = its_dev->event_map.col_map[its_get_event_id(d)];
285 /* Keep GCC quiet... */
286 *flags = 0;
287 }
288
289 return cpu;
290}
291
292static void irq_to_cpuid_unlock(struct irq_data *d, unsigned long flags)
293{
Marc Zyngierf4a81f52019-12-24 11:10:38 +0000294 struct its_vlpi_map *map = get_vlpi_map(d);
Marc Zyngier425c09b2019-11-08 16:57:57 +0000295
Marc Zyngierf4a81f52019-12-24 11:10:38 +0000296 if (map)
Marc Zyngierf3a059212020-03-04 20:33:10 +0000297 vpe_to_cpuid_unlock(map->vpe, flags);
Marc Zyngier425c09b2019-11-08 16:57:57 +0000298}
299
Marc Zyngier83559b42018-06-22 10:52:52 +0100300static struct its_collection *valid_col(struct its_collection *col)
301{
Joe Perches20faba82019-07-09 22:04:18 -0700302 if (WARN_ON_ONCE(col->target_address & GENMASK_ULL(15, 0)))
Marc Zyngier83559b42018-06-22 10:52:52 +0100303 return NULL;
304
305 return col;
306}
307
Marc Zyngier205e0652018-06-22 10:52:53 +0100308static struct its_vpe *valid_vpe(struct its_node *its, struct its_vpe *vpe)
309{
310 if (valid_col(its->collections + vpe->col_idx))
311 return vpe;
312
313 return NULL;
314}
315
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000316/*
317 * ITS command descriptors - parameters to be encoded in a command
318 * block.
319 */
320struct its_cmd_desc {
321 union {
322 struct {
323 struct its_device *dev;
324 u32 event_id;
325 } its_inv_cmd;
326
327 struct {
328 struct its_device *dev;
329 u32 event_id;
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000330 } its_clear_cmd;
331
332 struct {
333 struct its_device *dev;
334 u32 event_id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000335 } its_int_cmd;
336
337 struct {
338 struct its_device *dev;
339 int valid;
340 } its_mapd_cmd;
341
342 struct {
343 struct its_collection *col;
344 int valid;
345 } its_mapc_cmd;
346
347 struct {
348 struct its_device *dev;
349 u32 phys_id;
350 u32 event_id;
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000351 } its_mapti_cmd;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000352
353 struct {
354 struct its_device *dev;
355 struct its_collection *col;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100356 u32 event_id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000357 } its_movi_cmd;
358
359 struct {
360 struct its_device *dev;
361 u32 event_id;
362 } its_discard_cmd;
363
364 struct {
365 struct its_collection *col;
366 } its_invall_cmd;
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000367
368 struct {
369 struct its_vpe *vpe;
Marc Zyngiereb781922016-12-20 14:47:05 +0000370 } its_vinvall_cmd;
371
372 struct {
373 struct its_vpe *vpe;
374 struct its_collection *col;
375 bool valid;
376 } its_vmapp_cmd;
377
378 struct {
379 struct its_vpe *vpe;
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000380 struct its_device *dev;
381 u32 virt_id;
382 u32 event_id;
383 bool db_enabled;
384 } its_vmapti_cmd;
385
386 struct {
387 struct its_vpe *vpe;
388 struct its_device *dev;
389 u32 event_id;
390 bool db_enabled;
391 } its_vmovi_cmd;
Marc Zyngier3171a472016-12-20 15:17:28 +0000392
393 struct {
394 struct its_vpe *vpe;
395 struct its_collection *col;
396 u16 seq_num;
397 u16 its_list;
398 } its_vmovp_cmd;
Marc Zyngierd97c97b2019-12-24 11:10:33 +0000399
400 struct {
401 struct its_vpe *vpe;
402 } its_invdb_cmd;
Marc Zyngiere252cf82020-03-04 20:33:16 +0000403
404 struct {
405 struct its_vpe *vpe;
406 u8 sgi;
407 u8 priority;
408 bool enable;
409 bool group;
410 bool clear;
411 } its_vsgi_cmd;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000412 };
413};
414
415/*
416 * The ITS command block, which is what the ITS actually parses.
417 */
418struct its_cmd_block {
Ben Dooks (Codethink)2bbdfcc2019-10-17 12:29:55 +0100419 union {
420 u64 raw_cmd[4];
421 __le64 raw_cmd_le[4];
422 };
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000423};
424
425#define ITS_CMD_QUEUE_SZ SZ_64K
426#define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
427
Marc Zyngier67047f902017-07-28 21:16:58 +0100428typedef struct its_collection *(*its_cmd_builder_t)(struct its_node *,
429 struct its_cmd_block *,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000430 struct its_cmd_desc *);
431
Marc Zyngier67047f902017-07-28 21:16:58 +0100432typedef struct its_vpe *(*its_cmd_vbuilder_t)(struct its_node *,
433 struct its_cmd_block *,
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000434 struct its_cmd_desc *);
435
Marc Zyngier4d36f132016-12-19 17:11:52 +0000436static void its_mask_encode(u64 *raw_cmd, u64 val, int h, int l)
437{
438 u64 mask = GENMASK_ULL(h, l);
439 *raw_cmd &= ~mask;
440 *raw_cmd |= (val << l) & mask;
441}
442
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000443static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
444{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000445 its_mask_encode(&cmd->raw_cmd[0], cmd_nr, 7, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000446}
447
448static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
449{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000450 its_mask_encode(&cmd->raw_cmd[0], devid, 63, 32);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000451}
452
453static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
454{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000455 its_mask_encode(&cmd->raw_cmd[1], id, 31, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000456}
457
458static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
459{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000460 its_mask_encode(&cmd->raw_cmd[1], phys_id, 63, 32);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000461}
462
463static void its_encode_size(struct its_cmd_block *cmd, u8 size)
464{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000465 its_mask_encode(&cmd->raw_cmd[1], size, 4, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000466}
467
468static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
469{
Shanker Donthineni30ae9612017-10-09 11:46:55 -0500470 its_mask_encode(&cmd->raw_cmd[2], itt_addr >> 8, 51, 8);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000471}
472
473static void its_encode_valid(struct its_cmd_block *cmd, int valid)
474{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000475 its_mask_encode(&cmd->raw_cmd[2], !!valid, 63, 63);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000476}
477
478static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
479{
Shanker Donthineni30ae9612017-10-09 11:46:55 -0500480 its_mask_encode(&cmd->raw_cmd[2], target_addr >> 16, 51, 16);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000481}
482
483static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
484{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000485 its_mask_encode(&cmd->raw_cmd[2], col, 15, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000486}
487
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000488static void its_encode_vpeid(struct its_cmd_block *cmd, u16 vpeid)
489{
490 its_mask_encode(&cmd->raw_cmd[1], vpeid, 47, 32);
491}
492
493static void its_encode_virt_id(struct its_cmd_block *cmd, u32 virt_id)
494{
495 its_mask_encode(&cmd->raw_cmd[2], virt_id, 31, 0);
496}
497
498static void its_encode_db_phys_id(struct its_cmd_block *cmd, u32 db_phys_id)
499{
500 its_mask_encode(&cmd->raw_cmd[2], db_phys_id, 63, 32);
501}
502
503static void its_encode_db_valid(struct its_cmd_block *cmd, bool db_valid)
504{
505 its_mask_encode(&cmd->raw_cmd[2], db_valid, 0, 0);
506}
507
Marc Zyngier3171a472016-12-20 15:17:28 +0000508static void its_encode_seq_num(struct its_cmd_block *cmd, u16 seq_num)
509{
510 its_mask_encode(&cmd->raw_cmd[0], seq_num, 47, 32);
511}
512
513static void its_encode_its_list(struct its_cmd_block *cmd, u16 its_list)
514{
515 its_mask_encode(&cmd->raw_cmd[1], its_list, 15, 0);
516}
517
Marc Zyngiereb781922016-12-20 14:47:05 +0000518static void its_encode_vpt_addr(struct its_cmd_block *cmd, u64 vpt_pa)
519{
Shanker Donthineni30ae9612017-10-09 11:46:55 -0500520 its_mask_encode(&cmd->raw_cmd[3], vpt_pa >> 16, 51, 16);
Marc Zyngiereb781922016-12-20 14:47:05 +0000521}
522
523static void its_encode_vpt_size(struct its_cmd_block *cmd, u8 vpt_size)
524{
525 its_mask_encode(&cmd->raw_cmd[3], vpt_size, 4, 0);
526}
527
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000528static void its_encode_vconf_addr(struct its_cmd_block *cmd, u64 vconf_pa)
529{
530 its_mask_encode(&cmd->raw_cmd[0], vconf_pa >> 16, 51, 16);
531}
532
533static void its_encode_alloc(struct its_cmd_block *cmd, bool alloc)
534{
535 its_mask_encode(&cmd->raw_cmd[0], alloc, 8, 8);
536}
537
538static void its_encode_ptz(struct its_cmd_block *cmd, bool ptz)
539{
540 its_mask_encode(&cmd->raw_cmd[0], ptz, 9, 9);
541}
542
543static void its_encode_vmapp_default_db(struct its_cmd_block *cmd,
544 u32 vpe_db_lpi)
545{
546 its_mask_encode(&cmd->raw_cmd[1], vpe_db_lpi, 31, 0);
547}
548
Marc Zyngierdd3f0502019-12-24 11:10:31 +0000549static void its_encode_vmovp_default_db(struct its_cmd_block *cmd,
550 u32 vpe_db_lpi)
551{
552 its_mask_encode(&cmd->raw_cmd[3], vpe_db_lpi, 31, 0);
553}
554
555static void its_encode_db(struct its_cmd_block *cmd, bool db)
556{
557 its_mask_encode(&cmd->raw_cmd[2], db, 63, 63);
558}
559
Marc Zyngiere252cf82020-03-04 20:33:16 +0000560static void its_encode_sgi_intid(struct its_cmd_block *cmd, u8 sgi)
561{
562 its_mask_encode(&cmd->raw_cmd[0], sgi, 35, 32);
563}
564
565static void its_encode_sgi_priority(struct its_cmd_block *cmd, u8 prio)
566{
567 its_mask_encode(&cmd->raw_cmd[0], prio >> 4, 23, 20);
568}
569
570static void its_encode_sgi_group(struct its_cmd_block *cmd, bool grp)
571{
572 its_mask_encode(&cmd->raw_cmd[0], grp, 10, 10);
573}
574
575static void its_encode_sgi_clear(struct its_cmd_block *cmd, bool clr)
576{
577 its_mask_encode(&cmd->raw_cmd[0], clr, 9, 9);
578}
579
580static void its_encode_sgi_enable(struct its_cmd_block *cmd, bool en)
581{
582 its_mask_encode(&cmd->raw_cmd[0], en, 8, 8);
583}
584
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000585static inline void its_fixup_cmd(struct its_cmd_block *cmd)
586{
587 /* Let's fixup BE commands */
Ben Dooks (Codethink)2bbdfcc2019-10-17 12:29:55 +0100588 cmd->raw_cmd_le[0] = cpu_to_le64(cmd->raw_cmd[0]);
589 cmd->raw_cmd_le[1] = cpu_to_le64(cmd->raw_cmd[1]);
590 cmd->raw_cmd_le[2] = cpu_to_le64(cmd->raw_cmd[2]);
591 cmd->raw_cmd_le[3] = cpu_to_le64(cmd->raw_cmd[3]);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000592}
593
Marc Zyngier67047f902017-07-28 21:16:58 +0100594static struct its_collection *its_build_mapd_cmd(struct its_node *its,
595 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000596 struct its_cmd_desc *desc)
597{
598 unsigned long itt_addr;
Marc Zyngierc8481262014-12-12 10:51:24 +0000599 u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000600
601 itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
602 itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);
603
604 its_encode_cmd(cmd, GITS_CMD_MAPD);
605 its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
606 its_encode_size(cmd, size - 1);
607 its_encode_itt(cmd, itt_addr);
608 its_encode_valid(cmd, desc->its_mapd_cmd.valid);
609
610 its_fixup_cmd(cmd);
611
Marc Zyngier591e5be2015-07-17 10:46:42 +0100612 return NULL;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000613}
614
Marc Zyngier67047f902017-07-28 21:16:58 +0100615static struct its_collection *its_build_mapc_cmd(struct its_node *its,
616 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000617 struct its_cmd_desc *desc)
618{
619 its_encode_cmd(cmd, GITS_CMD_MAPC);
620 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
621 its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
622 its_encode_valid(cmd, desc->its_mapc_cmd.valid);
623
624 its_fixup_cmd(cmd);
625
626 return desc->its_mapc_cmd.col;
627}
628
Marc Zyngier67047f902017-07-28 21:16:58 +0100629static struct its_collection *its_build_mapti_cmd(struct its_node *its,
630 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000631 struct its_cmd_desc *desc)
632{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100633 struct its_collection *col;
634
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000635 col = dev_event_to_col(desc->its_mapti_cmd.dev,
636 desc->its_mapti_cmd.event_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100637
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000638 its_encode_cmd(cmd, GITS_CMD_MAPTI);
639 its_encode_devid(cmd, desc->its_mapti_cmd.dev->device_id);
640 its_encode_event_id(cmd, desc->its_mapti_cmd.event_id);
641 its_encode_phys_id(cmd, desc->its_mapti_cmd.phys_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100642 its_encode_collection(cmd, col->col_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000643
644 its_fixup_cmd(cmd);
645
Marc Zyngier83559b42018-06-22 10:52:52 +0100646 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000647}
648
Marc Zyngier67047f902017-07-28 21:16:58 +0100649static struct its_collection *its_build_movi_cmd(struct its_node *its,
650 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000651 struct its_cmd_desc *desc)
652{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100653 struct its_collection *col;
654
655 col = dev_event_to_col(desc->its_movi_cmd.dev,
656 desc->its_movi_cmd.event_id);
657
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000658 its_encode_cmd(cmd, GITS_CMD_MOVI);
659 its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100660 its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000661 its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);
662
663 its_fixup_cmd(cmd);
664
Marc Zyngier83559b42018-06-22 10:52:52 +0100665 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000666}
667
Marc Zyngier67047f902017-07-28 21:16:58 +0100668static struct its_collection *its_build_discard_cmd(struct its_node *its,
669 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000670 struct its_cmd_desc *desc)
671{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100672 struct its_collection *col;
673
674 col = dev_event_to_col(desc->its_discard_cmd.dev,
675 desc->its_discard_cmd.event_id);
676
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000677 its_encode_cmd(cmd, GITS_CMD_DISCARD);
678 its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
679 its_encode_event_id(cmd, desc->its_discard_cmd.event_id);
680
681 its_fixup_cmd(cmd);
682
Marc Zyngier83559b42018-06-22 10:52:52 +0100683 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000684}
685
Marc Zyngier67047f902017-07-28 21:16:58 +0100686static struct its_collection *its_build_inv_cmd(struct its_node *its,
687 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000688 struct its_cmd_desc *desc)
689{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100690 struct its_collection *col;
691
692 col = dev_event_to_col(desc->its_inv_cmd.dev,
693 desc->its_inv_cmd.event_id);
694
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000695 its_encode_cmd(cmd, GITS_CMD_INV);
696 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
697 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
698
699 its_fixup_cmd(cmd);
700
Marc Zyngier83559b42018-06-22 10:52:52 +0100701 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000702}
703
Marc Zyngier67047f902017-07-28 21:16:58 +0100704static struct its_collection *its_build_int_cmd(struct its_node *its,
705 struct its_cmd_block *cmd,
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000706 struct its_cmd_desc *desc)
707{
708 struct its_collection *col;
709
710 col = dev_event_to_col(desc->its_int_cmd.dev,
711 desc->its_int_cmd.event_id);
712
713 its_encode_cmd(cmd, GITS_CMD_INT);
714 its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
715 its_encode_event_id(cmd, desc->its_int_cmd.event_id);
716
717 its_fixup_cmd(cmd);
718
Marc Zyngier83559b42018-06-22 10:52:52 +0100719 return valid_col(col);
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000720}
721
Marc Zyngier67047f902017-07-28 21:16:58 +0100722static struct its_collection *its_build_clear_cmd(struct its_node *its,
723 struct its_cmd_block *cmd,
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000724 struct its_cmd_desc *desc)
725{
726 struct its_collection *col;
727
728 col = dev_event_to_col(desc->its_clear_cmd.dev,
729 desc->its_clear_cmd.event_id);
730
731 its_encode_cmd(cmd, GITS_CMD_CLEAR);
732 its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
733 its_encode_event_id(cmd, desc->its_clear_cmd.event_id);
734
735 its_fixup_cmd(cmd);
736
Marc Zyngier83559b42018-06-22 10:52:52 +0100737 return valid_col(col);
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000738}
739
Marc Zyngier67047f902017-07-28 21:16:58 +0100740static struct its_collection *its_build_invall_cmd(struct its_node *its,
741 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000742 struct its_cmd_desc *desc)
743{
744 its_encode_cmd(cmd, GITS_CMD_INVALL);
Zenghui Yu10794522019-12-02 15:10:21 +0800745 its_encode_collection(cmd, desc->its_invall_cmd.col->col_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000746
747 its_fixup_cmd(cmd);
748
749 return NULL;
750}
751
Marc Zyngier67047f902017-07-28 21:16:58 +0100752static struct its_vpe *its_build_vinvall_cmd(struct its_node *its,
753 struct its_cmd_block *cmd,
Marc Zyngiereb781922016-12-20 14:47:05 +0000754 struct its_cmd_desc *desc)
755{
756 its_encode_cmd(cmd, GITS_CMD_VINVALL);
757 its_encode_vpeid(cmd, desc->its_vinvall_cmd.vpe->vpe_id);
758
759 its_fixup_cmd(cmd);
760
Marc Zyngier205e0652018-06-22 10:52:53 +0100761 return valid_vpe(its, desc->its_vinvall_cmd.vpe);
Marc Zyngiereb781922016-12-20 14:47:05 +0000762}
763
Marc Zyngier67047f902017-07-28 21:16:58 +0100764static struct its_vpe *its_build_vmapp_cmd(struct its_node *its,
765 struct its_cmd_block *cmd,
Marc Zyngiereb781922016-12-20 14:47:05 +0000766 struct its_cmd_desc *desc)
767{
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000768 unsigned long vpt_addr, vconf_addr;
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100769 u64 target;
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000770 bool alloc;
Marc Zyngiereb781922016-12-20 14:47:05 +0000771
772 its_encode_cmd(cmd, GITS_CMD_VMAPP);
773 its_encode_vpeid(cmd, desc->its_vmapp_cmd.vpe->vpe_id);
774 its_encode_valid(cmd, desc->its_vmapp_cmd.valid);
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000775
776 if (!desc->its_vmapp_cmd.valid) {
777 if (is_v4_1(its)) {
778 alloc = !atomic_dec_return(&desc->its_vmapp_cmd.vpe->vmapp_count);
779 its_encode_alloc(cmd, alloc);
780 }
781
782 goto out;
783 }
784
785 vpt_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->vpt_page));
786 target = desc->its_vmapp_cmd.col->target_address + its->vlpi_redist_offset;
787
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100788 its_encode_target(cmd, target);
Marc Zyngiereb781922016-12-20 14:47:05 +0000789 its_encode_vpt_addr(cmd, vpt_addr);
790 its_encode_vpt_size(cmd, LPI_NRBITS - 1);
791
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000792 if (!is_v4_1(its))
793 goto out;
794
795 vconf_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->its_vm->vprop_page));
796
797 alloc = !atomic_fetch_inc(&desc->its_vmapp_cmd.vpe->vmapp_count);
798
799 its_encode_alloc(cmd, alloc);
800
Shenming Luc21bc062021-03-22 14:01:54 +0800801 /*
802 * GICv4.1 provides a way to get the VLPI state, which needs the vPE
803 * to be unmapped first, and in this case, we may remap the vPE
804 * back while the VPT is not empty. So we can't assume that the
805 * VPT is empty on map. This is why we never advertise PTZ.
806 */
807 its_encode_ptz(cmd, false);
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000808 its_encode_vconf_addr(cmd, vconf_addr);
809 its_encode_vmapp_default_db(cmd, desc->its_vmapp_cmd.vpe->vpe_db_lpi);
810
811out:
Marc Zyngiereb781922016-12-20 14:47:05 +0000812 its_fixup_cmd(cmd);
813
Marc Zyngier205e0652018-06-22 10:52:53 +0100814 return valid_vpe(its, desc->its_vmapp_cmd.vpe);
Marc Zyngiereb781922016-12-20 14:47:05 +0000815}
816
Marc Zyngier67047f902017-07-28 21:16:58 +0100817static struct its_vpe *its_build_vmapti_cmd(struct its_node *its,
818 struct its_cmd_block *cmd,
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000819 struct its_cmd_desc *desc)
820{
821 u32 db;
822
Marc Zyngier3858d4d2019-12-24 11:10:37 +0000823 if (!is_v4_1(its) && desc->its_vmapti_cmd.db_enabled)
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000824 db = desc->its_vmapti_cmd.vpe->vpe_db_lpi;
825 else
826 db = 1023;
827
828 its_encode_cmd(cmd, GITS_CMD_VMAPTI);
829 its_encode_devid(cmd, desc->its_vmapti_cmd.dev->device_id);
830 its_encode_vpeid(cmd, desc->its_vmapti_cmd.vpe->vpe_id);
831 its_encode_event_id(cmd, desc->its_vmapti_cmd.event_id);
832 its_encode_db_phys_id(cmd, db);
833 its_encode_virt_id(cmd, desc->its_vmapti_cmd.virt_id);
834
835 its_fixup_cmd(cmd);
836
Marc Zyngier205e0652018-06-22 10:52:53 +0100837 return valid_vpe(its, desc->its_vmapti_cmd.vpe);
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000838}
839
Marc Zyngier67047f902017-07-28 21:16:58 +0100840static struct its_vpe *its_build_vmovi_cmd(struct its_node *its,
841 struct its_cmd_block *cmd,
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000842 struct its_cmd_desc *desc)
843{
844 u32 db;
845
Marc Zyngier3858d4d2019-12-24 11:10:37 +0000846 if (!is_v4_1(its) && desc->its_vmovi_cmd.db_enabled)
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000847 db = desc->its_vmovi_cmd.vpe->vpe_db_lpi;
848 else
849 db = 1023;
850
851 its_encode_cmd(cmd, GITS_CMD_VMOVI);
852 its_encode_devid(cmd, desc->its_vmovi_cmd.dev->device_id);
853 its_encode_vpeid(cmd, desc->its_vmovi_cmd.vpe->vpe_id);
854 its_encode_event_id(cmd, desc->its_vmovi_cmd.event_id);
855 its_encode_db_phys_id(cmd, db);
856 its_encode_db_valid(cmd, true);
857
858 its_fixup_cmd(cmd);
859
Marc Zyngier205e0652018-06-22 10:52:53 +0100860 return valid_vpe(its, desc->its_vmovi_cmd.vpe);
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000861}
862
Marc Zyngier67047f902017-07-28 21:16:58 +0100863static struct its_vpe *its_build_vmovp_cmd(struct its_node *its,
864 struct its_cmd_block *cmd,
Marc Zyngier3171a472016-12-20 15:17:28 +0000865 struct its_cmd_desc *desc)
866{
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100867 u64 target;
868
869 target = desc->its_vmovp_cmd.col->target_address + its->vlpi_redist_offset;
Marc Zyngier3171a472016-12-20 15:17:28 +0000870 its_encode_cmd(cmd, GITS_CMD_VMOVP);
871 its_encode_seq_num(cmd, desc->its_vmovp_cmd.seq_num);
872 its_encode_its_list(cmd, desc->its_vmovp_cmd.its_list);
873 its_encode_vpeid(cmd, desc->its_vmovp_cmd.vpe->vpe_id);
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100874 its_encode_target(cmd, target);
Marc Zyngier3171a472016-12-20 15:17:28 +0000875
Marc Zyngierdd3f0502019-12-24 11:10:31 +0000876 if (is_v4_1(its)) {
877 its_encode_db(cmd, true);
878 its_encode_vmovp_default_db(cmd, desc->its_vmovp_cmd.vpe->vpe_db_lpi);
879 }
880
Marc Zyngier3171a472016-12-20 15:17:28 +0000881 its_fixup_cmd(cmd);
882
Marc Zyngier205e0652018-06-22 10:52:53 +0100883 return valid_vpe(its, desc->its_vmovp_cmd.vpe);
Marc Zyngier3171a472016-12-20 15:17:28 +0000884}
885
Marc Zyngier28614692019-11-08 16:58:02 +0000886static struct its_vpe *its_build_vinv_cmd(struct its_node *its,
887 struct its_cmd_block *cmd,
888 struct its_cmd_desc *desc)
889{
890 struct its_vlpi_map *map;
891
892 map = dev_event_to_vlpi_map(desc->its_inv_cmd.dev,
893 desc->its_inv_cmd.event_id);
894
895 its_encode_cmd(cmd, GITS_CMD_INV);
896 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
897 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
898
899 its_fixup_cmd(cmd);
900
901 return valid_vpe(its, map->vpe);
902}
903
Marc Zyngiered0e4aa2019-11-08 16:58:03 +0000904static struct its_vpe *its_build_vint_cmd(struct its_node *its,
905 struct its_cmd_block *cmd,
906 struct its_cmd_desc *desc)
907{
908 struct its_vlpi_map *map;
909
910 map = dev_event_to_vlpi_map(desc->its_int_cmd.dev,
911 desc->its_int_cmd.event_id);
912
913 its_encode_cmd(cmd, GITS_CMD_INT);
914 its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
915 its_encode_event_id(cmd, desc->its_int_cmd.event_id);
916
917 its_fixup_cmd(cmd);
918
919 return valid_vpe(its, map->vpe);
920}
921
922static struct its_vpe *its_build_vclear_cmd(struct its_node *its,
923 struct its_cmd_block *cmd,
924 struct its_cmd_desc *desc)
925{
926 struct its_vlpi_map *map;
927
928 map = dev_event_to_vlpi_map(desc->its_clear_cmd.dev,
929 desc->its_clear_cmd.event_id);
930
931 its_encode_cmd(cmd, GITS_CMD_CLEAR);
932 its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
933 its_encode_event_id(cmd, desc->its_clear_cmd.event_id);
934
935 its_fixup_cmd(cmd);
936
937 return valid_vpe(its, map->vpe);
938}
939
Marc Zyngierd97c97b2019-12-24 11:10:33 +0000940static struct its_vpe *its_build_invdb_cmd(struct its_node *its,
941 struct its_cmd_block *cmd,
942 struct its_cmd_desc *desc)
943{
944 if (WARN_ON(!is_v4_1(its)))
945 return NULL;
946
947 its_encode_cmd(cmd, GITS_CMD_INVDB);
948 its_encode_vpeid(cmd, desc->its_invdb_cmd.vpe->vpe_id);
949
950 its_fixup_cmd(cmd);
951
952 return valid_vpe(its, desc->its_invdb_cmd.vpe);
953}
954
Marc Zyngiere252cf82020-03-04 20:33:16 +0000955static struct its_vpe *its_build_vsgi_cmd(struct its_node *its,
956 struct its_cmd_block *cmd,
957 struct its_cmd_desc *desc)
958{
959 if (WARN_ON(!is_v4_1(its)))
960 return NULL;
961
962 its_encode_cmd(cmd, GITS_CMD_VSGI);
963 its_encode_vpeid(cmd, desc->its_vsgi_cmd.vpe->vpe_id);
964 its_encode_sgi_intid(cmd, desc->its_vsgi_cmd.sgi);
965 its_encode_sgi_priority(cmd, desc->its_vsgi_cmd.priority);
966 its_encode_sgi_group(cmd, desc->its_vsgi_cmd.group);
967 its_encode_sgi_clear(cmd, desc->its_vsgi_cmd.clear);
968 its_encode_sgi_enable(cmd, desc->its_vsgi_cmd.enable);
969
970 its_fixup_cmd(cmd);
971
972 return valid_vpe(its, desc->its_vsgi_cmd.vpe);
973}
974
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000975static u64 its_cmd_ptr_to_offset(struct its_node *its,
976 struct its_cmd_block *ptr)
977{
978 return (ptr - its->cmd_base) * sizeof(*ptr);
979}
980
981static int its_queue_full(struct its_node *its)
982{
983 int widx;
984 int ridx;
985
986 widx = its->cmd_write - its->cmd_base;
987 ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);
988
989 /* This is incredibly unlikely to happen, unless the ITS locks up. */
990 if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
991 return 1;
992
993 return 0;
994}
995
996static struct its_cmd_block *its_allocate_entry(struct its_node *its)
997{
998 struct its_cmd_block *cmd;
999 u32 count = 1000000; /* 1s! */
1000
1001 while (its_queue_full(its)) {
1002 count--;
1003 if (!count) {
1004 pr_err_ratelimited("ITS queue not draining\n");
1005 return NULL;
1006 }
1007 cpu_relax();
1008 udelay(1);
1009 }
1010
1011 cmd = its->cmd_write++;
1012
1013 /* Handle queue wrapping */
1014 if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
1015 its->cmd_write = its->cmd_base;
1016
Marc Zyngier34d677a2016-12-19 17:16:45 +00001017 /* Clear command */
1018 cmd->raw_cmd[0] = 0;
1019 cmd->raw_cmd[1] = 0;
1020 cmd->raw_cmd[2] = 0;
1021 cmd->raw_cmd[3] = 0;
1022
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001023 return cmd;
1024}
1025
1026static struct its_cmd_block *its_post_commands(struct its_node *its)
1027{
1028 u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);
1029
1030 writel_relaxed(wr, its->base + GITS_CWRITER);
1031
1032 return its->cmd_write;
1033}
1034
1035static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
1036{
1037 /*
1038 * Make sure the commands written to memory are observable by
1039 * the ITS.
1040 */
1041 if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
Vladimir Murzin328191c2016-11-02 11:54:05 +00001042 gic_flush_dcache_to_poc(cmd, sizeof(*cmd));
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001043 else
1044 dsb(ishst);
1045}
1046
Marc Zyngiera19b4622017-08-04 17:45:50 +01001047static int its_wait_for_range_completion(struct its_node *its,
Heyi Guoa050fa52019-05-13 19:42:06 +08001048 u64 prev_idx,
Marc Zyngiera19b4622017-08-04 17:45:50 +01001049 struct its_cmd_block *to)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001050{
Heyi Guoa050fa52019-05-13 19:42:06 +08001051 u64 rd_idx, to_idx, linear_idx;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001052 u32 count = 1000000; /* 1s! */
1053
Heyi Guoa050fa52019-05-13 19:42:06 +08001054 /* Linearize to_idx if the command set has wrapped around */
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001055 to_idx = its_cmd_ptr_to_offset(its, to);
Heyi Guoa050fa52019-05-13 19:42:06 +08001056 if (to_idx < prev_idx)
1057 to_idx += ITS_CMD_QUEUE_SZ;
1058
1059 linear_idx = prev_idx;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001060
1061 while (1) {
Heyi Guoa050fa52019-05-13 19:42:06 +08001062 s64 delta;
1063
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001064 rd_idx = readl_relaxed(its->base + GITS_CREADR);
Marc Zyngier9bdd8b12017-08-19 10:16:02 +01001065
Heyi Guoa050fa52019-05-13 19:42:06 +08001066 /*
1067 * Compute the read pointer progress, taking the
1068 * potential wrap-around into account.
1069 */
1070 delta = rd_idx - prev_idx;
1071 if (rd_idx < prev_idx)
1072 delta += ITS_CMD_QUEUE_SZ;
Marc Zyngier9bdd8b12017-08-19 10:16:02 +01001073
Heyi Guoa050fa52019-05-13 19:42:06 +08001074 linear_idx += delta;
1075 if (linear_idx >= to_idx)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001076 break;
1077
1078 count--;
1079 if (!count) {
Heyi Guoa050fa52019-05-13 19:42:06 +08001080 pr_err_ratelimited("ITS queue timeout (%llu %llu)\n",
1081 to_idx, linear_idx);
Marc Zyngiera19b4622017-08-04 17:45:50 +01001082 return -1;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001083 }
Heyi Guoa050fa52019-05-13 19:42:06 +08001084 prev_idx = rd_idx;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001085 cpu_relax();
1086 udelay(1);
1087 }
Marc Zyngiera19b4622017-08-04 17:45:50 +01001088
1089 return 0;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001090}
1091
Marc Zyngiere4f90942016-12-19 17:56:32 +00001092/* Warning, macro hell follows */
1093#define BUILD_SINGLE_CMD_FUNC(name, buildtype, synctype, buildfn) \
1094void name(struct its_node *its, \
1095 buildtype builder, \
1096 struct its_cmd_desc *desc) \
1097{ \
1098 struct its_cmd_block *cmd, *sync_cmd, *next_cmd; \
1099 synctype *sync_obj; \
1100 unsigned long flags; \
Heyi Guoa050fa52019-05-13 19:42:06 +08001101 u64 rd_idx; \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001102 \
1103 raw_spin_lock_irqsave(&its->lock, flags); \
1104 \
1105 cmd = its_allocate_entry(its); \
1106 if (!cmd) { /* We're soooooo screewed... */ \
1107 raw_spin_unlock_irqrestore(&its->lock, flags); \
1108 return; \
1109 } \
Marc Zyngier67047f902017-07-28 21:16:58 +01001110 sync_obj = builder(its, cmd, desc); \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001111 its_flush_cmd(its, cmd); \
1112 \
1113 if (sync_obj) { \
1114 sync_cmd = its_allocate_entry(its); \
1115 if (!sync_cmd) \
1116 goto post; \
1117 \
Marc Zyngier67047f902017-07-28 21:16:58 +01001118 buildfn(its, sync_cmd, sync_obj); \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001119 its_flush_cmd(its, sync_cmd); \
1120 } \
1121 \
1122post: \
Heyi Guoa050fa52019-05-13 19:42:06 +08001123 rd_idx = readl_relaxed(its->base + GITS_CREADR); \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001124 next_cmd = its_post_commands(its); \
1125 raw_spin_unlock_irqrestore(&its->lock, flags); \
1126 \
Heyi Guoa050fa52019-05-13 19:42:06 +08001127 if (its_wait_for_range_completion(its, rd_idx, next_cmd)) \
Marc Zyngiera19b4622017-08-04 17:45:50 +01001128 pr_err_ratelimited("ITS cmd %ps failed\n", builder); \
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001129}
1130
Marc Zyngier67047f902017-07-28 21:16:58 +01001131static void its_build_sync_cmd(struct its_node *its,
1132 struct its_cmd_block *sync_cmd,
Marc Zyngiere4f90942016-12-19 17:56:32 +00001133 struct its_collection *sync_col)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001134{
Marc Zyngiere4f90942016-12-19 17:56:32 +00001135 its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
1136 its_encode_target(sync_cmd, sync_col->target_address);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001137
Marc Zyngiere4f90942016-12-19 17:56:32 +00001138 its_fixup_cmd(sync_cmd);
1139}
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001140
Marc Zyngiere4f90942016-12-19 17:56:32 +00001141static BUILD_SINGLE_CMD_FUNC(its_send_single_command, its_cmd_builder_t,
1142 struct its_collection, its_build_sync_cmd)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001143
Marc Zyngier67047f902017-07-28 21:16:58 +01001144static void its_build_vsync_cmd(struct its_node *its,
1145 struct its_cmd_block *sync_cmd,
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001146 struct its_vpe *sync_vpe)
1147{
1148 its_encode_cmd(sync_cmd, GITS_CMD_VSYNC);
1149 its_encode_vpeid(sync_cmd, sync_vpe->vpe_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001150
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001151 its_fixup_cmd(sync_cmd);
1152}
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001153
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001154static BUILD_SINGLE_CMD_FUNC(its_send_single_vcommand, its_cmd_vbuilder_t,
1155 struct its_vpe, its_build_vsync_cmd)
1156
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001157static void its_send_int(struct its_device *dev, u32 event_id)
1158{
1159 struct its_cmd_desc desc;
1160
1161 desc.its_int_cmd.dev = dev;
1162 desc.its_int_cmd.event_id = event_id;
1163
1164 its_send_single_command(dev->its, its_build_int_cmd, &desc);
1165}
1166
1167static void its_send_clear(struct its_device *dev, u32 event_id)
1168{
1169 struct its_cmd_desc desc;
1170
1171 desc.its_clear_cmd.dev = dev;
1172 desc.its_clear_cmd.event_id = event_id;
1173
1174 its_send_single_command(dev->its, its_build_clear_cmd, &desc);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001175}
1176
1177static void its_send_inv(struct its_device *dev, u32 event_id)
1178{
1179 struct its_cmd_desc desc;
1180
1181 desc.its_inv_cmd.dev = dev;
1182 desc.its_inv_cmd.event_id = event_id;
1183
1184 its_send_single_command(dev->its, its_build_inv_cmd, &desc);
1185}
1186
1187static void its_send_mapd(struct its_device *dev, int valid)
1188{
1189 struct its_cmd_desc desc;
1190
1191 desc.its_mapd_cmd.dev = dev;
1192 desc.its_mapd_cmd.valid = !!valid;
1193
1194 its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
1195}
1196
1197static void its_send_mapc(struct its_node *its, struct its_collection *col,
1198 int valid)
1199{
1200 struct its_cmd_desc desc;
1201
1202 desc.its_mapc_cmd.col = col;
1203 desc.its_mapc_cmd.valid = !!valid;
1204
1205 its_send_single_command(its, its_build_mapc_cmd, &desc);
1206}
1207
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001208static void its_send_mapti(struct its_device *dev, u32 irq_id, u32 id)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001209{
1210 struct its_cmd_desc desc;
1211
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001212 desc.its_mapti_cmd.dev = dev;
1213 desc.its_mapti_cmd.phys_id = irq_id;
1214 desc.its_mapti_cmd.event_id = id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001215
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001216 its_send_single_command(dev->its, its_build_mapti_cmd, &desc);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001217}
1218
1219static void its_send_movi(struct its_device *dev,
1220 struct its_collection *col, u32 id)
1221{
1222 struct its_cmd_desc desc;
1223
1224 desc.its_movi_cmd.dev = dev;
1225 desc.its_movi_cmd.col = col;
Marc Zyngier591e5be2015-07-17 10:46:42 +01001226 desc.its_movi_cmd.event_id = id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001227
1228 its_send_single_command(dev->its, its_build_movi_cmd, &desc);
1229}
1230
1231static void its_send_discard(struct its_device *dev, u32 id)
1232{
1233 struct its_cmd_desc desc;
1234
1235 desc.its_discard_cmd.dev = dev;
1236 desc.its_discard_cmd.event_id = id;
1237
1238 its_send_single_command(dev->its, its_build_discard_cmd, &desc);
1239}
1240
1241static void its_send_invall(struct its_node *its, struct its_collection *col)
1242{
1243 struct its_cmd_desc desc;
1244
1245 desc.its_invall_cmd.col = col;
1246
1247 its_send_single_command(its, its_build_invall_cmd, &desc);
1248}
Marc Zyngierc48ed512014-11-24 14:35:12 +00001249
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001250static void its_send_vmapti(struct its_device *dev, u32 id)
1251{
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001252 struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001253 struct its_cmd_desc desc;
1254
1255 desc.its_vmapti_cmd.vpe = map->vpe;
1256 desc.its_vmapti_cmd.dev = dev;
1257 desc.its_vmapti_cmd.virt_id = map->vintid;
1258 desc.its_vmapti_cmd.event_id = id;
1259 desc.its_vmapti_cmd.db_enabled = map->db_enabled;
1260
1261 its_send_single_vcommand(dev->its, its_build_vmapti_cmd, &desc);
1262}
1263
1264static void its_send_vmovi(struct its_device *dev, u32 id)
1265{
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001266 struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001267 struct its_cmd_desc desc;
1268
1269 desc.its_vmovi_cmd.vpe = map->vpe;
1270 desc.its_vmovi_cmd.dev = dev;
1271 desc.its_vmovi_cmd.event_id = id;
1272 desc.its_vmovi_cmd.db_enabled = map->db_enabled;
1273
1274 its_send_single_vcommand(dev->its, its_build_vmovi_cmd, &desc);
1275}
1276
Marc Zyngier75fd9512017-10-08 18:46:39 +01001277static void its_send_vmapp(struct its_node *its,
1278 struct its_vpe *vpe, bool valid)
Marc Zyngiereb781922016-12-20 14:47:05 +00001279{
1280 struct its_cmd_desc desc;
Marc Zyngiereb781922016-12-20 14:47:05 +00001281
1282 desc.its_vmapp_cmd.vpe = vpe;
1283 desc.its_vmapp_cmd.valid = valid;
Marc Zyngier75fd9512017-10-08 18:46:39 +01001284 desc.its_vmapp_cmd.col = &its->collections[vpe->col_idx];
Marc Zyngiereb781922016-12-20 14:47:05 +00001285
Marc Zyngier75fd9512017-10-08 18:46:39 +01001286 its_send_single_vcommand(its, its_build_vmapp_cmd, &desc);
Marc Zyngiereb781922016-12-20 14:47:05 +00001287}
1288
Marc Zyngier3171a472016-12-20 15:17:28 +00001289static void its_send_vmovp(struct its_vpe *vpe)
1290{
Zenghui Yu84243122019-10-23 03:46:26 +00001291 struct its_cmd_desc desc = {};
Marc Zyngier3171a472016-12-20 15:17:28 +00001292 struct its_node *its;
1293 unsigned long flags;
1294 int col_id = vpe->col_idx;
1295
1296 desc.its_vmovp_cmd.vpe = vpe;
Marc Zyngier3171a472016-12-20 15:17:28 +00001297
1298 if (!its_list_map) {
1299 its = list_first_entry(&its_nodes, struct its_node, entry);
Marc Zyngier3171a472016-12-20 15:17:28 +00001300 desc.its_vmovp_cmd.col = &its->collections[col_id];
1301 its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
1302 return;
1303 }
1304
1305 /*
1306 * Yet another marvel of the architecture. If using the
1307 * its_list "feature", we need to make sure that all ITSs
1308 * receive all VMOVP commands in the same order. The only way
1309 * to guarantee this is to make vmovp a serialization point.
1310 *
1311 * Wall <-- Head.
1312 */
1313 raw_spin_lock_irqsave(&vmovp_lock, flags);
1314
1315 desc.its_vmovp_cmd.seq_num = vmovp_seq_num++;
Zenghui Yu84243122019-10-23 03:46:26 +00001316 desc.its_vmovp_cmd.its_list = get_its_list(vpe->its_vm);
Marc Zyngier3171a472016-12-20 15:17:28 +00001317
1318 /* Emit VMOVPs */
1319 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00001320 if (!is_v4(its))
Marc Zyngier3171a472016-12-20 15:17:28 +00001321 continue;
1322
Marc Zyngier009384b2020-03-04 20:33:23 +00001323 if (!require_its_list_vmovp(vpe->its_vm, its))
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001324 continue;
1325
Marc Zyngier3171a472016-12-20 15:17:28 +00001326 desc.its_vmovp_cmd.col = &its->collections[col_id];
1327 its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
1328 }
1329
1330 raw_spin_unlock_irqrestore(&vmovp_lock, flags);
1331}
1332
Marc Zyngier40619a22017-10-08 15:16:09 +01001333static void its_send_vinvall(struct its_node *its, struct its_vpe *vpe)
Marc Zyngiereb781922016-12-20 14:47:05 +00001334{
1335 struct its_cmd_desc desc;
Marc Zyngiereb781922016-12-20 14:47:05 +00001336
1337 desc.its_vinvall_cmd.vpe = vpe;
Marc Zyngier40619a22017-10-08 15:16:09 +01001338 its_send_single_vcommand(its, its_build_vinvall_cmd, &desc);
Marc Zyngiereb781922016-12-20 14:47:05 +00001339}
1340
Marc Zyngier28614692019-11-08 16:58:02 +00001341static void its_send_vinv(struct its_device *dev, u32 event_id)
1342{
1343 struct its_cmd_desc desc;
1344
1345 /*
1346 * There is no real VINV command. This is just a normal INV,
1347 * with a VSYNC instead of a SYNC.
1348 */
1349 desc.its_inv_cmd.dev = dev;
1350 desc.its_inv_cmd.event_id = event_id;
1351
1352 its_send_single_vcommand(dev->its, its_build_vinv_cmd, &desc);
1353}
1354
Marc Zyngiered0e4aa2019-11-08 16:58:03 +00001355static void its_send_vint(struct its_device *dev, u32 event_id)
1356{
1357 struct its_cmd_desc desc;
1358
1359 /*
1360 * There is no real VINT command. This is just a normal INT,
1361 * with a VSYNC instead of a SYNC.
1362 */
1363 desc.its_int_cmd.dev = dev;
1364 desc.its_int_cmd.event_id = event_id;
1365
1366 its_send_single_vcommand(dev->its, its_build_vint_cmd, &desc);
1367}
1368
1369static void its_send_vclear(struct its_device *dev, u32 event_id)
1370{
1371 struct its_cmd_desc desc;
1372
1373 /*
1374 * There is no real VCLEAR command. This is just a normal CLEAR,
1375 * with a VSYNC instead of a SYNC.
1376 */
1377 desc.its_clear_cmd.dev = dev;
1378 desc.its_clear_cmd.event_id = event_id;
1379
1380 its_send_single_vcommand(dev->its, its_build_vclear_cmd, &desc);
1381}
1382
Marc Zyngierd97c97b2019-12-24 11:10:33 +00001383static void its_send_invdb(struct its_node *its, struct its_vpe *vpe)
1384{
1385 struct its_cmd_desc desc;
1386
1387 desc.its_invdb_cmd.vpe = vpe;
1388 its_send_single_vcommand(its, its_build_invdb_cmd, &desc);
1389}
1390
Marc Zyngierc48ed512014-11-24 14:35:12 +00001391/*
1392 * irqchip functions - assumes MSI, mostly.
1393 */
Marc Zyngier015ec032016-12-20 09:54:57 +00001394static void lpi_write_config(struct irq_data *d, u8 clr, u8 set)
Marc Zyngierc48ed512014-11-24 14:35:12 +00001395{
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001396 struct its_vlpi_map *map = get_vlpi_map(d);
Marc Zyngier015ec032016-12-20 09:54:57 +00001397 irq_hw_number_t hwirq;
Marc Zyngiere1a2e202018-07-27 14:36:00 +01001398 void *va;
Marc Zyngieradcdb942016-12-19 19:18:13 +00001399 u8 *cfg;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001400
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001401 if (map) {
1402 va = page_address(map->vm->vprop_page);
Marc Zyngierd4d7b4a2017-10-26 10:44:07 +01001403 hwirq = map->vintid;
1404
1405 /* Remember the updated property */
1406 map->properties &= ~clr;
1407 map->properties |= set | LPI_PROP_GROUP1;
Marc Zyngier015ec032016-12-20 09:54:57 +00001408 } else {
Marc Zyngiere1a2e202018-07-27 14:36:00 +01001409 va = gic_rdists->prop_table_va;
Marc Zyngier015ec032016-12-20 09:54:57 +00001410 hwirq = d->hwirq;
1411 }
Marc Zyngieradcdb942016-12-19 19:18:13 +00001412
Marc Zyngiere1a2e202018-07-27 14:36:00 +01001413 cfg = va + hwirq - 8192;
Marc Zyngieradcdb942016-12-19 19:18:13 +00001414 *cfg &= ~clr;
Marc Zyngier015ec032016-12-20 09:54:57 +00001415 *cfg |= set | LPI_PROP_GROUP1;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001416
1417 /*
1418 * Make the above write visible to the redistributors.
1419 * And yes, we're flushing exactly: One. Single. Byte.
1420 * Humpf...
1421 */
1422 if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
Vladimir Murzin328191c2016-11-02 11:54:05 +00001423 gic_flush_dcache_to_poc(cfg, sizeof(*cfg));
Marc Zyngierc48ed512014-11-24 14:35:12 +00001424 else
1425 dsb(ishst);
Marc Zyngier015ec032016-12-20 09:54:57 +00001426}
1427
Marc Zyngier2f4f0642019-11-08 16:57:56 +00001428static void wait_for_syncr(void __iomem *rdbase)
1429{
Heyi Guo04d80db2020-02-25 17:00:23 +08001430 while (readl_relaxed(rdbase + GICR_SYNCR) & 1)
Marc Zyngier2f4f0642019-11-08 16:57:56 +00001431 cpu_relax();
1432}
1433
Marc Zyngier425c09b2019-11-08 16:57:57 +00001434static void direct_lpi_inv(struct irq_data *d)
1435{
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001436 struct its_vlpi_map *map = get_vlpi_map(d);
Marc Zyngier425c09b2019-11-08 16:57:57 +00001437 void __iomem *rdbase;
Marc Zyngierf3a059212020-03-04 20:33:10 +00001438 unsigned long flags;
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001439 u64 val;
Marc Zyngierf3a059212020-03-04 20:33:10 +00001440 int cpu;
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001441
1442 if (map) {
1443 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1444
1445 WARN_ON(!is_v4_1(its_dev->its));
1446
1447 val = GICR_INVLPIR_V;
1448 val |= FIELD_PREP(GICR_INVLPIR_VPEID, map->vpe->vpe_id);
1449 val |= FIELD_PREP(GICR_INVLPIR_INTID, map->vintid);
1450 } else {
1451 val = d->hwirq;
1452 }
Marc Zyngier425c09b2019-11-08 16:57:57 +00001453
1454 /* Target the redistributor this LPI is currently routed to */
Marc Zyngierf3a059212020-03-04 20:33:10 +00001455 cpu = irq_to_cpuid_lock(d, &flags);
Marc Zyngier9058a4e2020-03-04 20:33:12 +00001456 raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
Marc Zyngierf3a059212020-03-04 20:33:10 +00001457 rdbase = per_cpu_ptr(gic_rdists->rdist, cpu)->rd_base;
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001458 gic_write_lpir(val, rdbase + GICR_INVLPIR);
Marc Zyngier425c09b2019-11-08 16:57:57 +00001459
1460 wait_for_syncr(rdbase);
Marc Zyngier9058a4e2020-03-04 20:33:12 +00001461 raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
Marc Zyngierf3a059212020-03-04 20:33:10 +00001462 irq_to_cpuid_unlock(d, flags);
Marc Zyngier425c09b2019-11-08 16:57:57 +00001463}
1464
Marc Zyngier015ec032016-12-20 09:54:57 +00001465static void lpi_update_config(struct irq_data *d, u8 clr, u8 set)
1466{
1467 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1468
1469 lpi_write_config(d, clr, set);
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001470 if (gic_rdists->has_direct_lpi &&
1471 (is_v4_1(its_dev->its) || !irqd_is_forwarded_to_vcpu(d)))
Marc Zyngier425c09b2019-11-08 16:57:57 +00001472 direct_lpi_inv(d);
Marc Zyngier28614692019-11-08 16:58:02 +00001473 else if (!irqd_is_forwarded_to_vcpu(d))
Marc Zyngier425c09b2019-11-08 16:57:57 +00001474 its_send_inv(its_dev, its_get_event_id(d));
Marc Zyngier28614692019-11-08 16:58:02 +00001475 else
1476 its_send_vinv(its_dev, its_get_event_id(d));
Marc Zyngierc48ed512014-11-24 14:35:12 +00001477}
1478
Marc Zyngier015ec032016-12-20 09:54:57 +00001479static void its_vlpi_set_doorbell(struct irq_data *d, bool enable)
1480{
1481 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1482 u32 event = its_get_event_id(d);
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001483 struct its_vlpi_map *map;
Marc Zyngier015ec032016-12-20 09:54:57 +00001484
Marc Zyngier3858d4d2019-12-24 11:10:37 +00001485 /*
1486 * GICv4.1 does away with the per-LPI nonsense, nothing to do
1487 * here.
1488 */
1489 if (is_v4_1(its_dev->its))
1490 return;
1491
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001492 map = dev_event_to_vlpi_map(its_dev, event);
1493
1494 if (map->db_enabled == enable)
Marc Zyngier015ec032016-12-20 09:54:57 +00001495 return;
1496
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001497 map->db_enabled = enable;
Marc Zyngier015ec032016-12-20 09:54:57 +00001498
1499 /*
1500 * More fun with the architecture:
1501 *
1502 * Ideally, we'd issue a VMAPTI to set the doorbell to its LPI
1503 * value or to 1023, depending on the enable bit. But that
Ingo Molnara359f752021-03-22 04:21:30 +01001504 * would be issuing a mapping for an /existing/ DevID+EventID
Marc Zyngier015ec032016-12-20 09:54:57 +00001505 * pair, which is UNPREDICTABLE. Instead, let's issue a VMOVI
1506 * to the /same/ vPE, using this opportunity to adjust the
1507 * doorbell. Mouahahahaha. We loves it, Precious.
1508 */
1509 its_send_vmovi(its_dev, event);
Marc Zyngierc48ed512014-11-24 14:35:12 +00001510}
1511
1512static void its_mask_irq(struct irq_data *d)
1513{
Marc Zyngier015ec032016-12-20 09:54:57 +00001514 if (irqd_is_forwarded_to_vcpu(d))
1515 its_vlpi_set_doorbell(d, false);
1516
Marc Zyngieradcdb942016-12-19 19:18:13 +00001517 lpi_update_config(d, LPI_PROP_ENABLED, 0);
Marc Zyngierc48ed512014-11-24 14:35:12 +00001518}
1519
1520static void its_unmask_irq(struct irq_data *d)
1521{
Marc Zyngier015ec032016-12-20 09:54:57 +00001522 if (irqd_is_forwarded_to_vcpu(d))
1523 its_vlpi_set_doorbell(d, true);
1524
Marc Zyngieradcdb942016-12-19 19:18:13 +00001525 lpi_update_config(d, 0, LPI_PROP_ENABLED);
Marc Zyngierc48ed512014-11-24 14:35:12 +00001526}
1527
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001528static __maybe_unused u32 its_read_lpi_count(struct irq_data *d, int cpu)
1529{
1530 if (irqd_affinity_is_managed(d))
1531 return atomic_read(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
1532
1533 return atomic_read(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
1534}
1535
1536static void its_inc_lpi_count(struct irq_data *d, int cpu)
1537{
1538 if (irqd_affinity_is_managed(d))
1539 atomic_inc(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
1540 else
1541 atomic_inc(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
1542}
1543
1544static void its_dec_lpi_count(struct irq_data *d, int cpu)
1545{
1546 if (irqd_affinity_is_managed(d))
1547 atomic_dec(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
1548 else
1549 atomic_dec(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
1550}
1551
Marc Zyngierc5d60822020-05-15 17:57:52 +01001552static unsigned int cpumask_pick_least_loaded(struct irq_data *d,
1553 const struct cpumask *cpu_mask)
1554{
1555 unsigned int cpu = nr_cpu_ids, tmp;
1556 int count = S32_MAX;
1557
1558 for_each_cpu(tmp, cpu_mask) {
1559 int this_count = its_read_lpi_count(d, tmp);
1560 if (this_count < count) {
1561 cpu = tmp;
1562 count = this_count;
1563 }
1564 }
1565
1566 return cpu;
1567}
1568
1569/*
1570 * As suggested by Thomas Gleixner in:
1571 * https://lore.kernel.org/r/87h80q2aoc.fsf@nanos.tec.linutronix.de
1572 */
1573static int its_select_cpu(struct irq_data *d,
1574 const struct cpumask *aff_mask)
1575{
1576 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1577 cpumask_var_t tmpmask;
1578 int cpu, node;
1579
1580 if (!alloc_cpumask_var(&tmpmask, GFP_ATOMIC))
1581 return -ENOMEM;
1582
1583 node = its_dev->its->numa_node;
1584
1585 if (!irqd_affinity_is_managed(d)) {
1586 /* First try the NUMA node */
1587 if (node != NUMA_NO_NODE) {
1588 /*
1589 * Try the intersection of the affinity mask and the
1590 * node mask (and the online mask, just to be safe).
1591 */
1592 cpumask_and(tmpmask, cpumask_of_node(node), aff_mask);
1593 cpumask_and(tmpmask, tmpmask, cpu_online_mask);
1594
1595 /*
1596 * Ideally, we would check if the mask is empty, and
1597 * try again on the full node here.
1598 *
1599 * But it turns out that the way ACPI describes the
1600 * affinity for ITSs only deals about memory, and
1601 * not target CPUs, so it cannot describe a single
1602 * ITS placed next to two NUMA nodes.
1603 *
1604 * Instead, just fallback on the online mask. This
1605 * diverges from Thomas' suggestion above.
1606 */
1607 cpu = cpumask_pick_least_loaded(d, tmpmask);
1608 if (cpu < nr_cpu_ids)
1609 goto out;
1610
1611 /* If we can't cross sockets, give up */
1612 if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144))
1613 goto out;
1614
1615 /* If the above failed, expand the search */
1616 }
1617
1618 /* Try the intersection of the affinity and online masks */
1619 cpumask_and(tmpmask, aff_mask, cpu_online_mask);
1620
1621 /* If that doesn't fly, the online mask is the last resort */
1622 if (cpumask_empty(tmpmask))
1623 cpumask_copy(tmpmask, cpu_online_mask);
1624
1625 cpu = cpumask_pick_least_loaded(d, tmpmask);
1626 } else {
1627 cpumask_and(tmpmask, irq_data_get_affinity_mask(d), cpu_online_mask);
1628
1629 /* If we cannot cross sockets, limit the search to that node */
1630 if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) &&
1631 node != NUMA_NO_NODE)
1632 cpumask_and(tmpmask, tmpmask, cpumask_of_node(node));
1633
1634 cpu = cpumask_pick_least_loaded(d, tmpmask);
1635 }
1636out:
1637 free_cpumask_var(tmpmask);
1638
1639 pr_debug("IRQ%d -> %*pbl CPU%d\n", d->irq, cpumask_pr_args(aff_mask), cpu);
1640 return cpu;
1641}
1642
Marc Zyngierc48ed512014-11-24 14:35:12 +00001643static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
1644 bool force)
1645{
Marc Zyngierc48ed512014-11-24 14:35:12 +00001646 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1647 struct its_collection *target_col;
1648 u32 id = its_get_event_id(d);
Marc Zyngierc5d60822020-05-15 17:57:52 +01001649 int cpu, prev_cpu;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001650
Marc Zyngier015ec032016-12-20 09:54:57 +00001651 /* A forwarded interrupt should use irq_set_vcpu_affinity */
1652 if (irqd_is_forwarded_to_vcpu(d))
1653 return -EINVAL;
1654
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001655 prev_cpu = its_dev->event_map.col_map[id];
1656 its_dec_lpi_count(d, prev_cpu);
1657
Marc Zyngierc5d60822020-05-15 17:57:52 +01001658 if (!force)
1659 cpu = its_select_cpu(d, mask_val);
1660 else
1661 cpu = cpumask_pick_least_loaded(d, mask_val);
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001662
Marc Zyngierc5d60822020-05-15 17:57:52 +01001663 if (cpu < 0 || cpu >= nr_cpu_ids)
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001664 goto err;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001665
MaJun8b8d94a2017-05-18 16:19:13 +08001666 /* don't set the affinity when the target cpu is same as current one */
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001667 if (cpu != prev_cpu) {
MaJun8b8d94a2017-05-18 16:19:13 +08001668 target_col = &its_dev->its->collections[cpu];
1669 its_send_movi(its_dev, target_col, id);
1670 its_dev->event_map.col_map[id] = cpu;
Marc Zyngier0d224d32017-08-18 09:39:18 +01001671 irq_data_update_effective_affinity(d, cpumask_of(cpu));
MaJun8b8d94a2017-05-18 16:19:13 +08001672 }
Marc Zyngierc48ed512014-11-24 14:35:12 +00001673
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001674 its_inc_lpi_count(d, cpu);
1675
Marc Zyngierc48ed512014-11-24 14:35:12 +00001676 return IRQ_SET_MASK_OK_DONE;
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001677
1678err:
1679 its_inc_lpi_count(d, prev_cpu);
1680 return -EINVAL;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001681}
1682
Ard Biesheuvel558b0162017-10-17 17:55:56 +01001683static u64 its_irq_get_msi_base(struct its_device *its_dev)
1684{
1685 struct its_node *its = its_dev->its;
1686
1687 return its->phys_base + GITS_TRANSLATER;
1688}
1689
Marc Zyngierb48ac832014-11-24 14:35:16 +00001690static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
1691{
1692 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1693 struct its_node *its;
1694 u64 addr;
1695
1696 its = its_dev->its;
Ard Biesheuvel558b0162017-10-17 17:55:56 +01001697 addr = its->get_msi_base(its_dev);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001698
Vladimir Murzinb11283e2016-11-02 11:54:03 +00001699 msg->address_lo = lower_32_bits(addr);
1700 msg->address_hi = upper_32_bits(addr);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001701 msg->data = its_get_event_id(d);
Robin Murphy44bb7e22016-09-12 17:13:59 +01001702
Julien Grall35ae7df2019-05-01 14:58:21 +01001703 iommu_dma_compose_msi_msg(irq_data_get_msi_desc(d), msg);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001704}
1705
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001706static int its_irq_set_irqchip_state(struct irq_data *d,
1707 enum irqchip_irq_state which,
1708 bool state)
1709{
1710 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1711 u32 event = its_get_event_id(d);
1712
1713 if (which != IRQCHIP_STATE_PENDING)
1714 return -EINVAL;
1715
Marc Zyngiered0e4aa2019-11-08 16:58:03 +00001716 if (irqd_is_forwarded_to_vcpu(d)) {
1717 if (state)
1718 its_send_vint(its_dev, event);
1719 else
1720 its_send_vclear(its_dev, event);
1721 } else {
1722 if (state)
1723 its_send_int(its_dev, event);
1724 else
1725 its_send_clear(its_dev, event);
1726 }
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001727
1728 return 0;
1729}
1730
Marc Zyngier5f774f52020-07-31 11:33:13 +01001731static int its_irq_retrigger(struct irq_data *d)
1732{
1733 return !its_irq_set_irqchip_state(d, IRQCHIP_STATE_PENDING, true);
1734}
1735
Marc Zyngier009384b2020-03-04 20:33:23 +00001736/*
1737 * Two favourable cases:
1738 *
1739 * (a) Either we have a GICv4.1, and all vPEs have to be mapped at all times
1740 * for vSGI delivery
1741 *
1742 * (b) Or the ITSs do not use a list map, meaning that VMOVP is cheap enough
1743 * and we're better off mapping all VPEs always
1744 *
1745 * If neither (a) nor (b) is true, then we map vPEs on demand.
1746 *
1747 */
1748static bool gic_requires_eager_mapping(void)
1749{
1750 if (!its_list_map || gic_rdists->has_rvpeid)
1751 return true;
1752
1753 return false;
1754}
1755
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001756static void its_map_vm(struct its_node *its, struct its_vm *vm)
1757{
1758 unsigned long flags;
1759
Marc Zyngier009384b2020-03-04 20:33:23 +00001760 if (gic_requires_eager_mapping())
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001761 return;
1762
1763 raw_spin_lock_irqsave(&vmovp_lock, flags);
1764
1765 /*
1766 * If the VM wasn't mapped yet, iterate over the vpes and get
1767 * them mapped now.
1768 */
1769 vm->vlpi_count[its->list_nr]++;
1770
1771 if (vm->vlpi_count[its->list_nr] == 1) {
1772 int i;
1773
1774 for (i = 0; i < vm->nr_vpes; i++) {
1775 struct its_vpe *vpe = vm->vpes[i];
Marc Zyngier44c4c252017-10-19 10:11:34 +01001776 struct irq_data *d = irq_get_irq_data(vpe->irq);
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001777
1778 /* Map the VPE to the first possible CPU */
1779 vpe->col_idx = cpumask_first(cpu_online_mask);
1780 its_send_vmapp(its, vpe, true);
1781 its_send_vinvall(its, vpe);
Marc Zyngier44c4c252017-10-19 10:11:34 +01001782 irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001783 }
1784 }
1785
1786 raw_spin_unlock_irqrestore(&vmovp_lock, flags);
1787}
1788
1789static void its_unmap_vm(struct its_node *its, struct its_vm *vm)
1790{
1791 unsigned long flags;
1792
1793 /* Not using the ITS list? Everything is always mapped. */
Marc Zyngier009384b2020-03-04 20:33:23 +00001794 if (gic_requires_eager_mapping())
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001795 return;
1796
1797 raw_spin_lock_irqsave(&vmovp_lock, flags);
1798
1799 if (!--vm->vlpi_count[its->list_nr]) {
1800 int i;
1801
1802 for (i = 0; i < vm->nr_vpes; i++)
1803 its_send_vmapp(its, vm->vpes[i], false);
1804 }
1805
1806 raw_spin_unlock_irqrestore(&vmovp_lock, flags);
1807}
1808
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001809static int its_vlpi_map(struct irq_data *d, struct its_cmd_info *info)
1810{
1811 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1812 u32 event = its_get_event_id(d);
1813 int ret = 0;
1814
1815 if (!info->map)
1816 return -EINVAL;
1817
Marc Zyngier11635fa2019-11-08 16:58:05 +00001818 raw_spin_lock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001819
1820 if (!its_dev->event_map.vm) {
1821 struct its_vlpi_map *maps;
1822
Kees Cook6396bb22018-06-12 14:03:40 -07001823 maps = kcalloc(its_dev->event_map.nr_lpis, sizeof(*maps),
Marc Zyngier11635fa2019-11-08 16:58:05 +00001824 GFP_ATOMIC);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001825 if (!maps) {
1826 ret = -ENOMEM;
1827 goto out;
1828 }
1829
1830 its_dev->event_map.vm = info->map->vm;
1831 its_dev->event_map.vlpi_maps = maps;
1832 } else if (its_dev->event_map.vm != info->map->vm) {
1833 ret = -EINVAL;
1834 goto out;
1835 }
1836
1837 /* Get our private copy of the mapping information */
1838 its_dev->event_map.vlpi_maps[event] = *info->map;
1839
1840 if (irqd_is_forwarded_to_vcpu(d)) {
1841 /* Already mapped, move it around */
1842 its_send_vmovi(its_dev, event);
1843 } else {
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001844 /* Ensure all the VPEs are mapped on this ITS */
1845 its_map_vm(its_dev->its, info->map->vm);
1846
Marc Zyngierd4d7b4a2017-10-26 10:44:07 +01001847 /*
1848 * Flag the interrupt as forwarded so that we can
1849 * start poking the virtual property table.
1850 */
1851 irqd_set_forwarded_to_vcpu(d);
1852
1853 /* Write out the property to the prop table */
1854 lpi_write_config(d, 0xff, info->map->properties);
1855
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001856 /* Drop the physical mapping */
1857 its_send_discard(its_dev, event);
1858
1859 /* and install the virtual one */
1860 its_send_vmapti(its_dev, event);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001861
1862 /* Increment the number of VLPIs */
1863 its_dev->event_map.nr_vlpis++;
1864 }
1865
1866out:
Marc Zyngier11635fa2019-11-08 16:58:05 +00001867 raw_spin_unlock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001868 return ret;
1869}
1870
1871static int its_vlpi_get(struct irq_data *d, struct its_cmd_info *info)
1872{
1873 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
Marc Zyngier046b5052019-11-08 16:58:04 +00001874 struct its_vlpi_map *map;
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001875 int ret = 0;
1876
Marc Zyngier11635fa2019-11-08 16:58:05 +00001877 raw_spin_lock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001878
Marc Zyngier046b5052019-11-08 16:58:04 +00001879 map = get_vlpi_map(d);
1880
1881 if (!its_dev->event_map.vm || !map) {
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001882 ret = -EINVAL;
1883 goto out;
1884 }
1885
1886 /* Copy our mapping information to the incoming request */
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001887 *info->map = *map;
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001888
1889out:
Marc Zyngier11635fa2019-11-08 16:58:05 +00001890 raw_spin_unlock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001891 return ret;
1892}
1893
1894static int its_vlpi_unmap(struct irq_data *d)
1895{
1896 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1897 u32 event = its_get_event_id(d);
1898 int ret = 0;
1899
Marc Zyngier11635fa2019-11-08 16:58:05 +00001900 raw_spin_lock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001901
1902 if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d)) {
1903 ret = -EINVAL;
1904 goto out;
1905 }
1906
1907 /* Drop the virtual mapping */
1908 its_send_discard(its_dev, event);
1909
1910 /* and restore the physical one */
1911 irqd_clr_forwarded_to_vcpu(d);
1912 its_send_mapti(its_dev, d->hwirq, event);
1913 lpi_update_config(d, 0xff, (LPI_PROP_DEFAULT_PRIO |
1914 LPI_PROP_ENABLED |
1915 LPI_PROP_GROUP1));
1916
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001917 /* Potentially unmap the VM from this ITS */
1918 its_unmap_vm(its_dev->its, its_dev->event_map.vm);
1919
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001920 /*
1921 * Drop the refcount and make the device available again if
1922 * this was the last VLPI.
1923 */
1924 if (!--its_dev->event_map.nr_vlpis) {
1925 its_dev->event_map.vm = NULL;
1926 kfree(its_dev->event_map.vlpi_maps);
1927 }
1928
1929out:
Marc Zyngier11635fa2019-11-08 16:58:05 +00001930 raw_spin_unlock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001931 return ret;
1932}
1933
Marc Zyngier015ec032016-12-20 09:54:57 +00001934static int its_vlpi_prop_update(struct irq_data *d, struct its_cmd_info *info)
1935{
1936 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1937
1938 if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d))
1939 return -EINVAL;
1940
1941 if (info->cmd_type == PROP_UPDATE_AND_INV_VLPI)
1942 lpi_update_config(d, 0xff, info->config);
1943 else
1944 lpi_write_config(d, 0xff, info->config);
1945 its_vlpi_set_doorbell(d, !!(info->config & LPI_PROP_ENABLED));
1946
1947 return 0;
1948}
1949
Marc Zyngierc808eea2016-12-20 09:31:20 +00001950static int its_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
1951{
1952 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1953 struct its_cmd_info *info = vcpu_info;
1954
1955 /* Need a v4 ITS */
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00001956 if (!is_v4(its_dev->its))
Marc Zyngierc808eea2016-12-20 09:31:20 +00001957 return -EINVAL;
1958
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001959 /* Unmap request? */
1960 if (!info)
1961 return its_vlpi_unmap(d);
1962
Marc Zyngierc808eea2016-12-20 09:31:20 +00001963 switch (info->cmd_type) {
1964 case MAP_VLPI:
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001965 return its_vlpi_map(d, info);
Marc Zyngierc808eea2016-12-20 09:31:20 +00001966
1967 case GET_VLPI:
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001968 return its_vlpi_get(d, info);
Marc Zyngierc808eea2016-12-20 09:31:20 +00001969
1970 case PROP_UPDATE_VLPI:
1971 case PROP_UPDATE_AND_INV_VLPI:
Marc Zyngier015ec032016-12-20 09:54:57 +00001972 return its_vlpi_prop_update(d, info);
Marc Zyngierc808eea2016-12-20 09:31:20 +00001973
1974 default:
1975 return -EINVAL;
1976 }
1977}
1978
Marc Zyngierc48ed512014-11-24 14:35:12 +00001979static struct irq_chip its_irq_chip = {
1980 .name = "ITS",
1981 .irq_mask = its_mask_irq,
1982 .irq_unmask = its_unmask_irq,
Ashok Kumar004fa082016-02-11 05:38:53 -08001983 .irq_eoi = irq_chip_eoi_parent,
Marc Zyngierc48ed512014-11-24 14:35:12 +00001984 .irq_set_affinity = its_set_affinity,
Marc Zyngierb48ac832014-11-24 14:35:16 +00001985 .irq_compose_msi_msg = its_irq_compose_msi_msg,
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001986 .irq_set_irqchip_state = its_irq_set_irqchip_state,
Marc Zyngier5f774f52020-07-31 11:33:13 +01001987 .irq_retrigger = its_irq_retrigger,
Marc Zyngierc808eea2016-12-20 09:31:20 +00001988 .irq_set_vcpu_affinity = its_irq_set_vcpu_affinity,
Marc Zyngierb48ac832014-11-24 14:35:16 +00001989};
1990
Marc Zyngier880cb3c2018-05-27 16:14:15 +01001991
Marc Zyngierbf9529f2014-11-24 14:35:13 +00001992/*
1993 * How we allocate LPIs:
1994 *
Marc Zyngier880cb3c2018-05-27 16:14:15 +01001995 * lpi_range_list contains ranges of LPIs that are to available to
1996 * allocate from. To allocate LPIs, just pick the first range that
1997 * fits the required allocation, and reduce it by the required
1998 * amount. Once empty, remove the range from the list.
Marc Zyngierbf9529f2014-11-24 14:35:13 +00001999 *
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002000 * To free a range of LPIs, add a free range to the list, sort it and
2001 * merge the result if the new range happens to be adjacent to an
2002 * already free block.
2003 *
2004 * The consequence of the above is that allocation is cost is low, but
2005 * freeing is expensive. We assumes that freeing rarely occurs.
2006 */
Jia He4cb205c2018-08-28 12:53:26 +08002007#define ITS_MAX_LPI_NRBITS 16 /* 64K LPIs */
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002008
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002009static DEFINE_MUTEX(lpi_range_lock);
2010static LIST_HEAD(lpi_range_list);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002011
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002012struct lpi_range {
2013 struct list_head entry;
2014 u32 base_id;
2015 u32 span;
2016};
2017
2018static struct lpi_range *mk_lpi_range(u32 base, u32 span)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002019{
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002020 struct lpi_range *range;
2021
Rasmus Villemoes1c73fac2019-03-12 18:33:48 +01002022 range = kmalloc(sizeof(*range), GFP_KERNEL);
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002023 if (range) {
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002024 range->base_id = base;
2025 range->span = span;
2026 }
2027
2028 return range;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002029}
2030
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002031static int alloc_lpi_range(u32 nr_lpis, u32 *base)
2032{
2033 struct lpi_range *range, *tmp;
2034 int err = -ENOSPC;
2035
2036 mutex_lock(&lpi_range_lock);
2037
2038 list_for_each_entry_safe(range, tmp, &lpi_range_list, entry) {
2039 if (range->span >= nr_lpis) {
2040 *base = range->base_id;
2041 range->base_id += nr_lpis;
2042 range->span -= nr_lpis;
2043
2044 if (range->span == 0) {
2045 list_del(&range->entry);
2046 kfree(range);
2047 }
2048
2049 err = 0;
2050 break;
2051 }
2052 }
2053
2054 mutex_unlock(&lpi_range_lock);
2055
2056 pr_debug("ITS: alloc %u:%u\n", *base, nr_lpis);
2057 return err;
2058}
2059
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002060static void merge_lpi_ranges(struct lpi_range *a, struct lpi_range *b)
2061{
2062 if (&a->entry == &lpi_range_list || &b->entry == &lpi_range_list)
2063 return;
2064 if (a->base_id + a->span != b->base_id)
2065 return;
2066 b->base_id = a->base_id;
2067 b->span += a->span;
2068 list_del(&a->entry);
2069 kfree(a);
2070}
2071
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002072static int free_lpi_range(u32 base, u32 nr_lpis)
2073{
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002074 struct lpi_range *new, *old;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002075
2076 new = mk_lpi_range(base, nr_lpis);
Rasmus Villemoesb31a3832019-03-12 18:33:47 +01002077 if (!new)
2078 return -ENOMEM;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002079
2080 mutex_lock(&lpi_range_lock);
2081
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002082 list_for_each_entry_reverse(old, &lpi_range_list, entry) {
2083 if (old->base_id < base)
2084 break;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002085 }
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002086 /*
2087 * old is the last element with ->base_id smaller than base,
2088 * so new goes right after it. If there are no elements with
2089 * ->base_id smaller than base, &old->entry ends up pointing
2090 * at the head of the list, and inserting new it the start of
2091 * the list is the right thing to do in that case as well.
2092 */
2093 list_add(&new->entry, &old->entry);
2094 /*
2095 * Now check if we can merge with the preceding and/or
2096 * following ranges.
2097 */
2098 merge_lpi_ranges(old, new);
2099 merge_lpi_ranges(new, list_next_entry(new, entry));
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002100
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002101 mutex_unlock(&lpi_range_lock);
Rasmus Villemoesb31a3832019-03-12 18:33:47 +01002102 return 0;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002103}
2104
Tomasz Nowicki04a0e4d2016-01-19 14:11:18 +01002105static int __init its_lpi_init(u32 id_bits)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002106{
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002107 u32 lpis = (1UL << id_bits) - 8192;
Marc Zyngier12b29052018-05-31 09:01:59 +01002108 u32 numlpis;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002109 int err;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002110
Marc Zyngier12b29052018-05-31 09:01:59 +01002111 numlpis = 1UL << GICD_TYPER_NUM_LPIS(gic_rdists->gicd_typer);
2112
2113 if (numlpis > 2 && !WARN_ON(numlpis > lpis)) {
2114 lpis = numlpis;
2115 pr_info("ITS: Using hypervisor restricted LPI range [%u]\n",
2116 lpis);
2117 }
2118
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002119 /*
2120 * Initializing the allocator is just the same as freeing the
2121 * full range of LPIs.
2122 */
2123 err = free_lpi_range(8192, lpis);
2124 pr_debug("ITS: Allocator initialized for %u LPIs\n", lpis);
2125 return err;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002126}
2127
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002128static unsigned long *its_lpi_alloc(int nr_irqs, u32 *base, int *nr_ids)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002129{
2130 unsigned long *bitmap = NULL;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002131 int err = 0;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002132
2133 do {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002134 err = alloc_lpi_range(nr_irqs, base);
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002135 if (!err)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002136 break;
2137
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002138 nr_irqs /= 2;
2139 } while (nr_irqs > 0);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002140
Marc Zyngier45725e02019-01-29 15:19:23 +00002141 if (!nr_irqs)
2142 err = -ENOSPC;
2143
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002144 if (err)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002145 goto out;
2146
Andy Shevchenkoff5fe882021-06-18 18:16:54 +03002147 bitmap = bitmap_zalloc(nr_irqs, GFP_ATOMIC);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002148 if (!bitmap)
2149 goto out;
2150
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002151 *nr_ids = nr_irqs;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002152
2153out:
Marc Zyngierc8415b92015-10-02 16:44:05 +01002154 if (!bitmap)
2155 *base = *nr_ids = 0;
2156
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002157 return bitmap;
2158}
2159
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002160static void its_lpi_free(unsigned long *bitmap, u32 base, u32 nr_ids)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002161{
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002162 WARN_ON(free_lpi_range(base, nr_ids));
Andy Shevchenkoff5fe882021-06-18 18:16:54 +03002163 bitmap_free(bitmap);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002164}
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002165
Marc Zyngier053be482018-07-27 15:02:27 +01002166static void gic_reset_prop_table(void *va)
2167{
2168 /* Priority 0xa0, Group-1, disabled */
2169 memset(va, LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1, LPI_PROPBASE_SZ);
2170
2171 /* Make sure the GIC will observe the written configuration */
2172 gic_flush_dcache_to_poc(va, LPI_PROPBASE_SZ);
2173}
2174
Marc Zyngier0e5ccf92016-12-19 18:15:05 +00002175static struct page *its_allocate_prop_table(gfp_t gfp_flags)
2176{
2177 struct page *prop_page;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002178
Marc Zyngier0e5ccf92016-12-19 18:15:05 +00002179 prop_page = alloc_pages(gfp_flags, get_order(LPI_PROPBASE_SZ));
2180 if (!prop_page)
2181 return NULL;
2182
Marc Zyngier053be482018-07-27 15:02:27 +01002183 gic_reset_prop_table(page_address(prop_page));
Marc Zyngier0e5ccf92016-12-19 18:15:05 +00002184
2185 return prop_page;
2186}
2187
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00002188static void its_free_prop_table(struct page *prop_page)
2189{
2190 free_pages((unsigned long)page_address(prop_page),
2191 get_order(LPI_PROPBASE_SZ));
2192}
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002193
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002194static bool gic_check_reserved_range(phys_addr_t addr, unsigned long size)
2195{
2196 phys_addr_t start, end, addr_end;
2197 u64 i;
2198
2199 /*
2200 * We don't bother checking for a kdump kernel as by
2201 * construction, the LPI tables are out of this kernel's
2202 * memory map.
2203 */
2204 if (is_kdump_kernel())
2205 return true;
2206
2207 addr_end = addr + size - 1;
2208
Mike Rapoport9f3d5ea2020-10-13 16:58:25 -07002209 for_each_reserved_mem_range(i, &start, &end) {
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002210 if (addr >= start && addr_end <= end)
2211 return true;
2212 }
2213
2214 /* Not found, not a good sign... */
2215 pr_warn("GICv3: Expected reserved range [%pa:%pa], not found\n",
2216 &addr, &addr_end);
2217 add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
2218 return false;
2219}
2220
Marc Zyngier3fb68fa2018-07-27 16:21:18 +01002221static int gic_reserve_range(phys_addr_t addr, unsigned long size)
2222{
2223 if (efi_enabled(EFI_CONFIG_TABLES))
2224 return efi_mem_reserve_persistent(addr, size);
2225
2226 return 0;
2227}
2228
Marc Zyngier11e37d32018-07-27 13:38:54 +01002229static int __init its_setup_lpi_prop_table(void)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002230{
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002231 if (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) {
2232 u64 val;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002233
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002234 val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
2235 lpi_id_bits = (val & GICR_PROPBASER_IDBITS_MASK) + 1;
2236
2237 gic_rdists->prop_table_pa = val & GENMASK_ULL(51, 12);
2238 gic_rdists->prop_table_va = memremap(gic_rdists->prop_table_pa,
2239 LPI_PROPBASE_SZ,
2240 MEMREMAP_WB);
2241 gic_reset_prop_table(gic_rdists->prop_table_va);
2242 } else {
2243 struct page *page;
2244
2245 lpi_id_bits = min_t(u32,
2246 GICD_TYPER_ID_BITS(gic_rdists->gicd_typer),
2247 ITS_MAX_LPI_NRBITS);
2248 page = its_allocate_prop_table(GFP_NOWAIT);
2249 if (!page) {
2250 pr_err("Failed to allocate PROPBASE\n");
2251 return -ENOMEM;
2252 }
2253
2254 gic_rdists->prop_table_pa = page_to_phys(page);
2255 gic_rdists->prop_table_va = page_address(page);
Marc Zyngier3fb68fa2018-07-27 16:21:18 +01002256 WARN_ON(gic_reserve_range(gic_rdists->prop_table_pa,
2257 LPI_PROPBASE_SZ));
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002258 }
2259
Marc Zyngiere1a2e202018-07-27 14:36:00 +01002260 pr_info("GICv3: using LPI property table @%pa\n",
2261 &gic_rdists->prop_table_pa);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002262
Shanker Donthineni6c31e122017-06-22 18:19:14 -05002263 return its_lpi_init(lpi_id_bits);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002264}
2265
2266static const char *its_base_type_string[] = {
2267 [GITS_BASER_TYPE_DEVICE] = "Devices",
2268 [GITS_BASER_TYPE_VCPU] = "Virtual CPUs",
Marc Zyngier4f46de92016-12-20 15:50:14 +00002269 [GITS_BASER_TYPE_RESERVED3] = "Reserved (3)",
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002270 [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections",
2271 [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)",
2272 [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)",
2273 [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)",
2274};
2275
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002276static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
2277{
2278 u32 idx = baser - its->tables;
2279
Vladimir Murzin0968a612016-11-02 11:54:06 +00002280 return gits_read_baser(its->base + GITS_BASER + (idx << 3));
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002281}
2282
2283static void its_write_baser(struct its_node *its, struct its_baser *baser,
2284 u64 val)
2285{
2286 u32 idx = baser - its->tables;
2287
Vladimir Murzin0968a612016-11-02 11:54:06 +00002288 gits_write_baser(val, its->base + GITS_BASER + (idx << 3));
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002289 baser->val = its_read_baser(its, baser);
2290}
2291
Shanker Donthineni93473592016-06-06 18:17:30 -05002292static int its_setup_baser(struct its_node *its, struct its_baser *baser,
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002293 u64 cache, u64 shr, u32 order, bool indirect)
Shanker Donthineni93473592016-06-06 18:17:30 -05002294{
2295 u64 val = its_read_baser(its, baser);
2296 u64 esz = GITS_BASER_ENTRY_SIZE(val);
2297 u64 type = GITS_BASER_TYPE(val);
Shanker Donthineni30ae9612017-10-09 11:46:55 -05002298 u64 baser_phys, tmp;
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002299 u32 alloc_pages, psz;
Shanker Donthineni539d3782019-01-14 09:50:19 +00002300 struct page *page;
Shanker Donthineni93473592016-06-06 18:17:30 -05002301 void *base;
Shanker Donthineni93473592016-06-06 18:17:30 -05002302
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002303 psz = baser->psz;
Shanker Donthineni93473592016-06-06 18:17:30 -05002304 alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
2305 if (alloc_pages > GITS_BASER_PAGES_MAX) {
2306 pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
2307 &its->phys_base, its_base_type_string[type],
2308 alloc_pages, GITS_BASER_PAGES_MAX);
2309 alloc_pages = GITS_BASER_PAGES_MAX;
2310 order = get_order(GITS_BASER_PAGES_MAX * psz);
2311 }
2312
Shanker Donthineni539d3782019-01-14 09:50:19 +00002313 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, order);
2314 if (!page)
Shanker Donthineni93473592016-06-06 18:17:30 -05002315 return -ENOMEM;
2316
Shanker Donthineni539d3782019-01-14 09:50:19 +00002317 base = (void *)page_address(page);
Shanker Donthineni30ae9612017-10-09 11:46:55 -05002318 baser_phys = virt_to_phys(base);
2319
2320 /* Check if the physical address of the memory is above 48bits */
2321 if (IS_ENABLED(CONFIG_ARM64_64K_PAGES) && (baser_phys >> 48)) {
2322
2323 /* 52bit PA is supported only when PageSize=64K */
2324 if (psz != SZ_64K) {
2325 pr_err("ITS: no 52bit PA support when psz=%d\n", psz);
2326 free_pages((unsigned long)base, order);
2327 return -ENXIO;
2328 }
2329
2330 /* Convert 52bit PA to 48bit field */
2331 baser_phys = GITS_BASER_PHYS_52_to_48(baser_phys);
2332 }
2333
Shanker Donthineni93473592016-06-06 18:17:30 -05002334retry_baser:
Shanker Donthineni30ae9612017-10-09 11:46:55 -05002335 val = (baser_phys |
Shanker Donthineni93473592016-06-06 18:17:30 -05002336 (type << GITS_BASER_TYPE_SHIFT) |
2337 ((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) |
2338 ((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT) |
2339 cache |
2340 shr |
2341 GITS_BASER_VALID);
2342
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002343 val |= indirect ? GITS_BASER_INDIRECT : 0x0;
2344
Shanker Donthineni93473592016-06-06 18:17:30 -05002345 switch (psz) {
2346 case SZ_4K:
2347 val |= GITS_BASER_PAGE_SIZE_4K;
2348 break;
2349 case SZ_16K:
2350 val |= GITS_BASER_PAGE_SIZE_16K;
2351 break;
2352 case SZ_64K:
2353 val |= GITS_BASER_PAGE_SIZE_64K;
2354 break;
2355 }
2356
2357 its_write_baser(its, baser, val);
2358 tmp = baser->val;
2359
2360 if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
2361 /*
2362 * Shareability didn't stick. Just use
2363 * whatever the read reported, which is likely
2364 * to be the only thing this redistributor
2365 * supports. If that's zero, make it
2366 * non-cacheable as well.
2367 */
2368 shr = tmp & GITS_BASER_SHAREABILITY_MASK;
2369 if (!shr) {
2370 cache = GITS_BASER_nC;
Vladimir Murzin328191c2016-11-02 11:54:05 +00002371 gic_flush_dcache_to_poc(base, PAGE_ORDER_TO_SIZE(order));
Shanker Donthineni93473592016-06-06 18:17:30 -05002372 }
2373 goto retry_baser;
2374 }
2375
Shanker Donthineni93473592016-06-06 18:17:30 -05002376 if (val != tmp) {
Vladimir Murzinb11283e2016-11-02 11:54:03 +00002377 pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n",
Shanker Donthineni93473592016-06-06 18:17:30 -05002378 &its->phys_base, its_base_type_string[type],
Vladimir Murzinb11283e2016-11-02 11:54:03 +00002379 val, tmp);
Shanker Donthineni93473592016-06-06 18:17:30 -05002380 free_pages((unsigned long)base, order);
2381 return -ENXIO;
2382 }
2383
2384 baser->order = order;
2385 baser->base = base;
2386 baser->psz = psz;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002387 tmp = indirect ? GITS_LVL1_ENTRY_SIZE : esz;
Shanker Donthineni93473592016-06-06 18:17:30 -05002388
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002389 pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n",
Vladimir Murzind524eaa2016-11-02 11:54:04 +00002390 &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp),
Shanker Donthineni93473592016-06-06 18:17:30 -05002391 its_base_type_string[type],
2392 (unsigned long)virt_to_phys(base),
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002393 indirect ? "indirect" : "flat", (int)esz,
Shanker Donthineni93473592016-06-06 18:17:30 -05002394 psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);
2395
2396 return 0;
2397}
2398
Marc Zyngier4cacac52016-12-19 18:18:34 +00002399static bool its_parse_indirect_baser(struct its_node *its,
2400 struct its_baser *baser,
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002401 u32 *order, u32 ids)
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002402{
Marc Zyngier4cacac52016-12-19 18:18:34 +00002403 u64 tmp = its_read_baser(its, baser);
2404 u64 type = GITS_BASER_TYPE(tmp);
2405 u64 esz = GITS_BASER_ENTRY_SIZE(tmp);
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06002406 u64 val = GITS_BASER_InnerShareable | GITS_BASER_RaWaWb;
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002407 u32 new_order = *order;
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002408 u32 psz = baser->psz;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002409 bool indirect = false;
2410
2411 /* No need to enable Indirection if memory requirement < (psz*2)bytes */
2412 if ((esz << ids) > (psz * 2)) {
2413 /*
2414 * Find out whether hw supports a single or two-level table by
2415 * table by reading bit at offset '62' after writing '1' to it.
2416 */
2417 its_write_baser(its, baser, val | GITS_BASER_INDIRECT);
2418 indirect = !!(baser->val & GITS_BASER_INDIRECT);
2419
2420 if (indirect) {
2421 /*
2422 * The size of the lvl2 table is equal to ITS page size
2423 * which is 'psz'. For computing lvl1 table size,
2424 * subtract ID bits that sparse lvl2 table from 'ids'
2425 * which is reported by ITS hardware times lvl1 table
2426 * entry size.
2427 */
Vladimir Murzind524eaa2016-11-02 11:54:04 +00002428 ids -= ilog2(psz / (int)esz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002429 esz = GITS_LVL1_ENTRY_SIZE;
2430 }
2431 }
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002432
2433 /*
2434 * Allocate as many entries as required to fit the
2435 * range of device IDs that the ITS can grok... The ID
2436 * space being incredibly sparse, this results in a
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002437 * massive waste of memory if two-level device table
2438 * feature is not supported by hardware.
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002439 */
2440 new_order = max_t(u32, get_order(esz << ids), new_order);
2441 if (new_order >= MAX_ORDER) {
2442 new_order = MAX_ORDER - 1;
Vladimir Murzind524eaa2016-11-02 11:54:04 +00002443 ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / (int)esz);
Marc Zyngier576a8342019-11-08 16:58:00 +00002444 pr_warn("ITS@%pa: %s Table too large, reduce ids %llu->%u\n",
Marc Zyngier4cacac52016-12-19 18:18:34 +00002445 &its->phys_base, its_base_type_string[type],
Marc Zyngier576a8342019-11-08 16:58:00 +00002446 device_ids(its), ids);
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002447 }
2448
2449 *order = new_order;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002450
2451 return indirect;
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002452}
2453
Marc Zyngier5e516842019-12-24 11:10:28 +00002454static u32 compute_common_aff(u64 val)
2455{
2456 u32 aff, clpiaff;
2457
2458 aff = FIELD_GET(GICR_TYPER_AFFINITY, val);
2459 clpiaff = FIELD_GET(GICR_TYPER_COMMON_LPI_AFF, val);
2460
2461 return aff & ~(GENMASK(31, 0) >> (clpiaff * 8));
2462}
2463
2464static u32 compute_its_aff(struct its_node *its)
2465{
2466 u64 val;
2467 u32 svpet;
2468
2469 /*
2470 * Reencode the ITS SVPET and MPIDR as a GICR_TYPER, and compute
2471 * the resulting affinity. We then use that to see if this match
2472 * our own affinity.
2473 */
2474 svpet = FIELD_GET(GITS_TYPER_SVPET, its->typer);
2475 val = FIELD_PREP(GICR_TYPER_COMMON_LPI_AFF, svpet);
2476 val |= FIELD_PREP(GICR_TYPER_AFFINITY, its->mpidr);
2477 return compute_common_aff(val);
2478}
2479
2480static struct its_node *find_sibling_its(struct its_node *cur_its)
2481{
2482 struct its_node *its;
2483 u32 aff;
2484
2485 if (!FIELD_GET(GITS_TYPER_SVPET, cur_its->typer))
2486 return NULL;
2487
2488 aff = compute_its_aff(cur_its);
2489
2490 list_for_each_entry(its, &its_nodes, entry) {
2491 u64 baser;
2492
2493 if (!is_v4_1(its) || its == cur_its)
2494 continue;
2495
2496 if (!FIELD_GET(GITS_TYPER_SVPET, its->typer))
2497 continue;
2498
2499 if (aff != compute_its_aff(its))
2500 continue;
2501
2502 /* GICv4.1 guarantees that the vPE table is GITS_BASER2 */
2503 baser = its->tables[2].val;
2504 if (!(baser & GITS_BASER_VALID))
2505 continue;
2506
2507 return its;
2508 }
2509
2510 return NULL;
2511}
2512
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002513static void its_free_tables(struct its_node *its)
2514{
2515 int i;
2516
2517 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
Shanker Donthineni1a485f42016-02-01 20:19:44 -06002518 if (its->tables[i].base) {
2519 free_pages((unsigned long)its->tables[i].base,
2520 its->tables[i].order);
2521 its->tables[i].base = NULL;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002522 }
2523 }
2524}
2525
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002526static int its_probe_baser_psz(struct its_node *its, struct its_baser *baser)
2527{
2528 u64 psz = SZ_64K;
2529
2530 while (psz) {
2531 u64 val, gpsz;
2532
2533 val = its_read_baser(its, baser);
2534 val &= ~GITS_BASER_PAGE_SIZE_MASK;
2535
2536 switch (psz) {
2537 case SZ_64K:
2538 gpsz = GITS_BASER_PAGE_SIZE_64K;
2539 break;
2540 case SZ_16K:
2541 gpsz = GITS_BASER_PAGE_SIZE_16K;
2542 break;
2543 case SZ_4K:
2544 default:
2545 gpsz = GITS_BASER_PAGE_SIZE_4K;
2546 break;
2547 }
2548
2549 gpsz >>= GITS_BASER_PAGE_SIZE_SHIFT;
2550
2551 val |= FIELD_PREP(GITS_BASER_PAGE_SIZE_MASK, gpsz);
2552 its_write_baser(its, baser, val);
2553
2554 if (FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser->val) == gpsz)
2555 break;
2556
2557 switch (psz) {
2558 case SZ_64K:
2559 psz = SZ_16K;
2560 break;
2561 case SZ_16K:
2562 psz = SZ_4K;
2563 break;
2564 case SZ_4K:
2565 default:
2566 return -1;
2567 }
2568 }
2569
2570 baser->psz = psz;
2571 return 0;
2572}
2573
Shanker Donthineni0e0b0f62016-06-06 18:17:31 -05002574static int its_alloc_tables(struct its_node *its)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002575{
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002576 u64 shr = GITS_BASER_InnerShareable;
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06002577 u64 cache = GITS_BASER_RaWaWb;
Shanker Donthineni93473592016-06-06 18:17:30 -05002578 int err, i;
Robert Richter94100972015-09-21 22:58:38 +02002579
Ard Biesheuvelfa150012017-10-17 17:55:54 +01002580 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375)
2581 /* erratum 24313: ignore memory access type */
2582 cache = GITS_BASER_nCnB;
Shanker Donthineni466b7d12016-03-09 22:10:49 -06002583
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002584 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002585 struct its_baser *baser = its->tables + i;
2586 u64 val = its_read_baser(its, baser);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002587 u64 type = GITS_BASER_TYPE(val);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002588 bool indirect = false;
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002589 u32 order;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002590
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002591 if (type == GITS_BASER_TYPE_NONE)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002592 continue;
2593
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002594 if (its_probe_baser_psz(its, baser)) {
2595 its_free_tables(its);
2596 return -ENXIO;
2597 }
2598
2599 order = get_order(baser->psz);
2600
2601 switch (type) {
Marc Zyngier4cacac52016-12-19 18:18:34 +00002602 case GITS_BASER_TYPE_DEVICE:
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002603 indirect = its_parse_indirect_baser(its, baser, &order,
Marc Zyngier576a8342019-11-08 16:58:00 +00002604 device_ids(its));
Zenghui Yu8d565742019-02-10 05:24:10 +00002605 break;
2606
Marc Zyngier4cacac52016-12-19 18:18:34 +00002607 case GITS_BASER_TYPE_VCPU:
Marc Zyngier5e516842019-12-24 11:10:28 +00002608 if (is_v4_1(its)) {
2609 struct its_node *sibling;
2610
2611 WARN_ON(i != 2);
2612 if ((sibling = find_sibling_its(its))) {
2613 *baser = sibling->tables[2];
2614 its_write_baser(its, baser, baser->val);
2615 continue;
2616 }
2617 }
2618
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002619 indirect = its_parse_indirect_baser(its, baser, &order,
Shanker Donthineni32bd44d2017-10-07 15:43:48 -05002620 ITS_MAX_VPEID_BITS);
Marc Zyngier4cacac52016-12-19 18:18:34 +00002621 break;
2622 }
Marc Zyngierf54b97e2015-03-06 16:37:41 +00002623
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002624 err = its_setup_baser(its, baser, cache, shr, order, indirect);
Shanker Donthineni93473592016-06-06 18:17:30 -05002625 if (err < 0) {
2626 its_free_tables(its);
2627 return err;
Robert Richter30f21362015-09-21 22:58:34 +02002628 }
2629
Shanker Donthineni93473592016-06-06 18:17:30 -05002630 /* Update settings which will be used for next BASERn */
Shanker Donthineni93473592016-06-06 18:17:30 -05002631 cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
2632 shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002633 }
2634
2635 return 0;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002636}
2637
Marc Zyngier5e516842019-12-24 11:10:28 +00002638static u64 inherit_vpe_l1_table_from_its(void)
2639{
2640 struct its_node *its;
2641 u64 val;
2642 u32 aff;
2643
2644 val = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
2645 aff = compute_common_aff(val);
2646
2647 list_for_each_entry(its, &its_nodes, entry) {
2648 u64 baser, addr;
2649
2650 if (!is_v4_1(its))
2651 continue;
2652
2653 if (!FIELD_GET(GITS_TYPER_SVPET, its->typer))
2654 continue;
2655
2656 if (aff != compute_its_aff(its))
2657 continue;
2658
2659 /* GICv4.1 guarantees that the vPE table is GITS_BASER2 */
2660 baser = its->tables[2].val;
2661 if (!(baser & GITS_BASER_VALID))
2662 continue;
2663
2664 /* We have a winner! */
Zenghui Yu8b718d42020-02-06 15:57:07 +08002665 gic_data_rdist()->vpe_l1_base = its->tables[2].base;
2666
Marc Zyngier5e516842019-12-24 11:10:28 +00002667 val = GICR_VPROPBASER_4_1_VALID;
2668 if (baser & GITS_BASER_INDIRECT)
2669 val |= GICR_VPROPBASER_4_1_INDIRECT;
2670 val |= FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE,
2671 FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser));
2672 switch (FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser)) {
2673 case GIC_PAGE_SIZE_64K:
2674 addr = GITS_BASER_ADDR_48_to_52(baser);
2675 break;
2676 default:
2677 addr = baser & GENMASK_ULL(47, 12);
2678 break;
2679 }
2680 val |= FIELD_PREP(GICR_VPROPBASER_4_1_ADDR, addr >> 12);
2681 val |= FIELD_PREP(GICR_VPROPBASER_SHAREABILITY_MASK,
2682 FIELD_GET(GITS_BASER_SHAREABILITY_MASK, baser));
2683 val |= FIELD_PREP(GICR_VPROPBASER_INNER_CACHEABILITY_MASK,
2684 FIELD_GET(GITS_BASER_INNER_CACHEABILITY_MASK, baser));
2685 val |= FIELD_PREP(GICR_VPROPBASER_4_1_SIZE, GITS_BASER_NR_PAGES(baser) - 1);
2686
2687 return val;
2688 }
2689
2690 return 0;
2691}
2692
2693static u64 inherit_vpe_l1_table_from_rd(cpumask_t **mask)
2694{
2695 u32 aff;
2696 u64 val;
2697 int cpu;
2698
2699 val = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
2700 aff = compute_common_aff(val);
2701
2702 for_each_possible_cpu(cpu) {
2703 void __iomem *base = gic_data_rdist_cpu(cpu)->rd_base;
Marc Zyngier5e516842019-12-24 11:10:28 +00002704
2705 if (!base || cpu == smp_processor_id())
2706 continue;
2707
2708 val = gic_read_typer(base + GICR_TYPER);
Zenghui Yu4bccf1d2020-02-06 15:57:09 +08002709 if (aff != compute_common_aff(val))
Marc Zyngier5e516842019-12-24 11:10:28 +00002710 continue;
2711
2712 /*
2713 * At this point, we have a victim. This particular CPU
2714 * has already booted, and has an affinity that matches
2715 * ours wrt CommonLPIAff. Let's use its own VPROPBASER.
2716 * Make sure we don't write the Z bit in that case.
2717 */
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002718 val = gicr_read_vpropbaser(base + SZ_128K + GICR_VPROPBASER);
Marc Zyngier5e516842019-12-24 11:10:28 +00002719 val &= ~GICR_VPROPBASER_4_1_Z;
2720
Zenghui Yu8b718d42020-02-06 15:57:07 +08002721 gic_data_rdist()->vpe_l1_base = gic_data_rdist_cpu(cpu)->vpe_l1_base;
Marc Zyngier5e516842019-12-24 11:10:28 +00002722 *mask = gic_data_rdist_cpu(cpu)->vpe_table_mask;
2723
2724 return val;
2725 }
2726
2727 return 0;
2728}
2729
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002730static bool allocate_vpe_l2_table(int cpu, u32 id)
2731{
2732 void __iomem *base = gic_data_rdist_cpu(cpu)->rd_base;
Marc Zyngier490d3322020-02-09 22:48:50 +00002733 unsigned int psz, esz, idx, npg, gpsz;
2734 u64 val;
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002735 struct page *page;
2736 __le64 *table;
2737
2738 if (!gic_rdists->has_rvpeid)
2739 return true;
2740
Marc Zyngier28d160d2020-03-04 20:33:09 +00002741 /* Skip non-present CPUs */
2742 if (!base)
2743 return true;
2744
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002745 val = gicr_read_vpropbaser(base + SZ_128K + GICR_VPROPBASER);
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002746
2747 esz = FIELD_GET(GICR_VPROPBASER_4_1_ENTRY_SIZE, val) + 1;
2748 gpsz = FIELD_GET(GICR_VPROPBASER_4_1_PAGE_SIZE, val);
2749 npg = FIELD_GET(GICR_VPROPBASER_4_1_SIZE, val) + 1;
2750
2751 switch (gpsz) {
2752 default:
2753 WARN_ON(1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002754 fallthrough;
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002755 case GIC_PAGE_SIZE_4K:
2756 psz = SZ_4K;
2757 break;
2758 case GIC_PAGE_SIZE_16K:
2759 psz = SZ_16K;
2760 break;
2761 case GIC_PAGE_SIZE_64K:
2762 psz = SZ_64K;
2763 break;
2764 }
2765
2766 /* Don't allow vpe_id that exceeds single, flat table limit */
2767 if (!(val & GICR_VPROPBASER_4_1_INDIRECT))
2768 return (id < (npg * psz / (esz * SZ_8)));
2769
2770 /* Compute 1st level table index & check if that exceeds table limit */
2771 idx = id >> ilog2(psz / (esz * SZ_8));
2772 if (idx >= (npg * psz / GITS_LVL1_ENTRY_SIZE))
2773 return false;
2774
2775 table = gic_data_rdist_cpu(cpu)->vpe_l1_base;
2776
2777 /* Allocate memory for 2nd level table */
2778 if (!table[idx]) {
2779 page = alloc_pages(GFP_KERNEL | __GFP_ZERO, get_order(psz));
2780 if (!page)
2781 return false;
2782
2783 /* Flush Lvl2 table to PoC if hw doesn't support coherency */
2784 if (!(val & GICR_VPROPBASER_SHAREABILITY_MASK))
2785 gic_flush_dcache_to_poc(page_address(page), psz);
2786
2787 table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
2788
2789 /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
2790 if (!(val & GICR_VPROPBASER_SHAREABILITY_MASK))
2791 gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
2792
2793 /* Ensure updated table contents are visible to RD hardware */
2794 dsb(sy);
2795 }
2796
2797 return true;
2798}
2799
Marc Zyngier5e516842019-12-24 11:10:28 +00002800static int allocate_vpe_l1_table(void)
2801{
2802 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
2803 u64 val, gpsz, npg, pa;
2804 unsigned int psz = SZ_64K;
2805 unsigned int np, epp, esz;
2806 struct page *page;
2807
2808 if (!gic_rdists->has_rvpeid)
2809 return 0;
2810
2811 /*
2812 * if VPENDBASER.Valid is set, disable any previously programmed
2813 * VPE by setting PendingLast while clearing Valid. This has the
2814 * effect of making sure no doorbell will be generated and we can
2815 * then safely clear VPROPBASER.Valid.
2816 */
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002817 if (gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER) & GICR_VPENDBASER_Valid)
2818 gicr_write_vpendbaser(GICR_VPENDBASER_PendingLast,
Marc Zyngier5e516842019-12-24 11:10:28 +00002819 vlpi_base + GICR_VPENDBASER);
2820
2821 /*
2822 * If we can inherit the configuration from another RD, let's do
2823 * so. Otherwise, we have to go through the allocation process. We
2824 * assume that all RDs have the exact same requirements, as
2825 * nothing will work otherwise.
2826 */
2827 val = inherit_vpe_l1_table_from_rd(&gic_data_rdist()->vpe_table_mask);
2828 if (val & GICR_VPROPBASER_4_1_VALID)
2829 goto out;
2830
Zenghui Yud1bd7e02020-06-30 21:37:46 +08002831 gic_data_rdist()->vpe_table_mask = kzalloc(sizeof(cpumask_t), GFP_ATOMIC);
Marc Zyngier5e516842019-12-24 11:10:28 +00002832 if (!gic_data_rdist()->vpe_table_mask)
2833 return -ENOMEM;
2834
2835 val = inherit_vpe_l1_table_from_its();
2836 if (val & GICR_VPROPBASER_4_1_VALID)
2837 goto out;
2838
2839 /* First probe the page size */
2840 val = FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE, GIC_PAGE_SIZE_64K);
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002841 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
2842 val = gicr_read_vpropbaser(vlpi_base + GICR_VPROPBASER);
Marc Zyngier5e516842019-12-24 11:10:28 +00002843 gpsz = FIELD_GET(GICR_VPROPBASER_4_1_PAGE_SIZE, val);
2844 esz = FIELD_GET(GICR_VPROPBASER_4_1_ENTRY_SIZE, val);
2845
2846 switch (gpsz) {
2847 default:
2848 gpsz = GIC_PAGE_SIZE_4K;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002849 fallthrough;
Marc Zyngier5e516842019-12-24 11:10:28 +00002850 case GIC_PAGE_SIZE_4K:
2851 psz = SZ_4K;
2852 break;
2853 case GIC_PAGE_SIZE_16K:
2854 psz = SZ_16K;
2855 break;
2856 case GIC_PAGE_SIZE_64K:
2857 psz = SZ_64K;
2858 break;
2859 }
2860
2861 /*
2862 * Start populating the register from scratch, including RO fields
2863 * (which we want to print in debug cases...)
2864 */
2865 val = 0;
2866 val |= FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE, gpsz);
2867 val |= FIELD_PREP(GICR_VPROPBASER_4_1_ENTRY_SIZE, esz);
2868
2869 /* How many entries per GIC page? */
2870 esz++;
2871 epp = psz / (esz * SZ_8);
2872
2873 /*
2874 * If we need more than just a single L1 page, flag the table
2875 * as indirect and compute the number of required L1 pages.
2876 */
2877 if (epp < ITS_MAX_VPEID) {
2878 int nl2;
2879
2880 val |= GICR_VPROPBASER_4_1_INDIRECT;
2881
2882 /* Number of L2 pages required to cover the VPEID space */
2883 nl2 = DIV_ROUND_UP(ITS_MAX_VPEID, epp);
2884
2885 /* Number of L1 pages to point to the L2 pages */
2886 npg = DIV_ROUND_UP(nl2 * SZ_8, psz);
2887 } else {
2888 npg = 1;
2889 }
2890
Zenghui Yue88bd312020-02-06 15:57:06 +08002891 val |= FIELD_PREP(GICR_VPROPBASER_4_1_SIZE, npg - 1);
Marc Zyngier5e516842019-12-24 11:10:28 +00002892
2893 /* Right, that's the number of CPU pages we need for L1 */
2894 np = DIV_ROUND_UP(npg * psz, PAGE_SIZE);
2895
2896 pr_debug("np = %d, npg = %lld, psz = %d, epp = %d, esz = %d\n",
2897 np, npg, psz, epp, esz);
Zenghui Yud1bd7e02020-06-30 21:37:46 +08002898 page = alloc_pages(GFP_ATOMIC | __GFP_ZERO, get_order(np * PAGE_SIZE));
Marc Zyngier5e516842019-12-24 11:10:28 +00002899 if (!page)
2900 return -ENOMEM;
2901
Zenghui Yu8b718d42020-02-06 15:57:07 +08002902 gic_data_rdist()->vpe_l1_base = page_address(page);
Marc Zyngier5e516842019-12-24 11:10:28 +00002903 pa = virt_to_phys(page_address(page));
2904 WARN_ON(!IS_ALIGNED(pa, psz));
2905
2906 val |= FIELD_PREP(GICR_VPROPBASER_4_1_ADDR, pa >> 12);
2907 val |= GICR_VPROPBASER_RaWb;
2908 val |= GICR_VPROPBASER_InnerShareable;
2909 val |= GICR_VPROPBASER_4_1_Z;
2910 val |= GICR_VPROPBASER_4_1_VALID;
2911
2912out:
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002913 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
Marc Zyngier5e516842019-12-24 11:10:28 +00002914 cpumask_set_cpu(smp_processor_id(), gic_data_rdist()->vpe_table_mask);
2915
2916 pr_debug("CPU%d: VPROPBASER = %llx %*pbl\n",
2917 smp_processor_id(), val,
2918 cpumask_pr_args(gic_data_rdist()->vpe_table_mask));
2919
2920 return 0;
2921}
2922
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002923static int its_alloc_collections(struct its_node *its)
2924{
Marc Zyngier83559b42018-06-22 10:52:52 +01002925 int i;
2926
Kees Cook6396bb22018-06-12 14:03:40 -07002927 its->collections = kcalloc(nr_cpu_ids, sizeof(*its->collections),
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002928 GFP_KERNEL);
2929 if (!its->collections)
2930 return -ENOMEM;
2931
Marc Zyngier83559b42018-06-22 10:52:52 +01002932 for (i = 0; i < nr_cpu_ids; i++)
2933 its->collections[i].target_address = ~0ULL;
2934
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002935 return 0;
2936}
2937
Marc Zyngier7c297a22016-12-19 18:34:38 +00002938static struct page *its_allocate_pending_table(gfp_t gfp_flags)
2939{
2940 struct page *pend_page;
Marc Zyngieradaab502018-07-17 18:06:39 +01002941
Marc Zyngier7c297a22016-12-19 18:34:38 +00002942 pend_page = alloc_pages(gfp_flags | __GFP_ZERO,
Marc Zyngieradaab502018-07-17 18:06:39 +01002943 get_order(LPI_PENDBASE_SZ));
Marc Zyngier7c297a22016-12-19 18:34:38 +00002944 if (!pend_page)
2945 return NULL;
2946
2947 /* Make sure the GIC will observe the zero-ed page */
2948 gic_flush_dcache_to_poc(page_address(pend_page), LPI_PENDBASE_SZ);
2949
2950 return pend_page;
2951}
2952
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00002953static void its_free_pending_table(struct page *pt)
2954{
Marc Zyngieradaab502018-07-17 18:06:39 +01002955 free_pages((unsigned long)page_address(pt), get_order(LPI_PENDBASE_SZ));
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00002956}
2957
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +01002958/*
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002959 * Booting with kdump and LPIs enabled is generally fine. Any other
2960 * case is wrong in the absence of firmware/EFI support.
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +01002961 */
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002962static bool enabled_lpis_allowed(void)
2963{
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002964 phys_addr_t addr;
2965 u64 val;
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +01002966
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002967 /* Check whether the property table is in a reserved region */
2968 val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
2969 addr = val & GENMASK_ULL(51, 12);
2970
2971 return gic_check_reserved_range(addr, LPI_PROPBASE_SZ);
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002972}
2973
Marc Zyngier11e37d32018-07-27 13:38:54 +01002974static int __init allocate_lpi_tables(void)
2975{
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002976 u64 val;
Marc Zyngier11e37d32018-07-27 13:38:54 +01002977 int err, cpu;
2978
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002979 /*
2980 * If LPIs are enabled while we run this from the boot CPU,
2981 * flag the RD tables as pre-allocated if the stars do align.
2982 */
2983 val = readl_relaxed(gic_data_rdist_rd_base() + GICR_CTLR);
2984 if ((val & GICR_CTLR_ENABLE_LPIS) && enabled_lpis_allowed()) {
2985 gic_rdists->flags |= (RDIST_FLAGS_RD_TABLES_PREALLOCATED |
2986 RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING);
2987 pr_info("GICv3: Using preallocated redistributor tables\n");
2988 }
2989
Marc Zyngier11e37d32018-07-27 13:38:54 +01002990 err = its_setup_lpi_prop_table();
2991 if (err)
2992 return err;
2993
2994 /*
2995 * We allocate all the pending tables anyway, as we may have a
2996 * mix of RDs that have had LPIs enabled, and some that
2997 * don't. We'll free the unused ones as each CPU comes online.
2998 */
2999 for_each_possible_cpu(cpu) {
3000 struct page *pend_page;
3001
3002 pend_page = its_allocate_pending_table(GFP_NOWAIT);
3003 if (!pend_page) {
3004 pr_err("Failed to allocate PENDBASE for CPU%d\n", cpu);
3005 return -ENOMEM;
3006 }
3007
3008 gic_data_rdist_cpu(cpu)->pend_page = pend_page;
3009 }
3010
3011 return 0;
3012}
3013
Marc Zyngiere64fab12019-12-24 11:10:35 +00003014static u64 its_clear_vpend_valid(void __iomem *vlpi_base, u64 clr, u64 set)
Heyi Guo64794502019-01-24 21:37:08 +08003015{
3016 u32 count = 1000000; /* 1s! */
3017 bool clean;
3018 u64 val;
3019
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003020 val = gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003021 val &= ~GICR_VPENDBASER_Valid;
Marc Zyngiere64fab12019-12-24 11:10:35 +00003022 val &= ~clr;
3023 val |= set;
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003024 gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003025
3026 do {
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003027 val = gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003028 clean = !(val & GICR_VPENDBASER_Dirty);
3029 if (!clean) {
3030 count--;
3031 cpu_relax();
3032 udelay(1);
3033 }
3034 } while (!clean && count);
3035
Marc Zyngiere64fab12019-12-24 11:10:35 +00003036 if (unlikely(val & GICR_VPENDBASER_Dirty)) {
3037 pr_err_ratelimited("ITS virtual pending table not cleaning\n");
3038 val |= GICR_VPENDBASER_PendingLast;
3039 }
3040
Heyi Guo64794502019-01-24 21:37:08 +08003041 return val;
3042}
3043
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003044static void its_cpu_init_lpis(void)
3045{
3046 void __iomem *rbase = gic_data_rdist_rd_base();
3047 struct page *pend_page;
Marc Zyngier11e37d32018-07-27 13:38:54 +01003048 phys_addr_t paddr;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003049 u64 val, tmp;
3050
Valentin Schneiderc0cdc8902021-10-27 16:15:04 +01003051 if (gic_data_rdist()->flags & RD_LOCAL_LPI_ENABLED)
Marc Zyngier11e37d32018-07-27 13:38:54 +01003052 return;
3053
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003054 val = readl_relaxed(rbase + GICR_CTLR);
3055 if ((gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) &&
3056 (val & GICR_CTLR_ENABLE_LPIS)) {
Marc Zyngierf842ca82018-07-27 16:03:31 +01003057 /*
3058 * Check that we get the same property table on all
3059 * RDs. If we don't, this is hopeless.
3060 */
3061 paddr = gicr_read_propbaser(rbase + GICR_PROPBASER);
3062 paddr &= GENMASK_ULL(51, 12);
3063 if (WARN_ON(gic_rdists->prop_table_pa != paddr))
3064 add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
3065
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003066 paddr = gicr_read_pendbaser(rbase + GICR_PENDBASER);
3067 paddr &= GENMASK_ULL(51, 16);
3068
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01003069 WARN_ON(!gic_check_reserved_range(paddr, LPI_PENDBASE_SZ));
Valentin Schneiderd23bc2b2021-10-27 16:15:05 +01003070 gic_data_rdist()->flags |= RD_LOCAL_PENDTABLE_PREALLOCATED;
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003071
3072 goto out;
3073 }
3074
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003075 pend_page = gic_data_rdist()->pend_page;
Marc Zyngier11e37d32018-07-27 13:38:54 +01003076 paddr = page_to_phys(pend_page);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003077
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003078 /* set PROPBASE */
Marc Zyngiere1a2e202018-07-27 14:36:00 +01003079 val = (gic_rdists->prop_table_pa |
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003080 GICR_PROPBASER_InnerShareable |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06003081 GICR_PROPBASER_RaWaWb |
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003082 ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));
3083
Vladimir Murzin0968a612016-11-02 11:54:06 +00003084 gicr_write_propbaser(val, rbase + GICR_PROPBASER);
3085 tmp = gicr_read_propbaser(rbase + GICR_PROPBASER);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003086
3087 if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
Marc Zyngier241a3862015-03-27 14:15:05 +00003088 if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
3089 /*
3090 * The HW reports non-shareable, we must
3091 * remove the cacheability attributes as
3092 * well.
3093 */
3094 val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
3095 GICR_PROPBASER_CACHEABILITY_MASK);
3096 val |= GICR_PROPBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00003097 gicr_write_propbaser(val, rbase + GICR_PROPBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00003098 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003099 pr_info_once("GIC: using cache flushing for LPI property table\n");
3100 gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
3101 }
3102
3103 /* set PENDBASE */
3104 val = (page_to_phys(pend_page) |
Marc Zyngier4ad3e362015-03-27 14:15:04 +00003105 GICR_PENDBASER_InnerShareable |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06003106 GICR_PENDBASER_RaWaWb);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003107
Vladimir Murzin0968a612016-11-02 11:54:06 +00003108 gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
3109 tmp = gicr_read_pendbaser(rbase + GICR_PENDBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00003110
3111 if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
3112 /*
3113 * The HW reports non-shareable, we must remove the
3114 * cacheability attributes as well.
3115 */
3116 val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
3117 GICR_PENDBASER_CACHEABILITY_MASK);
3118 val |= GICR_PENDBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00003119 gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00003120 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003121
3122 /* Enable LPIs */
3123 val = readl_relaxed(rbase + GICR_CTLR);
3124 val |= GICR_CTLR_ENABLE_LPIS;
3125 writel_relaxed(val, rbase + GICR_CTLR);
3126
Marc Zyngier5e516842019-12-24 11:10:28 +00003127 if (gic_rdists->has_vlpis && !gic_rdists->has_rvpeid) {
Heyi Guo64794502019-01-24 21:37:08 +08003128 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3129
3130 /*
3131 * It's possible for CPU to receive VLPIs before it is
Ingo Molnara359f752021-03-22 04:21:30 +01003132 * scheduled as a vPE, especially for the first CPU, and the
Heyi Guo64794502019-01-24 21:37:08 +08003133 * VLPI with INTID larger than 2^(IDbits+1) will be considered
3134 * as out of range and dropped by GIC.
3135 * So we initialize IDbits to known value to avoid VLPI drop.
3136 */
3137 val = (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
3138 pr_debug("GICv4: CPU%d: Init IDbits to 0x%llx for GICR_VPROPBASER\n",
3139 smp_processor_id(), val);
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003140 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003141
3142 /*
3143 * Also clear Valid bit of GICR_VPENDBASER, in case some
3144 * ancient programming gets left in and has possibility of
3145 * corrupting memory.
3146 */
Marc Zyngiere64fab12019-12-24 11:10:35 +00003147 val = its_clear_vpend_valid(vlpi_base, 0, 0);
Heyi Guo64794502019-01-24 21:37:08 +08003148 }
3149
Marc Zyngier5e516842019-12-24 11:10:28 +00003150 if (allocate_vpe_l1_table()) {
3151 /*
3152 * If the allocation has failed, we're in massive trouble.
3153 * Disable direct injection, and pray that no VM was
3154 * already running...
3155 */
3156 gic_rdists->has_rvpeid = false;
3157 gic_rdists->has_vlpis = false;
3158 }
3159
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003160 /* Make sure the GIC has seen the above */
3161 dsb(sy);
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003162out:
Valentin Schneiderc0cdc8902021-10-27 16:15:04 +01003163 gic_data_rdist()->flags |= RD_LOCAL_LPI_ENABLED;
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003164 pr_info("GICv3: CPU%d: using %s LPI pending table @%pa\n",
Marc Zyngier11e37d32018-07-27 13:38:54 +01003165 smp_processor_id(),
Valentin Schneiderd23bc2b2021-10-27 16:15:05 +01003166 gic_data_rdist()->flags & RD_LOCAL_PENDTABLE_PREALLOCATED ?
3167 "reserved" : "allocated",
Marc Zyngier11e37d32018-07-27 13:38:54 +01003168 &paddr);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003169}
3170
Derek Basehore920181c2018-02-28 21:48:20 -08003171static void its_cpu_init_collection(struct its_node *its)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003172{
Derek Basehore920181c2018-02-28 21:48:20 -08003173 int cpu = smp_processor_id();
3174 u64 target;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003175
Derek Basehore920181c2018-02-28 21:48:20 -08003176 /* avoid cross node collections and its mapping */
3177 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
3178 struct device_node *cpu_node;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003179
Derek Basehore920181c2018-02-28 21:48:20 -08003180 cpu_node = of_get_cpu_node(cpu, NULL);
3181 if (its->numa_node != NUMA_NO_NODE &&
3182 its->numa_node != of_node_to_nid(cpu_node))
3183 return;
3184 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003185
Derek Basehore920181c2018-02-28 21:48:20 -08003186 /*
3187 * We now have to bind each collection to its target
3188 * redistributor.
3189 */
3190 if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003191 /*
Derek Basehore920181c2018-02-28 21:48:20 -08003192 * This ITS wants the physical address of the
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003193 * redistributor.
3194 */
Derek Basehore920181c2018-02-28 21:48:20 -08003195 target = gic_data_rdist()->phys_base;
3196 } else {
3197 /* This ITS wants a linear CPU number. */
3198 target = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
3199 target = GICR_TYPER_CPU_NUMBER(target) << 16;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003200 }
3201
Derek Basehore920181c2018-02-28 21:48:20 -08003202 /* Perform collection mapping */
3203 its->collections[cpu].target_address = target;
3204 its->collections[cpu].col_id = cpu;
3205
3206 its_send_mapc(its, &its->collections[cpu], 1);
3207 its_send_invall(its, &its->collections[cpu]);
3208}
3209
3210static void its_cpu_init_collections(void)
3211{
3212 struct its_node *its;
3213
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02003214 raw_spin_lock(&its_lock);
Derek Basehore920181c2018-02-28 21:48:20 -08003215
3216 list_for_each_entry(its, &its_nodes, entry)
3217 its_cpu_init_collection(its);
3218
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02003219 raw_spin_unlock(&its_lock);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003220}
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003221
3222static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
3223{
3224 struct its_device *its_dev = NULL, *tmp;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003225 unsigned long flags;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003226
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003227 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003228
3229 list_for_each_entry(tmp, &its->its_device_list, entry) {
3230 if (tmp->device_id == dev_id) {
3231 its_dev = tmp;
3232 break;
3233 }
3234 }
3235
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003236 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003237
3238 return its_dev;
3239}
3240
Shanker Donthineni466b7d12016-03-09 22:10:49 -06003241static struct its_baser *its_get_baser(struct its_node *its, u32 type)
3242{
3243 int i;
3244
3245 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
3246 if (GITS_BASER_TYPE(its->tables[i].val) == type)
3247 return &its->tables[i];
3248 }
3249
3250 return NULL;
3251}
3252
Shanker Donthineni539d3782019-01-14 09:50:19 +00003253static bool its_alloc_table_entry(struct its_node *its,
3254 struct its_baser *baser, u32 id)
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003255{
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003256 struct page *page;
3257 u32 esz, idx;
3258 __le64 *table;
3259
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003260 /* Don't allow device id that exceeds single, flat table limit */
3261 esz = GITS_BASER_ENTRY_SIZE(baser->val);
3262 if (!(baser->val & GITS_BASER_INDIRECT))
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003263 return (id < (PAGE_ORDER_TO_SIZE(baser->order) / esz));
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003264
3265 /* Compute 1st level table index & check if that exceeds table limit */
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003266 idx = id >> ilog2(baser->psz / esz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003267 if (idx >= (PAGE_ORDER_TO_SIZE(baser->order) / GITS_LVL1_ENTRY_SIZE))
3268 return false;
3269
3270 table = baser->base;
3271
3272 /* Allocate memory for 2nd level table */
3273 if (!table[idx]) {
Shanker Donthineni539d3782019-01-14 09:50:19 +00003274 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
3275 get_order(baser->psz));
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003276 if (!page)
3277 return false;
3278
3279 /* Flush Lvl2 table to PoC if hw doesn't support coherency */
3280 if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
Vladimir Murzin328191c2016-11-02 11:54:05 +00003281 gic_flush_dcache_to_poc(page_address(page), baser->psz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003282
3283 table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
3284
3285 /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
3286 if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
Vladimir Murzin328191c2016-11-02 11:54:05 +00003287 gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003288
3289 /* Ensure updated table contents are visible to ITS hardware */
3290 dsb(sy);
3291 }
3292
3293 return true;
3294}
3295
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003296static bool its_alloc_device_table(struct its_node *its, u32 dev_id)
3297{
3298 struct its_baser *baser;
3299
3300 baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);
3301
3302 /* Don't allow device id that exceeds ITS hardware limit */
3303 if (!baser)
Marc Zyngier576a8342019-11-08 16:58:00 +00003304 return (ilog2(dev_id) < device_ids(its));
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003305
Shanker Donthineni539d3782019-01-14 09:50:19 +00003306 return its_alloc_table_entry(its, baser, dev_id);
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003307}
3308
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003309static bool its_alloc_vpe_table(u32 vpe_id)
3310{
3311 struct its_node *its;
Zenghui Yu4e6437f2020-02-06 15:57:08 +08003312 int cpu;
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003313
3314 /*
3315 * Make sure the L2 tables are allocated on *all* v4 ITSs. We
3316 * could try and only do it on ITSs corresponding to devices
3317 * that have interrupts targeted at this VPE, but the
3318 * complexity becomes crazy (and you have tons of memory
3319 * anyway, right?).
3320 */
3321 list_for_each_entry(its, &its_nodes, entry) {
3322 struct its_baser *baser;
3323
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00003324 if (!is_v4(its))
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003325 continue;
3326
3327 baser = its_get_baser(its, GITS_BASER_TYPE_VCPU);
3328 if (!baser)
3329 return false;
3330
Shanker Donthineni539d3782019-01-14 09:50:19 +00003331 if (!its_alloc_table_entry(its, baser, vpe_id))
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003332 return false;
3333 }
3334
Zenghui Yu4e6437f2020-02-06 15:57:08 +08003335 /* Non v4.1? No need to iterate RDs and go back early. */
3336 if (!gic_rdists->has_rvpeid)
3337 return true;
3338
3339 /*
3340 * Make sure the L2 tables are allocated for all copies of
3341 * the L1 table on *all* v4.1 RDs.
3342 */
3343 for_each_possible_cpu(cpu) {
3344 if (!allocate_vpe_l2_table(cpu, vpe_id))
3345 return false;
3346 }
3347
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003348 return true;
3349}
3350
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003351static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003352 int nvecs, bool alloc_lpis)
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003353{
3354 struct its_device *dev;
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003355 unsigned long *lpi_map = NULL;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003356 unsigned long flags;
Marc Zyngier591e5be2015-07-17 10:46:42 +01003357 u16 *col_map = NULL;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003358 void *itt;
3359 int lpi_base;
3360 int nr_lpis;
Marc Zyngierc8481262014-12-12 10:51:24 +00003361 int nr_ites;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003362 int sz;
3363
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003364 if (!its_alloc_device_table(its, dev_id))
Shanker Donthineni466b7d12016-03-09 22:10:49 -06003365 return NULL;
3366
Marc Zyngier147c8f32018-05-27 16:39:55 +01003367 if (WARN_ON(!is_power_of_2(nvecs)))
3368 nvecs = roundup_pow_of_two(nvecs);
3369
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003370 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Marc Zyngierc8481262014-12-12 10:51:24 +00003371 /*
Marc Zyngier147c8f32018-05-27 16:39:55 +01003372 * Even if the device wants a single LPI, the ITT must be
3373 * sized as a power of two (and you need at least one bit...).
Marc Zyngierc8481262014-12-12 10:51:24 +00003374 */
Marc Zyngier147c8f32018-05-27 16:39:55 +01003375 nr_ites = max(2, nvecs);
Marc Zyngierffedbf02019-11-08 16:57:59 +00003376 sz = nr_ites * (FIELD_GET(GITS_TYPER_ITT_ENTRY_SIZE, its->typer) + 1);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003377 sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
Shanker Donthineni539d3782019-01-14 09:50:19 +00003378 itt = kzalloc_node(sz, GFP_KERNEL, its->numa_node);
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003379 if (alloc_lpis) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01003380 lpi_map = its_lpi_alloc(nvecs, &lpi_base, &nr_lpis);
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003381 if (lpi_map)
Kees Cook6396bb22018-06-12 14:03:40 -07003382 col_map = kcalloc(nr_lpis, sizeof(*col_map),
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003383 GFP_KERNEL);
3384 } else {
Kees Cook6396bb22018-06-12 14:03:40 -07003385 col_map = kcalloc(nr_ites, sizeof(*col_map), GFP_KERNEL);
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003386 nr_lpis = 0;
3387 lpi_base = 0;
3388 }
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003389
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003390 if (!dev || !itt || !col_map || (!lpi_map && alloc_lpis)) {
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003391 kfree(dev);
3392 kfree(itt);
Andy Shevchenkoff5fe882021-06-18 18:16:54 +03003393 bitmap_free(lpi_map);
Marc Zyngier591e5be2015-07-17 10:46:42 +01003394 kfree(col_map);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003395 return NULL;
3396 }
3397
Vladimir Murzin328191c2016-11-02 11:54:05 +00003398 gic_flush_dcache_to_poc(itt, sz);
Marc Zyngier5a9a8912015-09-13 12:14:32 +01003399
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003400 dev->its = its;
3401 dev->itt = itt;
Marc Zyngierc8481262014-12-12 10:51:24 +00003402 dev->nr_ites = nr_ites;
Marc Zyngier591e5be2015-07-17 10:46:42 +01003403 dev->event_map.lpi_map = lpi_map;
3404 dev->event_map.col_map = col_map;
3405 dev->event_map.lpi_base = lpi_base;
3406 dev->event_map.nr_lpis = nr_lpis;
Marc Zyngier11635fa2019-11-08 16:58:05 +00003407 raw_spin_lock_init(&dev->event_map.vlpi_lock);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003408 dev->device_id = dev_id;
3409 INIT_LIST_HEAD(&dev->entry);
3410
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003411 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003412 list_add(&dev->entry, &its->its_device_list);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003413 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003414
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003415 /* Map device to its ITT */
3416 its_send_mapd(dev, 1);
3417
3418 return dev;
3419}
3420
3421static void its_free_device(struct its_device *its_dev)
3422{
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003423 unsigned long flags;
3424
3425 raw_spin_lock_irqsave(&its_dev->its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003426 list_del(&its_dev->entry);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003427 raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
Marc Zyngier898aa5c2019-11-08 16:57:55 +00003428 kfree(its_dev->event_map.col_map);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003429 kfree(its_dev->itt);
3430 kfree(its_dev);
3431}
Marc Zyngierb48ac832014-11-24 14:35:16 +00003432
Marc Zyngier8208d172019-01-18 14:08:59 +00003433static int its_alloc_device_irq(struct its_device *dev, int nvecs, irq_hw_number_t *hwirq)
Marc Zyngierb48ac832014-11-24 14:35:16 +00003434{
3435 int idx;
3436
Zenghui Yu342be102019-07-27 06:14:22 +00003437 /* Find a free LPI region in lpi_map and allocate them. */
Marc Zyngier8208d172019-01-18 14:08:59 +00003438 idx = bitmap_find_free_region(dev->event_map.lpi_map,
3439 dev->event_map.nr_lpis,
3440 get_count_order(nvecs));
3441 if (idx < 0)
Marc Zyngierb48ac832014-11-24 14:35:16 +00003442 return -ENOSPC;
3443
Marc Zyngier591e5be2015-07-17 10:46:42 +01003444 *hwirq = dev->event_map.lpi_base + idx;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003445
Marc Zyngierb48ac832014-11-24 14:35:16 +00003446 return 0;
3447}
3448
Marc Zyngier54456db2015-07-28 14:46:21 +01003449static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
3450 int nvec, msi_alloc_info_t *info)
Marc Zyngiere8137f42015-03-06 16:37:42 +00003451{
Marc Zyngierb48ac832014-11-24 14:35:16 +00003452 struct its_node *its;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003453 struct its_device *its_dev;
Marc Zyngier54456db2015-07-28 14:46:21 +01003454 struct msi_domain_info *msi_info;
3455 u32 dev_id;
Marc Zyngier9791ec72019-01-29 10:02:33 +00003456 int err = 0;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003457
Marc Zyngier54456db2015-07-28 14:46:21 +01003458 /*
Julien Gralla7c90f52019-04-18 16:58:14 +01003459 * We ignore "dev" entirely, and rely on the dev_id that has
Marc Zyngier54456db2015-07-28 14:46:21 +01003460 * been passed via the scratchpad. This limits this domain's
3461 * usefulness to upper layers that definitely know that they
3462 * are built on top of the ITS.
3463 */
3464 dev_id = info->scratchpad[0].ul;
3465
3466 msi_info = msi_get_domain_info(domain);
3467 its = msi_info->data;
3468
Marc Zyngier20b3d542016-12-20 15:23:22 +00003469 if (!gic_rdists->has_direct_lpi &&
3470 vpe_proxy.dev &&
3471 vpe_proxy.dev->its == its &&
3472 dev_id == vpe_proxy.dev->device_id) {
3473 /* Bad luck. Get yourself a better implementation */
3474 WARN_ONCE(1, "DevId %x clashes with GICv4 VPE proxy device\n",
3475 dev_id);
3476 return -EINVAL;
3477 }
3478
Marc Zyngier9791ec72019-01-29 10:02:33 +00003479 mutex_lock(&its->dev_alloc_lock);
Marc Zyngierf1304202015-07-28 14:46:18 +01003480 its_dev = its_find_device(its, dev_id);
Marc Zyngiere8137f42015-03-06 16:37:42 +00003481 if (its_dev) {
3482 /*
3483 * We already have seen this ID, probably through
3484 * another alias (PCI bridge of some sort). No need to
3485 * create the device.
3486 */
Marc Zyngier9791ec72019-01-29 10:02:33 +00003487 its_dev->shared = true;
Marc Zyngierf1304202015-07-28 14:46:18 +01003488 pr_debug("Reusing ITT for devID %x\n", dev_id);
Marc Zyngiere8137f42015-03-06 16:37:42 +00003489 goto out;
3490 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00003491
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003492 its_dev = its_create_device(its, dev_id, nvec, true);
Marc Zyngier9791ec72019-01-29 10:02:33 +00003493 if (!its_dev) {
3494 err = -ENOMEM;
3495 goto out;
3496 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00003497
Marc Zyngier5fe71d22020-11-29 13:52:07 +00003498 if (info->flags & MSI_ALLOC_FLAGS_PROXY_DEVICE)
3499 its_dev->shared = true;
3500
Marc Zyngierf1304202015-07-28 14:46:18 +01003501 pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
Marc Zyngiere8137f42015-03-06 16:37:42 +00003502out:
Marc Zyngier9791ec72019-01-29 10:02:33 +00003503 mutex_unlock(&its->dev_alloc_lock);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003504 info->scratchpad[0].ptr = its_dev;
Marc Zyngier9791ec72019-01-29 10:02:33 +00003505 return err;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003506}
3507
Marc Zyngier54456db2015-07-28 14:46:21 +01003508static struct msi_domain_ops its_msi_domain_ops = {
3509 .msi_prepare = its_msi_prepare,
3510};
3511
Marc Zyngierb48ac832014-11-24 14:35:16 +00003512static int its_irq_gic_domain_alloc(struct irq_domain *domain,
3513 unsigned int virq,
3514 irq_hw_number_t hwirq)
3515{
Marc Zyngierf833f572015-10-13 12:51:33 +01003516 struct irq_fwspec fwspec;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003517
Marc Zyngierf833f572015-10-13 12:51:33 +01003518 if (irq_domain_get_of_node(domain->parent)) {
3519 fwspec.fwnode = domain->parent->fwnode;
3520 fwspec.param_count = 3;
3521 fwspec.param[0] = GIC_IRQ_TYPE_LPI;
3522 fwspec.param[1] = hwirq;
3523 fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02003524 } else if (is_fwnode_irqchip(domain->parent->fwnode)) {
3525 fwspec.fwnode = domain->parent->fwnode;
3526 fwspec.param_count = 2;
3527 fwspec.param[0] = hwirq;
3528 fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
Marc Zyngierf833f572015-10-13 12:51:33 +01003529 } else {
3530 return -EINVAL;
3531 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00003532
Marc Zyngierf833f572015-10-13 12:51:33 +01003533 return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003534}
3535
3536static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
3537 unsigned int nr_irqs, void *args)
3538{
3539 msi_alloc_info_t *info = args;
3540 struct its_device *its_dev = info->scratchpad[0].ptr;
Julien Grall35ae7df2019-05-01 14:58:21 +01003541 struct its_node *its = its_dev->its;
Thomas Gleixnerf0c7bac2020-07-24 22:44:41 +02003542 struct irq_data *irqd;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003543 irq_hw_number_t hwirq;
3544 int err;
3545 int i;
3546
Marc Zyngier8208d172019-01-18 14:08:59 +00003547 err = its_alloc_device_irq(its_dev, nr_irqs, &hwirq);
3548 if (err)
3549 return err;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003550
Julien Grall35ae7df2019-05-01 14:58:21 +01003551 err = iommu_dma_prepare_msi(info->desc, its->get_msi_base(its_dev));
3552 if (err)
3553 return err;
3554
Marc Zyngier8208d172019-01-18 14:08:59 +00003555 for (i = 0; i < nr_irqs; i++) {
3556 err = its_irq_gic_domain_alloc(domain, virq + i, hwirq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003557 if (err)
3558 return err;
3559
3560 irq_domain_set_hwirq_and_chip(domain, virq + i,
Marc Zyngier8208d172019-01-18 14:08:59 +00003561 hwirq + i, &its_irq_chip, its_dev);
Thomas Gleixnerf0c7bac2020-07-24 22:44:41 +02003562 irqd = irq_get_irq_data(virq + i);
3563 irqd_set_single_target(irqd);
3564 irqd_set_affinity_on_activate(irqd);
Marc Zyngierf1304202015-07-28 14:46:18 +01003565 pr_debug("ID:%d pID:%d vID:%d\n",
Marc Zyngier8208d172019-01-18 14:08:59 +00003566 (int)(hwirq + i - its_dev->event_map.lpi_base),
3567 (int)(hwirq + i), virq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003568 }
3569
3570 return 0;
3571}
3572
Thomas Gleixner72491642017-09-13 23:29:10 +02003573static int its_irq_domain_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01003574 struct irq_data *d, bool reserve)
Marc Zyngieraca268d2014-12-12 10:51:23 +00003575{
3576 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
3577 u32 event = its_get_event_id(d);
Marc Zyngier0d224d32017-08-18 09:39:18 +01003578 int cpu;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02003579
Marc Zyngierc5d60822020-05-15 17:57:52 +01003580 cpu = its_select_cpu(d, cpu_online_mask);
3581 if (cpu < 0 || cpu >= nr_cpu_ids)
3582 return -EINVAL;
Yang Yingliangc1797b12018-06-22 10:52:51 +01003583
Marc Zyngier2f13ff12020-05-15 17:57:51 +01003584 its_inc_lpi_count(d, cpu);
Marc Zyngier0d224d32017-08-18 09:39:18 +01003585 its_dev->event_map.col_map[event] = cpu;
3586 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Marc Zyngier591e5be2015-07-17 10:46:42 +01003587
Marc Zyngieraca268d2014-12-12 10:51:23 +00003588 /* Map the GIC IRQ and event to the device */
Marc Zyngier6a25ad32016-12-20 15:52:26 +00003589 its_send_mapti(its_dev, d->hwirq, event);
Thomas Gleixner72491642017-09-13 23:29:10 +02003590 return 0;
Marc Zyngieraca268d2014-12-12 10:51:23 +00003591}
3592
3593static void its_irq_domain_deactivate(struct irq_domain *domain,
3594 struct irq_data *d)
3595{
3596 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
3597 u32 event = its_get_event_id(d);
3598
Marc Zyngier2f13ff12020-05-15 17:57:51 +01003599 its_dec_lpi_count(d, its_dev->event_map.col_map[event]);
Marc Zyngieraca268d2014-12-12 10:51:23 +00003600 /* Stop the delivery of interrupts */
3601 its_send_discard(its_dev, event);
3602}
3603
Marc Zyngierb48ac832014-11-24 14:35:16 +00003604static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
3605 unsigned int nr_irqs)
3606{
3607 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
3608 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
Marc Zyngier9791ec72019-01-29 10:02:33 +00003609 struct its_node *its = its_dev->its;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003610 int i;
3611
Marc Zyngierc9c96e32019-09-05 14:56:47 +01003612 bitmap_release_region(its_dev->event_map.lpi_map,
3613 its_get_event_id(irq_domain_get_irq_data(domain, virq)),
3614 get_count_order(nr_irqs));
3615
Marc Zyngierb48ac832014-11-24 14:35:16 +00003616 for (i = 0; i < nr_irqs; i++) {
3617 struct irq_data *data = irq_domain_get_irq_data(domain,
3618 virq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003619 /* Nuke the entry in the domain */
Marc Zyngier2da39942014-12-12 10:51:22 +00003620 irq_domain_reset_irq_data(data);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003621 }
3622
Marc Zyngier9791ec72019-01-29 10:02:33 +00003623 mutex_lock(&its->dev_alloc_lock);
3624
3625 /*
3626 * If all interrupts have been freed, start mopping the
Ingo Molnara359f752021-03-22 04:21:30 +01003627 * floor. This is conditioned on the device not being shared.
Marc Zyngier9791ec72019-01-29 10:02:33 +00003628 */
3629 if (!its_dev->shared &&
3630 bitmap_empty(its_dev->event_map.lpi_map,
Marc Zyngier591e5be2015-07-17 10:46:42 +01003631 its_dev->event_map.nr_lpis)) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01003632 its_lpi_free(its_dev->event_map.lpi_map,
3633 its_dev->event_map.lpi_base,
3634 its_dev->event_map.nr_lpis);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003635
3636 /* Unmap device/itt */
3637 its_send_mapd(its_dev, 0);
3638 its_free_device(its_dev);
3639 }
3640
Marc Zyngier9791ec72019-01-29 10:02:33 +00003641 mutex_unlock(&its->dev_alloc_lock);
3642
Marc Zyngierb48ac832014-11-24 14:35:16 +00003643 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
3644}
3645
3646static const struct irq_domain_ops its_domain_ops = {
3647 .alloc = its_irq_domain_alloc,
3648 .free = its_irq_domain_free,
Marc Zyngieraca268d2014-12-12 10:51:23 +00003649 .activate = its_irq_domain_activate,
3650 .deactivate = its_irq_domain_deactivate,
Marc Zyngierb48ac832014-11-24 14:35:16 +00003651};
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00003652
Marc Zyngier20b3d542016-12-20 15:23:22 +00003653/*
3654 * This is insane.
3655 *
Marc Zyngier0684c702019-12-24 11:10:30 +00003656 * If a GICv4.0 doesn't implement Direct LPIs (which is extremely
Marc Zyngier20b3d542016-12-20 15:23:22 +00003657 * likely), the only way to perform an invalidate is to use a fake
3658 * device to issue an INV command, implying that the LPI has first
3659 * been mapped to some event on that device. Since this is not exactly
3660 * cheap, we try to keep that mapping around as long as possible, and
3661 * only issue an UNMAP if we're short on available slots.
3662 *
3663 * Broken by design(tm).
Marc Zyngier0684c702019-12-24 11:10:30 +00003664 *
3665 * GICv4.1, on the other hand, mandates that we're able to invalidate
3666 * by writing to a MMIO register. It doesn't implement the whole of
3667 * DirectLPI, but that's good enough. And most of the time, we don't
3668 * even have to invalidate anything, as the redistributor can be told
3669 * whether to generate a doorbell or not (we thus leave it enabled,
3670 * always).
Marc Zyngier20b3d542016-12-20 15:23:22 +00003671 */
3672static void its_vpe_db_proxy_unmap_locked(struct its_vpe *vpe)
3673{
Marc Zyngier0684c702019-12-24 11:10:30 +00003674 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3675 if (gic_rdists->has_rvpeid)
3676 return;
3677
Marc Zyngier20b3d542016-12-20 15:23:22 +00003678 /* Already unmapped? */
3679 if (vpe->vpe_proxy_event == -1)
3680 return;
3681
3682 its_send_discard(vpe_proxy.dev, vpe->vpe_proxy_event);
3683 vpe_proxy.vpes[vpe->vpe_proxy_event] = NULL;
3684
3685 /*
3686 * We don't track empty slots at all, so let's move the
3687 * next_victim pointer if we can quickly reuse that slot
3688 * instead of nuking an existing entry. Not clear that this is
3689 * always a win though, and this might just generate a ripple
3690 * effect... Let's just hope VPEs don't migrate too often.
3691 */
3692 if (vpe_proxy.vpes[vpe_proxy.next_victim])
3693 vpe_proxy.next_victim = vpe->vpe_proxy_event;
3694
3695 vpe->vpe_proxy_event = -1;
3696}
3697
3698static void its_vpe_db_proxy_unmap(struct its_vpe *vpe)
3699{
Marc Zyngier0684c702019-12-24 11:10:30 +00003700 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3701 if (gic_rdists->has_rvpeid)
3702 return;
3703
Marc Zyngier20b3d542016-12-20 15:23:22 +00003704 if (!gic_rdists->has_direct_lpi) {
3705 unsigned long flags;
3706
3707 raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3708 its_vpe_db_proxy_unmap_locked(vpe);
3709 raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3710 }
3711}
3712
3713static void its_vpe_db_proxy_map_locked(struct its_vpe *vpe)
3714{
Marc Zyngier0684c702019-12-24 11:10:30 +00003715 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3716 if (gic_rdists->has_rvpeid)
3717 return;
3718
Marc Zyngier20b3d542016-12-20 15:23:22 +00003719 /* Already mapped? */
3720 if (vpe->vpe_proxy_event != -1)
3721 return;
3722
3723 /* This slot was already allocated. Kick the other VPE out. */
3724 if (vpe_proxy.vpes[vpe_proxy.next_victim])
3725 its_vpe_db_proxy_unmap_locked(vpe_proxy.vpes[vpe_proxy.next_victim]);
3726
3727 /* Map the new VPE instead */
3728 vpe_proxy.vpes[vpe_proxy.next_victim] = vpe;
3729 vpe->vpe_proxy_event = vpe_proxy.next_victim;
3730 vpe_proxy.next_victim = (vpe_proxy.next_victim + 1) % vpe_proxy.dev->nr_ites;
3731
3732 vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = vpe->col_idx;
3733 its_send_mapti(vpe_proxy.dev, vpe->vpe_db_lpi, vpe->vpe_proxy_event);
3734}
3735
Marc Zyngier958b90d2017-08-18 16:14:17 +01003736static void its_vpe_db_proxy_move(struct its_vpe *vpe, int from, int to)
3737{
3738 unsigned long flags;
3739 struct its_collection *target_col;
3740
Marc Zyngier0684c702019-12-24 11:10:30 +00003741 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3742 if (gic_rdists->has_rvpeid)
3743 return;
3744
Marc Zyngier958b90d2017-08-18 16:14:17 +01003745 if (gic_rdists->has_direct_lpi) {
3746 void __iomem *rdbase;
3747
3748 rdbase = per_cpu_ptr(gic_rdists->rdist, from)->rd_base;
3749 gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
Marc Zyngier2f4f0642019-11-08 16:57:56 +00003750 wait_for_syncr(rdbase);
Marc Zyngier958b90d2017-08-18 16:14:17 +01003751
3752 return;
3753 }
3754
3755 raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3756
3757 its_vpe_db_proxy_map_locked(vpe);
3758
3759 target_col = &vpe_proxy.dev->its->collections[to];
3760 its_send_movi(vpe_proxy.dev, target_col, vpe->vpe_proxy_event);
3761 vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = to;
3762
3763 raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3764}
3765
Marc Zyngier3171a472016-12-20 15:17:28 +00003766static int its_vpe_set_affinity(struct irq_data *d,
3767 const struct cpumask *mask_val,
3768 bool force)
3769{
3770 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003771 int from, cpu = cpumask_first(mask_val);
Marc Zyngierf3a059212020-03-04 20:33:10 +00003772 unsigned long flags;
Marc Zyngier3171a472016-12-20 15:17:28 +00003773
3774 /*
3775 * Changing affinity is mega expensive, so let's be as lazy as
Marc Zyngier20b3d542016-12-20 15:23:22 +00003776 * we can and only do it if we really have to. Also, if mapped
Marc Zyngier958b90d2017-08-18 16:14:17 +01003777 * into the proxy device, we need to move the doorbell
3778 * interrupt to its new location.
Marc Zyngierf3a059212020-03-04 20:33:10 +00003779 *
3780 * Another thing is that changing the affinity of a vPE affects
3781 * *other interrupts* such as all the vLPIs that are routed to
3782 * this vPE. This means that the irq_desc lock is not enough to
3783 * protect us, and that we must ensure nobody samples vpe->col_idx
3784 * during the update, hence the lock below which must also be
3785 * taken on any vLPI handling path that evaluates vpe->col_idx.
Marc Zyngier3171a472016-12-20 15:17:28 +00003786 */
Marc Zyngierf3a059212020-03-04 20:33:10 +00003787 from = vpe_to_cpuid_lock(vpe, &flags);
3788 if (from == cpu)
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003789 goto out;
Marc Zyngier958b90d2017-08-18 16:14:17 +01003790
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003791 vpe->col_idx = cpu;
Marc Zyngier3171a472016-12-20 15:17:28 +00003792
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003793 /*
3794 * GICv4.1 allows us to skip VMOVP if moving to a cpu whose RD
3795 * is sharing its VPE table with the current one.
3796 */
3797 if (gic_data_rdist_cpu(cpu)->vpe_table_mask &&
3798 cpumask_test_cpu(from, gic_data_rdist_cpu(cpu)->vpe_table_mask))
3799 goto out;
3800
3801 its_send_vmovp(vpe);
3802 its_vpe_db_proxy_move(vpe, from, cpu);
3803
3804out:
Marc Zyngier44c4c252017-10-19 10:11:34 +01003805 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Marc Zyngierf3a059212020-03-04 20:33:10 +00003806 vpe_to_cpuid_unlock(vpe, flags);
Marc Zyngier44c4c252017-10-19 10:11:34 +01003807
Marc Zyngier3171a472016-12-20 15:17:28 +00003808 return IRQ_SET_MASK_OK_DONE;
3809}
3810
Marc Zyngier96806222020-04-10 11:13:26 +01003811static void its_wait_vpt_parse_complete(void)
3812{
3813 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3814 u64 val;
3815
3816 if (!gic_rdists->has_vpend_valid_dirty)
3817 return;
3818
Zenghui Yu31dbb6b2020-06-05 13:23:45 +08003819 WARN_ON_ONCE(readq_relaxed_poll_timeout_atomic(vlpi_base + GICR_VPENDBASER,
3820 val,
3821 !(val & GICR_VPENDBASER_Dirty),
Shenming Lu0b394982020-11-28 22:18:56 +08003822 1, 500));
Marc Zyngier96806222020-04-10 11:13:26 +01003823}
3824
Marc Zyngiere643d802016-12-20 15:09:31 +00003825static void its_vpe_schedule(struct its_vpe *vpe)
3826{
Robin Murphy50c33092018-02-16 16:57:56 +00003827 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
Marc Zyngiere643d802016-12-20 15:09:31 +00003828 u64 val;
3829
3830 /* Schedule the VPE */
3831 val = virt_to_phys(page_address(vpe->its_vm->vprop_page)) &
3832 GENMASK_ULL(51, 12);
3833 val |= (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
3834 val |= GICR_VPROPBASER_RaWb;
3835 val |= GICR_VPROPBASER_InnerShareable;
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003836 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
Marc Zyngiere643d802016-12-20 15:09:31 +00003837
3838 val = virt_to_phys(page_address(vpe->vpt_page)) &
3839 GENMASK_ULL(51, 16);
3840 val |= GICR_VPENDBASER_RaWaWb;
Heyi Guob2cb11f2019-11-30 15:38:49 +08003841 val |= GICR_VPENDBASER_InnerShareable;
Marc Zyngiere643d802016-12-20 15:09:31 +00003842 /*
3843 * There is no good way of finding out if the pending table is
3844 * empty as we can race against the doorbell interrupt very
3845 * easily. So in the end, vpe->pending_last is only an
3846 * indication that the vcpu has something pending, not one
3847 * that the pending table is empty. A good implementation
3848 * would be able to read its coarse map pretty quickly anyway,
3849 * making this a tolerable issue.
3850 */
3851 val |= GICR_VPENDBASER_PendingLast;
3852 val |= vpe->idai ? GICR_VPENDBASER_IDAI : 0;
3853 val |= GICR_VPENDBASER_Valid;
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003854 gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
Marc Zyngiere643d802016-12-20 15:09:31 +00003855}
3856
3857static void its_vpe_deschedule(struct its_vpe *vpe)
3858{
Robin Murphy50c33092018-02-16 16:57:56 +00003859 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
Marc Zyngiere643d802016-12-20 15:09:31 +00003860 u64 val;
3861
Marc Zyngiere64fab12019-12-24 11:10:35 +00003862 val = its_clear_vpend_valid(vlpi_base, 0, 0);
Marc Zyngiere643d802016-12-20 15:09:31 +00003863
Marc Zyngiere64fab12019-12-24 11:10:35 +00003864 vpe->idai = !!(val & GICR_VPENDBASER_IDAI);
3865 vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
Marc Zyngiere643d802016-12-20 15:09:31 +00003866}
3867
Marc Zyngier40619a22017-10-08 15:16:09 +01003868static void its_vpe_invall(struct its_vpe *vpe)
3869{
3870 struct its_node *its;
3871
3872 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00003873 if (!is_v4(its))
Marc Zyngier40619a22017-10-08 15:16:09 +01003874 continue;
3875
Marc Zyngier2247e1b2017-10-08 18:50:36 +01003876 if (its_list_map && !vpe->its_vm->vlpi_count[its->list_nr])
3877 continue;
3878
Marc Zyngier3c1ccee2017-10-09 13:17:43 +01003879 /*
3880 * Sending a VINVALL to a single ITS is enough, as all
3881 * we need is to reach the redistributors.
3882 */
Marc Zyngier40619a22017-10-08 15:16:09 +01003883 its_send_vinvall(its, vpe);
Marc Zyngier3c1ccee2017-10-09 13:17:43 +01003884 return;
Marc Zyngier40619a22017-10-08 15:16:09 +01003885 }
3886}
3887
Marc Zyngiere643d802016-12-20 15:09:31 +00003888static int its_vpe_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
3889{
3890 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3891 struct its_cmd_info *info = vcpu_info;
3892
3893 switch (info->cmd_type) {
3894 case SCHEDULE_VPE:
3895 its_vpe_schedule(vpe);
3896 return 0;
3897
3898 case DESCHEDULE_VPE:
3899 its_vpe_deschedule(vpe);
3900 return 0;
3901
Shenming Lu57e3ceb2020-11-28 22:18:57 +08003902 case COMMIT_VPE:
3903 its_wait_vpt_parse_complete();
3904 return 0;
3905
Marc Zyngier5e2f7642016-12-20 15:10:50 +00003906 case INVALL_VPE:
Marc Zyngier40619a22017-10-08 15:16:09 +01003907 its_vpe_invall(vpe);
Marc Zyngier5e2f7642016-12-20 15:10:50 +00003908 return 0;
3909
Marc Zyngiere643d802016-12-20 15:09:31 +00003910 default:
3911 return -EINVAL;
3912 }
3913}
3914
Marc Zyngier20b3d542016-12-20 15:23:22 +00003915static void its_vpe_send_cmd(struct its_vpe *vpe,
3916 void (*cmd)(struct its_device *, u32))
3917{
3918 unsigned long flags;
3919
3920 raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3921
3922 its_vpe_db_proxy_map_locked(vpe);
3923 cmd(vpe_proxy.dev, vpe->vpe_proxy_event);
3924
3925 raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3926}
3927
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003928static void its_vpe_send_inv(struct irq_data *d)
3929{
3930 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003931
Marc Zyngier20b3d542016-12-20 15:23:22 +00003932 if (gic_rdists->has_direct_lpi) {
3933 void __iomem *rdbase;
3934
Marc Zyngier425c09b2019-11-08 16:57:57 +00003935 /* Target the redistributor this VPE is currently known on */
Marc Zyngier9058a4e2020-03-04 20:33:12 +00003936 raw_spin_lock(&gic_data_rdist_cpu(vpe->col_idx)->rd_lock);
Marc Zyngier20b3d542016-12-20 15:23:22 +00003937 rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
Marc Zyngier425c09b2019-11-08 16:57:57 +00003938 gic_write_lpir(d->parent_data->hwirq, rdbase + GICR_INVLPIR);
Marc Zyngier2f4f0642019-11-08 16:57:56 +00003939 wait_for_syncr(rdbase);
Marc Zyngier9058a4e2020-03-04 20:33:12 +00003940 raw_spin_unlock(&gic_data_rdist_cpu(vpe->col_idx)->rd_lock);
Marc Zyngier20b3d542016-12-20 15:23:22 +00003941 } else {
3942 its_vpe_send_cmd(vpe, its_send_inv);
3943 }
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003944}
3945
3946static void its_vpe_mask_irq(struct irq_data *d)
3947{
3948 /*
3949 * We need to unmask the LPI, which is described by the parent
3950 * irq_data. Instead of calling into the parent (which won't
3951 * exactly do the right thing, let's simply use the
3952 * parent_data pointer. Yes, I'm naughty.
3953 */
3954 lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
3955 its_vpe_send_inv(d);
3956}
3957
3958static void its_vpe_unmask_irq(struct irq_data *d)
3959{
3960 /* Same hack as above... */
3961 lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
3962 its_vpe_send_inv(d);
3963}
3964
Marc Zyngiere57a3e282017-07-31 14:47:24 +01003965static int its_vpe_set_irqchip_state(struct irq_data *d,
3966 enum irqchip_irq_state which,
3967 bool state)
3968{
3969 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3970
3971 if (which != IRQCHIP_STATE_PENDING)
3972 return -EINVAL;
3973
3974 if (gic_rdists->has_direct_lpi) {
3975 void __iomem *rdbase;
3976
3977 rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
3978 if (state) {
3979 gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_SETLPIR);
3980 } else {
3981 gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
Marc Zyngier2f4f0642019-11-08 16:57:56 +00003982 wait_for_syncr(rdbase);
Marc Zyngiere57a3e282017-07-31 14:47:24 +01003983 }
3984 } else {
3985 if (state)
3986 its_vpe_send_cmd(vpe, its_send_int);
3987 else
3988 its_vpe_send_cmd(vpe, its_send_clear);
3989 }
3990
3991 return 0;
3992}
3993
Marc Zyngier7809f702020-03-10 18:49:21 +00003994static int its_vpe_retrigger(struct irq_data *d)
3995{
3996 return !its_vpe_set_irqchip_state(d, IRQCHIP_STATE_PENDING, true);
3997}
3998
Marc Zyngier8fff27a2016-12-20 13:41:55 +00003999static struct irq_chip its_vpe_irq_chip = {
4000 .name = "GICv4-vpe",
Marc Zyngierf6a91da2016-12-20 15:20:38 +00004001 .irq_mask = its_vpe_mask_irq,
4002 .irq_unmask = its_vpe_unmask_irq,
4003 .irq_eoi = irq_chip_eoi_parent,
Marc Zyngier3171a472016-12-20 15:17:28 +00004004 .irq_set_affinity = its_vpe_set_affinity,
Marc Zyngier7809f702020-03-10 18:49:21 +00004005 .irq_retrigger = its_vpe_retrigger,
Marc Zyngiere57a3e282017-07-31 14:47:24 +01004006 .irq_set_irqchip_state = its_vpe_set_irqchip_state,
Marc Zyngiere643d802016-12-20 15:09:31 +00004007 .irq_set_vcpu_affinity = its_vpe_set_vcpu_affinity,
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004008};
4009
Marc Zyngierd97c97b2019-12-24 11:10:33 +00004010static struct its_node *find_4_1_its(void)
4011{
4012 static struct its_node *its = NULL;
4013
4014 if (!its) {
4015 list_for_each_entry(its, &its_nodes, entry) {
4016 if (is_v4_1(its))
4017 return its;
4018 }
4019
4020 /* Oops? */
4021 its = NULL;
4022 }
4023
4024 return its;
4025}
4026
4027static void its_vpe_4_1_send_inv(struct irq_data *d)
4028{
4029 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4030 struct its_node *its;
4031
4032 /*
4033 * GICv4.1 wants doorbells to be invalidated using the
4034 * INVDB command in order to be broadcast to all RDs. Send
4035 * it to the first valid ITS, and let the HW do its magic.
4036 */
4037 its = find_4_1_its();
4038 if (its)
4039 its_send_invdb(its, vpe);
4040}
4041
4042static void its_vpe_4_1_mask_irq(struct irq_data *d)
4043{
4044 lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
4045 its_vpe_4_1_send_inv(d);
4046}
4047
4048static void its_vpe_4_1_unmask_irq(struct irq_data *d)
4049{
4050 lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
4051 its_vpe_4_1_send_inv(d);
4052}
4053
Marc Zyngier91bf6392019-12-24 11:10:34 +00004054static void its_vpe_4_1_schedule(struct its_vpe *vpe,
4055 struct its_cmd_info *info)
4056{
4057 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
4058 u64 val = 0;
4059
4060 /* Schedule the VPE */
4061 val |= GICR_VPENDBASER_Valid;
4062 val |= info->g0en ? GICR_VPENDBASER_4_1_VGRP0EN : 0;
4063 val |= info->g1en ? GICR_VPENDBASER_4_1_VGRP1EN : 0;
4064 val |= FIELD_PREP(GICR_VPENDBASER_4_1_VPEID, vpe->vpe_id);
4065
Zenghui Yu5186a6c2020-02-06 15:57:11 +08004066 gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
Marc Zyngier91bf6392019-12-24 11:10:34 +00004067}
4068
Marc Zyngiere64fab12019-12-24 11:10:35 +00004069static void its_vpe_4_1_deschedule(struct its_vpe *vpe,
4070 struct its_cmd_info *info)
4071{
4072 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
4073 u64 val;
4074
4075 if (info->req_db) {
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004076 unsigned long flags;
4077
Marc Zyngiere64fab12019-12-24 11:10:35 +00004078 /*
4079 * vPE is going to block: make the vPE non-resident with
4080 * PendingLast clear and DB set. The GIC guarantees that if
4081 * we read-back PendingLast clear, then a doorbell will be
4082 * delivered when an interrupt comes.
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004083 *
4084 * Note the locking to deal with the concurrent update of
4085 * pending_last from the doorbell interrupt handler that can
4086 * run concurrently.
Marc Zyngiere64fab12019-12-24 11:10:35 +00004087 */
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004088 raw_spin_lock_irqsave(&vpe->vpe_lock, flags);
Marc Zyngiere64fab12019-12-24 11:10:35 +00004089 val = its_clear_vpend_valid(vlpi_base,
4090 GICR_VPENDBASER_PendingLast,
4091 GICR_VPENDBASER_4_1_DB);
4092 vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004093 raw_spin_unlock_irqrestore(&vpe->vpe_lock, flags);
Marc Zyngiere64fab12019-12-24 11:10:35 +00004094 } else {
4095 /*
4096 * We're not blocking, so just make the vPE non-resident
4097 * with PendingLast set, indicating that we'll be back.
4098 */
4099 val = its_clear_vpend_valid(vlpi_base,
4100 0,
4101 GICR_VPENDBASER_PendingLast);
4102 vpe->pending_last = true;
4103 }
4104}
4105
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004106static void its_vpe_4_1_invall(struct its_vpe *vpe)
4107{
4108 void __iomem *rdbase;
Zenghui Yu3af95712020-07-20 17:23:28 +08004109 unsigned long flags;
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004110 u64 val;
Zenghui Yu3af95712020-07-20 17:23:28 +08004111 int cpu;
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004112
4113 val = GICR_INVALLR_V;
4114 val |= FIELD_PREP(GICR_INVALLR_VPEID, vpe->vpe_id);
4115
4116 /* Target the redistributor this vPE is currently known on */
Zenghui Yu3af95712020-07-20 17:23:28 +08004117 cpu = vpe_to_cpuid_lock(vpe, &flags);
4118 raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
4119 rdbase = per_cpu_ptr(gic_rdists->rdist, cpu)->rd_base;
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004120 gic_write_lpir(val, rdbase + GICR_INVALLR);
Zenghui Yub978c252020-03-04 20:33:11 +00004121
4122 wait_for_syncr(rdbase);
Zenghui Yu3af95712020-07-20 17:23:28 +08004123 raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
4124 vpe_to_cpuid_unlock(vpe, flags);
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004125}
4126
Marc Zyngier29c647f2019-12-24 11:10:32 +00004127static int its_vpe_4_1_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
4128{
Marc Zyngier91bf6392019-12-24 11:10:34 +00004129 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004130 struct its_cmd_info *info = vcpu_info;
4131
4132 switch (info->cmd_type) {
4133 case SCHEDULE_VPE:
Marc Zyngier91bf6392019-12-24 11:10:34 +00004134 its_vpe_4_1_schedule(vpe, info);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004135 return 0;
4136
4137 case DESCHEDULE_VPE:
Marc Zyngiere64fab12019-12-24 11:10:35 +00004138 its_vpe_4_1_deschedule(vpe, info);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004139 return 0;
4140
Shenming Lu57e3ceb2020-11-28 22:18:57 +08004141 case COMMIT_VPE:
4142 its_wait_vpt_parse_complete();
4143 return 0;
4144
Marc Zyngier29c647f2019-12-24 11:10:32 +00004145 case INVALL_VPE:
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004146 its_vpe_4_1_invall(vpe);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004147 return 0;
4148
4149 default:
4150 return -EINVAL;
4151 }
4152}
4153
4154static struct irq_chip its_vpe_4_1_irq_chip = {
4155 .name = "GICv4.1-vpe",
Marc Zyngierd97c97b2019-12-24 11:10:33 +00004156 .irq_mask = its_vpe_4_1_mask_irq,
4157 .irq_unmask = its_vpe_4_1_unmask_irq,
Marc Zyngier29c647f2019-12-24 11:10:32 +00004158 .irq_eoi = irq_chip_eoi_parent,
4159 .irq_set_affinity = its_vpe_set_affinity,
4160 .irq_set_vcpu_affinity = its_vpe_4_1_set_vcpu_affinity,
4161};
4162
Marc Zyngiere252cf82020-03-04 20:33:16 +00004163static void its_configure_sgi(struct irq_data *d, bool clear)
4164{
4165 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4166 struct its_cmd_desc desc;
4167
4168 desc.its_vsgi_cmd.vpe = vpe;
4169 desc.its_vsgi_cmd.sgi = d->hwirq;
4170 desc.its_vsgi_cmd.priority = vpe->sgi_config[d->hwirq].priority;
4171 desc.its_vsgi_cmd.enable = vpe->sgi_config[d->hwirq].enabled;
4172 desc.its_vsgi_cmd.group = vpe->sgi_config[d->hwirq].group;
4173 desc.its_vsgi_cmd.clear = clear;
4174
4175 /*
4176 * GICv4.1 allows us to send VSGI commands to any ITS as long as the
4177 * destination VPE is mapped there. Since we map them eagerly at
4178 * activation time, we're pretty sure the first GICv4.1 ITS will do.
4179 */
4180 its_send_single_vcommand(find_4_1_its(), its_build_vsgi_cmd, &desc);
4181}
4182
Marc Zyngierb4e8d642020-03-04 20:33:17 +00004183static void its_sgi_mask_irq(struct irq_data *d)
4184{
4185 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4186
4187 vpe->sgi_config[d->hwirq].enabled = false;
4188 its_configure_sgi(d, false);
4189}
4190
4191static void its_sgi_unmask_irq(struct irq_data *d)
4192{
4193 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4194
4195 vpe->sgi_config[d->hwirq].enabled = true;
4196 its_configure_sgi(d, false);
4197}
4198
Marc Zyngier166cba72020-03-04 20:33:15 +00004199static int its_sgi_set_affinity(struct irq_data *d,
4200 const struct cpumask *mask_val,
4201 bool force)
4202{
4203 /*
4204 * There is no notion of affinity for virtual SGIs, at least
Ingo Molnara359f752021-03-22 04:21:30 +01004205 * not on the host (since they can only be targeting a vPE).
Marc Zyngier166cba72020-03-04 20:33:15 +00004206 * Tell the kernel we've done whatever it asked for.
4207 */
Marc Zyngier4b2dfe12020-04-10 12:11:39 +01004208 irq_data_update_effective_affinity(d, mask_val);
Marc Zyngier166cba72020-03-04 20:33:15 +00004209 return IRQ_SET_MASK_OK;
4210}
4211
Marc Zyngier7017ff02020-03-04 20:33:18 +00004212static int its_sgi_set_irqchip_state(struct irq_data *d,
4213 enum irqchip_irq_state which,
4214 bool state)
4215{
4216 if (which != IRQCHIP_STATE_PENDING)
4217 return -EINVAL;
4218
4219 if (state) {
4220 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4221 struct its_node *its = find_4_1_its();
4222 u64 val;
4223
4224 val = FIELD_PREP(GITS_SGIR_VPEID, vpe->vpe_id);
4225 val |= FIELD_PREP(GITS_SGIR_VINTID, d->hwirq);
4226 writeq_relaxed(val, its->sgir_base + GITS_SGIR - SZ_128K);
4227 } else {
4228 its_configure_sgi(d, true);
4229 }
4230
4231 return 0;
4232}
4233
4234static int its_sgi_get_irqchip_state(struct irq_data *d,
4235 enum irqchip_irq_state which, bool *val)
4236{
4237 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4238 void __iomem *base;
4239 unsigned long flags;
4240 u32 count = 1000000; /* 1s! */
4241 u32 status;
4242 int cpu;
4243
4244 if (which != IRQCHIP_STATE_PENDING)
4245 return -EINVAL;
4246
4247 /*
4248 * Locking galore! We can race against two different events:
4249 *
Ingo Molnara359f752021-03-22 04:21:30 +01004250 * - Concurrent vPE affinity change: we must make sure it cannot
Marc Zyngier7017ff02020-03-04 20:33:18 +00004251 * happen, or we'll talk to the wrong redistributor. This is
4252 * identical to what happens with vLPIs.
4253 *
4254 * - Concurrent VSGIPENDR access: As it involves accessing two
4255 * MMIO registers, this must be made atomic one way or another.
4256 */
4257 cpu = vpe_to_cpuid_lock(vpe, &flags);
4258 raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
4259 base = gic_data_rdist_cpu(cpu)->rd_base + SZ_128K;
4260 writel_relaxed(vpe->vpe_id, base + GICR_VSGIR);
4261 do {
4262 status = readl_relaxed(base + GICR_VSGIPENDR);
4263 if (!(status & GICR_VSGIPENDR_BUSY))
4264 goto out;
4265
4266 count--;
4267 if (!count) {
4268 pr_err_ratelimited("Unable to get SGI status\n");
4269 goto out;
4270 }
4271 cpu_relax();
4272 udelay(1);
4273 } while (count);
4274
4275out:
4276 raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
4277 vpe_to_cpuid_unlock(vpe, flags);
4278
4279 if (!count)
4280 return -ENXIO;
4281
4282 *val = !!(status & (1 << d->hwirq));
4283
4284 return 0;
4285}
4286
Marc Zyngier05d32df2020-03-04 20:33:19 +00004287static int its_sgi_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
4288{
4289 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4290 struct its_cmd_info *info = vcpu_info;
4291
4292 switch (info->cmd_type) {
4293 case PROP_UPDATE_VSGI:
4294 vpe->sgi_config[d->hwirq].priority = info->priority;
4295 vpe->sgi_config[d->hwirq].group = info->group;
4296 its_configure_sgi(d, false);
4297 return 0;
4298
4299 default:
4300 return -EINVAL;
4301 }
4302}
4303
Marc Zyngier166cba72020-03-04 20:33:15 +00004304static struct irq_chip its_sgi_irq_chip = {
4305 .name = "GICv4.1-sgi",
Marc Zyngierb4e8d642020-03-04 20:33:17 +00004306 .irq_mask = its_sgi_mask_irq,
4307 .irq_unmask = its_sgi_unmask_irq,
Marc Zyngier166cba72020-03-04 20:33:15 +00004308 .irq_set_affinity = its_sgi_set_affinity,
Marc Zyngier7017ff02020-03-04 20:33:18 +00004309 .irq_set_irqchip_state = its_sgi_set_irqchip_state,
4310 .irq_get_irqchip_state = its_sgi_get_irqchip_state,
Marc Zyngier05d32df2020-03-04 20:33:19 +00004311 .irq_set_vcpu_affinity = its_sgi_set_vcpu_affinity,
Marc Zyngier166cba72020-03-04 20:33:15 +00004312};
4313
4314static int its_sgi_irq_domain_alloc(struct irq_domain *domain,
4315 unsigned int virq, unsigned int nr_irqs,
4316 void *args)
4317{
4318 struct its_vpe *vpe = args;
4319 int i;
4320
4321 /* Yes, we do want 16 SGIs */
4322 WARN_ON(nr_irqs != 16);
4323
4324 for (i = 0; i < 16; i++) {
4325 vpe->sgi_config[i].priority = 0;
4326 vpe->sgi_config[i].enabled = false;
4327 vpe->sgi_config[i].group = false;
4328
4329 irq_domain_set_hwirq_and_chip(domain, virq + i, i,
4330 &its_sgi_irq_chip, vpe);
4331 irq_set_status_flags(virq + i, IRQ_DISABLE_UNLAZY);
4332 }
4333
4334 return 0;
4335}
4336
4337static void its_sgi_irq_domain_free(struct irq_domain *domain,
4338 unsigned int virq,
4339 unsigned int nr_irqs)
4340{
4341 /* Nothing to do */
4342}
4343
4344static int its_sgi_irq_domain_activate(struct irq_domain *domain,
4345 struct irq_data *d, bool reserve)
4346{
Marc Zyngiere252cf82020-03-04 20:33:16 +00004347 /* Write out the initial SGI configuration */
4348 its_configure_sgi(d, false);
Marc Zyngier166cba72020-03-04 20:33:15 +00004349 return 0;
4350}
4351
4352static void its_sgi_irq_domain_deactivate(struct irq_domain *domain,
4353 struct irq_data *d)
4354{
Marc Zyngiere252cf82020-03-04 20:33:16 +00004355 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4356
4357 /*
4358 * The VSGI command is awkward:
4359 *
4360 * - To change the configuration, CLEAR must be set to false,
4361 * leaving the pending bit unchanged.
4362 * - To clear the pending bit, CLEAR must be set to true, leaving
4363 * the configuration unchanged.
4364 *
4365 * You just can't do both at once, hence the two commands below.
4366 */
4367 vpe->sgi_config[d->hwirq].enabled = false;
4368 its_configure_sgi(d, false);
4369 its_configure_sgi(d, true);
Marc Zyngier166cba72020-03-04 20:33:15 +00004370}
4371
4372static const struct irq_domain_ops its_sgi_domain_ops = {
4373 .alloc = its_sgi_irq_domain_alloc,
4374 .free = its_sgi_irq_domain_free,
4375 .activate = its_sgi_irq_domain_activate,
4376 .deactivate = its_sgi_irq_domain_deactivate,
4377};
4378
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004379static int its_vpe_id_alloc(void)
4380{
Shanker Donthineni32bd44d2017-10-07 15:43:48 -05004381 return ida_simple_get(&its_vpeid_ida, 0, ITS_MAX_VPEID, GFP_KERNEL);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004382}
4383
4384static void its_vpe_id_free(u16 id)
4385{
4386 ida_simple_remove(&its_vpeid_ida, id);
4387}
4388
4389static int its_vpe_init(struct its_vpe *vpe)
4390{
4391 struct page *vpt_page;
4392 int vpe_id;
4393
4394 /* Allocate vpe_id */
4395 vpe_id = its_vpe_id_alloc();
4396 if (vpe_id < 0)
4397 return vpe_id;
4398
4399 /* Allocate VPT */
4400 vpt_page = its_allocate_pending_table(GFP_KERNEL);
4401 if (!vpt_page) {
4402 its_vpe_id_free(vpe_id);
4403 return -ENOMEM;
4404 }
4405
4406 if (!its_alloc_vpe_table(vpe_id)) {
4407 its_vpe_id_free(vpe_id);
Nianyao Tang34f8eb92019-07-26 17:32:57 +08004408 its_free_pending_table(vpt_page);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004409 return -ENOMEM;
4410 }
4411
Marc Zyngierf3a059212020-03-04 20:33:10 +00004412 raw_spin_lock_init(&vpe->vpe_lock);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004413 vpe->vpe_id = vpe_id;
4414 vpe->vpt_page = vpt_page;
Marc Zyngier64edfaa2019-12-24 11:10:29 +00004415 if (gic_rdists->has_rvpeid)
4416 atomic_set(&vpe->vmapp_count, 0);
4417 else
4418 vpe->vpe_proxy_event = -1;
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004419
4420 return 0;
4421}
4422
4423static void its_vpe_teardown(struct its_vpe *vpe)
4424{
Marc Zyngier20b3d542016-12-20 15:23:22 +00004425 its_vpe_db_proxy_unmap(vpe);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004426 its_vpe_id_free(vpe->vpe_id);
4427 its_free_pending_table(vpe->vpt_page);
4428}
4429
4430static void its_vpe_irq_domain_free(struct irq_domain *domain,
4431 unsigned int virq,
4432 unsigned int nr_irqs)
4433{
4434 struct its_vm *vm = domain->host_data;
4435 int i;
4436
4437 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
4438
4439 for (i = 0; i < nr_irqs; i++) {
4440 struct irq_data *data = irq_domain_get_irq_data(domain,
4441 virq + i);
4442 struct its_vpe *vpe = irq_data_get_irq_chip_data(data);
4443
4444 BUG_ON(vm != vpe->its_vm);
4445
4446 clear_bit(data->hwirq, vm->db_bitmap);
4447 its_vpe_teardown(vpe);
4448 irq_domain_reset_irq_data(data);
4449 }
4450
4451 if (bitmap_empty(vm->db_bitmap, vm->nr_db_lpis)) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004452 its_lpi_free(vm->db_bitmap, vm->db_lpi_base, vm->nr_db_lpis);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004453 its_free_prop_table(vm->vprop_page);
4454 }
4455}
4456
4457static int its_vpe_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
4458 unsigned int nr_irqs, void *args)
4459{
Marc Zyngier29c647f2019-12-24 11:10:32 +00004460 struct irq_chip *irqchip = &its_vpe_irq_chip;
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004461 struct its_vm *vm = args;
4462 unsigned long *bitmap;
4463 struct page *vprop_page;
4464 int base, nr_ids, i, err = 0;
4465
4466 BUG_ON(!vm);
4467
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004468 bitmap = its_lpi_alloc(roundup_pow_of_two(nr_irqs), &base, &nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004469 if (!bitmap)
4470 return -ENOMEM;
4471
4472 if (nr_ids < nr_irqs) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004473 its_lpi_free(bitmap, base, nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004474 return -ENOMEM;
4475 }
4476
4477 vprop_page = its_allocate_prop_table(GFP_KERNEL);
4478 if (!vprop_page) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004479 its_lpi_free(bitmap, base, nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004480 return -ENOMEM;
4481 }
4482
4483 vm->db_bitmap = bitmap;
4484 vm->db_lpi_base = base;
4485 vm->nr_db_lpis = nr_ids;
4486 vm->vprop_page = vprop_page;
4487
Marc Zyngier29c647f2019-12-24 11:10:32 +00004488 if (gic_rdists->has_rvpeid)
4489 irqchip = &its_vpe_4_1_irq_chip;
4490
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004491 for (i = 0; i < nr_irqs; i++) {
4492 vm->vpes[i]->vpe_db_lpi = base + i;
4493 err = its_vpe_init(vm->vpes[i]);
4494 if (err)
4495 break;
4496 err = its_irq_gic_domain_alloc(domain, virq + i,
4497 vm->vpes[i]->vpe_db_lpi);
4498 if (err)
4499 break;
4500 irq_domain_set_hwirq_and_chip(domain, virq + i, i,
Marc Zyngier29c647f2019-12-24 11:10:32 +00004501 irqchip, vm->vpes[i]);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004502 set_bit(i, bitmap);
4503 }
4504
4505 if (err) {
4506 if (i > 0)
Kaige Fu280bef52021-09-15 10:20:55 +08004507 its_vpe_irq_domain_free(domain, virq, i);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004508
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004509 its_lpi_free(bitmap, base, nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004510 its_free_prop_table(vprop_page);
4511 }
4512
4513 return err;
4514}
4515
Thomas Gleixner72491642017-09-13 23:29:10 +02004516static int its_vpe_irq_domain_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004517 struct irq_data *d, bool reserve)
Marc Zyngiereb781922016-12-20 14:47:05 +00004518{
4519 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngier40619a22017-10-08 15:16:09 +01004520 struct its_node *its;
Marc Zyngiereb781922016-12-20 14:47:05 +00004521
Marc Zyngier009384b2020-03-04 20:33:23 +00004522 /*
4523 * If we use the list map, we issue VMAPP on demand... Unless
4524 * we're on a GICv4.1 and we eagerly map the VPE on all ITSs
4525 * so that VSGIs can work.
4526 */
4527 if (!gic_requires_eager_mapping())
Marc Zyngier6ef930f2017-11-07 10:04:38 +00004528 return 0;
Marc Zyngiereb781922016-12-20 14:47:05 +00004529
4530 /* Map the VPE to the first possible CPU */
4531 vpe->col_idx = cpumask_first(cpu_online_mask);
Marc Zyngier40619a22017-10-08 15:16:09 +01004532
4533 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00004534 if (!is_v4(its))
Marc Zyngier40619a22017-10-08 15:16:09 +01004535 continue;
4536
Marc Zyngier75fd9512017-10-08 18:46:39 +01004537 its_send_vmapp(its, vpe, true);
Marc Zyngier40619a22017-10-08 15:16:09 +01004538 its_send_vinvall(its, vpe);
4539 }
4540
Marc Zyngier44c4c252017-10-19 10:11:34 +01004541 irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
4542
Thomas Gleixner72491642017-09-13 23:29:10 +02004543 return 0;
Marc Zyngiereb781922016-12-20 14:47:05 +00004544}
4545
4546static void its_vpe_irq_domain_deactivate(struct irq_domain *domain,
4547 struct irq_data *d)
4548{
4549 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngier75fd9512017-10-08 18:46:39 +01004550 struct its_node *its;
Marc Zyngiereb781922016-12-20 14:47:05 +00004551
Marc Zyngier2247e1b2017-10-08 18:50:36 +01004552 /*
Marc Zyngier009384b2020-03-04 20:33:23 +00004553 * If we use the list map on GICv4.0, we unmap the VPE once no
4554 * VLPIs are associated with the VM.
Marc Zyngier2247e1b2017-10-08 18:50:36 +01004555 */
Marc Zyngier009384b2020-03-04 20:33:23 +00004556 if (!gic_requires_eager_mapping())
Marc Zyngier2247e1b2017-10-08 18:50:36 +01004557 return;
4558
Marc Zyngier75fd9512017-10-08 18:46:39 +01004559 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00004560 if (!is_v4(its))
Marc Zyngier75fd9512017-10-08 18:46:39 +01004561 continue;
4562
4563 its_send_vmapp(its, vpe, false);
4564 }
Marc Zyngier301beaf2021-03-22 14:01:53 +08004565
4566 /*
4567 * There may be a direct read to the VPT after unmapping the
4568 * vPE, to guarantee the validity of this, we make the VPT
4569 * memory coherent with the CPU caches here.
4570 */
4571 if (find_4_1_its() && !atomic_read(&vpe->vmapp_count))
4572 gic_flush_dcache_to_poc(page_address(vpe->vpt_page),
4573 LPI_PENDBASE_SZ);
Marc Zyngiereb781922016-12-20 14:47:05 +00004574}
4575
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004576static const struct irq_domain_ops its_vpe_domain_ops = {
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004577 .alloc = its_vpe_irq_domain_alloc,
4578 .free = its_vpe_irq_domain_free,
Marc Zyngiereb781922016-12-20 14:47:05 +00004579 .activate = its_vpe_irq_domain_activate,
4580 .deactivate = its_vpe_irq_domain_deactivate,
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004581};
4582
Yun Wu4559fbb2015-03-06 16:37:50 +00004583static int its_force_quiescent(void __iomem *base)
4584{
4585 u32 count = 1000000; /* 1s */
4586 u32 val;
4587
4588 val = readl_relaxed(base + GITS_CTLR);
David Daney7611da82016-08-18 15:41:58 -07004589 /*
4590 * GIC architecture specification requires the ITS to be both
4591 * disabled and quiescent for writes to GITS_BASER<n> or
4592 * GITS_CBASER to not have UNPREDICTABLE results.
4593 */
4594 if ((val & GITS_CTLR_QUIESCENT) && !(val & GITS_CTLR_ENABLE))
Yun Wu4559fbb2015-03-06 16:37:50 +00004595 return 0;
4596
4597 /* Disable the generation of all interrupts to this ITS */
Marc Zyngierd51c4b42017-06-27 21:24:25 +01004598 val &= ~(GITS_CTLR_ENABLE | GITS_CTLR_ImDe);
Yun Wu4559fbb2015-03-06 16:37:50 +00004599 writel_relaxed(val, base + GITS_CTLR);
4600
4601 /* Poll GITS_CTLR and wait until ITS becomes quiescent */
4602 while (1) {
4603 val = readl_relaxed(base + GITS_CTLR);
4604 if (val & GITS_CTLR_QUIESCENT)
4605 return 0;
4606
4607 count--;
4608 if (!count)
4609 return -EBUSY;
4610
4611 cpu_relax();
4612 udelay(1);
4613 }
4614}
4615
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004616static bool __maybe_unused its_enable_quirk_cavium_22375(void *data)
Robert Richter94100972015-09-21 22:58:38 +02004617{
4618 struct its_node *its = data;
4619
Marc Zyngier576a8342019-11-08 16:58:00 +00004620 /* erratum 22375: only alloc 8MB table size (20 bits) */
4621 its->typer &= ~GITS_TYPER_DEVBITS;
4622 its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, 20 - 1);
Robert Richter94100972015-09-21 22:58:38 +02004623 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004624
4625 return true;
Robert Richter94100972015-09-21 22:58:38 +02004626}
4627
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004628static bool __maybe_unused its_enable_quirk_cavium_23144(void *data)
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02004629{
4630 struct its_node *its = data;
4631
4632 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004633
4634 return true;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02004635}
4636
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004637static bool __maybe_unused its_enable_quirk_qdf2400_e0065(void *data)
Shanker Donthineni90922a22017-03-07 08:20:38 -06004638{
4639 struct its_node *its = data;
4640
4641 /* On QDF2400, the size of the ITE is 16Bytes */
Marc Zyngierffedbf02019-11-08 16:57:59 +00004642 its->typer &= ~GITS_TYPER_ITT_ENTRY_SIZE;
4643 its->typer |= FIELD_PREP(GITS_TYPER_ITT_ENTRY_SIZE, 16 - 1);
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004644
4645 return true;
Shanker Donthineni90922a22017-03-07 08:20:38 -06004646}
4647
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004648static u64 its_irq_get_msi_base_pre_its(struct its_device *its_dev)
4649{
4650 struct its_node *its = its_dev->its;
4651
4652 /*
4653 * The Socionext Synquacer SoC has a so-called 'pre-ITS',
4654 * which maps 32-bit writes targeted at a separate window of
4655 * size '4 << device_id_bits' onto writes to GITS_TRANSLATER
4656 * with device ID taken from bits [device_id_bits + 1:2] of
4657 * the window offset.
4658 */
4659 return its->pre_its_base + (its_dev->device_id << 2);
4660}
4661
4662static bool __maybe_unused its_enable_quirk_socionext_synquacer(void *data)
4663{
4664 struct its_node *its = data;
4665 u32 pre_its_window[2];
4666 u32 ids;
4667
4668 if (!fwnode_property_read_u32_array(its->fwnode_handle,
4669 "socionext,synquacer-pre-its",
4670 pre_its_window,
4671 ARRAY_SIZE(pre_its_window))) {
4672
4673 its->pre_its_base = pre_its_window[0];
4674 its->get_msi_base = its_irq_get_msi_base_pre_its;
4675
4676 ids = ilog2(pre_its_window[1]) - 2;
Marc Zyngier576a8342019-11-08 16:58:00 +00004677 if (device_ids(its) > ids) {
4678 its->typer &= ~GITS_TYPER_DEVBITS;
4679 its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, ids - 1);
4680 }
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004681
4682 /* the pre-ITS breaks isolation, so disable MSI remapping */
4683 its->msi_domain_flags &= ~IRQ_DOMAIN_FLAG_MSI_REMAP;
4684 return true;
4685 }
4686 return false;
4687}
4688
Marc Zyngier5c9a8822017-07-28 21:20:37 +01004689static bool __maybe_unused its_enable_quirk_hip07_161600802(void *data)
4690{
4691 struct its_node *its = data;
4692
4693 /*
4694 * Hip07 insists on using the wrong address for the VLPI
4695 * page. Trick it into doing the right thing...
4696 */
4697 its->vlpi_redist_offset = SZ_128K;
4698 return true;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00004699}
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004700
Robert Richter67510cc2015-09-21 22:58:37 +02004701static const struct gic_quirk its_quirks[] = {
Robert Richter94100972015-09-21 22:58:38 +02004702#ifdef CONFIG_CAVIUM_ERRATUM_22375
4703 {
4704 .desc = "ITS: Cavium errata 22375, 24313",
4705 .iidr = 0xa100034c, /* ThunderX pass 1.x */
4706 .mask = 0xffff0fff,
4707 .init = its_enable_quirk_cavium_22375,
4708 },
4709#endif
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02004710#ifdef CONFIG_CAVIUM_ERRATUM_23144
4711 {
4712 .desc = "ITS: Cavium erratum 23144",
4713 .iidr = 0xa100034c, /* ThunderX pass 1.x */
4714 .mask = 0xffff0fff,
4715 .init = its_enable_quirk_cavium_23144,
4716 },
4717#endif
Shanker Donthineni90922a22017-03-07 08:20:38 -06004718#ifdef CONFIG_QCOM_QDF2400_ERRATUM_0065
4719 {
4720 .desc = "ITS: QDF2400 erratum 0065",
4721 .iidr = 0x00001070, /* QDF2400 ITS rev 1.x */
4722 .mask = 0xffffffff,
4723 .init = its_enable_quirk_qdf2400_e0065,
4724 },
4725#endif
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004726#ifdef CONFIG_SOCIONEXT_SYNQUACER_PREITS
4727 {
4728 /*
4729 * The Socionext Synquacer SoC incorporates ARM's own GIC-500
4730 * implementation, but with a 'pre-ITS' added that requires
4731 * special handling in software.
4732 */
4733 .desc = "ITS: Socionext Synquacer pre-ITS",
4734 .iidr = 0x0001143b,
4735 .mask = 0xffffffff,
4736 .init = its_enable_quirk_socionext_synquacer,
4737 },
4738#endif
Marc Zyngier5c9a8822017-07-28 21:20:37 +01004739#ifdef CONFIG_HISILICON_ERRATUM_161600802
4740 {
4741 .desc = "ITS: Hip07 erratum 161600802",
4742 .iidr = 0x00000004,
4743 .mask = 0xffffffff,
4744 .init = its_enable_quirk_hip07_161600802,
4745 },
4746#endif
Robert Richter67510cc2015-09-21 22:58:37 +02004747 {
4748 }
4749};
4750
4751static void its_enable_quirks(struct its_node *its)
4752{
4753 u32 iidr = readl_relaxed(its->base + GITS_IIDR);
4754
4755 gic_enable_quirks(iidr, its_quirks, its);
4756}
4757
Derek Basehoredba0bc72018-02-28 21:48:18 -08004758static int its_save_disable(void)
4759{
4760 struct its_node *its;
4761 int err = 0;
4762
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004763 raw_spin_lock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004764 list_for_each_entry(its, &its_nodes, entry) {
4765 void __iomem *base;
4766
Derek Basehoredba0bc72018-02-28 21:48:18 -08004767 base = its->base;
4768 its->ctlr_save = readl_relaxed(base + GITS_CTLR);
4769 err = its_force_quiescent(base);
4770 if (err) {
4771 pr_err("ITS@%pa: failed to quiesce: %d\n",
4772 &its->phys_base, err);
4773 writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4774 goto err;
4775 }
4776
4777 its->cbaser_save = gits_read_cbaser(base + GITS_CBASER);
4778 }
4779
4780err:
4781 if (err) {
4782 list_for_each_entry_continue_reverse(its, &its_nodes, entry) {
4783 void __iomem *base;
4784
Derek Basehoredba0bc72018-02-28 21:48:18 -08004785 base = its->base;
4786 writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4787 }
4788 }
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004789 raw_spin_unlock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004790
4791 return err;
4792}
4793
4794static void its_restore_enable(void)
4795{
4796 struct its_node *its;
4797 int ret;
4798
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004799 raw_spin_lock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004800 list_for_each_entry(its, &its_nodes, entry) {
4801 void __iomem *base;
4802 int i;
4803
Derek Basehoredba0bc72018-02-28 21:48:18 -08004804 base = its->base;
4805
4806 /*
4807 * Make sure that the ITS is disabled. If it fails to quiesce,
4808 * don't restore it since writing to CBASER or BASER<n>
4809 * registers is undefined according to the GIC v3 ITS
4810 * Specification.
Xu Qiang74cde1a2020-11-07 10:42:26 +00004811 *
4812 * Firmware resuming with the ITS enabled is terminally broken.
Derek Basehoredba0bc72018-02-28 21:48:18 -08004813 */
Xu Qiang74cde1a2020-11-07 10:42:26 +00004814 WARN_ON(readl_relaxed(base + GITS_CTLR) & GITS_CTLR_ENABLE);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004815 ret = its_force_quiescent(base);
4816 if (ret) {
4817 pr_err("ITS@%pa: failed to quiesce on resume: %d\n",
4818 &its->phys_base, ret);
4819 continue;
4820 }
4821
4822 gits_write_cbaser(its->cbaser_save, base + GITS_CBASER);
4823
4824 /*
4825 * Writing CBASER resets CREADR to 0, so make CWRITER and
4826 * cmd_write line up with it.
4827 */
4828 its->cmd_write = its->cmd_base;
4829 gits_write_cwriter(0, base + GITS_CWRITER);
4830
4831 /* Restore GITS_BASER from the value cache. */
4832 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
4833 struct its_baser *baser = &its->tables[i];
4834
4835 if (!(baser->val & GITS_BASER_VALID))
4836 continue;
4837
4838 its_write_baser(its, baser, baser->val);
4839 }
4840 writel_relaxed(its->ctlr_save, base + GITS_CTLR);
Derek Basehore920181c2018-02-28 21:48:20 -08004841
4842 /*
4843 * Reinit the collection if it's stored in the ITS. This is
4844 * indicated by the col_id being less than the HCC field.
4845 * CID < HCC as specified in the GIC v3 Documentation.
4846 */
4847 if (its->collections[smp_processor_id()].col_id <
4848 GITS_TYPER_HCC(gic_read_typer(base + GITS_TYPER)))
4849 its_cpu_init_collection(its);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004850 }
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004851 raw_spin_unlock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004852}
4853
4854static struct syscore_ops its_syscore_ops = {
4855 .suspend = its_save_disable,
4856 .resume = its_restore_enable,
4857};
4858
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004859static int its_init_domain(struct fwnode_handle *handle, struct its_node *its)
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02004860{
4861 struct irq_domain *inner_domain;
4862 struct msi_domain_info *info;
4863
4864 info = kzalloc(sizeof(*info), GFP_KERNEL);
4865 if (!info)
4866 return -ENOMEM;
4867
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004868 inner_domain = irq_domain_create_tree(handle, &its_domain_ops, its);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02004869 if (!inner_domain) {
4870 kfree(info);
4871 return -ENOMEM;
4872 }
4873
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004874 inner_domain->parent = its_parent;
Marc Zyngier96f0d932017-06-22 11:42:50 +01004875 irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004876 inner_domain->flags |= its->msi_domain_flags;
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02004877 info->ops = &its_msi_domain_ops;
4878 info->data = its;
4879 inner_domain->host_data = info;
4880
4881 return 0;
4882}
4883
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004884static int its_init_vpe_domain(void)
4885{
Marc Zyngier20b3d542016-12-20 15:23:22 +00004886 struct its_node *its;
4887 u32 devid;
4888 int entries;
4889
4890 if (gic_rdists->has_direct_lpi) {
4891 pr_info("ITS: Using DirectLPI for VPE invalidation\n");
4892 return 0;
4893 }
4894
4895 /* Any ITS will do, even if not v4 */
4896 its = list_first_entry(&its_nodes, struct its_node, entry);
4897
4898 entries = roundup_pow_of_two(nr_cpu_ids);
Kees Cook6396bb22018-06-12 14:03:40 -07004899 vpe_proxy.vpes = kcalloc(entries, sizeof(*vpe_proxy.vpes),
Marc Zyngier20b3d542016-12-20 15:23:22 +00004900 GFP_KERNEL);
Zhen Lei944a1a12021-06-09 22:06:42 +08004901 if (!vpe_proxy.vpes)
Marc Zyngier20b3d542016-12-20 15:23:22 +00004902 return -ENOMEM;
Marc Zyngier20b3d542016-12-20 15:23:22 +00004903
4904 /* Use the last possible DevID */
Marc Zyngier576a8342019-11-08 16:58:00 +00004905 devid = GENMASK(device_ids(its) - 1, 0);
Marc Zyngier20b3d542016-12-20 15:23:22 +00004906 vpe_proxy.dev = its_create_device(its, devid, entries, false);
4907 if (!vpe_proxy.dev) {
4908 kfree(vpe_proxy.vpes);
4909 pr_err("ITS: Can't allocate GICv4 proxy device\n");
4910 return -ENOMEM;
4911 }
4912
Shanker Donthinenic427a472017-09-23 13:50:19 -05004913 BUG_ON(entries > vpe_proxy.dev->nr_ites);
Marc Zyngier20b3d542016-12-20 15:23:22 +00004914
4915 raw_spin_lock_init(&vpe_proxy.lock);
4916 vpe_proxy.next_victim = 0;
4917 pr_info("ITS: Allocated DevID %x as GICv4 proxy device (%d slots)\n",
4918 devid, vpe_proxy.dev->nr_ites);
4919
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004920 return 0;
4921}
4922
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004923static int __init its_compute_its_list_map(struct resource *res,
4924 void __iomem *its_base)
4925{
4926 int its_number;
4927 u32 ctlr;
4928
4929 /*
4930 * This is assumed to be done early enough that we're
4931 * guaranteed to be single-threaded, hence no
4932 * locking. Should this change, we should address
4933 * this.
4934 */
Marc Zyngierab604912017-10-08 18:48:06 +01004935 its_number = find_first_zero_bit(&its_list_map, GICv4_ITS_LIST_MAX);
4936 if (its_number >= GICv4_ITS_LIST_MAX) {
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004937 pr_err("ITS@%pa: No ITSList entry available!\n",
4938 &res->start);
4939 return -EINVAL;
4940 }
4941
4942 ctlr = readl_relaxed(its_base + GITS_CTLR);
4943 ctlr &= ~GITS_CTLR_ITS_NUMBER;
4944 ctlr |= its_number << GITS_CTLR_ITS_NUMBER_SHIFT;
4945 writel_relaxed(ctlr, its_base + GITS_CTLR);
4946 ctlr = readl_relaxed(its_base + GITS_CTLR);
4947 if ((ctlr & GITS_CTLR_ITS_NUMBER) != (its_number << GITS_CTLR_ITS_NUMBER_SHIFT)) {
4948 its_number = ctlr & GITS_CTLR_ITS_NUMBER;
4949 its_number >>= GITS_CTLR_ITS_NUMBER_SHIFT;
4950 }
4951
4952 if (test_and_set_bit(its_number, &its_list_map)) {
4953 pr_err("ITS@%pa: Duplicate ITSList entry %d\n",
4954 &res->start, its_number);
4955 return -EINVAL;
4956 }
4957
4958 return its_number;
4959}
4960
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004961static int __init its_probe_one(struct resource *res,
4962 struct fwnode_handle *handle, int numa_node)
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004963{
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004964 struct its_node *its;
4965 void __iomem *its_base;
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004966 u32 val, ctlr;
4967 u64 baser, tmp, typer;
Shanker Donthineni539d3782019-01-14 09:50:19 +00004968 struct page *page;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004969 int err;
4970
Marc Zyngier5e46a482020-03-04 20:33:14 +00004971 its_base = ioremap(res->start, SZ_64K);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004972 if (!its_base) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004973 pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004974 return -ENOMEM;
4975 }
4976
4977 val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
4978 if (val != 0x30 && val != 0x40) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004979 pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004980 err = -ENODEV;
4981 goto out_unmap;
4982 }
4983
Yun Wu4559fbb2015-03-06 16:37:50 +00004984 err = its_force_quiescent(its_base);
4985 if (err) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004986 pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start);
Yun Wu4559fbb2015-03-06 16:37:50 +00004987 goto out_unmap;
4988 }
4989
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004990 pr_info("ITS %pR\n", res);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004991
4992 its = kzalloc(sizeof(*its), GFP_KERNEL);
4993 if (!its) {
4994 err = -ENOMEM;
4995 goto out_unmap;
4996 }
4997
4998 raw_spin_lock_init(&its->lock);
Marc Zyngier9791ec72019-01-29 10:02:33 +00004999 mutex_init(&its->dev_alloc_lock);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005000 INIT_LIST_HEAD(&its->entry);
5001 INIT_LIST_HEAD(&its->its_device_list);
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005002 typer = gic_read_typer(its_base + GITS_TYPER);
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00005003 its->typer = typer;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005004 its->base = its_base;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005005 its->phys_base = res->start;
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00005006 if (is_v4(its)) {
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005007 if (!(typer & GITS_TYPER_VMOVP)) {
5008 err = its_compute_its_list_map(res, its_base);
5009 if (err < 0)
5010 goto out_free_its;
5011
Marc Zyngierdebf6d02017-10-08 18:44:42 +01005012 its->list_nr = err;
5013
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005014 pr_info("ITS@%pa: Using ITS number %d\n",
5015 &res->start, err);
5016 } else {
5017 pr_info("ITS@%pa: Single VMOVP capable\n", &res->start);
5018 }
Marc Zyngier5e516842019-12-24 11:10:28 +00005019
5020 if (is_v4_1(its)) {
5021 u32 svpet = FIELD_GET(GITS_TYPER_SVPET, typer);
Marc Zyngier5e46a482020-03-04 20:33:14 +00005022
5023 its->sgir_base = ioremap(res->start + SZ_128K, SZ_64K);
5024 if (!its->sgir_base) {
5025 err = -ENOMEM;
5026 goto out_free_its;
5027 }
5028
Marc Zyngier5e516842019-12-24 11:10:28 +00005029 its->mpidr = readl_relaxed(its_base + GITS_MPIDR);
5030
5031 pr_info("ITS@%pa: Using GICv4.1 mode %08x %08x\n",
5032 &res->start, its->mpidr, svpet);
5033 }
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005034 }
5035
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005036 its->numa_node = numa_node;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005037
Shanker Donthineni539d3782019-01-14 09:50:19 +00005038 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
5039 get_order(ITS_CMD_QUEUE_SZ));
5040 if (!page) {
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005041 err = -ENOMEM;
Marc Zyngier5e46a482020-03-04 20:33:14 +00005042 goto out_unmap_sgir;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005043 }
Shanker Donthineni539d3782019-01-14 09:50:19 +00005044 its->cmd_base = (void *)page_address(page);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005045 its->cmd_write = its->cmd_base;
Ard Biesheuvel558b0162017-10-17 17:55:56 +01005046 its->fwnode_handle = handle;
5047 its->get_msi_base = its_irq_get_msi_base;
5048 its->msi_domain_flags = IRQ_DOMAIN_FLAG_MSI_REMAP;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005049
Robert Richter67510cc2015-09-21 22:58:37 +02005050 its_enable_quirks(its);
5051
Shanker Donthineni0e0b0f62016-06-06 18:17:31 -05005052 err = its_alloc_tables(its);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005053 if (err)
5054 goto out_free_cmd;
5055
5056 err = its_alloc_collections(its);
5057 if (err)
5058 goto out_free_tables;
5059
5060 baser = (virt_to_phys(its->cmd_base) |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06005061 GITS_CBASER_RaWaWb |
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005062 GITS_CBASER_InnerShareable |
5063 (ITS_CMD_QUEUE_SZ / SZ_4K - 1) |
5064 GITS_CBASER_VALID);
5065
Vladimir Murzin0968a612016-11-02 11:54:06 +00005066 gits_write_cbaser(baser, its->base + GITS_CBASER);
5067 tmp = gits_read_cbaser(its->base + GITS_CBASER);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005068
Marc Zyngier4ad3e362015-03-27 14:15:04 +00005069 if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
Marc Zyngier241a3862015-03-27 14:15:05 +00005070 if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
5071 /*
5072 * The HW reports non-shareable, we must
5073 * remove the cacheability attributes as
5074 * well.
5075 */
5076 baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
5077 GITS_CBASER_CACHEABILITY_MASK);
5078 baser |= GITS_CBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00005079 gits_write_cbaser(baser, its->base + GITS_CBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00005080 }
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005081 pr_info("ITS: using cache flushing for cmd queue\n");
5082 its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
5083 }
5084
Vladimir Murzin0968a612016-11-02 11:54:06 +00005085 gits_write_cwriter(0, its->base + GITS_CWRITER);
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005086 ctlr = readl_relaxed(its->base + GITS_CTLR);
Marc Zyngierd51c4b42017-06-27 21:24:25 +01005087 ctlr |= GITS_CTLR_ENABLE;
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00005088 if (is_v4(its))
Marc Zyngierd51c4b42017-06-27 21:24:25 +01005089 ctlr |= GITS_CTLR_ImDe;
5090 writel_relaxed(ctlr, its->base + GITS_CTLR);
Marc Zyngier241a3862015-03-27 14:15:05 +00005091
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005092 err = its_init_domain(handle, its);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02005093 if (err)
5094 goto out_free_tables;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005095
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02005096 raw_spin_lock(&its_lock);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005097 list_add(&its->entry, &its_nodes);
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02005098 raw_spin_unlock(&its_lock);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005099
5100 return 0;
5101
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005102out_free_tables:
5103 its_free_tables(its);
5104out_free_cmd:
Robert Richter5bc13c22017-02-01 18:38:25 +01005105 free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ));
Marc Zyngier5e46a482020-03-04 20:33:14 +00005106out_unmap_sgir:
5107 if (its->sgir_base)
5108 iounmap(its->sgir_base);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005109out_free_its:
5110 kfree(its);
5111out_unmap:
5112 iounmap(its_base);
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005113 pr_err("ITS@%pa: failed probing (%d)\n", &res->start, err);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005114 return err;
5115}
5116
5117static bool gic_rdists_supports_plpis(void)
5118{
Marc Zyngier589ce5f2016-10-14 15:13:07 +01005119 return !!(gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005120}
5121
Shanker Donthineni6eb486b2018-03-21 20:58:49 -05005122static int redist_disable_lpis(void)
5123{
5124 void __iomem *rbase = gic_data_rdist_rd_base();
5125 u64 timeout = USEC_PER_SEC;
5126 u64 val;
5127
5128 if (!gic_rdists_supports_plpis()) {
5129 pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
5130 return -ENXIO;
5131 }
5132
5133 val = readl_relaxed(rbase + GICR_CTLR);
5134 if (!(val & GICR_CTLR_ENABLE_LPIS))
5135 return 0;
5136
Marc Zyngier11e37d32018-07-27 13:38:54 +01005137 /*
5138 * If coming via a CPU hotplug event, we don't need to disable
5139 * LPIs before trying to re-enable them. They are already
5140 * configured and all is well in the world.
Marc Zyngierc440a9d2018-07-27 15:40:13 +01005141 *
5142 * If running with preallocated tables, there is nothing to do.
Marc Zyngier11e37d32018-07-27 13:38:54 +01005143 */
Valentin Schneiderc0cdc8902021-10-27 16:15:04 +01005144 if ((gic_data_rdist()->flags & RD_LOCAL_LPI_ENABLED) ||
Marc Zyngierc440a9d2018-07-27 15:40:13 +01005145 (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED))
Marc Zyngier11e37d32018-07-27 13:38:54 +01005146 return 0;
5147
5148 /*
5149 * From that point on, we only try to do some damage control.
5150 */
5151 pr_warn("GICv3: CPU%d: Booted with LPIs enabled, memory probably corrupted\n",
Shanker Donthineni6eb486b2018-03-21 20:58:49 -05005152 smp_processor_id());
5153 add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
5154
5155 /* Disable LPIs */
5156 val &= ~GICR_CTLR_ENABLE_LPIS;
5157 writel_relaxed(val, rbase + GICR_CTLR);
5158
5159 /* Make sure any change to GICR_CTLR is observable by the GIC */
5160 dsb(sy);
5161
5162 /*
5163 * Software must observe RWP==0 after clearing GICR_CTLR.EnableLPIs
5164 * from 1 to 0 before programming GICR_PEND{PROP}BASER registers.
5165 * Error out if we time out waiting for RWP to clear.
5166 */
5167 while (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_RWP) {
5168 if (!timeout) {
5169 pr_err("CPU%d: Timeout while disabling LPIs\n",
5170 smp_processor_id());
5171 return -ETIMEDOUT;
5172 }
5173 udelay(1);
5174 timeout--;
5175 }
5176
5177 /*
5178 * After it has been written to 1, it is IMPLEMENTATION
5179 * DEFINED whether GICR_CTLR.EnableLPI becomes RES1 or can be
5180 * cleared to 0. Error out if clearing the bit failed.
5181 */
5182 if (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_ENABLE_LPIS) {
5183 pr_err("CPU%d: Failed to disable LPIs\n", smp_processor_id());
5184 return -EBUSY;
5185 }
5186
5187 return 0;
5188}
5189
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005190int its_cpu_init(void)
5191{
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005192 if (!list_empty(&its_nodes)) {
Shanker Donthineni6eb486b2018-03-21 20:58:49 -05005193 int ret;
5194
5195 ret = redist_disable_lpis();
5196 if (ret)
5197 return ret;
5198
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005199 its_cpu_init_lpis();
Derek Basehore920181c2018-02-28 21:48:20 -08005200 its_cpu_init_collections();
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005201 }
5202
5203 return 0;
5204}
5205
Valentin Schneiderd23bc2b2021-10-27 16:15:05 +01005206static int its_cpu_memreserve_lpi(unsigned int cpu)
5207{
5208 struct page *pend_page;
5209 int ret = 0;
5210
5211 /* This gets to run exactly once per CPU */
5212 if (gic_data_rdist()->flags & RD_LOCAL_MEMRESERVE_DONE)
5213 return 0;
5214
5215 pend_page = gic_data_rdist()->pend_page;
5216 if (WARN_ON(!pend_page)) {
5217 ret = -ENOMEM;
5218 goto out;
5219 }
5220 /*
5221 * If the pending table was pre-programmed, free the memory we
5222 * preemptively allocated. Otherwise, reserve that memory for
5223 * later kexecs.
5224 */
5225 if (gic_data_rdist()->flags & RD_LOCAL_PENDTABLE_PREALLOCATED) {
5226 its_free_pending_table(pend_page);
5227 gic_data_rdist()->pend_page = NULL;
5228 } else {
5229 phys_addr_t paddr = page_to_phys(pend_page);
5230 WARN_ON(gic_reserve_range(paddr, LPI_PENDBASE_SZ));
5231 }
5232
5233out:
5234 gic_data_rdist()->flags |= RD_LOCAL_MEMRESERVE_DONE;
5235 return ret;
5236}
5237
Arvind Yadav935bba72017-06-22 16:05:30 +05305238static const struct of_device_id its_device_id[] = {
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005239 { .compatible = "arm,gic-v3-its", },
5240 {},
5241};
5242
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005243static int __init its_of_probe(struct device_node *node)
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005244{
5245 struct device_node *np;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005246 struct resource res;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005247
5248 for (np = of_find_matching_node(node, its_device_id); np;
5249 np = of_find_matching_node(np, its_device_id)) {
Stephen Boyd95a25622018-02-01 09:03:29 -08005250 if (!of_device_is_available(np))
5251 continue;
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02005252 if (!of_property_read_bool(np, "msi-controller")) {
Rob Herringe81f54c2017-07-18 16:43:10 -05005253 pr_warn("%pOF: no msi-controller property, ITS ignored\n",
5254 np);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02005255 continue;
5256 }
5257
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005258 if (of_address_to_resource(np, 0, &res)) {
Rob Herringe81f54c2017-07-18 16:43:10 -05005259 pr_warn("%pOF: no regs?\n", np);
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005260 continue;
5261 }
5262
5263 its_probe_one(&res, &np->fwnode, of_node_to_nid(np));
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005264 }
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005265 return 0;
5266}
5267
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005268#ifdef CONFIG_ACPI
5269
5270#define ACPI_GICV3_ITS_MEM_SIZE (SZ_128K)
5271
Robert Richterd1ce2632017-07-12 15:25:09 +02005272#ifdef CONFIG_ACPI_NUMA
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305273struct its_srat_map {
5274 /* numa node id */
5275 u32 numa_node;
5276 /* GIC ITS ID */
5277 u32 its_id;
5278};
5279
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005280static struct its_srat_map *its_srat_maps __initdata;
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305281static int its_in_srat __initdata;
5282
5283static int __init acpi_get_its_numa_node(u32 its_id)
5284{
5285 int i;
5286
5287 for (i = 0; i < its_in_srat; i++) {
5288 if (its_id == its_srat_maps[i].its_id)
5289 return its_srat_maps[i].numa_node;
5290 }
5291 return NUMA_NO_NODE;
5292}
5293
Keith Busch60574d12019-03-11 14:55:57 -06005294static int __init gic_acpi_match_srat_its(union acpi_subtable_headers *header,
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005295 const unsigned long end)
5296{
5297 return 0;
5298}
5299
Keith Busch60574d12019-03-11 14:55:57 -06005300static int __init gic_acpi_parse_srat_its(union acpi_subtable_headers *header,
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305301 const unsigned long end)
5302{
5303 int node;
5304 struct acpi_srat_gic_its_affinity *its_affinity;
5305
5306 its_affinity = (struct acpi_srat_gic_its_affinity *)header;
5307 if (!its_affinity)
5308 return -EINVAL;
5309
5310 if (its_affinity->header.length < sizeof(*its_affinity)) {
5311 pr_err("SRAT: Invalid header length %d in ITS affinity\n",
5312 its_affinity->header.length);
5313 return -EINVAL;
5314 }
5315
Jonathan Cameron95ac5bf2020-08-18 22:24:30 +08005316 /*
5317 * Note that in theory a new proximity node could be created by this
5318 * entry as it is an SRAT resource allocation structure.
5319 * We do not currently support doing so.
5320 */
5321 node = pxm_to_node(its_affinity->proximity_domain);
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305322
5323 if (node == NUMA_NO_NODE || node >= MAX_NUMNODES) {
5324 pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node);
5325 return 0;
5326 }
5327
5328 its_srat_maps[its_in_srat].numa_node = node;
5329 its_srat_maps[its_in_srat].its_id = its_affinity->its_id;
5330 its_in_srat++;
5331 pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n",
5332 its_affinity->proximity_domain, its_affinity->its_id, node);
5333
5334 return 0;
5335}
5336
5337static void __init acpi_table_parse_srat_its(void)
5338{
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005339 int count;
5340
5341 count = acpi_table_parse_entries(ACPI_SIG_SRAT,
5342 sizeof(struct acpi_table_srat),
5343 ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
5344 gic_acpi_match_srat_its, 0);
5345 if (count <= 0)
5346 return;
5347
Kees Cook6da2ec52018-06-12 13:55:00 -07005348 its_srat_maps = kmalloc_array(count, sizeof(struct its_srat_map),
5349 GFP_KERNEL);
Zhen Lei944a1a12021-06-09 22:06:42 +08005350 if (!its_srat_maps)
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005351 return;
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005352
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305353 acpi_table_parse_entries(ACPI_SIG_SRAT,
5354 sizeof(struct acpi_table_srat),
5355 ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
5356 gic_acpi_parse_srat_its, 0);
5357}
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005358
5359/* free the its_srat_maps after ITS probing */
5360static void __init acpi_its_srat_maps_free(void)
5361{
5362 kfree(its_srat_maps);
5363}
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305364#else
5365static void __init acpi_table_parse_srat_its(void) { }
5366static int __init acpi_get_its_numa_node(u32 its_id) { return NUMA_NO_NODE; }
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005367static void __init acpi_its_srat_maps_free(void) { }
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305368#endif
5369
Keith Busch60574d12019-03-11 14:55:57 -06005370static int __init gic_acpi_parse_madt_its(union acpi_subtable_headers *header,
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005371 const unsigned long end)
5372{
5373 struct acpi_madt_generic_translator *its_entry;
5374 struct fwnode_handle *dom_handle;
5375 struct resource res;
5376 int err;
5377
5378 its_entry = (struct acpi_madt_generic_translator *)header;
5379 memset(&res, 0, sizeof(res));
5380 res.start = its_entry->base_address;
5381 res.end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1;
5382 res.flags = IORESOURCE_MEM;
5383
Marc Zyngier5778cc72019-07-31 16:13:42 +01005384 dom_handle = irq_domain_alloc_fwnode(&res.start);
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005385 if (!dom_handle) {
5386 pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n",
5387 &res.start);
5388 return -ENOMEM;
5389 }
5390
Shameer Kolothum8b4282e2018-02-13 15:20:50 +00005391 err = iort_register_domain_token(its_entry->translation_id, res.start,
5392 dom_handle);
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005393 if (err) {
5394 pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n",
5395 &res.start, its_entry->translation_id);
5396 goto dom_err;
5397 }
5398
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305399 err = its_probe_one(&res, dom_handle,
5400 acpi_get_its_numa_node(its_entry->translation_id));
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005401 if (!err)
5402 return 0;
5403
5404 iort_deregister_domain_token(its_entry->translation_id);
5405dom_err:
5406 irq_domain_free_fwnode(dom_handle);
5407 return err;
5408}
5409
5410static void __init its_acpi_probe(void)
5411{
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305412 acpi_table_parse_srat_its();
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005413 acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
5414 gic_acpi_parse_madt_its, 0);
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005415 acpi_its_srat_maps_free();
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005416}
5417#else
5418static void __init its_acpi_probe(void) { }
5419#endif
5420
Valentin Schneiderd23bc2b2021-10-27 16:15:05 +01005421int __init its_lpi_memreserve_init(void)
5422{
5423 int state;
5424
5425 if (!efi_enabled(EFI_CONFIG_TABLES))
5426 return 0;
5427
5428 state = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
5429 "irqchip/arm/gicv3/memreserve:online",
5430 its_cpu_memreserve_lpi,
5431 NULL);
5432 if (state < 0)
5433 return state;
5434
5435 return 0;
5436}
5437
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005438int __init its_init(struct fwnode_handle *handle, struct rdists *rdists,
5439 struct irq_domain *parent_domain)
5440{
5441 struct device_node *of_node;
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005442 struct its_node *its;
5443 bool has_v4 = false;
Marc Zyngier3c407062020-03-04 20:33:13 +00005444 bool has_v4_1 = false;
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005445 int err;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005446
Marc Zyngier5e516842019-12-24 11:10:28 +00005447 gic_rdists = rdists;
5448
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005449 its_parent = parent_domain;
5450 of_node = to_of_node(handle);
5451 if (of_node)
5452 its_of_probe(of_node);
5453 else
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005454 its_acpi_probe();
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005455
5456 if (list_empty(&its_nodes)) {
5457 pr_warn("ITS: No ITS available, not enabling LPIs\n");
5458 return -ENXIO;
5459 }
5460
Marc Zyngier11e37d32018-07-27 13:38:54 +01005461 err = allocate_lpi_tables();
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005462 if (err)
5463 return err;
5464
Marc Zyngier3c407062020-03-04 20:33:13 +00005465 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00005466 has_v4 |= is_v4(its);
Marc Zyngier3c407062020-03-04 20:33:13 +00005467 has_v4_1 |= is_v4_1(its);
5468 }
5469
5470 /* Don't bother with inconsistent systems */
5471 if (WARN_ON(!has_v4_1 && rdists->has_rvpeid))
5472 rdists->has_rvpeid = false;
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005473
5474 if (has_v4 & rdists->has_vlpis) {
Marc Zyngier166cba72020-03-04 20:33:15 +00005475 const struct irq_domain_ops *sgi_ops;
5476
5477 if (has_v4_1)
5478 sgi_ops = &its_sgi_domain_ops;
5479 else
5480 sgi_ops = NULL;
5481
Marc Zyngier3d63cb52016-12-20 15:31:54 +00005482 if (its_init_vpe_domain() ||
Marc Zyngier166cba72020-03-04 20:33:15 +00005483 its_init_v4(parent_domain, &its_vpe_domain_ops, sgi_ops)) {
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005484 rdists->has_vlpis = false;
5485 pr_err("ITS: Disabling GICv4 support\n");
5486 }
5487 }
5488
Derek Basehoredba0bc72018-02-28 21:48:18 -08005489 register_syscore_ops(&its_syscore_ops);
5490
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005491 return 0;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005492}