blob: 7db602434ac519ed1a38bacc8b04c873548dd60b [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Marc Zyngiercc2d3212014-11-24 14:35:11 +00002/*
Marc Zyngierd7276b82016-12-20 15:11:47 +00003 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
Marc Zyngiercc2d3212014-11-24 14:35:11 +00004 * Author: Marc Zyngier <marc.zyngier@arm.com>
Marc Zyngiercc2d3212014-11-24 14:35:11 +00005 */
6
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02007#include <linux/acpi.h>
Hanjun Guo8d3554b2017-03-07 20:39:59 +08008#include <linux/acpi_iort.h>
Marc Zyngierffedbf02019-11-08 16:57:59 +00009#include <linux/bitfield.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000010#include <linux/bitmap.h>
11#include <linux/cpu.h>
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +010012#include <linux/crash_dump.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000013#include <linux/delay.h>
Robin Murphy44bb7e22016-09-12 17:13:59 +010014#include <linux/dma-iommu.h>
Marc Zyngier3fb68fa2018-07-27 16:21:18 +010015#include <linux/efi.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000016#include <linux/interrupt.h>
Marc Zyngier96806222020-04-10 11:13:26 +010017#include <linux/iopoll.h>
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +020018#include <linux/irqdomain.h>
Marc Zyngier880cb3c2018-05-27 16:14:15 +010019#include <linux/list.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000020#include <linux/log2.h>
Marc Zyngier5e2c9f92018-07-27 16:23:18 +010021#include <linux/memblock.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000022#include <linux/mm.h>
23#include <linux/msi.h>
24#include <linux/of.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
27#include <linux/of_pci.h>
28#include <linux/of_platform.h>
29#include <linux/percpu.h>
30#include <linux/slab.h>
Derek Basehoredba0bc72018-02-28 21:48:18 -080031#include <linux/syscore_ops.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000032
Joel Porquet41a83e062015-07-07 17:11:46 -040033#include <linux/irqchip.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000034#include <linux/irqchip/arm-gic-v3.h>
Marc Zyngierc808eea2016-12-20 09:31:20 +000035#include <linux/irqchip/arm-gic-v4.h>
Marc Zyngiercc2d3212014-11-24 14:35:11 +000036
Marc Zyngiercc2d3212014-11-24 14:35:11 +000037#include <asm/cputype.h>
38#include <asm/exception.h>
39
Robert Richter67510cc2015-09-21 22:58:37 +020040#include "irq-gic-common.h"
41
Robert Richter94100972015-09-21 22:58:38 +020042#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0)
43#define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1)
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +020044#define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2)
Derek Basehoredba0bc72018-02-28 21:48:18 -080045#define ITS_FLAGS_SAVE_SUSPEND_STATE (1ULL << 3)
Marc Zyngiercc2d3212014-11-24 14:35:11 +000046
Marc Zyngierc48ed512014-11-24 14:35:12 +000047#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0)
Marc Zyngierc440a9d2018-07-27 15:40:13 +010048#define RDIST_FLAGS_RD_TABLES_PREALLOCATED (1 << 1)
Marc Zyngierc48ed512014-11-24 14:35:12 +000049
Marc Zyngiera13b0402016-12-19 17:15:24 +000050static u32 lpi_id_bits;
51
52/*
53 * We allocate memory for PROPBASE to cover 2 ^ lpi_id_bits LPIs to
54 * deal with (one configuration byte per interrupt). PENDBASE has to
55 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
56 */
57#define LPI_NRBITS lpi_id_bits
58#define LPI_PROPBASE_SZ ALIGN(BIT(LPI_NRBITS), SZ_64K)
59#define LPI_PENDBASE_SZ ALIGN(BIT(LPI_NRBITS) / 8, SZ_64K)
60
Julien Thierry2130b782018-08-28 16:51:18 +010061#define LPI_PROP_DEFAULT_PRIO GICD_INT_DEF_PRI
Marc Zyngiera13b0402016-12-19 17:15:24 +000062
Marc Zyngiercc2d3212014-11-24 14:35:11 +000063/*
64 * Collection structure - just an ID, and a redistributor address to
65 * ping. We use one per CPU as a bag of interrupts assigned to this
66 * CPU.
67 */
68struct its_collection {
69 u64 target_address;
70 u16 col_id;
71};
72
73/*
Shanker Donthineni93473592016-06-06 18:17:30 -050074 * The ITS_BASER structure - contains memory information, cached
75 * value of BASER register configuration and ITS page size.
Shanker Donthineni466b7d12016-03-09 22:10:49 -060076 */
77struct its_baser {
78 void *base;
79 u64 val;
80 u32 order;
Shanker Donthineni93473592016-06-06 18:17:30 -050081 u32 psz;
Shanker Donthineni466b7d12016-03-09 22:10:49 -060082};
83
Ard Biesheuvel558b0162017-10-17 17:55:56 +010084struct its_device;
85
Shanker Donthineni466b7d12016-03-09 22:10:49 -060086/*
Marc Zyngiercc2d3212014-11-24 14:35:11 +000087 * The ITS structure - contains most of the infrastructure, with the
Marc Zyngier841514a2015-07-28 14:46:20 +010088 * top-level MSI domain, the command queue, the collections, and the
89 * list of devices writing to it.
Marc Zyngier9791ec72019-01-29 10:02:33 +000090 *
91 * dev_alloc_lock has to be taken for device allocations, while the
92 * spinlock must be taken to parse data structures such as the device
93 * list.
Marc Zyngiercc2d3212014-11-24 14:35:11 +000094 */
95struct its_node {
96 raw_spinlock_t lock;
Marc Zyngier9791ec72019-01-29 10:02:33 +000097 struct mutex dev_alloc_lock;
Marc Zyngiercc2d3212014-11-24 14:35:11 +000098 struct list_head entry;
Marc Zyngiercc2d3212014-11-24 14:35:11 +000099 void __iomem *base;
Marc Zyngier5e46a482020-03-04 20:33:14 +0000100 void __iomem *sgir_base;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +0200101 phys_addr_t phys_base;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000102 struct its_cmd_block *cmd_base;
103 struct its_cmd_block *cmd_write;
Shanker Donthineni466b7d12016-03-09 22:10:49 -0600104 struct its_baser tables[GITS_BASER_NR_REGS];
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000105 struct its_collection *collections;
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100106 struct fwnode_handle *fwnode_handle;
107 u64 (*get_msi_base)(struct its_device *its_dev);
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000108 u64 typer;
Derek Basehoredba0bc72018-02-28 21:48:18 -0800109 u64 cbaser_save;
110 u32 ctlr_save;
Marc Zyngier5e516842019-12-24 11:10:28 +0000111 u32 mpidr;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000112 struct list_head its_device_list;
113 u64 flags;
Marc Zyngierdebf6d02017-10-08 18:44:42 +0100114 unsigned long list_nr;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200115 int numa_node;
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100116 unsigned int msi_domain_flags;
117 u32 pre_its_base; /* for Socionext Synquacer */
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100118 int vlpi_redist_offset;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000119};
120
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000121#define is_v4(its) (!!((its)->typer & GITS_TYPER_VLPIS))
Marc Zyngier5e516842019-12-24 11:10:28 +0000122#define is_v4_1(its) (!!((its)->typer & GITS_TYPER_VMAPP))
Marc Zyngier576a8342019-11-08 16:58:00 +0000123#define device_ids(its) (FIELD_GET(GITS_TYPER_DEVBITS, (its)->typer) + 1)
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000124
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000125#define ITS_ITT_ALIGN SZ_256
126
Shanker Donthineni32bd44d2017-10-07 15:43:48 -0500127/* The maximum number of VPEID bits supported by VLPI commands */
Marc Zyngierf2d83402019-12-24 11:10:25 +0000128#define ITS_MAX_VPEID_BITS \
129 ({ \
130 int nvpeid = 16; \
131 if (gic_rdists->has_rvpeid && \
132 gic_rdists->gicd_typer2 & GICD_TYPER2_VIL) \
133 nvpeid = 1 + (gic_rdists->gicd_typer2 & \
134 GICD_TYPER2_VID); \
135 \
136 nvpeid; \
137 })
Shanker Donthineni32bd44d2017-10-07 15:43:48 -0500138#define ITS_MAX_VPEID (1 << (ITS_MAX_VPEID_BITS))
139
Shanker Donthineni2eca0d62016-02-16 18:00:36 -0600140/* Convert page order to size in bytes */
141#define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o))
142
Marc Zyngier591e5be2015-07-17 10:46:42 +0100143struct event_lpi_map {
144 unsigned long *lpi_map;
145 u16 *col_map;
146 irq_hw_number_t lpi_base;
147 int nr_lpis;
Marc Zyngier11635fa2019-11-08 16:58:05 +0000148 raw_spinlock_t vlpi_lock;
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000149 struct its_vm *vm;
150 struct its_vlpi_map *vlpi_maps;
151 int nr_vlpis;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100152};
153
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000154/*
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000155 * The ITS view of a device - belongs to an ITS, owns an interrupt
156 * translation table, and a list of interrupts. If it some of its
157 * LPIs are injected into a guest (GICv4), the event_map.vm field
158 * indicates which one.
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000159 */
160struct its_device {
161 struct list_head entry;
162 struct its_node *its;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100163 struct event_lpi_map event_map;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000164 void *itt;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000165 u32 nr_ites;
166 u32 device_id;
Marc Zyngier9791ec72019-01-29 10:02:33 +0000167 bool shared;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000168};
169
Marc Zyngier20b3d542016-12-20 15:23:22 +0000170static struct {
171 raw_spinlock_t lock;
172 struct its_device *dev;
173 struct its_vpe **vpes;
174 int next_victim;
175} vpe_proxy;
176
Marc Zyngier2f13ff12020-05-15 17:57:51 +0100177struct cpu_lpi_count {
178 atomic_t managed;
179 atomic_t unmanaged;
180};
181
182static DEFINE_PER_CPU(struct cpu_lpi_count, cpu_lpi_count);
183
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000184static LIST_HEAD(its_nodes);
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +0200185static DEFINE_RAW_SPINLOCK(its_lock);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000186static struct rdists *gic_rdists;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +0200187static struct irq_domain *its_parent;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000188
Marc Zyngier3dfa5762016-12-19 17:25:54 +0000189static unsigned long its_list_map;
Marc Zyngier3171a472016-12-20 15:17:28 +0000190static u16 vmovp_seq_num;
191static DEFINE_RAW_SPINLOCK(vmovp_lock);
192
Marc Zyngier7d75bbb2016-12-20 13:55:54 +0000193static DEFINE_IDA(its_vpeid_ida);
Marc Zyngier3dfa5762016-12-19 17:25:54 +0000194
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000195#define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
Marc Zyngier11e37d32018-07-27 13:38:54 +0100196#define gic_data_rdist_cpu(cpu) (per_cpu_ptr(gic_rdists->rdist, cpu))
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000197#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
Marc Zyngiere643d802016-12-20 15:09:31 +0000198#define gic_data_rdist_vlpi_base() (gic_data_rdist_rd_base() + SZ_128K)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +0000199
Marc Zyngier009384b2020-03-04 20:33:23 +0000200/*
201 * Skip ITSs that have no vLPIs mapped, unless we're on GICv4.1, as we
202 * always have vSGIs mapped.
203 */
204static bool require_its_list_vmovp(struct its_vm *vm, struct its_node *its)
205{
206 return (gic_rdists->has_rvpeid || vm->vlpi_count[its->list_nr]);
207}
208
Zenghui Yu84243122019-10-23 03:46:26 +0000209static u16 get_its_list(struct its_vm *vm)
210{
211 struct its_node *its;
212 unsigned long its_list = 0;
213
214 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +0000215 if (!is_v4(its))
Zenghui Yu84243122019-10-23 03:46:26 +0000216 continue;
217
Marc Zyngier009384b2020-03-04 20:33:23 +0000218 if (require_its_list_vmovp(vm, its))
Zenghui Yu84243122019-10-23 03:46:26 +0000219 __set_bit(its->list_nr, &its_list);
220 }
221
222 return (u16)its_list;
223}
224
Marc Zyngier425c09b2019-11-08 16:57:57 +0000225static inline u32 its_get_event_id(struct irq_data *d)
226{
227 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
228 return d->hwirq - its_dev->event_map.lpi_base;
229}
230
Marc Zyngier591e5be2015-07-17 10:46:42 +0100231static struct its_collection *dev_event_to_col(struct its_device *its_dev,
232 u32 event)
233{
234 struct its_node *its = its_dev->its;
235
236 return its->collections + its_dev->event_map.col_map[event];
237}
238
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +0000239static struct its_vlpi_map *dev_event_to_vlpi_map(struct its_device *its_dev,
240 u32 event)
241{
242 if (WARN_ON_ONCE(event >= its_dev->event_map.nr_lpis))
243 return NULL;
244
245 return &its_dev->event_map.vlpi_maps[event];
246}
247
Marc Zyngierf4a81f52019-12-24 11:10:38 +0000248static struct its_vlpi_map *get_vlpi_map(struct irq_data *d)
249{
250 if (irqd_is_forwarded_to_vcpu(d)) {
251 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
252 u32 event = its_get_event_id(d);
253
254 return dev_event_to_vlpi_map(its_dev, event);
255 }
256
257 return NULL;
258}
259
Marc Zyngierf3a059212020-03-04 20:33:10 +0000260static int vpe_to_cpuid_lock(struct its_vpe *vpe, unsigned long *flags)
Marc Zyngier425c09b2019-11-08 16:57:57 +0000261{
Marc Zyngierf3a059212020-03-04 20:33:10 +0000262 raw_spin_lock_irqsave(&vpe->vpe_lock, *flags);
263 return vpe->col_idx;
264}
265
266static void vpe_to_cpuid_unlock(struct its_vpe *vpe, unsigned long flags)
267{
268 raw_spin_unlock_irqrestore(&vpe->vpe_lock, flags);
269}
270
271static int irq_to_cpuid_lock(struct irq_data *d, unsigned long *flags)
272{
273 struct its_vlpi_map *map = get_vlpi_map(d);
274 int cpu;
275
276 if (map) {
277 cpu = vpe_to_cpuid_lock(map->vpe, flags);
278 } else {
279 /* Physical LPIs are already locked via the irq_desc lock */
280 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
281 cpu = its_dev->event_map.col_map[its_get_event_id(d)];
282 /* Keep GCC quiet... */
283 *flags = 0;
284 }
285
286 return cpu;
287}
288
289static void irq_to_cpuid_unlock(struct irq_data *d, unsigned long flags)
290{
Marc Zyngierf4a81f52019-12-24 11:10:38 +0000291 struct its_vlpi_map *map = get_vlpi_map(d);
Marc Zyngier425c09b2019-11-08 16:57:57 +0000292
Marc Zyngierf4a81f52019-12-24 11:10:38 +0000293 if (map)
Marc Zyngierf3a059212020-03-04 20:33:10 +0000294 vpe_to_cpuid_unlock(map->vpe, flags);
Marc Zyngier425c09b2019-11-08 16:57:57 +0000295}
296
Marc Zyngier83559b42018-06-22 10:52:52 +0100297static struct its_collection *valid_col(struct its_collection *col)
298{
Joe Perches20faba82019-07-09 22:04:18 -0700299 if (WARN_ON_ONCE(col->target_address & GENMASK_ULL(15, 0)))
Marc Zyngier83559b42018-06-22 10:52:52 +0100300 return NULL;
301
302 return col;
303}
304
Marc Zyngier205e0652018-06-22 10:52:53 +0100305static struct its_vpe *valid_vpe(struct its_node *its, struct its_vpe *vpe)
306{
307 if (valid_col(its->collections + vpe->col_idx))
308 return vpe;
309
310 return NULL;
311}
312
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000313/*
314 * ITS command descriptors - parameters to be encoded in a command
315 * block.
316 */
317struct its_cmd_desc {
318 union {
319 struct {
320 struct its_device *dev;
321 u32 event_id;
322 } its_inv_cmd;
323
324 struct {
325 struct its_device *dev;
326 u32 event_id;
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000327 } its_clear_cmd;
328
329 struct {
330 struct its_device *dev;
331 u32 event_id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000332 } its_int_cmd;
333
334 struct {
335 struct its_device *dev;
336 int valid;
337 } its_mapd_cmd;
338
339 struct {
340 struct its_collection *col;
341 int valid;
342 } its_mapc_cmd;
343
344 struct {
345 struct its_device *dev;
346 u32 phys_id;
347 u32 event_id;
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000348 } its_mapti_cmd;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000349
350 struct {
351 struct its_device *dev;
352 struct its_collection *col;
Marc Zyngier591e5be2015-07-17 10:46:42 +0100353 u32 event_id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000354 } its_movi_cmd;
355
356 struct {
357 struct its_device *dev;
358 u32 event_id;
359 } its_discard_cmd;
360
361 struct {
362 struct its_collection *col;
363 } its_invall_cmd;
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000364
365 struct {
366 struct its_vpe *vpe;
Marc Zyngiereb781922016-12-20 14:47:05 +0000367 } its_vinvall_cmd;
368
369 struct {
370 struct its_vpe *vpe;
371 struct its_collection *col;
372 bool valid;
373 } its_vmapp_cmd;
374
375 struct {
376 struct its_vpe *vpe;
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000377 struct its_device *dev;
378 u32 virt_id;
379 u32 event_id;
380 bool db_enabled;
381 } its_vmapti_cmd;
382
383 struct {
384 struct its_vpe *vpe;
385 struct its_device *dev;
386 u32 event_id;
387 bool db_enabled;
388 } its_vmovi_cmd;
Marc Zyngier3171a472016-12-20 15:17:28 +0000389
390 struct {
391 struct its_vpe *vpe;
392 struct its_collection *col;
393 u16 seq_num;
394 u16 its_list;
395 } its_vmovp_cmd;
Marc Zyngierd97c97b2019-12-24 11:10:33 +0000396
397 struct {
398 struct its_vpe *vpe;
399 } its_invdb_cmd;
Marc Zyngiere252cf82020-03-04 20:33:16 +0000400
401 struct {
402 struct its_vpe *vpe;
403 u8 sgi;
404 u8 priority;
405 bool enable;
406 bool group;
407 bool clear;
408 } its_vsgi_cmd;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000409 };
410};
411
412/*
413 * The ITS command block, which is what the ITS actually parses.
414 */
415struct its_cmd_block {
Ben Dooks (Codethink)2bbdfcc2019-10-17 12:29:55 +0100416 union {
417 u64 raw_cmd[4];
418 __le64 raw_cmd_le[4];
419 };
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000420};
421
422#define ITS_CMD_QUEUE_SZ SZ_64K
423#define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
424
Marc Zyngier67047f902017-07-28 21:16:58 +0100425typedef struct its_collection *(*its_cmd_builder_t)(struct its_node *,
426 struct its_cmd_block *,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000427 struct its_cmd_desc *);
428
Marc Zyngier67047f902017-07-28 21:16:58 +0100429typedef struct its_vpe *(*its_cmd_vbuilder_t)(struct its_node *,
430 struct its_cmd_block *,
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000431 struct its_cmd_desc *);
432
Marc Zyngier4d36f132016-12-19 17:11:52 +0000433static void its_mask_encode(u64 *raw_cmd, u64 val, int h, int l)
434{
435 u64 mask = GENMASK_ULL(h, l);
436 *raw_cmd &= ~mask;
437 *raw_cmd |= (val << l) & mask;
438}
439
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000440static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
441{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000442 its_mask_encode(&cmd->raw_cmd[0], cmd_nr, 7, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000443}
444
445static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
446{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000447 its_mask_encode(&cmd->raw_cmd[0], devid, 63, 32);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000448}
449
450static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
451{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000452 its_mask_encode(&cmd->raw_cmd[1], id, 31, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000453}
454
455static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
456{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000457 its_mask_encode(&cmd->raw_cmd[1], phys_id, 63, 32);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000458}
459
460static void its_encode_size(struct its_cmd_block *cmd, u8 size)
461{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000462 its_mask_encode(&cmd->raw_cmd[1], size, 4, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000463}
464
465static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
466{
Shanker Donthineni30ae9612017-10-09 11:46:55 -0500467 its_mask_encode(&cmd->raw_cmd[2], itt_addr >> 8, 51, 8);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000468}
469
470static void its_encode_valid(struct its_cmd_block *cmd, int valid)
471{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000472 its_mask_encode(&cmd->raw_cmd[2], !!valid, 63, 63);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000473}
474
475static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
476{
Shanker Donthineni30ae9612017-10-09 11:46:55 -0500477 its_mask_encode(&cmd->raw_cmd[2], target_addr >> 16, 51, 16);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000478}
479
480static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
481{
Marc Zyngier4d36f132016-12-19 17:11:52 +0000482 its_mask_encode(&cmd->raw_cmd[2], col, 15, 0);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000483}
484
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000485static void its_encode_vpeid(struct its_cmd_block *cmd, u16 vpeid)
486{
487 its_mask_encode(&cmd->raw_cmd[1], vpeid, 47, 32);
488}
489
490static void its_encode_virt_id(struct its_cmd_block *cmd, u32 virt_id)
491{
492 its_mask_encode(&cmd->raw_cmd[2], virt_id, 31, 0);
493}
494
495static void its_encode_db_phys_id(struct its_cmd_block *cmd, u32 db_phys_id)
496{
497 its_mask_encode(&cmd->raw_cmd[2], db_phys_id, 63, 32);
498}
499
500static void its_encode_db_valid(struct its_cmd_block *cmd, bool db_valid)
501{
502 its_mask_encode(&cmd->raw_cmd[2], db_valid, 0, 0);
503}
504
Marc Zyngier3171a472016-12-20 15:17:28 +0000505static void its_encode_seq_num(struct its_cmd_block *cmd, u16 seq_num)
506{
507 its_mask_encode(&cmd->raw_cmd[0], seq_num, 47, 32);
508}
509
510static void its_encode_its_list(struct its_cmd_block *cmd, u16 its_list)
511{
512 its_mask_encode(&cmd->raw_cmd[1], its_list, 15, 0);
513}
514
Marc Zyngiereb781922016-12-20 14:47:05 +0000515static void its_encode_vpt_addr(struct its_cmd_block *cmd, u64 vpt_pa)
516{
Shanker Donthineni30ae9612017-10-09 11:46:55 -0500517 its_mask_encode(&cmd->raw_cmd[3], vpt_pa >> 16, 51, 16);
Marc Zyngiereb781922016-12-20 14:47:05 +0000518}
519
520static void its_encode_vpt_size(struct its_cmd_block *cmd, u8 vpt_size)
521{
522 its_mask_encode(&cmd->raw_cmd[3], vpt_size, 4, 0);
523}
524
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000525static void its_encode_vconf_addr(struct its_cmd_block *cmd, u64 vconf_pa)
526{
527 its_mask_encode(&cmd->raw_cmd[0], vconf_pa >> 16, 51, 16);
528}
529
530static void its_encode_alloc(struct its_cmd_block *cmd, bool alloc)
531{
532 its_mask_encode(&cmd->raw_cmd[0], alloc, 8, 8);
533}
534
535static void its_encode_ptz(struct its_cmd_block *cmd, bool ptz)
536{
537 its_mask_encode(&cmd->raw_cmd[0], ptz, 9, 9);
538}
539
540static void its_encode_vmapp_default_db(struct its_cmd_block *cmd,
541 u32 vpe_db_lpi)
542{
543 its_mask_encode(&cmd->raw_cmd[1], vpe_db_lpi, 31, 0);
544}
545
Marc Zyngierdd3f0502019-12-24 11:10:31 +0000546static void its_encode_vmovp_default_db(struct its_cmd_block *cmd,
547 u32 vpe_db_lpi)
548{
549 its_mask_encode(&cmd->raw_cmd[3], vpe_db_lpi, 31, 0);
550}
551
552static void its_encode_db(struct its_cmd_block *cmd, bool db)
553{
554 its_mask_encode(&cmd->raw_cmd[2], db, 63, 63);
555}
556
Marc Zyngiere252cf82020-03-04 20:33:16 +0000557static void its_encode_sgi_intid(struct its_cmd_block *cmd, u8 sgi)
558{
559 its_mask_encode(&cmd->raw_cmd[0], sgi, 35, 32);
560}
561
562static void its_encode_sgi_priority(struct its_cmd_block *cmd, u8 prio)
563{
564 its_mask_encode(&cmd->raw_cmd[0], prio >> 4, 23, 20);
565}
566
567static void its_encode_sgi_group(struct its_cmd_block *cmd, bool grp)
568{
569 its_mask_encode(&cmd->raw_cmd[0], grp, 10, 10);
570}
571
572static void its_encode_sgi_clear(struct its_cmd_block *cmd, bool clr)
573{
574 its_mask_encode(&cmd->raw_cmd[0], clr, 9, 9);
575}
576
577static void its_encode_sgi_enable(struct its_cmd_block *cmd, bool en)
578{
579 its_mask_encode(&cmd->raw_cmd[0], en, 8, 8);
580}
581
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000582static inline void its_fixup_cmd(struct its_cmd_block *cmd)
583{
584 /* Let's fixup BE commands */
Ben Dooks (Codethink)2bbdfcc2019-10-17 12:29:55 +0100585 cmd->raw_cmd_le[0] = cpu_to_le64(cmd->raw_cmd[0]);
586 cmd->raw_cmd_le[1] = cpu_to_le64(cmd->raw_cmd[1]);
587 cmd->raw_cmd_le[2] = cpu_to_le64(cmd->raw_cmd[2]);
588 cmd->raw_cmd_le[3] = cpu_to_le64(cmd->raw_cmd[3]);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000589}
590
Marc Zyngier67047f902017-07-28 21:16:58 +0100591static struct its_collection *its_build_mapd_cmd(struct its_node *its,
592 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000593 struct its_cmd_desc *desc)
594{
595 unsigned long itt_addr;
Marc Zyngierc8481262014-12-12 10:51:24 +0000596 u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000597
598 itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
599 itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);
600
601 its_encode_cmd(cmd, GITS_CMD_MAPD);
602 its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
603 its_encode_size(cmd, size - 1);
604 its_encode_itt(cmd, itt_addr);
605 its_encode_valid(cmd, desc->its_mapd_cmd.valid);
606
607 its_fixup_cmd(cmd);
608
Marc Zyngier591e5be2015-07-17 10:46:42 +0100609 return NULL;
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000610}
611
Marc Zyngier67047f902017-07-28 21:16:58 +0100612static struct its_collection *its_build_mapc_cmd(struct its_node *its,
613 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000614 struct its_cmd_desc *desc)
615{
616 its_encode_cmd(cmd, GITS_CMD_MAPC);
617 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
618 its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
619 its_encode_valid(cmd, desc->its_mapc_cmd.valid);
620
621 its_fixup_cmd(cmd);
622
623 return desc->its_mapc_cmd.col;
624}
625
Marc Zyngier67047f902017-07-28 21:16:58 +0100626static struct its_collection *its_build_mapti_cmd(struct its_node *its,
627 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000628 struct its_cmd_desc *desc)
629{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100630 struct its_collection *col;
631
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000632 col = dev_event_to_col(desc->its_mapti_cmd.dev,
633 desc->its_mapti_cmd.event_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100634
Marc Zyngier6a25ad32016-12-20 15:52:26 +0000635 its_encode_cmd(cmd, GITS_CMD_MAPTI);
636 its_encode_devid(cmd, desc->its_mapti_cmd.dev->device_id);
637 its_encode_event_id(cmd, desc->its_mapti_cmd.event_id);
638 its_encode_phys_id(cmd, desc->its_mapti_cmd.phys_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100639 its_encode_collection(cmd, col->col_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000640
641 its_fixup_cmd(cmd);
642
Marc Zyngier83559b42018-06-22 10:52:52 +0100643 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000644}
645
Marc Zyngier67047f902017-07-28 21:16:58 +0100646static struct its_collection *its_build_movi_cmd(struct its_node *its,
647 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000648 struct its_cmd_desc *desc)
649{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100650 struct its_collection *col;
651
652 col = dev_event_to_col(desc->its_movi_cmd.dev,
653 desc->its_movi_cmd.event_id);
654
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000655 its_encode_cmd(cmd, GITS_CMD_MOVI);
656 its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
Marc Zyngier591e5be2015-07-17 10:46:42 +0100657 its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000658 its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);
659
660 its_fixup_cmd(cmd);
661
Marc Zyngier83559b42018-06-22 10:52:52 +0100662 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000663}
664
Marc Zyngier67047f902017-07-28 21:16:58 +0100665static struct its_collection *its_build_discard_cmd(struct its_node *its,
666 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000667 struct its_cmd_desc *desc)
668{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100669 struct its_collection *col;
670
671 col = dev_event_to_col(desc->its_discard_cmd.dev,
672 desc->its_discard_cmd.event_id);
673
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000674 its_encode_cmd(cmd, GITS_CMD_DISCARD);
675 its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
676 its_encode_event_id(cmd, desc->its_discard_cmd.event_id);
677
678 its_fixup_cmd(cmd);
679
Marc Zyngier83559b42018-06-22 10:52:52 +0100680 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000681}
682
Marc Zyngier67047f902017-07-28 21:16:58 +0100683static struct its_collection *its_build_inv_cmd(struct its_node *its,
684 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000685 struct its_cmd_desc *desc)
686{
Marc Zyngier591e5be2015-07-17 10:46:42 +0100687 struct its_collection *col;
688
689 col = dev_event_to_col(desc->its_inv_cmd.dev,
690 desc->its_inv_cmd.event_id);
691
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000692 its_encode_cmd(cmd, GITS_CMD_INV);
693 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
694 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
695
696 its_fixup_cmd(cmd);
697
Marc Zyngier83559b42018-06-22 10:52:52 +0100698 return valid_col(col);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000699}
700
Marc Zyngier67047f902017-07-28 21:16:58 +0100701static struct its_collection *its_build_int_cmd(struct its_node *its,
702 struct its_cmd_block *cmd,
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000703 struct its_cmd_desc *desc)
704{
705 struct its_collection *col;
706
707 col = dev_event_to_col(desc->its_int_cmd.dev,
708 desc->its_int_cmd.event_id);
709
710 its_encode_cmd(cmd, GITS_CMD_INT);
711 its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
712 its_encode_event_id(cmd, desc->its_int_cmd.event_id);
713
714 its_fixup_cmd(cmd);
715
Marc Zyngier83559b42018-06-22 10:52:52 +0100716 return valid_col(col);
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000717}
718
Marc Zyngier67047f902017-07-28 21:16:58 +0100719static struct its_collection *its_build_clear_cmd(struct its_node *its,
720 struct its_cmd_block *cmd,
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000721 struct its_cmd_desc *desc)
722{
723 struct its_collection *col;
724
725 col = dev_event_to_col(desc->its_clear_cmd.dev,
726 desc->its_clear_cmd.event_id);
727
728 its_encode_cmd(cmd, GITS_CMD_CLEAR);
729 its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
730 its_encode_event_id(cmd, desc->its_clear_cmd.event_id);
731
732 its_fixup_cmd(cmd);
733
Marc Zyngier83559b42018-06-22 10:52:52 +0100734 return valid_col(col);
Marc Zyngier8d85dce2016-12-19 18:02:13 +0000735}
736
Marc Zyngier67047f902017-07-28 21:16:58 +0100737static struct its_collection *its_build_invall_cmd(struct its_node *its,
738 struct its_cmd_block *cmd,
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000739 struct its_cmd_desc *desc)
740{
741 its_encode_cmd(cmd, GITS_CMD_INVALL);
Zenghui Yu10794522019-12-02 15:10:21 +0800742 its_encode_collection(cmd, desc->its_invall_cmd.col->col_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000743
744 its_fixup_cmd(cmd);
745
746 return NULL;
747}
748
Marc Zyngier67047f902017-07-28 21:16:58 +0100749static struct its_vpe *its_build_vinvall_cmd(struct its_node *its,
750 struct its_cmd_block *cmd,
Marc Zyngiereb781922016-12-20 14:47:05 +0000751 struct its_cmd_desc *desc)
752{
753 its_encode_cmd(cmd, GITS_CMD_VINVALL);
754 its_encode_vpeid(cmd, desc->its_vinvall_cmd.vpe->vpe_id);
755
756 its_fixup_cmd(cmd);
757
Marc Zyngier205e0652018-06-22 10:52:53 +0100758 return valid_vpe(its, desc->its_vinvall_cmd.vpe);
Marc Zyngiereb781922016-12-20 14:47:05 +0000759}
760
Marc Zyngier67047f902017-07-28 21:16:58 +0100761static struct its_vpe *its_build_vmapp_cmd(struct its_node *its,
762 struct its_cmd_block *cmd,
Marc Zyngiereb781922016-12-20 14:47:05 +0000763 struct its_cmd_desc *desc)
764{
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000765 unsigned long vpt_addr, vconf_addr;
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100766 u64 target;
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000767 bool alloc;
Marc Zyngiereb781922016-12-20 14:47:05 +0000768
769 its_encode_cmd(cmd, GITS_CMD_VMAPP);
770 its_encode_vpeid(cmd, desc->its_vmapp_cmd.vpe->vpe_id);
771 its_encode_valid(cmd, desc->its_vmapp_cmd.valid);
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000772
773 if (!desc->its_vmapp_cmd.valid) {
774 if (is_v4_1(its)) {
775 alloc = !atomic_dec_return(&desc->its_vmapp_cmd.vpe->vmapp_count);
776 its_encode_alloc(cmd, alloc);
777 }
778
779 goto out;
780 }
781
782 vpt_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->vpt_page));
783 target = desc->its_vmapp_cmd.col->target_address + its->vlpi_redist_offset;
784
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100785 its_encode_target(cmd, target);
Marc Zyngiereb781922016-12-20 14:47:05 +0000786 its_encode_vpt_addr(cmd, vpt_addr);
787 its_encode_vpt_size(cmd, LPI_NRBITS - 1);
788
Marc Zyngier64edfaa2019-12-24 11:10:29 +0000789 if (!is_v4_1(its))
790 goto out;
791
792 vconf_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->its_vm->vprop_page));
793
794 alloc = !atomic_fetch_inc(&desc->its_vmapp_cmd.vpe->vmapp_count);
795
796 its_encode_alloc(cmd, alloc);
797
798 /* We can only signal PTZ when alloc==1. Why do we have two bits? */
799 its_encode_ptz(cmd, alloc);
800 its_encode_vconf_addr(cmd, vconf_addr);
801 its_encode_vmapp_default_db(cmd, desc->its_vmapp_cmd.vpe->vpe_db_lpi);
802
803out:
Marc Zyngiereb781922016-12-20 14:47:05 +0000804 its_fixup_cmd(cmd);
805
Marc Zyngier205e0652018-06-22 10:52:53 +0100806 return valid_vpe(its, desc->its_vmapp_cmd.vpe);
Marc Zyngiereb781922016-12-20 14:47:05 +0000807}
808
Marc Zyngier67047f902017-07-28 21:16:58 +0100809static struct its_vpe *its_build_vmapti_cmd(struct its_node *its,
810 struct its_cmd_block *cmd,
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000811 struct its_cmd_desc *desc)
812{
813 u32 db;
814
Marc Zyngier3858d4d2019-12-24 11:10:37 +0000815 if (!is_v4_1(its) && desc->its_vmapti_cmd.db_enabled)
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000816 db = desc->its_vmapti_cmd.vpe->vpe_db_lpi;
817 else
818 db = 1023;
819
820 its_encode_cmd(cmd, GITS_CMD_VMAPTI);
821 its_encode_devid(cmd, desc->its_vmapti_cmd.dev->device_id);
822 its_encode_vpeid(cmd, desc->its_vmapti_cmd.vpe->vpe_id);
823 its_encode_event_id(cmd, desc->its_vmapti_cmd.event_id);
824 its_encode_db_phys_id(cmd, db);
825 its_encode_virt_id(cmd, desc->its_vmapti_cmd.virt_id);
826
827 its_fixup_cmd(cmd);
828
Marc Zyngier205e0652018-06-22 10:52:53 +0100829 return valid_vpe(its, desc->its_vmapti_cmd.vpe);
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000830}
831
Marc Zyngier67047f902017-07-28 21:16:58 +0100832static struct its_vpe *its_build_vmovi_cmd(struct its_node *its,
833 struct its_cmd_block *cmd,
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000834 struct its_cmd_desc *desc)
835{
836 u32 db;
837
Marc Zyngier3858d4d2019-12-24 11:10:37 +0000838 if (!is_v4_1(its) && desc->its_vmovi_cmd.db_enabled)
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000839 db = desc->its_vmovi_cmd.vpe->vpe_db_lpi;
840 else
841 db = 1023;
842
843 its_encode_cmd(cmd, GITS_CMD_VMOVI);
844 its_encode_devid(cmd, desc->its_vmovi_cmd.dev->device_id);
845 its_encode_vpeid(cmd, desc->its_vmovi_cmd.vpe->vpe_id);
846 its_encode_event_id(cmd, desc->its_vmovi_cmd.event_id);
847 its_encode_db_phys_id(cmd, db);
848 its_encode_db_valid(cmd, true);
849
850 its_fixup_cmd(cmd);
851
Marc Zyngier205e0652018-06-22 10:52:53 +0100852 return valid_vpe(its, desc->its_vmovi_cmd.vpe);
Marc Zyngierd011e4e2016-12-20 09:44:41 +0000853}
854
Marc Zyngier67047f902017-07-28 21:16:58 +0100855static struct its_vpe *its_build_vmovp_cmd(struct its_node *its,
856 struct its_cmd_block *cmd,
Marc Zyngier3171a472016-12-20 15:17:28 +0000857 struct its_cmd_desc *desc)
858{
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100859 u64 target;
860
861 target = desc->its_vmovp_cmd.col->target_address + its->vlpi_redist_offset;
Marc Zyngier3171a472016-12-20 15:17:28 +0000862 its_encode_cmd(cmd, GITS_CMD_VMOVP);
863 its_encode_seq_num(cmd, desc->its_vmovp_cmd.seq_num);
864 its_encode_its_list(cmd, desc->its_vmovp_cmd.its_list);
865 its_encode_vpeid(cmd, desc->its_vmovp_cmd.vpe->vpe_id);
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100866 its_encode_target(cmd, target);
Marc Zyngier3171a472016-12-20 15:17:28 +0000867
Marc Zyngierdd3f0502019-12-24 11:10:31 +0000868 if (is_v4_1(its)) {
869 its_encode_db(cmd, true);
870 its_encode_vmovp_default_db(cmd, desc->its_vmovp_cmd.vpe->vpe_db_lpi);
871 }
872
Marc Zyngier3171a472016-12-20 15:17:28 +0000873 its_fixup_cmd(cmd);
874
Marc Zyngier205e0652018-06-22 10:52:53 +0100875 return valid_vpe(its, desc->its_vmovp_cmd.vpe);
Marc Zyngier3171a472016-12-20 15:17:28 +0000876}
877
Marc Zyngier28614692019-11-08 16:58:02 +0000878static struct its_vpe *its_build_vinv_cmd(struct its_node *its,
879 struct its_cmd_block *cmd,
880 struct its_cmd_desc *desc)
881{
882 struct its_vlpi_map *map;
883
884 map = dev_event_to_vlpi_map(desc->its_inv_cmd.dev,
885 desc->its_inv_cmd.event_id);
886
887 its_encode_cmd(cmd, GITS_CMD_INV);
888 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
889 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
890
891 its_fixup_cmd(cmd);
892
893 return valid_vpe(its, map->vpe);
894}
895
Marc Zyngiered0e4aa2019-11-08 16:58:03 +0000896static struct its_vpe *its_build_vint_cmd(struct its_node *its,
897 struct its_cmd_block *cmd,
898 struct its_cmd_desc *desc)
899{
900 struct its_vlpi_map *map;
901
902 map = dev_event_to_vlpi_map(desc->its_int_cmd.dev,
903 desc->its_int_cmd.event_id);
904
905 its_encode_cmd(cmd, GITS_CMD_INT);
906 its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
907 its_encode_event_id(cmd, desc->its_int_cmd.event_id);
908
909 its_fixup_cmd(cmd);
910
911 return valid_vpe(its, map->vpe);
912}
913
914static struct its_vpe *its_build_vclear_cmd(struct its_node *its,
915 struct its_cmd_block *cmd,
916 struct its_cmd_desc *desc)
917{
918 struct its_vlpi_map *map;
919
920 map = dev_event_to_vlpi_map(desc->its_clear_cmd.dev,
921 desc->its_clear_cmd.event_id);
922
923 its_encode_cmd(cmd, GITS_CMD_CLEAR);
924 its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
925 its_encode_event_id(cmd, desc->its_clear_cmd.event_id);
926
927 its_fixup_cmd(cmd);
928
929 return valid_vpe(its, map->vpe);
930}
931
Marc Zyngierd97c97b2019-12-24 11:10:33 +0000932static struct its_vpe *its_build_invdb_cmd(struct its_node *its,
933 struct its_cmd_block *cmd,
934 struct its_cmd_desc *desc)
935{
936 if (WARN_ON(!is_v4_1(its)))
937 return NULL;
938
939 its_encode_cmd(cmd, GITS_CMD_INVDB);
940 its_encode_vpeid(cmd, desc->its_invdb_cmd.vpe->vpe_id);
941
942 its_fixup_cmd(cmd);
943
944 return valid_vpe(its, desc->its_invdb_cmd.vpe);
945}
946
Marc Zyngiere252cf82020-03-04 20:33:16 +0000947static struct its_vpe *its_build_vsgi_cmd(struct its_node *its,
948 struct its_cmd_block *cmd,
949 struct its_cmd_desc *desc)
950{
951 if (WARN_ON(!is_v4_1(its)))
952 return NULL;
953
954 its_encode_cmd(cmd, GITS_CMD_VSGI);
955 its_encode_vpeid(cmd, desc->its_vsgi_cmd.vpe->vpe_id);
956 its_encode_sgi_intid(cmd, desc->its_vsgi_cmd.sgi);
957 its_encode_sgi_priority(cmd, desc->its_vsgi_cmd.priority);
958 its_encode_sgi_group(cmd, desc->its_vsgi_cmd.group);
959 its_encode_sgi_clear(cmd, desc->its_vsgi_cmd.clear);
960 its_encode_sgi_enable(cmd, desc->its_vsgi_cmd.enable);
961
962 its_fixup_cmd(cmd);
963
964 return valid_vpe(its, desc->its_vsgi_cmd.vpe);
965}
966
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000967static u64 its_cmd_ptr_to_offset(struct its_node *its,
968 struct its_cmd_block *ptr)
969{
970 return (ptr - its->cmd_base) * sizeof(*ptr);
971}
972
973static int its_queue_full(struct its_node *its)
974{
975 int widx;
976 int ridx;
977
978 widx = its->cmd_write - its->cmd_base;
979 ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);
980
981 /* This is incredibly unlikely to happen, unless the ITS locks up. */
982 if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
983 return 1;
984
985 return 0;
986}
987
988static struct its_cmd_block *its_allocate_entry(struct its_node *its)
989{
990 struct its_cmd_block *cmd;
991 u32 count = 1000000; /* 1s! */
992
993 while (its_queue_full(its)) {
994 count--;
995 if (!count) {
996 pr_err_ratelimited("ITS queue not draining\n");
997 return NULL;
998 }
999 cpu_relax();
1000 udelay(1);
1001 }
1002
1003 cmd = its->cmd_write++;
1004
1005 /* Handle queue wrapping */
1006 if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
1007 its->cmd_write = its->cmd_base;
1008
Marc Zyngier34d677a2016-12-19 17:16:45 +00001009 /* Clear command */
1010 cmd->raw_cmd[0] = 0;
1011 cmd->raw_cmd[1] = 0;
1012 cmd->raw_cmd[2] = 0;
1013 cmd->raw_cmd[3] = 0;
1014
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001015 return cmd;
1016}
1017
1018static struct its_cmd_block *its_post_commands(struct its_node *its)
1019{
1020 u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);
1021
1022 writel_relaxed(wr, its->base + GITS_CWRITER);
1023
1024 return its->cmd_write;
1025}
1026
1027static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
1028{
1029 /*
1030 * Make sure the commands written to memory are observable by
1031 * the ITS.
1032 */
1033 if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
Vladimir Murzin328191c2016-11-02 11:54:05 +00001034 gic_flush_dcache_to_poc(cmd, sizeof(*cmd));
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001035 else
1036 dsb(ishst);
1037}
1038
Marc Zyngiera19b4622017-08-04 17:45:50 +01001039static int its_wait_for_range_completion(struct its_node *its,
Heyi Guoa050fa52019-05-13 19:42:06 +08001040 u64 prev_idx,
Marc Zyngiera19b4622017-08-04 17:45:50 +01001041 struct its_cmd_block *to)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001042{
Heyi Guoa050fa52019-05-13 19:42:06 +08001043 u64 rd_idx, to_idx, linear_idx;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001044 u32 count = 1000000; /* 1s! */
1045
Heyi Guoa050fa52019-05-13 19:42:06 +08001046 /* Linearize to_idx if the command set has wrapped around */
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001047 to_idx = its_cmd_ptr_to_offset(its, to);
Heyi Guoa050fa52019-05-13 19:42:06 +08001048 if (to_idx < prev_idx)
1049 to_idx += ITS_CMD_QUEUE_SZ;
1050
1051 linear_idx = prev_idx;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001052
1053 while (1) {
Heyi Guoa050fa52019-05-13 19:42:06 +08001054 s64 delta;
1055
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001056 rd_idx = readl_relaxed(its->base + GITS_CREADR);
Marc Zyngier9bdd8b12017-08-19 10:16:02 +01001057
Heyi Guoa050fa52019-05-13 19:42:06 +08001058 /*
1059 * Compute the read pointer progress, taking the
1060 * potential wrap-around into account.
1061 */
1062 delta = rd_idx - prev_idx;
1063 if (rd_idx < prev_idx)
1064 delta += ITS_CMD_QUEUE_SZ;
Marc Zyngier9bdd8b12017-08-19 10:16:02 +01001065
Heyi Guoa050fa52019-05-13 19:42:06 +08001066 linear_idx += delta;
1067 if (linear_idx >= to_idx)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001068 break;
1069
1070 count--;
1071 if (!count) {
Heyi Guoa050fa52019-05-13 19:42:06 +08001072 pr_err_ratelimited("ITS queue timeout (%llu %llu)\n",
1073 to_idx, linear_idx);
Marc Zyngiera19b4622017-08-04 17:45:50 +01001074 return -1;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001075 }
Heyi Guoa050fa52019-05-13 19:42:06 +08001076 prev_idx = rd_idx;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001077 cpu_relax();
1078 udelay(1);
1079 }
Marc Zyngiera19b4622017-08-04 17:45:50 +01001080
1081 return 0;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001082}
1083
Marc Zyngiere4f90942016-12-19 17:56:32 +00001084/* Warning, macro hell follows */
1085#define BUILD_SINGLE_CMD_FUNC(name, buildtype, synctype, buildfn) \
1086void name(struct its_node *its, \
1087 buildtype builder, \
1088 struct its_cmd_desc *desc) \
1089{ \
1090 struct its_cmd_block *cmd, *sync_cmd, *next_cmd; \
1091 synctype *sync_obj; \
1092 unsigned long flags; \
Heyi Guoa050fa52019-05-13 19:42:06 +08001093 u64 rd_idx; \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001094 \
1095 raw_spin_lock_irqsave(&its->lock, flags); \
1096 \
1097 cmd = its_allocate_entry(its); \
1098 if (!cmd) { /* We're soooooo screewed... */ \
1099 raw_spin_unlock_irqrestore(&its->lock, flags); \
1100 return; \
1101 } \
Marc Zyngier67047f902017-07-28 21:16:58 +01001102 sync_obj = builder(its, cmd, desc); \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001103 its_flush_cmd(its, cmd); \
1104 \
1105 if (sync_obj) { \
1106 sync_cmd = its_allocate_entry(its); \
1107 if (!sync_cmd) \
1108 goto post; \
1109 \
Marc Zyngier67047f902017-07-28 21:16:58 +01001110 buildfn(its, sync_cmd, sync_obj); \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001111 its_flush_cmd(its, sync_cmd); \
1112 } \
1113 \
1114post: \
Heyi Guoa050fa52019-05-13 19:42:06 +08001115 rd_idx = readl_relaxed(its->base + GITS_CREADR); \
Marc Zyngiere4f90942016-12-19 17:56:32 +00001116 next_cmd = its_post_commands(its); \
1117 raw_spin_unlock_irqrestore(&its->lock, flags); \
1118 \
Heyi Guoa050fa52019-05-13 19:42:06 +08001119 if (its_wait_for_range_completion(its, rd_idx, next_cmd)) \
Marc Zyngiera19b4622017-08-04 17:45:50 +01001120 pr_err_ratelimited("ITS cmd %ps failed\n", builder); \
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001121}
1122
Marc Zyngier67047f902017-07-28 21:16:58 +01001123static void its_build_sync_cmd(struct its_node *its,
1124 struct its_cmd_block *sync_cmd,
Marc Zyngiere4f90942016-12-19 17:56:32 +00001125 struct its_collection *sync_col)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001126{
Marc Zyngiere4f90942016-12-19 17:56:32 +00001127 its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
1128 its_encode_target(sync_cmd, sync_col->target_address);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001129
Marc Zyngiere4f90942016-12-19 17:56:32 +00001130 its_fixup_cmd(sync_cmd);
1131}
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001132
Marc Zyngiere4f90942016-12-19 17:56:32 +00001133static BUILD_SINGLE_CMD_FUNC(its_send_single_command, its_cmd_builder_t,
1134 struct its_collection, its_build_sync_cmd)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001135
Marc Zyngier67047f902017-07-28 21:16:58 +01001136static void its_build_vsync_cmd(struct its_node *its,
1137 struct its_cmd_block *sync_cmd,
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001138 struct its_vpe *sync_vpe)
1139{
1140 its_encode_cmd(sync_cmd, GITS_CMD_VSYNC);
1141 its_encode_vpeid(sync_cmd, sync_vpe->vpe_id);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001142
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001143 its_fixup_cmd(sync_cmd);
1144}
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001145
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001146static BUILD_SINGLE_CMD_FUNC(its_send_single_vcommand, its_cmd_vbuilder_t,
1147 struct its_vpe, its_build_vsync_cmd)
1148
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001149static void its_send_int(struct its_device *dev, u32 event_id)
1150{
1151 struct its_cmd_desc desc;
1152
1153 desc.its_int_cmd.dev = dev;
1154 desc.its_int_cmd.event_id = event_id;
1155
1156 its_send_single_command(dev->its, its_build_int_cmd, &desc);
1157}
1158
1159static void its_send_clear(struct its_device *dev, u32 event_id)
1160{
1161 struct its_cmd_desc desc;
1162
1163 desc.its_clear_cmd.dev = dev;
1164 desc.its_clear_cmd.event_id = event_id;
1165
1166 its_send_single_command(dev->its, its_build_clear_cmd, &desc);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001167}
1168
1169static void its_send_inv(struct its_device *dev, u32 event_id)
1170{
1171 struct its_cmd_desc desc;
1172
1173 desc.its_inv_cmd.dev = dev;
1174 desc.its_inv_cmd.event_id = event_id;
1175
1176 its_send_single_command(dev->its, its_build_inv_cmd, &desc);
1177}
1178
1179static void its_send_mapd(struct its_device *dev, int valid)
1180{
1181 struct its_cmd_desc desc;
1182
1183 desc.its_mapd_cmd.dev = dev;
1184 desc.its_mapd_cmd.valid = !!valid;
1185
1186 its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
1187}
1188
1189static void its_send_mapc(struct its_node *its, struct its_collection *col,
1190 int valid)
1191{
1192 struct its_cmd_desc desc;
1193
1194 desc.its_mapc_cmd.col = col;
1195 desc.its_mapc_cmd.valid = !!valid;
1196
1197 its_send_single_command(its, its_build_mapc_cmd, &desc);
1198}
1199
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001200static void its_send_mapti(struct its_device *dev, u32 irq_id, u32 id)
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001201{
1202 struct its_cmd_desc desc;
1203
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001204 desc.its_mapti_cmd.dev = dev;
1205 desc.its_mapti_cmd.phys_id = irq_id;
1206 desc.its_mapti_cmd.event_id = id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001207
Marc Zyngier6a25ad32016-12-20 15:52:26 +00001208 its_send_single_command(dev->its, its_build_mapti_cmd, &desc);
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001209}
1210
1211static void its_send_movi(struct its_device *dev,
1212 struct its_collection *col, u32 id)
1213{
1214 struct its_cmd_desc desc;
1215
1216 desc.its_movi_cmd.dev = dev;
1217 desc.its_movi_cmd.col = col;
Marc Zyngier591e5be2015-07-17 10:46:42 +01001218 desc.its_movi_cmd.event_id = id;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00001219
1220 its_send_single_command(dev->its, its_build_movi_cmd, &desc);
1221}
1222
1223static void its_send_discard(struct its_device *dev, u32 id)
1224{
1225 struct its_cmd_desc desc;
1226
1227 desc.its_discard_cmd.dev = dev;
1228 desc.its_discard_cmd.event_id = id;
1229
1230 its_send_single_command(dev->its, its_build_discard_cmd, &desc);
1231}
1232
1233static void its_send_invall(struct its_node *its, struct its_collection *col)
1234{
1235 struct its_cmd_desc desc;
1236
1237 desc.its_invall_cmd.col = col;
1238
1239 its_send_single_command(its, its_build_invall_cmd, &desc);
1240}
Marc Zyngierc48ed512014-11-24 14:35:12 +00001241
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001242static void its_send_vmapti(struct its_device *dev, u32 id)
1243{
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001244 struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001245 struct its_cmd_desc desc;
1246
1247 desc.its_vmapti_cmd.vpe = map->vpe;
1248 desc.its_vmapti_cmd.dev = dev;
1249 desc.its_vmapti_cmd.virt_id = map->vintid;
1250 desc.its_vmapti_cmd.event_id = id;
1251 desc.its_vmapti_cmd.db_enabled = map->db_enabled;
1252
1253 its_send_single_vcommand(dev->its, its_build_vmapti_cmd, &desc);
1254}
1255
1256static void its_send_vmovi(struct its_device *dev, u32 id)
1257{
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001258 struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001259 struct its_cmd_desc desc;
1260
1261 desc.its_vmovi_cmd.vpe = map->vpe;
1262 desc.its_vmovi_cmd.dev = dev;
1263 desc.its_vmovi_cmd.event_id = id;
1264 desc.its_vmovi_cmd.db_enabled = map->db_enabled;
1265
1266 its_send_single_vcommand(dev->its, its_build_vmovi_cmd, &desc);
1267}
1268
Marc Zyngier75fd9512017-10-08 18:46:39 +01001269static void its_send_vmapp(struct its_node *its,
1270 struct its_vpe *vpe, bool valid)
Marc Zyngiereb781922016-12-20 14:47:05 +00001271{
1272 struct its_cmd_desc desc;
Marc Zyngiereb781922016-12-20 14:47:05 +00001273
1274 desc.its_vmapp_cmd.vpe = vpe;
1275 desc.its_vmapp_cmd.valid = valid;
Marc Zyngier75fd9512017-10-08 18:46:39 +01001276 desc.its_vmapp_cmd.col = &its->collections[vpe->col_idx];
Marc Zyngiereb781922016-12-20 14:47:05 +00001277
Marc Zyngier75fd9512017-10-08 18:46:39 +01001278 its_send_single_vcommand(its, its_build_vmapp_cmd, &desc);
Marc Zyngiereb781922016-12-20 14:47:05 +00001279}
1280
Marc Zyngier3171a472016-12-20 15:17:28 +00001281static void its_send_vmovp(struct its_vpe *vpe)
1282{
Zenghui Yu84243122019-10-23 03:46:26 +00001283 struct its_cmd_desc desc = {};
Marc Zyngier3171a472016-12-20 15:17:28 +00001284 struct its_node *its;
1285 unsigned long flags;
1286 int col_id = vpe->col_idx;
1287
1288 desc.its_vmovp_cmd.vpe = vpe;
Marc Zyngier3171a472016-12-20 15:17:28 +00001289
1290 if (!its_list_map) {
1291 its = list_first_entry(&its_nodes, struct its_node, entry);
Marc Zyngier3171a472016-12-20 15:17:28 +00001292 desc.its_vmovp_cmd.col = &its->collections[col_id];
1293 its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
1294 return;
1295 }
1296
1297 /*
1298 * Yet another marvel of the architecture. If using the
1299 * its_list "feature", we need to make sure that all ITSs
1300 * receive all VMOVP commands in the same order. The only way
1301 * to guarantee this is to make vmovp a serialization point.
1302 *
1303 * Wall <-- Head.
1304 */
1305 raw_spin_lock_irqsave(&vmovp_lock, flags);
1306
1307 desc.its_vmovp_cmd.seq_num = vmovp_seq_num++;
Zenghui Yu84243122019-10-23 03:46:26 +00001308 desc.its_vmovp_cmd.its_list = get_its_list(vpe->its_vm);
Marc Zyngier3171a472016-12-20 15:17:28 +00001309
1310 /* Emit VMOVPs */
1311 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00001312 if (!is_v4(its))
Marc Zyngier3171a472016-12-20 15:17:28 +00001313 continue;
1314
Marc Zyngier009384b2020-03-04 20:33:23 +00001315 if (!require_its_list_vmovp(vpe->its_vm, its))
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001316 continue;
1317
Marc Zyngier3171a472016-12-20 15:17:28 +00001318 desc.its_vmovp_cmd.col = &its->collections[col_id];
1319 its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
1320 }
1321
1322 raw_spin_unlock_irqrestore(&vmovp_lock, flags);
1323}
1324
Marc Zyngier40619a22017-10-08 15:16:09 +01001325static void its_send_vinvall(struct its_node *its, struct its_vpe *vpe)
Marc Zyngiereb781922016-12-20 14:47:05 +00001326{
1327 struct its_cmd_desc desc;
Marc Zyngiereb781922016-12-20 14:47:05 +00001328
1329 desc.its_vinvall_cmd.vpe = vpe;
Marc Zyngier40619a22017-10-08 15:16:09 +01001330 its_send_single_vcommand(its, its_build_vinvall_cmd, &desc);
Marc Zyngiereb781922016-12-20 14:47:05 +00001331}
1332
Marc Zyngier28614692019-11-08 16:58:02 +00001333static void its_send_vinv(struct its_device *dev, u32 event_id)
1334{
1335 struct its_cmd_desc desc;
1336
1337 /*
1338 * There is no real VINV command. This is just a normal INV,
1339 * with a VSYNC instead of a SYNC.
1340 */
1341 desc.its_inv_cmd.dev = dev;
1342 desc.its_inv_cmd.event_id = event_id;
1343
1344 its_send_single_vcommand(dev->its, its_build_vinv_cmd, &desc);
1345}
1346
Marc Zyngiered0e4aa2019-11-08 16:58:03 +00001347static void its_send_vint(struct its_device *dev, u32 event_id)
1348{
1349 struct its_cmd_desc desc;
1350
1351 /*
1352 * There is no real VINT command. This is just a normal INT,
1353 * with a VSYNC instead of a SYNC.
1354 */
1355 desc.its_int_cmd.dev = dev;
1356 desc.its_int_cmd.event_id = event_id;
1357
1358 its_send_single_vcommand(dev->its, its_build_vint_cmd, &desc);
1359}
1360
1361static void its_send_vclear(struct its_device *dev, u32 event_id)
1362{
1363 struct its_cmd_desc desc;
1364
1365 /*
1366 * There is no real VCLEAR command. This is just a normal CLEAR,
1367 * with a VSYNC instead of a SYNC.
1368 */
1369 desc.its_clear_cmd.dev = dev;
1370 desc.its_clear_cmd.event_id = event_id;
1371
1372 its_send_single_vcommand(dev->its, its_build_vclear_cmd, &desc);
1373}
1374
Marc Zyngierd97c97b2019-12-24 11:10:33 +00001375static void its_send_invdb(struct its_node *its, struct its_vpe *vpe)
1376{
1377 struct its_cmd_desc desc;
1378
1379 desc.its_invdb_cmd.vpe = vpe;
1380 its_send_single_vcommand(its, its_build_invdb_cmd, &desc);
1381}
1382
Marc Zyngierc48ed512014-11-24 14:35:12 +00001383/*
1384 * irqchip functions - assumes MSI, mostly.
1385 */
Marc Zyngier015ec032016-12-20 09:54:57 +00001386static void lpi_write_config(struct irq_data *d, u8 clr, u8 set)
Marc Zyngierc48ed512014-11-24 14:35:12 +00001387{
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001388 struct its_vlpi_map *map = get_vlpi_map(d);
Marc Zyngier015ec032016-12-20 09:54:57 +00001389 irq_hw_number_t hwirq;
Marc Zyngiere1a2e202018-07-27 14:36:00 +01001390 void *va;
Marc Zyngieradcdb942016-12-19 19:18:13 +00001391 u8 *cfg;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001392
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001393 if (map) {
1394 va = page_address(map->vm->vprop_page);
Marc Zyngierd4d7b4a2017-10-26 10:44:07 +01001395 hwirq = map->vintid;
1396
1397 /* Remember the updated property */
1398 map->properties &= ~clr;
1399 map->properties |= set | LPI_PROP_GROUP1;
Marc Zyngier015ec032016-12-20 09:54:57 +00001400 } else {
Marc Zyngiere1a2e202018-07-27 14:36:00 +01001401 va = gic_rdists->prop_table_va;
Marc Zyngier015ec032016-12-20 09:54:57 +00001402 hwirq = d->hwirq;
1403 }
Marc Zyngieradcdb942016-12-19 19:18:13 +00001404
Marc Zyngiere1a2e202018-07-27 14:36:00 +01001405 cfg = va + hwirq - 8192;
Marc Zyngieradcdb942016-12-19 19:18:13 +00001406 *cfg &= ~clr;
Marc Zyngier015ec032016-12-20 09:54:57 +00001407 *cfg |= set | LPI_PROP_GROUP1;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001408
1409 /*
1410 * Make the above write visible to the redistributors.
1411 * And yes, we're flushing exactly: One. Single. Byte.
1412 * Humpf...
1413 */
1414 if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
Vladimir Murzin328191c2016-11-02 11:54:05 +00001415 gic_flush_dcache_to_poc(cfg, sizeof(*cfg));
Marc Zyngierc48ed512014-11-24 14:35:12 +00001416 else
1417 dsb(ishst);
Marc Zyngier015ec032016-12-20 09:54:57 +00001418}
1419
Marc Zyngier2f4f0642019-11-08 16:57:56 +00001420static void wait_for_syncr(void __iomem *rdbase)
1421{
Heyi Guo04d80db2020-02-25 17:00:23 +08001422 while (readl_relaxed(rdbase + GICR_SYNCR) & 1)
Marc Zyngier2f4f0642019-11-08 16:57:56 +00001423 cpu_relax();
1424}
1425
Marc Zyngier425c09b2019-11-08 16:57:57 +00001426static void direct_lpi_inv(struct irq_data *d)
1427{
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001428 struct its_vlpi_map *map = get_vlpi_map(d);
Marc Zyngier425c09b2019-11-08 16:57:57 +00001429 void __iomem *rdbase;
Marc Zyngierf3a059212020-03-04 20:33:10 +00001430 unsigned long flags;
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001431 u64 val;
Marc Zyngierf3a059212020-03-04 20:33:10 +00001432 int cpu;
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001433
1434 if (map) {
1435 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1436
1437 WARN_ON(!is_v4_1(its_dev->its));
1438
1439 val = GICR_INVLPIR_V;
1440 val |= FIELD_PREP(GICR_INVLPIR_VPEID, map->vpe->vpe_id);
1441 val |= FIELD_PREP(GICR_INVLPIR_INTID, map->vintid);
1442 } else {
1443 val = d->hwirq;
1444 }
Marc Zyngier425c09b2019-11-08 16:57:57 +00001445
1446 /* Target the redistributor this LPI is currently routed to */
Marc Zyngierf3a059212020-03-04 20:33:10 +00001447 cpu = irq_to_cpuid_lock(d, &flags);
Marc Zyngier9058a4e2020-03-04 20:33:12 +00001448 raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
Marc Zyngierf3a059212020-03-04 20:33:10 +00001449 rdbase = per_cpu_ptr(gic_rdists->rdist, cpu)->rd_base;
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001450 gic_write_lpir(val, rdbase + GICR_INVLPIR);
Marc Zyngier425c09b2019-11-08 16:57:57 +00001451
1452 wait_for_syncr(rdbase);
Marc Zyngier9058a4e2020-03-04 20:33:12 +00001453 raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
Marc Zyngierf3a059212020-03-04 20:33:10 +00001454 irq_to_cpuid_unlock(d, flags);
Marc Zyngier425c09b2019-11-08 16:57:57 +00001455}
1456
Marc Zyngier015ec032016-12-20 09:54:57 +00001457static void lpi_update_config(struct irq_data *d, u8 clr, u8 set)
1458{
1459 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1460
1461 lpi_write_config(d, clr, set);
Marc Zyngierf4a81f52019-12-24 11:10:38 +00001462 if (gic_rdists->has_direct_lpi &&
1463 (is_v4_1(its_dev->its) || !irqd_is_forwarded_to_vcpu(d)))
Marc Zyngier425c09b2019-11-08 16:57:57 +00001464 direct_lpi_inv(d);
Marc Zyngier28614692019-11-08 16:58:02 +00001465 else if (!irqd_is_forwarded_to_vcpu(d))
Marc Zyngier425c09b2019-11-08 16:57:57 +00001466 its_send_inv(its_dev, its_get_event_id(d));
Marc Zyngier28614692019-11-08 16:58:02 +00001467 else
1468 its_send_vinv(its_dev, its_get_event_id(d));
Marc Zyngierc48ed512014-11-24 14:35:12 +00001469}
1470
Marc Zyngier015ec032016-12-20 09:54:57 +00001471static void its_vlpi_set_doorbell(struct irq_data *d, bool enable)
1472{
1473 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1474 u32 event = its_get_event_id(d);
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001475 struct its_vlpi_map *map;
Marc Zyngier015ec032016-12-20 09:54:57 +00001476
Marc Zyngier3858d4d2019-12-24 11:10:37 +00001477 /*
1478 * GICv4.1 does away with the per-LPI nonsense, nothing to do
1479 * here.
1480 */
1481 if (is_v4_1(its_dev->its))
1482 return;
1483
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001484 map = dev_event_to_vlpi_map(its_dev, event);
1485
1486 if (map->db_enabled == enable)
Marc Zyngier015ec032016-12-20 09:54:57 +00001487 return;
1488
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001489 map->db_enabled = enable;
Marc Zyngier015ec032016-12-20 09:54:57 +00001490
1491 /*
1492 * More fun with the architecture:
1493 *
1494 * Ideally, we'd issue a VMAPTI to set the doorbell to its LPI
1495 * value or to 1023, depending on the enable bit. But that
1496 * would be issueing a mapping for an /existing/ DevID+EventID
1497 * pair, which is UNPREDICTABLE. Instead, let's issue a VMOVI
1498 * to the /same/ vPE, using this opportunity to adjust the
1499 * doorbell. Mouahahahaha. We loves it, Precious.
1500 */
1501 its_send_vmovi(its_dev, event);
Marc Zyngierc48ed512014-11-24 14:35:12 +00001502}
1503
1504static void its_mask_irq(struct irq_data *d)
1505{
Marc Zyngier015ec032016-12-20 09:54:57 +00001506 if (irqd_is_forwarded_to_vcpu(d))
1507 its_vlpi_set_doorbell(d, false);
1508
Marc Zyngieradcdb942016-12-19 19:18:13 +00001509 lpi_update_config(d, LPI_PROP_ENABLED, 0);
Marc Zyngierc48ed512014-11-24 14:35:12 +00001510}
1511
1512static void its_unmask_irq(struct irq_data *d)
1513{
Marc Zyngier015ec032016-12-20 09:54:57 +00001514 if (irqd_is_forwarded_to_vcpu(d))
1515 its_vlpi_set_doorbell(d, true);
1516
Marc Zyngieradcdb942016-12-19 19:18:13 +00001517 lpi_update_config(d, 0, LPI_PROP_ENABLED);
Marc Zyngierc48ed512014-11-24 14:35:12 +00001518}
1519
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001520static __maybe_unused u32 its_read_lpi_count(struct irq_data *d, int cpu)
1521{
1522 if (irqd_affinity_is_managed(d))
1523 return atomic_read(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
1524
1525 return atomic_read(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
1526}
1527
1528static void its_inc_lpi_count(struct irq_data *d, int cpu)
1529{
1530 if (irqd_affinity_is_managed(d))
1531 atomic_inc(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
1532 else
1533 atomic_inc(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
1534}
1535
1536static void its_dec_lpi_count(struct irq_data *d, int cpu)
1537{
1538 if (irqd_affinity_is_managed(d))
1539 atomic_dec(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
1540 else
1541 atomic_dec(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
1542}
1543
Marc Zyngierc5d60822020-05-15 17:57:52 +01001544static unsigned int cpumask_pick_least_loaded(struct irq_data *d,
1545 const struct cpumask *cpu_mask)
1546{
1547 unsigned int cpu = nr_cpu_ids, tmp;
1548 int count = S32_MAX;
1549
1550 for_each_cpu(tmp, cpu_mask) {
1551 int this_count = its_read_lpi_count(d, tmp);
1552 if (this_count < count) {
1553 cpu = tmp;
1554 count = this_count;
1555 }
1556 }
1557
1558 return cpu;
1559}
1560
1561/*
1562 * As suggested by Thomas Gleixner in:
1563 * https://lore.kernel.org/r/87h80q2aoc.fsf@nanos.tec.linutronix.de
1564 */
1565static int its_select_cpu(struct irq_data *d,
1566 const struct cpumask *aff_mask)
1567{
1568 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1569 cpumask_var_t tmpmask;
1570 int cpu, node;
1571
1572 if (!alloc_cpumask_var(&tmpmask, GFP_ATOMIC))
1573 return -ENOMEM;
1574
1575 node = its_dev->its->numa_node;
1576
1577 if (!irqd_affinity_is_managed(d)) {
1578 /* First try the NUMA node */
1579 if (node != NUMA_NO_NODE) {
1580 /*
1581 * Try the intersection of the affinity mask and the
1582 * node mask (and the online mask, just to be safe).
1583 */
1584 cpumask_and(tmpmask, cpumask_of_node(node), aff_mask);
1585 cpumask_and(tmpmask, tmpmask, cpu_online_mask);
1586
1587 /*
1588 * Ideally, we would check if the mask is empty, and
1589 * try again on the full node here.
1590 *
1591 * But it turns out that the way ACPI describes the
1592 * affinity for ITSs only deals about memory, and
1593 * not target CPUs, so it cannot describe a single
1594 * ITS placed next to two NUMA nodes.
1595 *
1596 * Instead, just fallback on the online mask. This
1597 * diverges from Thomas' suggestion above.
1598 */
1599 cpu = cpumask_pick_least_loaded(d, tmpmask);
1600 if (cpu < nr_cpu_ids)
1601 goto out;
1602
1603 /* If we can't cross sockets, give up */
1604 if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144))
1605 goto out;
1606
1607 /* If the above failed, expand the search */
1608 }
1609
1610 /* Try the intersection of the affinity and online masks */
1611 cpumask_and(tmpmask, aff_mask, cpu_online_mask);
1612
1613 /* If that doesn't fly, the online mask is the last resort */
1614 if (cpumask_empty(tmpmask))
1615 cpumask_copy(tmpmask, cpu_online_mask);
1616
1617 cpu = cpumask_pick_least_loaded(d, tmpmask);
1618 } else {
1619 cpumask_and(tmpmask, irq_data_get_affinity_mask(d), cpu_online_mask);
1620
1621 /* If we cannot cross sockets, limit the search to that node */
1622 if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) &&
1623 node != NUMA_NO_NODE)
1624 cpumask_and(tmpmask, tmpmask, cpumask_of_node(node));
1625
1626 cpu = cpumask_pick_least_loaded(d, tmpmask);
1627 }
1628out:
1629 free_cpumask_var(tmpmask);
1630
1631 pr_debug("IRQ%d -> %*pbl CPU%d\n", d->irq, cpumask_pr_args(aff_mask), cpu);
1632 return cpu;
1633}
1634
Marc Zyngierc48ed512014-11-24 14:35:12 +00001635static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
1636 bool force)
1637{
Marc Zyngierc48ed512014-11-24 14:35:12 +00001638 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1639 struct its_collection *target_col;
1640 u32 id = its_get_event_id(d);
Marc Zyngierc5d60822020-05-15 17:57:52 +01001641 int cpu, prev_cpu;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001642
Marc Zyngier015ec032016-12-20 09:54:57 +00001643 /* A forwarded interrupt should use irq_set_vcpu_affinity */
1644 if (irqd_is_forwarded_to_vcpu(d))
1645 return -EINVAL;
1646
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001647 prev_cpu = its_dev->event_map.col_map[id];
1648 its_dec_lpi_count(d, prev_cpu);
1649
Marc Zyngierc5d60822020-05-15 17:57:52 +01001650 if (!force)
1651 cpu = its_select_cpu(d, mask_val);
1652 else
1653 cpu = cpumask_pick_least_loaded(d, mask_val);
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02001654
Marc Zyngierc5d60822020-05-15 17:57:52 +01001655 if (cpu < 0 || cpu >= nr_cpu_ids)
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001656 goto err;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001657
MaJun8b8d94a2017-05-18 16:19:13 +08001658 /* don't set the affinity when the target cpu is same as current one */
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001659 if (cpu != prev_cpu) {
MaJun8b8d94a2017-05-18 16:19:13 +08001660 target_col = &its_dev->its->collections[cpu];
1661 its_send_movi(its_dev, target_col, id);
1662 its_dev->event_map.col_map[id] = cpu;
Marc Zyngier0d224d32017-08-18 09:39:18 +01001663 irq_data_update_effective_affinity(d, cpumask_of(cpu));
MaJun8b8d94a2017-05-18 16:19:13 +08001664 }
Marc Zyngierc48ed512014-11-24 14:35:12 +00001665
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001666 its_inc_lpi_count(d, cpu);
1667
Marc Zyngierc48ed512014-11-24 14:35:12 +00001668 return IRQ_SET_MASK_OK_DONE;
Marc Zyngier2f13ff12020-05-15 17:57:51 +01001669
1670err:
1671 its_inc_lpi_count(d, prev_cpu);
1672 return -EINVAL;
Marc Zyngierc48ed512014-11-24 14:35:12 +00001673}
1674
Ard Biesheuvel558b0162017-10-17 17:55:56 +01001675static u64 its_irq_get_msi_base(struct its_device *its_dev)
1676{
1677 struct its_node *its = its_dev->its;
1678
1679 return its->phys_base + GITS_TRANSLATER;
1680}
1681
Marc Zyngierb48ac832014-11-24 14:35:16 +00001682static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
1683{
1684 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1685 struct its_node *its;
1686 u64 addr;
1687
1688 its = its_dev->its;
Ard Biesheuvel558b0162017-10-17 17:55:56 +01001689 addr = its->get_msi_base(its_dev);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001690
Vladimir Murzinb11283e2016-11-02 11:54:03 +00001691 msg->address_lo = lower_32_bits(addr);
1692 msg->address_hi = upper_32_bits(addr);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001693 msg->data = its_get_event_id(d);
Robin Murphy44bb7e22016-09-12 17:13:59 +01001694
Julien Grall35ae7df2019-05-01 14:58:21 +01001695 iommu_dma_compose_msi_msg(irq_data_get_msi_desc(d), msg);
Marc Zyngierb48ac832014-11-24 14:35:16 +00001696}
1697
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001698static int its_irq_set_irqchip_state(struct irq_data *d,
1699 enum irqchip_irq_state which,
1700 bool state)
1701{
1702 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1703 u32 event = its_get_event_id(d);
1704
1705 if (which != IRQCHIP_STATE_PENDING)
1706 return -EINVAL;
1707
Marc Zyngiered0e4aa2019-11-08 16:58:03 +00001708 if (irqd_is_forwarded_to_vcpu(d)) {
1709 if (state)
1710 its_send_vint(its_dev, event);
1711 else
1712 its_send_vclear(its_dev, event);
1713 } else {
1714 if (state)
1715 its_send_int(its_dev, event);
1716 else
1717 its_send_clear(its_dev, event);
1718 }
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001719
1720 return 0;
1721}
1722
Marc Zyngier5f774f52020-07-31 11:33:13 +01001723static int its_irq_retrigger(struct irq_data *d)
1724{
1725 return !its_irq_set_irqchip_state(d, IRQCHIP_STATE_PENDING, true);
1726}
1727
Marc Zyngier009384b2020-03-04 20:33:23 +00001728/*
1729 * Two favourable cases:
1730 *
1731 * (a) Either we have a GICv4.1, and all vPEs have to be mapped at all times
1732 * for vSGI delivery
1733 *
1734 * (b) Or the ITSs do not use a list map, meaning that VMOVP is cheap enough
1735 * and we're better off mapping all VPEs always
1736 *
1737 * If neither (a) nor (b) is true, then we map vPEs on demand.
1738 *
1739 */
1740static bool gic_requires_eager_mapping(void)
1741{
1742 if (!its_list_map || gic_rdists->has_rvpeid)
1743 return true;
1744
1745 return false;
1746}
1747
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001748static void its_map_vm(struct its_node *its, struct its_vm *vm)
1749{
1750 unsigned long flags;
1751
Marc Zyngier009384b2020-03-04 20:33:23 +00001752 if (gic_requires_eager_mapping())
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001753 return;
1754
1755 raw_spin_lock_irqsave(&vmovp_lock, flags);
1756
1757 /*
1758 * If the VM wasn't mapped yet, iterate over the vpes and get
1759 * them mapped now.
1760 */
1761 vm->vlpi_count[its->list_nr]++;
1762
1763 if (vm->vlpi_count[its->list_nr] == 1) {
1764 int i;
1765
1766 for (i = 0; i < vm->nr_vpes; i++) {
1767 struct its_vpe *vpe = vm->vpes[i];
Marc Zyngier44c4c252017-10-19 10:11:34 +01001768 struct irq_data *d = irq_get_irq_data(vpe->irq);
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001769
1770 /* Map the VPE to the first possible CPU */
1771 vpe->col_idx = cpumask_first(cpu_online_mask);
1772 its_send_vmapp(its, vpe, true);
1773 its_send_vinvall(its, vpe);
Marc Zyngier44c4c252017-10-19 10:11:34 +01001774 irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001775 }
1776 }
1777
1778 raw_spin_unlock_irqrestore(&vmovp_lock, flags);
1779}
1780
1781static void its_unmap_vm(struct its_node *its, struct its_vm *vm)
1782{
1783 unsigned long flags;
1784
1785 /* Not using the ITS list? Everything is always mapped. */
Marc Zyngier009384b2020-03-04 20:33:23 +00001786 if (gic_requires_eager_mapping())
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001787 return;
1788
1789 raw_spin_lock_irqsave(&vmovp_lock, flags);
1790
1791 if (!--vm->vlpi_count[its->list_nr]) {
1792 int i;
1793
1794 for (i = 0; i < vm->nr_vpes; i++)
1795 its_send_vmapp(its, vm->vpes[i], false);
1796 }
1797
1798 raw_spin_unlock_irqrestore(&vmovp_lock, flags);
1799}
1800
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001801static int its_vlpi_map(struct irq_data *d, struct its_cmd_info *info)
1802{
1803 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1804 u32 event = its_get_event_id(d);
1805 int ret = 0;
1806
1807 if (!info->map)
1808 return -EINVAL;
1809
Marc Zyngier11635fa2019-11-08 16:58:05 +00001810 raw_spin_lock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001811
1812 if (!its_dev->event_map.vm) {
1813 struct its_vlpi_map *maps;
1814
Kees Cook6396bb22018-06-12 14:03:40 -07001815 maps = kcalloc(its_dev->event_map.nr_lpis, sizeof(*maps),
Marc Zyngier11635fa2019-11-08 16:58:05 +00001816 GFP_ATOMIC);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001817 if (!maps) {
1818 ret = -ENOMEM;
1819 goto out;
1820 }
1821
1822 its_dev->event_map.vm = info->map->vm;
1823 its_dev->event_map.vlpi_maps = maps;
1824 } else if (its_dev->event_map.vm != info->map->vm) {
1825 ret = -EINVAL;
1826 goto out;
1827 }
1828
1829 /* Get our private copy of the mapping information */
1830 its_dev->event_map.vlpi_maps[event] = *info->map;
1831
1832 if (irqd_is_forwarded_to_vcpu(d)) {
1833 /* Already mapped, move it around */
1834 its_send_vmovi(its_dev, event);
1835 } else {
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001836 /* Ensure all the VPEs are mapped on this ITS */
1837 its_map_vm(its_dev->its, info->map->vm);
1838
Marc Zyngierd4d7b4a2017-10-26 10:44:07 +01001839 /*
1840 * Flag the interrupt as forwarded so that we can
1841 * start poking the virtual property table.
1842 */
1843 irqd_set_forwarded_to_vcpu(d);
1844
1845 /* Write out the property to the prop table */
1846 lpi_write_config(d, 0xff, info->map->properties);
1847
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001848 /* Drop the physical mapping */
1849 its_send_discard(its_dev, event);
1850
1851 /* and install the virtual one */
1852 its_send_vmapti(its_dev, event);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001853
1854 /* Increment the number of VLPIs */
1855 its_dev->event_map.nr_vlpis++;
1856 }
1857
1858out:
Marc Zyngier11635fa2019-11-08 16:58:05 +00001859 raw_spin_unlock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001860 return ret;
1861}
1862
1863static int its_vlpi_get(struct irq_data *d, struct its_cmd_info *info)
1864{
1865 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
Marc Zyngier046b5052019-11-08 16:58:04 +00001866 struct its_vlpi_map *map;
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001867 int ret = 0;
1868
Marc Zyngier11635fa2019-11-08 16:58:05 +00001869 raw_spin_lock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001870
Marc Zyngier046b5052019-11-08 16:58:04 +00001871 map = get_vlpi_map(d);
1872
1873 if (!its_dev->event_map.vm || !map) {
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001874 ret = -EINVAL;
1875 goto out;
1876 }
1877
1878 /* Copy our mapping information to the incoming request */
Marc Zyngierc1d4d5c2019-11-08 16:58:01 +00001879 *info->map = *map;
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001880
1881out:
Marc Zyngier11635fa2019-11-08 16:58:05 +00001882 raw_spin_unlock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001883 return ret;
1884}
1885
1886static int its_vlpi_unmap(struct irq_data *d)
1887{
1888 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1889 u32 event = its_get_event_id(d);
1890 int ret = 0;
1891
Marc Zyngier11635fa2019-11-08 16:58:05 +00001892 raw_spin_lock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001893
1894 if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d)) {
1895 ret = -EINVAL;
1896 goto out;
1897 }
1898
1899 /* Drop the virtual mapping */
1900 its_send_discard(its_dev, event);
1901
1902 /* and restore the physical one */
1903 irqd_clr_forwarded_to_vcpu(d);
1904 its_send_mapti(its_dev, d->hwirq, event);
1905 lpi_update_config(d, 0xff, (LPI_PROP_DEFAULT_PRIO |
1906 LPI_PROP_ENABLED |
1907 LPI_PROP_GROUP1));
1908
Marc Zyngier2247e1b2017-10-08 18:50:36 +01001909 /* Potentially unmap the VM from this ITS */
1910 its_unmap_vm(its_dev->its, its_dev->event_map.vm);
1911
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001912 /*
1913 * Drop the refcount and make the device available again if
1914 * this was the last VLPI.
1915 */
1916 if (!--its_dev->event_map.nr_vlpis) {
1917 its_dev->event_map.vm = NULL;
1918 kfree(its_dev->event_map.vlpi_maps);
1919 }
1920
1921out:
Marc Zyngier11635fa2019-11-08 16:58:05 +00001922 raw_spin_unlock(&its_dev->event_map.vlpi_lock);
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001923 return ret;
1924}
1925
Marc Zyngier015ec032016-12-20 09:54:57 +00001926static int its_vlpi_prop_update(struct irq_data *d, struct its_cmd_info *info)
1927{
1928 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1929
1930 if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d))
1931 return -EINVAL;
1932
1933 if (info->cmd_type == PROP_UPDATE_AND_INV_VLPI)
1934 lpi_update_config(d, 0xff, info->config);
1935 else
1936 lpi_write_config(d, 0xff, info->config);
1937 its_vlpi_set_doorbell(d, !!(info->config & LPI_PROP_ENABLED));
1938
1939 return 0;
1940}
1941
Marc Zyngierc808eea2016-12-20 09:31:20 +00001942static int its_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
1943{
1944 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1945 struct its_cmd_info *info = vcpu_info;
1946
1947 /* Need a v4 ITS */
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00001948 if (!is_v4(its_dev->its))
Marc Zyngierc808eea2016-12-20 09:31:20 +00001949 return -EINVAL;
1950
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001951 /* Unmap request? */
1952 if (!info)
1953 return its_vlpi_unmap(d);
1954
Marc Zyngierc808eea2016-12-20 09:31:20 +00001955 switch (info->cmd_type) {
1956 case MAP_VLPI:
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001957 return its_vlpi_map(d, info);
Marc Zyngierc808eea2016-12-20 09:31:20 +00001958
1959 case GET_VLPI:
Marc Zyngierd011e4e2016-12-20 09:44:41 +00001960 return its_vlpi_get(d, info);
Marc Zyngierc808eea2016-12-20 09:31:20 +00001961
1962 case PROP_UPDATE_VLPI:
1963 case PROP_UPDATE_AND_INV_VLPI:
Marc Zyngier015ec032016-12-20 09:54:57 +00001964 return its_vlpi_prop_update(d, info);
Marc Zyngierc808eea2016-12-20 09:31:20 +00001965
1966 default:
1967 return -EINVAL;
1968 }
1969}
1970
Marc Zyngierc48ed512014-11-24 14:35:12 +00001971static struct irq_chip its_irq_chip = {
1972 .name = "ITS",
1973 .irq_mask = its_mask_irq,
1974 .irq_unmask = its_unmask_irq,
Ashok Kumar004fa082016-02-11 05:38:53 -08001975 .irq_eoi = irq_chip_eoi_parent,
Marc Zyngierc48ed512014-11-24 14:35:12 +00001976 .irq_set_affinity = its_set_affinity,
Marc Zyngierb48ac832014-11-24 14:35:16 +00001977 .irq_compose_msi_msg = its_irq_compose_msi_msg,
Marc Zyngier8d85dce2016-12-19 18:02:13 +00001978 .irq_set_irqchip_state = its_irq_set_irqchip_state,
Marc Zyngier5f774f52020-07-31 11:33:13 +01001979 .irq_retrigger = its_irq_retrigger,
Marc Zyngierc808eea2016-12-20 09:31:20 +00001980 .irq_set_vcpu_affinity = its_irq_set_vcpu_affinity,
Marc Zyngierb48ac832014-11-24 14:35:16 +00001981};
1982
Marc Zyngier880cb3c2018-05-27 16:14:15 +01001983
Marc Zyngierbf9529f2014-11-24 14:35:13 +00001984/*
1985 * How we allocate LPIs:
1986 *
Marc Zyngier880cb3c2018-05-27 16:14:15 +01001987 * lpi_range_list contains ranges of LPIs that are to available to
1988 * allocate from. To allocate LPIs, just pick the first range that
1989 * fits the required allocation, and reduce it by the required
1990 * amount. Once empty, remove the range from the list.
Marc Zyngierbf9529f2014-11-24 14:35:13 +00001991 *
Marc Zyngier880cb3c2018-05-27 16:14:15 +01001992 * To free a range of LPIs, add a free range to the list, sort it and
1993 * merge the result if the new range happens to be adjacent to an
1994 * already free block.
1995 *
1996 * The consequence of the above is that allocation is cost is low, but
1997 * freeing is expensive. We assumes that freeing rarely occurs.
1998 */
Jia He4cb205c2018-08-28 12:53:26 +08001999#define ITS_MAX_LPI_NRBITS 16 /* 64K LPIs */
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002000
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002001static DEFINE_MUTEX(lpi_range_lock);
2002static LIST_HEAD(lpi_range_list);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002003
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002004struct lpi_range {
2005 struct list_head entry;
2006 u32 base_id;
2007 u32 span;
2008};
2009
2010static struct lpi_range *mk_lpi_range(u32 base, u32 span)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002011{
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002012 struct lpi_range *range;
2013
Rasmus Villemoes1c73fac2019-03-12 18:33:48 +01002014 range = kmalloc(sizeof(*range), GFP_KERNEL);
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002015 if (range) {
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002016 range->base_id = base;
2017 range->span = span;
2018 }
2019
2020 return range;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002021}
2022
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002023static int alloc_lpi_range(u32 nr_lpis, u32 *base)
2024{
2025 struct lpi_range *range, *tmp;
2026 int err = -ENOSPC;
2027
2028 mutex_lock(&lpi_range_lock);
2029
2030 list_for_each_entry_safe(range, tmp, &lpi_range_list, entry) {
2031 if (range->span >= nr_lpis) {
2032 *base = range->base_id;
2033 range->base_id += nr_lpis;
2034 range->span -= nr_lpis;
2035
2036 if (range->span == 0) {
2037 list_del(&range->entry);
2038 kfree(range);
2039 }
2040
2041 err = 0;
2042 break;
2043 }
2044 }
2045
2046 mutex_unlock(&lpi_range_lock);
2047
2048 pr_debug("ITS: alloc %u:%u\n", *base, nr_lpis);
2049 return err;
2050}
2051
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002052static void merge_lpi_ranges(struct lpi_range *a, struct lpi_range *b)
2053{
2054 if (&a->entry == &lpi_range_list || &b->entry == &lpi_range_list)
2055 return;
2056 if (a->base_id + a->span != b->base_id)
2057 return;
2058 b->base_id = a->base_id;
2059 b->span += a->span;
2060 list_del(&a->entry);
2061 kfree(a);
2062}
2063
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002064static int free_lpi_range(u32 base, u32 nr_lpis)
2065{
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002066 struct lpi_range *new, *old;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002067
2068 new = mk_lpi_range(base, nr_lpis);
Rasmus Villemoesb31a3832019-03-12 18:33:47 +01002069 if (!new)
2070 return -ENOMEM;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002071
2072 mutex_lock(&lpi_range_lock);
2073
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002074 list_for_each_entry_reverse(old, &lpi_range_list, entry) {
2075 if (old->base_id < base)
2076 break;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002077 }
Rasmus Villemoes12eade12019-03-12 18:33:49 +01002078 /*
2079 * old is the last element with ->base_id smaller than base,
2080 * so new goes right after it. If there are no elements with
2081 * ->base_id smaller than base, &old->entry ends up pointing
2082 * at the head of the list, and inserting new it the start of
2083 * the list is the right thing to do in that case as well.
2084 */
2085 list_add(&new->entry, &old->entry);
2086 /*
2087 * Now check if we can merge with the preceding and/or
2088 * following ranges.
2089 */
2090 merge_lpi_ranges(old, new);
2091 merge_lpi_ranges(new, list_next_entry(new, entry));
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002092
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002093 mutex_unlock(&lpi_range_lock);
Rasmus Villemoesb31a3832019-03-12 18:33:47 +01002094 return 0;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002095}
2096
Tomasz Nowicki04a0e4d2016-01-19 14:11:18 +01002097static int __init its_lpi_init(u32 id_bits)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002098{
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002099 u32 lpis = (1UL << id_bits) - 8192;
Marc Zyngier12b29052018-05-31 09:01:59 +01002100 u32 numlpis;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002101 int err;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002102
Marc Zyngier12b29052018-05-31 09:01:59 +01002103 numlpis = 1UL << GICD_TYPER_NUM_LPIS(gic_rdists->gicd_typer);
2104
2105 if (numlpis > 2 && !WARN_ON(numlpis > lpis)) {
2106 lpis = numlpis;
2107 pr_info("ITS: Using hypervisor restricted LPI range [%u]\n",
2108 lpis);
2109 }
2110
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002111 /*
2112 * Initializing the allocator is just the same as freeing the
2113 * full range of LPIs.
2114 */
2115 err = free_lpi_range(8192, lpis);
2116 pr_debug("ITS: Allocator initialized for %u LPIs\n", lpis);
2117 return err;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002118}
2119
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002120static unsigned long *its_lpi_alloc(int nr_irqs, u32 *base, int *nr_ids)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002121{
2122 unsigned long *bitmap = NULL;
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002123 int err = 0;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002124
2125 do {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002126 err = alloc_lpi_range(nr_irqs, base);
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002127 if (!err)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002128 break;
2129
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002130 nr_irqs /= 2;
2131 } while (nr_irqs > 0);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002132
Marc Zyngier45725e02019-01-29 15:19:23 +00002133 if (!nr_irqs)
2134 err = -ENOSPC;
2135
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002136 if (err)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002137 goto out;
2138
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002139 bitmap = kcalloc(BITS_TO_LONGS(nr_irqs), sizeof (long), GFP_ATOMIC);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002140 if (!bitmap)
2141 goto out;
2142
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002143 *nr_ids = nr_irqs;
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002144
2145out:
Marc Zyngierc8415b92015-10-02 16:44:05 +01002146 if (!bitmap)
2147 *base = *nr_ids = 0;
2148
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002149 return bitmap;
2150}
2151
Marc Zyngier38dd7c42018-05-27 17:03:03 +01002152static void its_lpi_free(unsigned long *bitmap, u32 base, u32 nr_ids)
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002153{
Marc Zyngier880cb3c2018-05-27 16:14:15 +01002154 WARN_ON(free_lpi_range(base, nr_ids));
Marc Zyngiercf2be8b2016-12-19 18:49:59 +00002155 kfree(bitmap);
Marc Zyngierbf9529f2014-11-24 14:35:13 +00002156}
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002157
Marc Zyngier053be482018-07-27 15:02:27 +01002158static void gic_reset_prop_table(void *va)
2159{
2160 /* Priority 0xa0, Group-1, disabled */
2161 memset(va, LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1, LPI_PROPBASE_SZ);
2162
2163 /* Make sure the GIC will observe the written configuration */
2164 gic_flush_dcache_to_poc(va, LPI_PROPBASE_SZ);
2165}
2166
Marc Zyngier0e5ccf92016-12-19 18:15:05 +00002167static struct page *its_allocate_prop_table(gfp_t gfp_flags)
2168{
2169 struct page *prop_page;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002170
Marc Zyngier0e5ccf92016-12-19 18:15:05 +00002171 prop_page = alloc_pages(gfp_flags, get_order(LPI_PROPBASE_SZ));
2172 if (!prop_page)
2173 return NULL;
2174
Marc Zyngier053be482018-07-27 15:02:27 +01002175 gic_reset_prop_table(page_address(prop_page));
Marc Zyngier0e5ccf92016-12-19 18:15:05 +00002176
2177 return prop_page;
2178}
2179
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00002180static void its_free_prop_table(struct page *prop_page)
2181{
2182 free_pages((unsigned long)page_address(prop_page),
2183 get_order(LPI_PROPBASE_SZ));
2184}
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002185
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002186static bool gic_check_reserved_range(phys_addr_t addr, unsigned long size)
2187{
2188 phys_addr_t start, end, addr_end;
2189 u64 i;
2190
2191 /*
2192 * We don't bother checking for a kdump kernel as by
2193 * construction, the LPI tables are out of this kernel's
2194 * memory map.
2195 */
2196 if (is_kdump_kernel())
2197 return true;
2198
2199 addr_end = addr + size - 1;
2200
Mike Rapoport9f3d5ea2020-10-13 16:58:25 -07002201 for_each_reserved_mem_range(i, &start, &end) {
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002202 if (addr >= start && addr_end <= end)
2203 return true;
2204 }
2205
2206 /* Not found, not a good sign... */
2207 pr_warn("GICv3: Expected reserved range [%pa:%pa], not found\n",
2208 &addr, &addr_end);
2209 add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
2210 return false;
2211}
2212
Marc Zyngier3fb68fa2018-07-27 16:21:18 +01002213static int gic_reserve_range(phys_addr_t addr, unsigned long size)
2214{
2215 if (efi_enabled(EFI_CONFIG_TABLES))
2216 return efi_mem_reserve_persistent(addr, size);
2217
2218 return 0;
2219}
2220
Marc Zyngier11e37d32018-07-27 13:38:54 +01002221static int __init its_setup_lpi_prop_table(void)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002222{
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002223 if (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) {
2224 u64 val;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002225
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002226 val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
2227 lpi_id_bits = (val & GICR_PROPBASER_IDBITS_MASK) + 1;
2228
2229 gic_rdists->prop_table_pa = val & GENMASK_ULL(51, 12);
2230 gic_rdists->prop_table_va = memremap(gic_rdists->prop_table_pa,
2231 LPI_PROPBASE_SZ,
2232 MEMREMAP_WB);
2233 gic_reset_prop_table(gic_rdists->prop_table_va);
2234 } else {
2235 struct page *page;
2236
2237 lpi_id_bits = min_t(u32,
2238 GICD_TYPER_ID_BITS(gic_rdists->gicd_typer),
2239 ITS_MAX_LPI_NRBITS);
2240 page = its_allocate_prop_table(GFP_NOWAIT);
2241 if (!page) {
2242 pr_err("Failed to allocate PROPBASE\n");
2243 return -ENOMEM;
2244 }
2245
2246 gic_rdists->prop_table_pa = page_to_phys(page);
2247 gic_rdists->prop_table_va = page_address(page);
Marc Zyngier3fb68fa2018-07-27 16:21:18 +01002248 WARN_ON(gic_reserve_range(gic_rdists->prop_table_pa,
2249 LPI_PROPBASE_SZ));
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002250 }
2251
Marc Zyngiere1a2e202018-07-27 14:36:00 +01002252 pr_info("GICv3: using LPI property table @%pa\n",
2253 &gic_rdists->prop_table_pa);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002254
Shanker Donthineni6c31e122017-06-22 18:19:14 -05002255 return its_lpi_init(lpi_id_bits);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002256}
2257
2258static const char *its_base_type_string[] = {
2259 [GITS_BASER_TYPE_DEVICE] = "Devices",
2260 [GITS_BASER_TYPE_VCPU] = "Virtual CPUs",
Marc Zyngier4f46de92016-12-20 15:50:14 +00002261 [GITS_BASER_TYPE_RESERVED3] = "Reserved (3)",
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002262 [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections",
2263 [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)",
2264 [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)",
2265 [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)",
2266};
2267
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002268static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
2269{
2270 u32 idx = baser - its->tables;
2271
Vladimir Murzin0968a612016-11-02 11:54:06 +00002272 return gits_read_baser(its->base + GITS_BASER + (idx << 3));
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002273}
2274
2275static void its_write_baser(struct its_node *its, struct its_baser *baser,
2276 u64 val)
2277{
2278 u32 idx = baser - its->tables;
2279
Vladimir Murzin0968a612016-11-02 11:54:06 +00002280 gits_write_baser(val, its->base + GITS_BASER + (idx << 3));
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002281 baser->val = its_read_baser(its, baser);
2282}
2283
Shanker Donthineni93473592016-06-06 18:17:30 -05002284static int its_setup_baser(struct its_node *its, struct its_baser *baser,
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002285 u64 cache, u64 shr, u32 order, bool indirect)
Shanker Donthineni93473592016-06-06 18:17:30 -05002286{
2287 u64 val = its_read_baser(its, baser);
2288 u64 esz = GITS_BASER_ENTRY_SIZE(val);
2289 u64 type = GITS_BASER_TYPE(val);
Shanker Donthineni30ae9612017-10-09 11:46:55 -05002290 u64 baser_phys, tmp;
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002291 u32 alloc_pages, psz;
Shanker Donthineni539d3782019-01-14 09:50:19 +00002292 struct page *page;
Shanker Donthineni93473592016-06-06 18:17:30 -05002293 void *base;
Shanker Donthineni93473592016-06-06 18:17:30 -05002294
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002295 psz = baser->psz;
Shanker Donthineni93473592016-06-06 18:17:30 -05002296 alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
2297 if (alloc_pages > GITS_BASER_PAGES_MAX) {
2298 pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
2299 &its->phys_base, its_base_type_string[type],
2300 alloc_pages, GITS_BASER_PAGES_MAX);
2301 alloc_pages = GITS_BASER_PAGES_MAX;
2302 order = get_order(GITS_BASER_PAGES_MAX * psz);
2303 }
2304
Shanker Donthineni539d3782019-01-14 09:50:19 +00002305 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, order);
2306 if (!page)
Shanker Donthineni93473592016-06-06 18:17:30 -05002307 return -ENOMEM;
2308
Shanker Donthineni539d3782019-01-14 09:50:19 +00002309 base = (void *)page_address(page);
Shanker Donthineni30ae9612017-10-09 11:46:55 -05002310 baser_phys = virt_to_phys(base);
2311
2312 /* Check if the physical address of the memory is above 48bits */
2313 if (IS_ENABLED(CONFIG_ARM64_64K_PAGES) && (baser_phys >> 48)) {
2314
2315 /* 52bit PA is supported only when PageSize=64K */
2316 if (psz != SZ_64K) {
2317 pr_err("ITS: no 52bit PA support when psz=%d\n", psz);
2318 free_pages((unsigned long)base, order);
2319 return -ENXIO;
2320 }
2321
2322 /* Convert 52bit PA to 48bit field */
2323 baser_phys = GITS_BASER_PHYS_52_to_48(baser_phys);
2324 }
2325
Shanker Donthineni93473592016-06-06 18:17:30 -05002326retry_baser:
Shanker Donthineni30ae9612017-10-09 11:46:55 -05002327 val = (baser_phys |
Shanker Donthineni93473592016-06-06 18:17:30 -05002328 (type << GITS_BASER_TYPE_SHIFT) |
2329 ((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) |
2330 ((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT) |
2331 cache |
2332 shr |
2333 GITS_BASER_VALID);
2334
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002335 val |= indirect ? GITS_BASER_INDIRECT : 0x0;
2336
Shanker Donthineni93473592016-06-06 18:17:30 -05002337 switch (psz) {
2338 case SZ_4K:
2339 val |= GITS_BASER_PAGE_SIZE_4K;
2340 break;
2341 case SZ_16K:
2342 val |= GITS_BASER_PAGE_SIZE_16K;
2343 break;
2344 case SZ_64K:
2345 val |= GITS_BASER_PAGE_SIZE_64K;
2346 break;
2347 }
2348
2349 its_write_baser(its, baser, val);
2350 tmp = baser->val;
2351
2352 if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
2353 /*
2354 * Shareability didn't stick. Just use
2355 * whatever the read reported, which is likely
2356 * to be the only thing this redistributor
2357 * supports. If that's zero, make it
2358 * non-cacheable as well.
2359 */
2360 shr = tmp & GITS_BASER_SHAREABILITY_MASK;
2361 if (!shr) {
2362 cache = GITS_BASER_nC;
Vladimir Murzin328191c2016-11-02 11:54:05 +00002363 gic_flush_dcache_to_poc(base, PAGE_ORDER_TO_SIZE(order));
Shanker Donthineni93473592016-06-06 18:17:30 -05002364 }
2365 goto retry_baser;
2366 }
2367
Shanker Donthineni93473592016-06-06 18:17:30 -05002368 if (val != tmp) {
Vladimir Murzinb11283e2016-11-02 11:54:03 +00002369 pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n",
Shanker Donthineni93473592016-06-06 18:17:30 -05002370 &its->phys_base, its_base_type_string[type],
Vladimir Murzinb11283e2016-11-02 11:54:03 +00002371 val, tmp);
Shanker Donthineni93473592016-06-06 18:17:30 -05002372 free_pages((unsigned long)base, order);
2373 return -ENXIO;
2374 }
2375
2376 baser->order = order;
2377 baser->base = base;
2378 baser->psz = psz;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002379 tmp = indirect ? GITS_LVL1_ENTRY_SIZE : esz;
Shanker Donthineni93473592016-06-06 18:17:30 -05002380
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002381 pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n",
Vladimir Murzind524eaa2016-11-02 11:54:04 +00002382 &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp),
Shanker Donthineni93473592016-06-06 18:17:30 -05002383 its_base_type_string[type],
2384 (unsigned long)virt_to_phys(base),
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002385 indirect ? "indirect" : "flat", (int)esz,
Shanker Donthineni93473592016-06-06 18:17:30 -05002386 psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);
2387
2388 return 0;
2389}
2390
Marc Zyngier4cacac52016-12-19 18:18:34 +00002391static bool its_parse_indirect_baser(struct its_node *its,
2392 struct its_baser *baser,
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002393 u32 *order, u32 ids)
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002394{
Marc Zyngier4cacac52016-12-19 18:18:34 +00002395 u64 tmp = its_read_baser(its, baser);
2396 u64 type = GITS_BASER_TYPE(tmp);
2397 u64 esz = GITS_BASER_ENTRY_SIZE(tmp);
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06002398 u64 val = GITS_BASER_InnerShareable | GITS_BASER_RaWaWb;
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002399 u32 new_order = *order;
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002400 u32 psz = baser->psz;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002401 bool indirect = false;
2402
2403 /* No need to enable Indirection if memory requirement < (psz*2)bytes */
2404 if ((esz << ids) > (psz * 2)) {
2405 /*
2406 * Find out whether hw supports a single or two-level table by
2407 * table by reading bit at offset '62' after writing '1' to it.
2408 */
2409 its_write_baser(its, baser, val | GITS_BASER_INDIRECT);
2410 indirect = !!(baser->val & GITS_BASER_INDIRECT);
2411
2412 if (indirect) {
2413 /*
2414 * The size of the lvl2 table is equal to ITS page size
2415 * which is 'psz'. For computing lvl1 table size,
2416 * subtract ID bits that sparse lvl2 table from 'ids'
2417 * which is reported by ITS hardware times lvl1 table
2418 * entry size.
2419 */
Vladimir Murzind524eaa2016-11-02 11:54:04 +00002420 ids -= ilog2(psz / (int)esz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002421 esz = GITS_LVL1_ENTRY_SIZE;
2422 }
2423 }
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002424
2425 /*
2426 * Allocate as many entries as required to fit the
2427 * range of device IDs that the ITS can grok... The ID
2428 * space being incredibly sparse, this results in a
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002429 * massive waste of memory if two-level device table
2430 * feature is not supported by hardware.
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002431 */
2432 new_order = max_t(u32, get_order(esz << ids), new_order);
2433 if (new_order >= MAX_ORDER) {
2434 new_order = MAX_ORDER - 1;
Vladimir Murzind524eaa2016-11-02 11:54:04 +00002435 ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / (int)esz);
Marc Zyngier576a8342019-11-08 16:58:00 +00002436 pr_warn("ITS@%pa: %s Table too large, reduce ids %llu->%u\n",
Marc Zyngier4cacac52016-12-19 18:18:34 +00002437 &its->phys_base, its_base_type_string[type],
Marc Zyngier576a8342019-11-08 16:58:00 +00002438 device_ids(its), ids);
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002439 }
2440
2441 *order = new_order;
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002442
2443 return indirect;
Shanker Donthineni4b75c452016-06-06 18:17:29 -05002444}
2445
Marc Zyngier5e516842019-12-24 11:10:28 +00002446static u32 compute_common_aff(u64 val)
2447{
2448 u32 aff, clpiaff;
2449
2450 aff = FIELD_GET(GICR_TYPER_AFFINITY, val);
2451 clpiaff = FIELD_GET(GICR_TYPER_COMMON_LPI_AFF, val);
2452
2453 return aff & ~(GENMASK(31, 0) >> (clpiaff * 8));
2454}
2455
2456static u32 compute_its_aff(struct its_node *its)
2457{
2458 u64 val;
2459 u32 svpet;
2460
2461 /*
2462 * Reencode the ITS SVPET and MPIDR as a GICR_TYPER, and compute
2463 * the resulting affinity. We then use that to see if this match
2464 * our own affinity.
2465 */
2466 svpet = FIELD_GET(GITS_TYPER_SVPET, its->typer);
2467 val = FIELD_PREP(GICR_TYPER_COMMON_LPI_AFF, svpet);
2468 val |= FIELD_PREP(GICR_TYPER_AFFINITY, its->mpidr);
2469 return compute_common_aff(val);
2470}
2471
2472static struct its_node *find_sibling_its(struct its_node *cur_its)
2473{
2474 struct its_node *its;
2475 u32 aff;
2476
2477 if (!FIELD_GET(GITS_TYPER_SVPET, cur_its->typer))
2478 return NULL;
2479
2480 aff = compute_its_aff(cur_its);
2481
2482 list_for_each_entry(its, &its_nodes, entry) {
2483 u64 baser;
2484
2485 if (!is_v4_1(its) || its == cur_its)
2486 continue;
2487
2488 if (!FIELD_GET(GITS_TYPER_SVPET, its->typer))
2489 continue;
2490
2491 if (aff != compute_its_aff(its))
2492 continue;
2493
2494 /* GICv4.1 guarantees that the vPE table is GITS_BASER2 */
2495 baser = its->tables[2].val;
2496 if (!(baser & GITS_BASER_VALID))
2497 continue;
2498
2499 return its;
2500 }
2501
2502 return NULL;
2503}
2504
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002505static void its_free_tables(struct its_node *its)
2506{
2507 int i;
2508
2509 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
Shanker Donthineni1a485f42016-02-01 20:19:44 -06002510 if (its->tables[i].base) {
2511 free_pages((unsigned long)its->tables[i].base,
2512 its->tables[i].order);
2513 its->tables[i].base = NULL;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002514 }
2515 }
2516}
2517
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002518static int its_probe_baser_psz(struct its_node *its, struct its_baser *baser)
2519{
2520 u64 psz = SZ_64K;
2521
2522 while (psz) {
2523 u64 val, gpsz;
2524
2525 val = its_read_baser(its, baser);
2526 val &= ~GITS_BASER_PAGE_SIZE_MASK;
2527
2528 switch (psz) {
2529 case SZ_64K:
2530 gpsz = GITS_BASER_PAGE_SIZE_64K;
2531 break;
2532 case SZ_16K:
2533 gpsz = GITS_BASER_PAGE_SIZE_16K;
2534 break;
2535 case SZ_4K:
2536 default:
2537 gpsz = GITS_BASER_PAGE_SIZE_4K;
2538 break;
2539 }
2540
2541 gpsz >>= GITS_BASER_PAGE_SIZE_SHIFT;
2542
2543 val |= FIELD_PREP(GITS_BASER_PAGE_SIZE_MASK, gpsz);
2544 its_write_baser(its, baser, val);
2545
2546 if (FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser->val) == gpsz)
2547 break;
2548
2549 switch (psz) {
2550 case SZ_64K:
2551 psz = SZ_16K;
2552 break;
2553 case SZ_16K:
2554 psz = SZ_4K;
2555 break;
2556 case SZ_4K:
2557 default:
2558 return -1;
2559 }
2560 }
2561
2562 baser->psz = psz;
2563 return 0;
2564}
2565
Shanker Donthineni0e0b0f62016-06-06 18:17:31 -05002566static int its_alloc_tables(struct its_node *its)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002567{
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002568 u64 shr = GITS_BASER_InnerShareable;
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06002569 u64 cache = GITS_BASER_RaWaWb;
Shanker Donthineni93473592016-06-06 18:17:30 -05002570 int err, i;
Robert Richter94100972015-09-21 22:58:38 +02002571
Ard Biesheuvelfa150012017-10-17 17:55:54 +01002572 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375)
2573 /* erratum 24313: ignore memory access type */
2574 cache = GITS_BASER_nCnB;
Shanker Donthineni466b7d12016-03-09 22:10:49 -06002575
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002576 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
Shanker Donthineni2d81d422016-06-06 18:17:28 -05002577 struct its_baser *baser = its->tables + i;
2578 u64 val = its_read_baser(its, baser);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002579 u64 type = GITS_BASER_TYPE(val);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05002580 bool indirect = false;
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002581 u32 order;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002582
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002583 if (type == GITS_BASER_TYPE_NONE)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002584 continue;
2585
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002586 if (its_probe_baser_psz(its, baser)) {
2587 its_free_tables(its);
2588 return -ENXIO;
2589 }
2590
2591 order = get_order(baser->psz);
2592
2593 switch (type) {
Marc Zyngier4cacac52016-12-19 18:18:34 +00002594 case GITS_BASER_TYPE_DEVICE:
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002595 indirect = its_parse_indirect_baser(its, baser, &order,
Marc Zyngier576a8342019-11-08 16:58:00 +00002596 device_ids(its));
Zenghui Yu8d565742019-02-10 05:24:10 +00002597 break;
2598
Marc Zyngier4cacac52016-12-19 18:18:34 +00002599 case GITS_BASER_TYPE_VCPU:
Marc Zyngier5e516842019-12-24 11:10:28 +00002600 if (is_v4_1(its)) {
2601 struct its_node *sibling;
2602
2603 WARN_ON(i != 2);
2604 if ((sibling = find_sibling_its(its))) {
2605 *baser = sibling->tables[2];
2606 its_write_baser(its, baser, baser->val);
2607 continue;
2608 }
2609 }
2610
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002611 indirect = its_parse_indirect_baser(its, baser, &order,
Shanker Donthineni32bd44d2017-10-07 15:43:48 -05002612 ITS_MAX_VPEID_BITS);
Marc Zyngier4cacac52016-12-19 18:18:34 +00002613 break;
2614 }
Marc Zyngierf54b97e2015-03-06 16:37:41 +00002615
Marc Zyngierd5df9dc2020-03-13 11:01:15 +00002616 err = its_setup_baser(its, baser, cache, shr, order, indirect);
Shanker Donthineni93473592016-06-06 18:17:30 -05002617 if (err < 0) {
2618 its_free_tables(its);
2619 return err;
Robert Richter30f21362015-09-21 22:58:34 +02002620 }
2621
Shanker Donthineni93473592016-06-06 18:17:30 -05002622 /* Update settings which will be used for next BASERn */
Shanker Donthineni93473592016-06-06 18:17:30 -05002623 cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
2624 shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002625 }
2626
2627 return 0;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002628}
2629
Marc Zyngier5e516842019-12-24 11:10:28 +00002630static u64 inherit_vpe_l1_table_from_its(void)
2631{
2632 struct its_node *its;
2633 u64 val;
2634 u32 aff;
2635
2636 val = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
2637 aff = compute_common_aff(val);
2638
2639 list_for_each_entry(its, &its_nodes, entry) {
2640 u64 baser, addr;
2641
2642 if (!is_v4_1(its))
2643 continue;
2644
2645 if (!FIELD_GET(GITS_TYPER_SVPET, its->typer))
2646 continue;
2647
2648 if (aff != compute_its_aff(its))
2649 continue;
2650
2651 /* GICv4.1 guarantees that the vPE table is GITS_BASER2 */
2652 baser = its->tables[2].val;
2653 if (!(baser & GITS_BASER_VALID))
2654 continue;
2655
2656 /* We have a winner! */
Zenghui Yu8b718d42020-02-06 15:57:07 +08002657 gic_data_rdist()->vpe_l1_base = its->tables[2].base;
2658
Marc Zyngier5e516842019-12-24 11:10:28 +00002659 val = GICR_VPROPBASER_4_1_VALID;
2660 if (baser & GITS_BASER_INDIRECT)
2661 val |= GICR_VPROPBASER_4_1_INDIRECT;
2662 val |= FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE,
2663 FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser));
2664 switch (FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser)) {
2665 case GIC_PAGE_SIZE_64K:
2666 addr = GITS_BASER_ADDR_48_to_52(baser);
2667 break;
2668 default:
2669 addr = baser & GENMASK_ULL(47, 12);
2670 break;
2671 }
2672 val |= FIELD_PREP(GICR_VPROPBASER_4_1_ADDR, addr >> 12);
2673 val |= FIELD_PREP(GICR_VPROPBASER_SHAREABILITY_MASK,
2674 FIELD_GET(GITS_BASER_SHAREABILITY_MASK, baser));
2675 val |= FIELD_PREP(GICR_VPROPBASER_INNER_CACHEABILITY_MASK,
2676 FIELD_GET(GITS_BASER_INNER_CACHEABILITY_MASK, baser));
2677 val |= FIELD_PREP(GICR_VPROPBASER_4_1_SIZE, GITS_BASER_NR_PAGES(baser) - 1);
2678
2679 return val;
2680 }
2681
2682 return 0;
2683}
2684
2685static u64 inherit_vpe_l1_table_from_rd(cpumask_t **mask)
2686{
2687 u32 aff;
2688 u64 val;
2689 int cpu;
2690
2691 val = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
2692 aff = compute_common_aff(val);
2693
2694 for_each_possible_cpu(cpu) {
2695 void __iomem *base = gic_data_rdist_cpu(cpu)->rd_base;
Marc Zyngier5e516842019-12-24 11:10:28 +00002696
2697 if (!base || cpu == smp_processor_id())
2698 continue;
2699
2700 val = gic_read_typer(base + GICR_TYPER);
Zenghui Yu4bccf1d2020-02-06 15:57:09 +08002701 if (aff != compute_common_aff(val))
Marc Zyngier5e516842019-12-24 11:10:28 +00002702 continue;
2703
2704 /*
2705 * At this point, we have a victim. This particular CPU
2706 * has already booted, and has an affinity that matches
2707 * ours wrt CommonLPIAff. Let's use its own VPROPBASER.
2708 * Make sure we don't write the Z bit in that case.
2709 */
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002710 val = gicr_read_vpropbaser(base + SZ_128K + GICR_VPROPBASER);
Marc Zyngier5e516842019-12-24 11:10:28 +00002711 val &= ~GICR_VPROPBASER_4_1_Z;
2712
Zenghui Yu8b718d42020-02-06 15:57:07 +08002713 gic_data_rdist()->vpe_l1_base = gic_data_rdist_cpu(cpu)->vpe_l1_base;
Marc Zyngier5e516842019-12-24 11:10:28 +00002714 *mask = gic_data_rdist_cpu(cpu)->vpe_table_mask;
2715
2716 return val;
2717 }
2718
2719 return 0;
2720}
2721
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002722static bool allocate_vpe_l2_table(int cpu, u32 id)
2723{
2724 void __iomem *base = gic_data_rdist_cpu(cpu)->rd_base;
Marc Zyngier490d3322020-02-09 22:48:50 +00002725 unsigned int psz, esz, idx, npg, gpsz;
2726 u64 val;
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002727 struct page *page;
2728 __le64 *table;
2729
2730 if (!gic_rdists->has_rvpeid)
2731 return true;
2732
Marc Zyngier28d160d2020-03-04 20:33:09 +00002733 /* Skip non-present CPUs */
2734 if (!base)
2735 return true;
2736
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002737 val = gicr_read_vpropbaser(base + SZ_128K + GICR_VPROPBASER);
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002738
2739 esz = FIELD_GET(GICR_VPROPBASER_4_1_ENTRY_SIZE, val) + 1;
2740 gpsz = FIELD_GET(GICR_VPROPBASER_4_1_PAGE_SIZE, val);
2741 npg = FIELD_GET(GICR_VPROPBASER_4_1_SIZE, val) + 1;
2742
2743 switch (gpsz) {
2744 default:
2745 WARN_ON(1);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002746 fallthrough;
Zenghui Yu4e6437f2020-02-06 15:57:08 +08002747 case GIC_PAGE_SIZE_4K:
2748 psz = SZ_4K;
2749 break;
2750 case GIC_PAGE_SIZE_16K:
2751 psz = SZ_16K;
2752 break;
2753 case GIC_PAGE_SIZE_64K:
2754 psz = SZ_64K;
2755 break;
2756 }
2757
2758 /* Don't allow vpe_id that exceeds single, flat table limit */
2759 if (!(val & GICR_VPROPBASER_4_1_INDIRECT))
2760 return (id < (npg * psz / (esz * SZ_8)));
2761
2762 /* Compute 1st level table index & check if that exceeds table limit */
2763 idx = id >> ilog2(psz / (esz * SZ_8));
2764 if (idx >= (npg * psz / GITS_LVL1_ENTRY_SIZE))
2765 return false;
2766
2767 table = gic_data_rdist_cpu(cpu)->vpe_l1_base;
2768
2769 /* Allocate memory for 2nd level table */
2770 if (!table[idx]) {
2771 page = alloc_pages(GFP_KERNEL | __GFP_ZERO, get_order(psz));
2772 if (!page)
2773 return false;
2774
2775 /* Flush Lvl2 table to PoC if hw doesn't support coherency */
2776 if (!(val & GICR_VPROPBASER_SHAREABILITY_MASK))
2777 gic_flush_dcache_to_poc(page_address(page), psz);
2778
2779 table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
2780
2781 /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
2782 if (!(val & GICR_VPROPBASER_SHAREABILITY_MASK))
2783 gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
2784
2785 /* Ensure updated table contents are visible to RD hardware */
2786 dsb(sy);
2787 }
2788
2789 return true;
2790}
2791
Marc Zyngier5e516842019-12-24 11:10:28 +00002792static int allocate_vpe_l1_table(void)
2793{
2794 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
2795 u64 val, gpsz, npg, pa;
2796 unsigned int psz = SZ_64K;
2797 unsigned int np, epp, esz;
2798 struct page *page;
2799
2800 if (!gic_rdists->has_rvpeid)
2801 return 0;
2802
2803 /*
2804 * if VPENDBASER.Valid is set, disable any previously programmed
2805 * VPE by setting PendingLast while clearing Valid. This has the
2806 * effect of making sure no doorbell will be generated and we can
2807 * then safely clear VPROPBASER.Valid.
2808 */
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002809 if (gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER) & GICR_VPENDBASER_Valid)
2810 gicr_write_vpendbaser(GICR_VPENDBASER_PendingLast,
Marc Zyngier5e516842019-12-24 11:10:28 +00002811 vlpi_base + GICR_VPENDBASER);
2812
2813 /*
2814 * If we can inherit the configuration from another RD, let's do
2815 * so. Otherwise, we have to go through the allocation process. We
2816 * assume that all RDs have the exact same requirements, as
2817 * nothing will work otherwise.
2818 */
2819 val = inherit_vpe_l1_table_from_rd(&gic_data_rdist()->vpe_table_mask);
2820 if (val & GICR_VPROPBASER_4_1_VALID)
2821 goto out;
2822
Zenghui Yud1bd7e02020-06-30 21:37:46 +08002823 gic_data_rdist()->vpe_table_mask = kzalloc(sizeof(cpumask_t), GFP_ATOMIC);
Marc Zyngier5e516842019-12-24 11:10:28 +00002824 if (!gic_data_rdist()->vpe_table_mask)
2825 return -ENOMEM;
2826
2827 val = inherit_vpe_l1_table_from_its();
2828 if (val & GICR_VPROPBASER_4_1_VALID)
2829 goto out;
2830
2831 /* First probe the page size */
2832 val = FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE, GIC_PAGE_SIZE_64K);
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002833 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
2834 val = gicr_read_vpropbaser(vlpi_base + GICR_VPROPBASER);
Marc Zyngier5e516842019-12-24 11:10:28 +00002835 gpsz = FIELD_GET(GICR_VPROPBASER_4_1_PAGE_SIZE, val);
2836 esz = FIELD_GET(GICR_VPROPBASER_4_1_ENTRY_SIZE, val);
2837
2838 switch (gpsz) {
2839 default:
2840 gpsz = GIC_PAGE_SIZE_4K;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002841 fallthrough;
Marc Zyngier5e516842019-12-24 11:10:28 +00002842 case GIC_PAGE_SIZE_4K:
2843 psz = SZ_4K;
2844 break;
2845 case GIC_PAGE_SIZE_16K:
2846 psz = SZ_16K;
2847 break;
2848 case GIC_PAGE_SIZE_64K:
2849 psz = SZ_64K;
2850 break;
2851 }
2852
2853 /*
2854 * Start populating the register from scratch, including RO fields
2855 * (which we want to print in debug cases...)
2856 */
2857 val = 0;
2858 val |= FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE, gpsz);
2859 val |= FIELD_PREP(GICR_VPROPBASER_4_1_ENTRY_SIZE, esz);
2860
2861 /* How many entries per GIC page? */
2862 esz++;
2863 epp = psz / (esz * SZ_8);
2864
2865 /*
2866 * If we need more than just a single L1 page, flag the table
2867 * as indirect and compute the number of required L1 pages.
2868 */
2869 if (epp < ITS_MAX_VPEID) {
2870 int nl2;
2871
2872 val |= GICR_VPROPBASER_4_1_INDIRECT;
2873
2874 /* Number of L2 pages required to cover the VPEID space */
2875 nl2 = DIV_ROUND_UP(ITS_MAX_VPEID, epp);
2876
2877 /* Number of L1 pages to point to the L2 pages */
2878 npg = DIV_ROUND_UP(nl2 * SZ_8, psz);
2879 } else {
2880 npg = 1;
2881 }
2882
Zenghui Yue88bd312020-02-06 15:57:06 +08002883 val |= FIELD_PREP(GICR_VPROPBASER_4_1_SIZE, npg - 1);
Marc Zyngier5e516842019-12-24 11:10:28 +00002884
2885 /* Right, that's the number of CPU pages we need for L1 */
2886 np = DIV_ROUND_UP(npg * psz, PAGE_SIZE);
2887
2888 pr_debug("np = %d, npg = %lld, psz = %d, epp = %d, esz = %d\n",
2889 np, npg, psz, epp, esz);
Zenghui Yud1bd7e02020-06-30 21:37:46 +08002890 page = alloc_pages(GFP_ATOMIC | __GFP_ZERO, get_order(np * PAGE_SIZE));
Marc Zyngier5e516842019-12-24 11:10:28 +00002891 if (!page)
2892 return -ENOMEM;
2893
Zenghui Yu8b718d42020-02-06 15:57:07 +08002894 gic_data_rdist()->vpe_l1_base = page_address(page);
Marc Zyngier5e516842019-12-24 11:10:28 +00002895 pa = virt_to_phys(page_address(page));
2896 WARN_ON(!IS_ALIGNED(pa, psz));
2897
2898 val |= FIELD_PREP(GICR_VPROPBASER_4_1_ADDR, pa >> 12);
2899 val |= GICR_VPROPBASER_RaWb;
2900 val |= GICR_VPROPBASER_InnerShareable;
2901 val |= GICR_VPROPBASER_4_1_Z;
2902 val |= GICR_VPROPBASER_4_1_VALID;
2903
2904out:
Zenghui Yu5186a6c2020-02-06 15:57:11 +08002905 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
Marc Zyngier5e516842019-12-24 11:10:28 +00002906 cpumask_set_cpu(smp_processor_id(), gic_data_rdist()->vpe_table_mask);
2907
2908 pr_debug("CPU%d: VPROPBASER = %llx %*pbl\n",
2909 smp_processor_id(), val,
2910 cpumask_pr_args(gic_data_rdist()->vpe_table_mask));
2911
2912 return 0;
2913}
2914
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002915static int its_alloc_collections(struct its_node *its)
2916{
Marc Zyngier83559b42018-06-22 10:52:52 +01002917 int i;
2918
Kees Cook6396bb22018-06-12 14:03:40 -07002919 its->collections = kcalloc(nr_cpu_ids, sizeof(*its->collections),
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002920 GFP_KERNEL);
2921 if (!its->collections)
2922 return -ENOMEM;
2923
Marc Zyngier83559b42018-06-22 10:52:52 +01002924 for (i = 0; i < nr_cpu_ids; i++)
2925 its->collections[i].target_address = ~0ULL;
2926
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00002927 return 0;
2928}
2929
Marc Zyngier7c297a22016-12-19 18:34:38 +00002930static struct page *its_allocate_pending_table(gfp_t gfp_flags)
2931{
2932 struct page *pend_page;
Marc Zyngieradaab502018-07-17 18:06:39 +01002933
Marc Zyngier7c297a22016-12-19 18:34:38 +00002934 pend_page = alloc_pages(gfp_flags | __GFP_ZERO,
Marc Zyngieradaab502018-07-17 18:06:39 +01002935 get_order(LPI_PENDBASE_SZ));
Marc Zyngier7c297a22016-12-19 18:34:38 +00002936 if (!pend_page)
2937 return NULL;
2938
2939 /* Make sure the GIC will observe the zero-ed page */
2940 gic_flush_dcache_to_poc(page_address(pend_page), LPI_PENDBASE_SZ);
2941
2942 return pend_page;
2943}
2944
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00002945static void its_free_pending_table(struct page *pt)
2946{
Marc Zyngieradaab502018-07-17 18:06:39 +01002947 free_pages((unsigned long)page_address(pt), get_order(LPI_PENDBASE_SZ));
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00002948}
2949
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +01002950/*
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002951 * Booting with kdump and LPIs enabled is generally fine. Any other
2952 * case is wrong in the absence of firmware/EFI support.
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +01002953 */
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002954static bool enabled_lpis_allowed(void)
2955{
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002956 phys_addr_t addr;
2957 u64 val;
Marc Zyngierc6e2ccb2018-06-26 11:21:11 +01002958
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01002959 /* Check whether the property table is in a reserved region */
2960 val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
2961 addr = val & GENMASK_ULL(51, 12);
2962
2963 return gic_check_reserved_range(addr, LPI_PROPBASE_SZ);
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002964}
2965
Marc Zyngier11e37d32018-07-27 13:38:54 +01002966static int __init allocate_lpi_tables(void)
2967{
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002968 u64 val;
Marc Zyngier11e37d32018-07-27 13:38:54 +01002969 int err, cpu;
2970
Marc Zyngierc440a9d2018-07-27 15:40:13 +01002971 /*
2972 * If LPIs are enabled while we run this from the boot CPU,
2973 * flag the RD tables as pre-allocated if the stars do align.
2974 */
2975 val = readl_relaxed(gic_data_rdist_rd_base() + GICR_CTLR);
2976 if ((val & GICR_CTLR_ENABLE_LPIS) && enabled_lpis_allowed()) {
2977 gic_rdists->flags |= (RDIST_FLAGS_RD_TABLES_PREALLOCATED |
2978 RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING);
2979 pr_info("GICv3: Using preallocated redistributor tables\n");
2980 }
2981
Marc Zyngier11e37d32018-07-27 13:38:54 +01002982 err = its_setup_lpi_prop_table();
2983 if (err)
2984 return err;
2985
2986 /*
2987 * We allocate all the pending tables anyway, as we may have a
2988 * mix of RDs that have had LPIs enabled, and some that
2989 * don't. We'll free the unused ones as each CPU comes online.
2990 */
2991 for_each_possible_cpu(cpu) {
2992 struct page *pend_page;
2993
2994 pend_page = its_allocate_pending_table(GFP_NOWAIT);
2995 if (!pend_page) {
2996 pr_err("Failed to allocate PENDBASE for CPU%d\n", cpu);
2997 return -ENOMEM;
2998 }
2999
3000 gic_data_rdist_cpu(cpu)->pend_page = pend_page;
3001 }
3002
3003 return 0;
3004}
3005
Marc Zyngiere64fab12019-12-24 11:10:35 +00003006static u64 its_clear_vpend_valid(void __iomem *vlpi_base, u64 clr, u64 set)
Heyi Guo64794502019-01-24 21:37:08 +08003007{
3008 u32 count = 1000000; /* 1s! */
3009 bool clean;
3010 u64 val;
3011
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003012 val = gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003013 val &= ~GICR_VPENDBASER_Valid;
Marc Zyngiere64fab12019-12-24 11:10:35 +00003014 val &= ~clr;
3015 val |= set;
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003016 gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003017
3018 do {
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003019 val = gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003020 clean = !(val & GICR_VPENDBASER_Dirty);
3021 if (!clean) {
3022 count--;
3023 cpu_relax();
3024 udelay(1);
3025 }
3026 } while (!clean && count);
3027
Marc Zyngiere64fab12019-12-24 11:10:35 +00003028 if (unlikely(val & GICR_VPENDBASER_Dirty)) {
3029 pr_err_ratelimited("ITS virtual pending table not cleaning\n");
3030 val |= GICR_VPENDBASER_PendingLast;
3031 }
3032
Heyi Guo64794502019-01-24 21:37:08 +08003033 return val;
3034}
3035
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003036static void its_cpu_init_lpis(void)
3037{
3038 void __iomem *rbase = gic_data_rdist_rd_base();
3039 struct page *pend_page;
Marc Zyngier11e37d32018-07-27 13:38:54 +01003040 phys_addr_t paddr;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003041 u64 val, tmp;
3042
Marc Zyngier11e37d32018-07-27 13:38:54 +01003043 if (gic_data_rdist()->lpi_enabled)
3044 return;
3045
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003046 val = readl_relaxed(rbase + GICR_CTLR);
3047 if ((gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) &&
3048 (val & GICR_CTLR_ENABLE_LPIS)) {
Marc Zyngierf842ca82018-07-27 16:03:31 +01003049 /*
3050 * Check that we get the same property table on all
3051 * RDs. If we don't, this is hopeless.
3052 */
3053 paddr = gicr_read_propbaser(rbase + GICR_PROPBASER);
3054 paddr &= GENMASK_ULL(51, 12);
3055 if (WARN_ON(gic_rdists->prop_table_pa != paddr))
3056 add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
3057
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003058 paddr = gicr_read_pendbaser(rbase + GICR_PENDBASER);
3059 paddr &= GENMASK_ULL(51, 16);
3060
Marc Zyngier5e2c9f92018-07-27 16:23:18 +01003061 WARN_ON(!gic_check_reserved_range(paddr, LPI_PENDBASE_SZ));
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003062 its_free_pending_table(gic_data_rdist()->pend_page);
3063 gic_data_rdist()->pend_page = NULL;
3064
3065 goto out;
3066 }
3067
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003068 pend_page = gic_data_rdist()->pend_page;
Marc Zyngier11e37d32018-07-27 13:38:54 +01003069 paddr = page_to_phys(pend_page);
Marc Zyngier3fb68fa2018-07-27 16:21:18 +01003070 WARN_ON(gic_reserve_range(paddr, LPI_PENDBASE_SZ));
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003071
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003072 /* set PROPBASE */
Marc Zyngiere1a2e202018-07-27 14:36:00 +01003073 val = (gic_rdists->prop_table_pa |
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003074 GICR_PROPBASER_InnerShareable |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06003075 GICR_PROPBASER_RaWaWb |
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003076 ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));
3077
Vladimir Murzin0968a612016-11-02 11:54:06 +00003078 gicr_write_propbaser(val, rbase + GICR_PROPBASER);
3079 tmp = gicr_read_propbaser(rbase + GICR_PROPBASER);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003080
3081 if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
Marc Zyngier241a3862015-03-27 14:15:05 +00003082 if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
3083 /*
3084 * The HW reports non-shareable, we must
3085 * remove the cacheability attributes as
3086 * well.
3087 */
3088 val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
3089 GICR_PROPBASER_CACHEABILITY_MASK);
3090 val |= GICR_PROPBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00003091 gicr_write_propbaser(val, rbase + GICR_PROPBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00003092 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003093 pr_info_once("GIC: using cache flushing for LPI property table\n");
3094 gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
3095 }
3096
3097 /* set PENDBASE */
3098 val = (page_to_phys(pend_page) |
Marc Zyngier4ad3e362015-03-27 14:15:04 +00003099 GICR_PENDBASER_InnerShareable |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06003100 GICR_PENDBASER_RaWaWb);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003101
Vladimir Murzin0968a612016-11-02 11:54:06 +00003102 gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
3103 tmp = gicr_read_pendbaser(rbase + GICR_PENDBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00003104
3105 if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
3106 /*
3107 * The HW reports non-shareable, we must remove the
3108 * cacheability attributes as well.
3109 */
3110 val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
3111 GICR_PENDBASER_CACHEABILITY_MASK);
3112 val |= GICR_PENDBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00003113 gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00003114 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003115
3116 /* Enable LPIs */
3117 val = readl_relaxed(rbase + GICR_CTLR);
3118 val |= GICR_CTLR_ENABLE_LPIS;
3119 writel_relaxed(val, rbase + GICR_CTLR);
3120
Marc Zyngier5e516842019-12-24 11:10:28 +00003121 if (gic_rdists->has_vlpis && !gic_rdists->has_rvpeid) {
Heyi Guo64794502019-01-24 21:37:08 +08003122 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3123
3124 /*
3125 * It's possible for CPU to receive VLPIs before it is
3126 * sheduled as a vPE, especially for the first CPU, and the
3127 * VLPI with INTID larger than 2^(IDbits+1) will be considered
3128 * as out of range and dropped by GIC.
3129 * So we initialize IDbits to known value to avoid VLPI drop.
3130 */
3131 val = (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
3132 pr_debug("GICv4: CPU%d: Init IDbits to 0x%llx for GICR_VPROPBASER\n",
3133 smp_processor_id(), val);
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003134 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
Heyi Guo64794502019-01-24 21:37:08 +08003135
3136 /*
3137 * Also clear Valid bit of GICR_VPENDBASER, in case some
3138 * ancient programming gets left in and has possibility of
3139 * corrupting memory.
3140 */
Marc Zyngiere64fab12019-12-24 11:10:35 +00003141 val = its_clear_vpend_valid(vlpi_base, 0, 0);
Heyi Guo64794502019-01-24 21:37:08 +08003142 }
3143
Marc Zyngier5e516842019-12-24 11:10:28 +00003144 if (allocate_vpe_l1_table()) {
3145 /*
3146 * If the allocation has failed, we're in massive trouble.
3147 * Disable direct injection, and pray that no VM was
3148 * already running...
3149 */
3150 gic_rdists->has_rvpeid = false;
3151 gic_rdists->has_vlpis = false;
3152 }
3153
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003154 /* Make sure the GIC has seen the above */
3155 dsb(sy);
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003156out:
Marc Zyngier11e37d32018-07-27 13:38:54 +01003157 gic_data_rdist()->lpi_enabled = true;
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003158 pr_info("GICv3: CPU%d: using %s LPI pending table @%pa\n",
Marc Zyngier11e37d32018-07-27 13:38:54 +01003159 smp_processor_id(),
Marc Zyngierc440a9d2018-07-27 15:40:13 +01003160 gic_data_rdist()->pend_page ? "allocated" : "reserved",
Marc Zyngier11e37d32018-07-27 13:38:54 +01003161 &paddr);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003162}
3163
Derek Basehore920181c2018-02-28 21:48:20 -08003164static void its_cpu_init_collection(struct its_node *its)
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003165{
Derek Basehore920181c2018-02-28 21:48:20 -08003166 int cpu = smp_processor_id();
3167 u64 target;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003168
Derek Basehore920181c2018-02-28 21:48:20 -08003169 /* avoid cross node collections and its mapping */
3170 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
3171 struct device_node *cpu_node;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003172
Derek Basehore920181c2018-02-28 21:48:20 -08003173 cpu_node = of_get_cpu_node(cpu, NULL);
3174 if (its->numa_node != NUMA_NO_NODE &&
3175 its->numa_node != of_node_to_nid(cpu_node))
3176 return;
3177 }
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003178
Derek Basehore920181c2018-02-28 21:48:20 -08003179 /*
3180 * We now have to bind each collection to its target
3181 * redistributor.
3182 */
3183 if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003184 /*
Derek Basehore920181c2018-02-28 21:48:20 -08003185 * This ITS wants the physical address of the
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003186 * redistributor.
3187 */
Derek Basehore920181c2018-02-28 21:48:20 -08003188 target = gic_data_rdist()->phys_base;
3189 } else {
3190 /* This ITS wants a linear CPU number. */
3191 target = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
3192 target = GICR_TYPER_CPU_NUMBER(target) << 16;
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003193 }
3194
Derek Basehore920181c2018-02-28 21:48:20 -08003195 /* Perform collection mapping */
3196 its->collections[cpu].target_address = target;
3197 its->collections[cpu].col_id = cpu;
3198
3199 its_send_mapc(its, &its->collections[cpu], 1);
3200 its_send_invall(its, &its->collections[cpu]);
3201}
3202
3203static void its_cpu_init_collections(void)
3204{
3205 struct its_node *its;
3206
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02003207 raw_spin_lock(&its_lock);
Derek Basehore920181c2018-02-28 21:48:20 -08003208
3209 list_for_each_entry(its, &its_nodes, entry)
3210 its_cpu_init_collection(its);
3211
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02003212 raw_spin_unlock(&its_lock);
Marc Zyngier1ac19ca2014-11-24 14:35:14 +00003213}
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003214
3215static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
3216{
3217 struct its_device *its_dev = NULL, *tmp;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003218 unsigned long flags;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003219
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003220 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003221
3222 list_for_each_entry(tmp, &its->its_device_list, entry) {
3223 if (tmp->device_id == dev_id) {
3224 its_dev = tmp;
3225 break;
3226 }
3227 }
3228
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003229 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003230
3231 return its_dev;
3232}
3233
Shanker Donthineni466b7d12016-03-09 22:10:49 -06003234static struct its_baser *its_get_baser(struct its_node *its, u32 type)
3235{
3236 int i;
3237
3238 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
3239 if (GITS_BASER_TYPE(its->tables[i].val) == type)
3240 return &its->tables[i];
3241 }
3242
3243 return NULL;
3244}
3245
Shanker Donthineni539d3782019-01-14 09:50:19 +00003246static bool its_alloc_table_entry(struct its_node *its,
3247 struct its_baser *baser, u32 id)
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003248{
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003249 struct page *page;
3250 u32 esz, idx;
3251 __le64 *table;
3252
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003253 /* Don't allow device id that exceeds single, flat table limit */
3254 esz = GITS_BASER_ENTRY_SIZE(baser->val);
3255 if (!(baser->val & GITS_BASER_INDIRECT))
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003256 return (id < (PAGE_ORDER_TO_SIZE(baser->order) / esz));
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003257
3258 /* Compute 1st level table index & check if that exceeds table limit */
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003259 idx = id >> ilog2(baser->psz / esz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003260 if (idx >= (PAGE_ORDER_TO_SIZE(baser->order) / GITS_LVL1_ENTRY_SIZE))
3261 return false;
3262
3263 table = baser->base;
3264
3265 /* Allocate memory for 2nd level table */
3266 if (!table[idx]) {
Shanker Donthineni539d3782019-01-14 09:50:19 +00003267 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
3268 get_order(baser->psz));
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003269 if (!page)
3270 return false;
3271
3272 /* Flush Lvl2 table to PoC if hw doesn't support coherency */
3273 if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
Vladimir Murzin328191c2016-11-02 11:54:05 +00003274 gic_flush_dcache_to_poc(page_address(page), baser->psz);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003275
3276 table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
3277
3278 /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
3279 if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
Vladimir Murzin328191c2016-11-02 11:54:05 +00003280 gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003281
3282 /* Ensure updated table contents are visible to ITS hardware */
3283 dsb(sy);
3284 }
3285
3286 return true;
3287}
3288
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003289static bool its_alloc_device_table(struct its_node *its, u32 dev_id)
3290{
3291 struct its_baser *baser;
3292
3293 baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);
3294
3295 /* Don't allow device id that exceeds ITS hardware limit */
3296 if (!baser)
Marc Zyngier576a8342019-11-08 16:58:00 +00003297 return (ilog2(dev_id) < device_ids(its));
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003298
Shanker Donthineni539d3782019-01-14 09:50:19 +00003299 return its_alloc_table_entry(its, baser, dev_id);
Marc Zyngier70cc81e2016-12-19 18:53:02 +00003300}
3301
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003302static bool its_alloc_vpe_table(u32 vpe_id)
3303{
3304 struct its_node *its;
Zenghui Yu4e6437f2020-02-06 15:57:08 +08003305 int cpu;
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003306
3307 /*
3308 * Make sure the L2 tables are allocated on *all* v4 ITSs. We
3309 * could try and only do it on ITSs corresponding to devices
3310 * that have interrupts targeted at this VPE, but the
3311 * complexity becomes crazy (and you have tons of memory
3312 * anyway, right?).
3313 */
3314 list_for_each_entry(its, &its_nodes, entry) {
3315 struct its_baser *baser;
3316
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00003317 if (!is_v4(its))
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003318 continue;
3319
3320 baser = its_get_baser(its, GITS_BASER_TYPE_VCPU);
3321 if (!baser)
3322 return false;
3323
Shanker Donthineni539d3782019-01-14 09:50:19 +00003324 if (!its_alloc_table_entry(its, baser, vpe_id))
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003325 return false;
3326 }
3327
Zenghui Yu4e6437f2020-02-06 15:57:08 +08003328 /* Non v4.1? No need to iterate RDs and go back early. */
3329 if (!gic_rdists->has_rvpeid)
3330 return true;
3331
3332 /*
3333 * Make sure the L2 tables are allocated for all copies of
3334 * the L1 table on *all* v4.1 RDs.
3335 */
3336 for_each_possible_cpu(cpu) {
3337 if (!allocate_vpe_l2_table(cpu, vpe_id))
3338 return false;
3339 }
3340
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00003341 return true;
3342}
3343
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003344static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003345 int nvecs, bool alloc_lpis)
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003346{
3347 struct its_device *dev;
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003348 unsigned long *lpi_map = NULL;
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003349 unsigned long flags;
Marc Zyngier591e5be2015-07-17 10:46:42 +01003350 u16 *col_map = NULL;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003351 void *itt;
3352 int lpi_base;
3353 int nr_lpis;
Marc Zyngierc8481262014-12-12 10:51:24 +00003354 int nr_ites;
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003355 int sz;
3356
Shanker Donthineni3faf24e2016-06-06 18:17:32 -05003357 if (!its_alloc_device_table(its, dev_id))
Shanker Donthineni466b7d12016-03-09 22:10:49 -06003358 return NULL;
3359
Marc Zyngier147c8f32018-05-27 16:39:55 +01003360 if (WARN_ON(!is_power_of_2(nvecs)))
3361 nvecs = roundup_pow_of_two(nvecs);
3362
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003363 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Marc Zyngierc8481262014-12-12 10:51:24 +00003364 /*
Marc Zyngier147c8f32018-05-27 16:39:55 +01003365 * Even if the device wants a single LPI, the ITT must be
3366 * sized as a power of two (and you need at least one bit...).
Marc Zyngierc8481262014-12-12 10:51:24 +00003367 */
Marc Zyngier147c8f32018-05-27 16:39:55 +01003368 nr_ites = max(2, nvecs);
Marc Zyngierffedbf02019-11-08 16:57:59 +00003369 sz = nr_ites * (FIELD_GET(GITS_TYPER_ITT_ENTRY_SIZE, its->typer) + 1);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003370 sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
Shanker Donthineni539d3782019-01-14 09:50:19 +00003371 itt = kzalloc_node(sz, GFP_KERNEL, its->numa_node);
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003372 if (alloc_lpis) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01003373 lpi_map = its_lpi_alloc(nvecs, &lpi_base, &nr_lpis);
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003374 if (lpi_map)
Kees Cook6396bb22018-06-12 14:03:40 -07003375 col_map = kcalloc(nr_lpis, sizeof(*col_map),
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003376 GFP_KERNEL);
3377 } else {
Kees Cook6396bb22018-06-12 14:03:40 -07003378 col_map = kcalloc(nr_ites, sizeof(*col_map), GFP_KERNEL);
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003379 nr_lpis = 0;
3380 lpi_base = 0;
3381 }
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003382
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003383 if (!dev || !itt || !col_map || (!lpi_map && alloc_lpis)) {
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003384 kfree(dev);
3385 kfree(itt);
3386 kfree(lpi_map);
Marc Zyngier591e5be2015-07-17 10:46:42 +01003387 kfree(col_map);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003388 return NULL;
3389 }
3390
Vladimir Murzin328191c2016-11-02 11:54:05 +00003391 gic_flush_dcache_to_poc(itt, sz);
Marc Zyngier5a9a8912015-09-13 12:14:32 +01003392
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003393 dev->its = its;
3394 dev->itt = itt;
Marc Zyngierc8481262014-12-12 10:51:24 +00003395 dev->nr_ites = nr_ites;
Marc Zyngier591e5be2015-07-17 10:46:42 +01003396 dev->event_map.lpi_map = lpi_map;
3397 dev->event_map.col_map = col_map;
3398 dev->event_map.lpi_base = lpi_base;
3399 dev->event_map.nr_lpis = nr_lpis;
Marc Zyngier11635fa2019-11-08 16:58:05 +00003400 raw_spin_lock_init(&dev->event_map.vlpi_lock);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003401 dev->device_id = dev_id;
3402 INIT_LIST_HEAD(&dev->entry);
3403
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003404 raw_spin_lock_irqsave(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003405 list_add(&dev->entry, &its->its_device_list);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003406 raw_spin_unlock_irqrestore(&its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003407
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003408 /* Map device to its ITT */
3409 its_send_mapd(dev, 1);
3410
3411 return dev;
3412}
3413
3414static void its_free_device(struct its_device *its_dev)
3415{
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003416 unsigned long flags;
3417
3418 raw_spin_lock_irqsave(&its_dev->its->lock, flags);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003419 list_del(&its_dev->entry);
Marc Zyngier3e39e8f52015-03-06 16:37:43 +00003420 raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
Marc Zyngier898aa5c2019-11-08 16:57:55 +00003421 kfree(its_dev->event_map.col_map);
Marc Zyngier84a6a2e2014-11-24 14:35:15 +00003422 kfree(its_dev->itt);
3423 kfree(its_dev);
3424}
Marc Zyngierb48ac832014-11-24 14:35:16 +00003425
Marc Zyngier8208d172019-01-18 14:08:59 +00003426static int its_alloc_device_irq(struct its_device *dev, int nvecs, irq_hw_number_t *hwirq)
Marc Zyngierb48ac832014-11-24 14:35:16 +00003427{
3428 int idx;
3429
Zenghui Yu342be102019-07-27 06:14:22 +00003430 /* Find a free LPI region in lpi_map and allocate them. */
Marc Zyngier8208d172019-01-18 14:08:59 +00003431 idx = bitmap_find_free_region(dev->event_map.lpi_map,
3432 dev->event_map.nr_lpis,
3433 get_count_order(nvecs));
3434 if (idx < 0)
Marc Zyngierb48ac832014-11-24 14:35:16 +00003435 return -ENOSPC;
3436
Marc Zyngier591e5be2015-07-17 10:46:42 +01003437 *hwirq = dev->event_map.lpi_base + idx;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003438
Marc Zyngierb48ac832014-11-24 14:35:16 +00003439 return 0;
3440}
3441
Marc Zyngier54456db2015-07-28 14:46:21 +01003442static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
3443 int nvec, msi_alloc_info_t *info)
Marc Zyngiere8137f42015-03-06 16:37:42 +00003444{
Marc Zyngierb48ac832014-11-24 14:35:16 +00003445 struct its_node *its;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003446 struct its_device *its_dev;
Marc Zyngier54456db2015-07-28 14:46:21 +01003447 struct msi_domain_info *msi_info;
3448 u32 dev_id;
Marc Zyngier9791ec72019-01-29 10:02:33 +00003449 int err = 0;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003450
Marc Zyngier54456db2015-07-28 14:46:21 +01003451 /*
Julien Gralla7c90f52019-04-18 16:58:14 +01003452 * We ignore "dev" entirely, and rely on the dev_id that has
Marc Zyngier54456db2015-07-28 14:46:21 +01003453 * been passed via the scratchpad. This limits this domain's
3454 * usefulness to upper layers that definitely know that they
3455 * are built on top of the ITS.
3456 */
3457 dev_id = info->scratchpad[0].ul;
3458
3459 msi_info = msi_get_domain_info(domain);
3460 its = msi_info->data;
3461
Marc Zyngier20b3d542016-12-20 15:23:22 +00003462 if (!gic_rdists->has_direct_lpi &&
3463 vpe_proxy.dev &&
3464 vpe_proxy.dev->its == its &&
3465 dev_id == vpe_proxy.dev->device_id) {
3466 /* Bad luck. Get yourself a better implementation */
3467 WARN_ONCE(1, "DevId %x clashes with GICv4 VPE proxy device\n",
3468 dev_id);
3469 return -EINVAL;
3470 }
3471
Marc Zyngier9791ec72019-01-29 10:02:33 +00003472 mutex_lock(&its->dev_alloc_lock);
Marc Zyngierf1304202015-07-28 14:46:18 +01003473 its_dev = its_find_device(its, dev_id);
Marc Zyngiere8137f42015-03-06 16:37:42 +00003474 if (its_dev) {
3475 /*
3476 * We already have seen this ID, probably through
3477 * another alias (PCI bridge of some sort). No need to
3478 * create the device.
3479 */
Marc Zyngier9791ec72019-01-29 10:02:33 +00003480 its_dev->shared = true;
Marc Zyngierf1304202015-07-28 14:46:18 +01003481 pr_debug("Reusing ITT for devID %x\n", dev_id);
Marc Zyngiere8137f42015-03-06 16:37:42 +00003482 goto out;
3483 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00003484
Marc Zyngier93f94ea2017-08-04 18:37:09 +01003485 its_dev = its_create_device(its, dev_id, nvec, true);
Marc Zyngier9791ec72019-01-29 10:02:33 +00003486 if (!its_dev) {
3487 err = -ENOMEM;
3488 goto out;
3489 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00003490
Marc Zyngierf1304202015-07-28 14:46:18 +01003491 pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
Marc Zyngiere8137f42015-03-06 16:37:42 +00003492out:
Marc Zyngier9791ec72019-01-29 10:02:33 +00003493 mutex_unlock(&its->dev_alloc_lock);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003494 info->scratchpad[0].ptr = its_dev;
Marc Zyngier9791ec72019-01-29 10:02:33 +00003495 return err;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003496}
3497
Marc Zyngier54456db2015-07-28 14:46:21 +01003498static struct msi_domain_ops its_msi_domain_ops = {
3499 .msi_prepare = its_msi_prepare,
3500};
3501
Marc Zyngierb48ac832014-11-24 14:35:16 +00003502static int its_irq_gic_domain_alloc(struct irq_domain *domain,
3503 unsigned int virq,
3504 irq_hw_number_t hwirq)
3505{
Marc Zyngierf833f572015-10-13 12:51:33 +01003506 struct irq_fwspec fwspec;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003507
Marc Zyngierf833f572015-10-13 12:51:33 +01003508 if (irq_domain_get_of_node(domain->parent)) {
3509 fwspec.fwnode = domain->parent->fwnode;
3510 fwspec.param_count = 3;
3511 fwspec.param[0] = GIC_IRQ_TYPE_LPI;
3512 fwspec.param[1] = hwirq;
3513 fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02003514 } else if (is_fwnode_irqchip(domain->parent->fwnode)) {
3515 fwspec.fwnode = domain->parent->fwnode;
3516 fwspec.param_count = 2;
3517 fwspec.param[0] = hwirq;
3518 fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
Marc Zyngierf833f572015-10-13 12:51:33 +01003519 } else {
3520 return -EINVAL;
3521 }
Marc Zyngierb48ac832014-11-24 14:35:16 +00003522
Marc Zyngierf833f572015-10-13 12:51:33 +01003523 return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003524}
3525
3526static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
3527 unsigned int nr_irqs, void *args)
3528{
3529 msi_alloc_info_t *info = args;
3530 struct its_device *its_dev = info->scratchpad[0].ptr;
Julien Grall35ae7df2019-05-01 14:58:21 +01003531 struct its_node *its = its_dev->its;
Thomas Gleixnerf0c7bac2020-07-24 22:44:41 +02003532 struct irq_data *irqd;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003533 irq_hw_number_t hwirq;
3534 int err;
3535 int i;
3536
Marc Zyngier8208d172019-01-18 14:08:59 +00003537 err = its_alloc_device_irq(its_dev, nr_irqs, &hwirq);
3538 if (err)
3539 return err;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003540
Julien Grall35ae7df2019-05-01 14:58:21 +01003541 err = iommu_dma_prepare_msi(info->desc, its->get_msi_base(its_dev));
3542 if (err)
3543 return err;
3544
Marc Zyngier8208d172019-01-18 14:08:59 +00003545 for (i = 0; i < nr_irqs; i++) {
3546 err = its_irq_gic_domain_alloc(domain, virq + i, hwirq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003547 if (err)
3548 return err;
3549
3550 irq_domain_set_hwirq_and_chip(domain, virq + i,
Marc Zyngier8208d172019-01-18 14:08:59 +00003551 hwirq + i, &its_irq_chip, its_dev);
Thomas Gleixnerf0c7bac2020-07-24 22:44:41 +02003552 irqd = irq_get_irq_data(virq + i);
3553 irqd_set_single_target(irqd);
3554 irqd_set_affinity_on_activate(irqd);
Marc Zyngierf1304202015-07-28 14:46:18 +01003555 pr_debug("ID:%d pID:%d vID:%d\n",
Marc Zyngier8208d172019-01-18 14:08:59 +00003556 (int)(hwirq + i - its_dev->event_map.lpi_base),
3557 (int)(hwirq + i), virq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003558 }
3559
3560 return 0;
3561}
3562
Thomas Gleixner72491642017-09-13 23:29:10 +02003563static int its_irq_domain_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01003564 struct irq_data *d, bool reserve)
Marc Zyngieraca268d2014-12-12 10:51:23 +00003565{
3566 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
3567 u32 event = its_get_event_id(d);
Marc Zyngier0d224d32017-08-18 09:39:18 +01003568 int cpu;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02003569
Marc Zyngierc5d60822020-05-15 17:57:52 +01003570 cpu = its_select_cpu(d, cpu_online_mask);
3571 if (cpu < 0 || cpu >= nr_cpu_ids)
3572 return -EINVAL;
Yang Yingliangc1797b12018-06-22 10:52:51 +01003573
Marc Zyngier2f13ff12020-05-15 17:57:51 +01003574 its_inc_lpi_count(d, cpu);
Marc Zyngier0d224d32017-08-18 09:39:18 +01003575 its_dev->event_map.col_map[event] = cpu;
3576 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Marc Zyngier591e5be2015-07-17 10:46:42 +01003577
Marc Zyngieraca268d2014-12-12 10:51:23 +00003578 /* Map the GIC IRQ and event to the device */
Marc Zyngier6a25ad32016-12-20 15:52:26 +00003579 its_send_mapti(its_dev, d->hwirq, event);
Thomas Gleixner72491642017-09-13 23:29:10 +02003580 return 0;
Marc Zyngieraca268d2014-12-12 10:51:23 +00003581}
3582
3583static void its_irq_domain_deactivate(struct irq_domain *domain,
3584 struct irq_data *d)
3585{
3586 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
3587 u32 event = its_get_event_id(d);
3588
Marc Zyngier2f13ff12020-05-15 17:57:51 +01003589 its_dec_lpi_count(d, its_dev->event_map.col_map[event]);
Marc Zyngieraca268d2014-12-12 10:51:23 +00003590 /* Stop the delivery of interrupts */
3591 its_send_discard(its_dev, event);
3592}
3593
Marc Zyngierb48ac832014-11-24 14:35:16 +00003594static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
3595 unsigned int nr_irqs)
3596{
3597 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
3598 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
Marc Zyngier9791ec72019-01-29 10:02:33 +00003599 struct its_node *its = its_dev->its;
Marc Zyngierb48ac832014-11-24 14:35:16 +00003600 int i;
3601
Marc Zyngierc9c96e32019-09-05 14:56:47 +01003602 bitmap_release_region(its_dev->event_map.lpi_map,
3603 its_get_event_id(irq_domain_get_irq_data(domain, virq)),
3604 get_count_order(nr_irqs));
3605
Marc Zyngierb48ac832014-11-24 14:35:16 +00003606 for (i = 0; i < nr_irqs; i++) {
3607 struct irq_data *data = irq_domain_get_irq_data(domain,
3608 virq + i);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003609 /* Nuke the entry in the domain */
Marc Zyngier2da39942014-12-12 10:51:22 +00003610 irq_domain_reset_irq_data(data);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003611 }
3612
Marc Zyngier9791ec72019-01-29 10:02:33 +00003613 mutex_lock(&its->dev_alloc_lock);
3614
3615 /*
3616 * If all interrupts have been freed, start mopping the
3617 * floor. This is conditionned on the device not being shared.
3618 */
3619 if (!its_dev->shared &&
3620 bitmap_empty(its_dev->event_map.lpi_map,
Marc Zyngier591e5be2015-07-17 10:46:42 +01003621 its_dev->event_map.nr_lpis)) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01003622 its_lpi_free(its_dev->event_map.lpi_map,
3623 its_dev->event_map.lpi_base,
3624 its_dev->event_map.nr_lpis);
Marc Zyngierb48ac832014-11-24 14:35:16 +00003625
3626 /* Unmap device/itt */
3627 its_send_mapd(its_dev, 0);
3628 its_free_device(its_dev);
3629 }
3630
Marc Zyngier9791ec72019-01-29 10:02:33 +00003631 mutex_unlock(&its->dev_alloc_lock);
3632
Marc Zyngierb48ac832014-11-24 14:35:16 +00003633 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
3634}
3635
3636static const struct irq_domain_ops its_domain_ops = {
3637 .alloc = its_irq_domain_alloc,
3638 .free = its_irq_domain_free,
Marc Zyngieraca268d2014-12-12 10:51:23 +00003639 .activate = its_irq_domain_activate,
3640 .deactivate = its_irq_domain_deactivate,
Marc Zyngierb48ac832014-11-24 14:35:16 +00003641};
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00003642
Marc Zyngier20b3d542016-12-20 15:23:22 +00003643/*
3644 * This is insane.
3645 *
Marc Zyngier0684c702019-12-24 11:10:30 +00003646 * If a GICv4.0 doesn't implement Direct LPIs (which is extremely
Marc Zyngier20b3d542016-12-20 15:23:22 +00003647 * likely), the only way to perform an invalidate is to use a fake
3648 * device to issue an INV command, implying that the LPI has first
3649 * been mapped to some event on that device. Since this is not exactly
3650 * cheap, we try to keep that mapping around as long as possible, and
3651 * only issue an UNMAP if we're short on available slots.
3652 *
3653 * Broken by design(tm).
Marc Zyngier0684c702019-12-24 11:10:30 +00003654 *
3655 * GICv4.1, on the other hand, mandates that we're able to invalidate
3656 * by writing to a MMIO register. It doesn't implement the whole of
3657 * DirectLPI, but that's good enough. And most of the time, we don't
3658 * even have to invalidate anything, as the redistributor can be told
3659 * whether to generate a doorbell or not (we thus leave it enabled,
3660 * always).
Marc Zyngier20b3d542016-12-20 15:23:22 +00003661 */
3662static void its_vpe_db_proxy_unmap_locked(struct its_vpe *vpe)
3663{
Marc Zyngier0684c702019-12-24 11:10:30 +00003664 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3665 if (gic_rdists->has_rvpeid)
3666 return;
3667
Marc Zyngier20b3d542016-12-20 15:23:22 +00003668 /* Already unmapped? */
3669 if (vpe->vpe_proxy_event == -1)
3670 return;
3671
3672 its_send_discard(vpe_proxy.dev, vpe->vpe_proxy_event);
3673 vpe_proxy.vpes[vpe->vpe_proxy_event] = NULL;
3674
3675 /*
3676 * We don't track empty slots at all, so let's move the
3677 * next_victim pointer if we can quickly reuse that slot
3678 * instead of nuking an existing entry. Not clear that this is
3679 * always a win though, and this might just generate a ripple
3680 * effect... Let's just hope VPEs don't migrate too often.
3681 */
3682 if (vpe_proxy.vpes[vpe_proxy.next_victim])
3683 vpe_proxy.next_victim = vpe->vpe_proxy_event;
3684
3685 vpe->vpe_proxy_event = -1;
3686}
3687
3688static void its_vpe_db_proxy_unmap(struct its_vpe *vpe)
3689{
Marc Zyngier0684c702019-12-24 11:10:30 +00003690 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3691 if (gic_rdists->has_rvpeid)
3692 return;
3693
Marc Zyngier20b3d542016-12-20 15:23:22 +00003694 if (!gic_rdists->has_direct_lpi) {
3695 unsigned long flags;
3696
3697 raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3698 its_vpe_db_proxy_unmap_locked(vpe);
3699 raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3700 }
3701}
3702
3703static void its_vpe_db_proxy_map_locked(struct its_vpe *vpe)
3704{
Marc Zyngier0684c702019-12-24 11:10:30 +00003705 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3706 if (gic_rdists->has_rvpeid)
3707 return;
3708
Marc Zyngier20b3d542016-12-20 15:23:22 +00003709 /* Already mapped? */
3710 if (vpe->vpe_proxy_event != -1)
3711 return;
3712
3713 /* This slot was already allocated. Kick the other VPE out. */
3714 if (vpe_proxy.vpes[vpe_proxy.next_victim])
3715 its_vpe_db_proxy_unmap_locked(vpe_proxy.vpes[vpe_proxy.next_victim]);
3716
3717 /* Map the new VPE instead */
3718 vpe_proxy.vpes[vpe_proxy.next_victim] = vpe;
3719 vpe->vpe_proxy_event = vpe_proxy.next_victim;
3720 vpe_proxy.next_victim = (vpe_proxy.next_victim + 1) % vpe_proxy.dev->nr_ites;
3721
3722 vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = vpe->col_idx;
3723 its_send_mapti(vpe_proxy.dev, vpe->vpe_db_lpi, vpe->vpe_proxy_event);
3724}
3725
Marc Zyngier958b90d2017-08-18 16:14:17 +01003726static void its_vpe_db_proxy_move(struct its_vpe *vpe, int from, int to)
3727{
3728 unsigned long flags;
3729 struct its_collection *target_col;
3730
Marc Zyngier0684c702019-12-24 11:10:30 +00003731 /* GICv4.1 doesn't use a proxy, so nothing to do here */
3732 if (gic_rdists->has_rvpeid)
3733 return;
3734
Marc Zyngier958b90d2017-08-18 16:14:17 +01003735 if (gic_rdists->has_direct_lpi) {
3736 void __iomem *rdbase;
3737
3738 rdbase = per_cpu_ptr(gic_rdists->rdist, from)->rd_base;
3739 gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
Marc Zyngier2f4f0642019-11-08 16:57:56 +00003740 wait_for_syncr(rdbase);
Marc Zyngier958b90d2017-08-18 16:14:17 +01003741
3742 return;
3743 }
3744
3745 raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3746
3747 its_vpe_db_proxy_map_locked(vpe);
3748
3749 target_col = &vpe_proxy.dev->its->collections[to];
3750 its_send_movi(vpe_proxy.dev, target_col, vpe->vpe_proxy_event);
3751 vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = to;
3752
3753 raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3754}
3755
Marc Zyngier3171a472016-12-20 15:17:28 +00003756static int its_vpe_set_affinity(struct irq_data *d,
3757 const struct cpumask *mask_val,
3758 bool force)
3759{
3760 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003761 int from, cpu = cpumask_first(mask_val);
Marc Zyngierf3a059212020-03-04 20:33:10 +00003762 unsigned long flags;
Marc Zyngier3171a472016-12-20 15:17:28 +00003763
3764 /*
3765 * Changing affinity is mega expensive, so let's be as lazy as
Marc Zyngier20b3d542016-12-20 15:23:22 +00003766 * we can and only do it if we really have to. Also, if mapped
Marc Zyngier958b90d2017-08-18 16:14:17 +01003767 * into the proxy device, we need to move the doorbell
3768 * interrupt to its new location.
Marc Zyngierf3a059212020-03-04 20:33:10 +00003769 *
3770 * Another thing is that changing the affinity of a vPE affects
3771 * *other interrupts* such as all the vLPIs that are routed to
3772 * this vPE. This means that the irq_desc lock is not enough to
3773 * protect us, and that we must ensure nobody samples vpe->col_idx
3774 * during the update, hence the lock below which must also be
3775 * taken on any vLPI handling path that evaluates vpe->col_idx.
Marc Zyngier3171a472016-12-20 15:17:28 +00003776 */
Marc Zyngierf3a059212020-03-04 20:33:10 +00003777 from = vpe_to_cpuid_lock(vpe, &flags);
3778 if (from == cpu)
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003779 goto out;
Marc Zyngier958b90d2017-08-18 16:14:17 +01003780
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003781 vpe->col_idx = cpu;
Marc Zyngier3171a472016-12-20 15:17:28 +00003782
Marc Zyngierdd3f0502019-12-24 11:10:31 +00003783 /*
3784 * GICv4.1 allows us to skip VMOVP if moving to a cpu whose RD
3785 * is sharing its VPE table with the current one.
3786 */
3787 if (gic_data_rdist_cpu(cpu)->vpe_table_mask &&
3788 cpumask_test_cpu(from, gic_data_rdist_cpu(cpu)->vpe_table_mask))
3789 goto out;
3790
3791 its_send_vmovp(vpe);
3792 its_vpe_db_proxy_move(vpe, from, cpu);
3793
3794out:
Marc Zyngier44c4c252017-10-19 10:11:34 +01003795 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Marc Zyngierf3a059212020-03-04 20:33:10 +00003796 vpe_to_cpuid_unlock(vpe, flags);
Marc Zyngier44c4c252017-10-19 10:11:34 +01003797
Marc Zyngier3171a472016-12-20 15:17:28 +00003798 return IRQ_SET_MASK_OK_DONE;
3799}
3800
Marc Zyngier96806222020-04-10 11:13:26 +01003801static void its_wait_vpt_parse_complete(void)
3802{
3803 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3804 u64 val;
3805
3806 if (!gic_rdists->has_vpend_valid_dirty)
3807 return;
3808
Zenghui Yu31dbb6b2020-06-05 13:23:45 +08003809 WARN_ON_ONCE(readq_relaxed_poll_timeout_atomic(vlpi_base + GICR_VPENDBASER,
3810 val,
3811 !(val & GICR_VPENDBASER_Dirty),
3812 10, 500));
Marc Zyngier96806222020-04-10 11:13:26 +01003813}
3814
Marc Zyngiere643d802016-12-20 15:09:31 +00003815static void its_vpe_schedule(struct its_vpe *vpe)
3816{
Robin Murphy50c33092018-02-16 16:57:56 +00003817 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
Marc Zyngiere643d802016-12-20 15:09:31 +00003818 u64 val;
3819
3820 /* Schedule the VPE */
3821 val = virt_to_phys(page_address(vpe->its_vm->vprop_page)) &
3822 GENMASK_ULL(51, 12);
3823 val |= (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
3824 val |= GICR_VPROPBASER_RaWb;
3825 val |= GICR_VPROPBASER_InnerShareable;
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003826 gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
Marc Zyngiere643d802016-12-20 15:09:31 +00003827
3828 val = virt_to_phys(page_address(vpe->vpt_page)) &
3829 GENMASK_ULL(51, 16);
3830 val |= GICR_VPENDBASER_RaWaWb;
Heyi Guob2cb11f2019-11-30 15:38:49 +08003831 val |= GICR_VPENDBASER_InnerShareable;
Marc Zyngiere643d802016-12-20 15:09:31 +00003832 /*
3833 * There is no good way of finding out if the pending table is
3834 * empty as we can race against the doorbell interrupt very
3835 * easily. So in the end, vpe->pending_last is only an
3836 * indication that the vcpu has something pending, not one
3837 * that the pending table is empty. A good implementation
3838 * would be able to read its coarse map pretty quickly anyway,
3839 * making this a tolerable issue.
3840 */
3841 val |= GICR_VPENDBASER_PendingLast;
3842 val |= vpe->idai ? GICR_VPENDBASER_IDAI : 0;
3843 val |= GICR_VPENDBASER_Valid;
Zenghui Yu5186a6c2020-02-06 15:57:11 +08003844 gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
Marc Zyngiere643d802016-12-20 15:09:31 +00003845}
3846
3847static void its_vpe_deschedule(struct its_vpe *vpe)
3848{
Robin Murphy50c33092018-02-16 16:57:56 +00003849 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
Marc Zyngiere643d802016-12-20 15:09:31 +00003850 u64 val;
3851
Marc Zyngiere64fab12019-12-24 11:10:35 +00003852 val = its_clear_vpend_valid(vlpi_base, 0, 0);
Marc Zyngiere643d802016-12-20 15:09:31 +00003853
Marc Zyngiere64fab12019-12-24 11:10:35 +00003854 vpe->idai = !!(val & GICR_VPENDBASER_IDAI);
3855 vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
Marc Zyngiere643d802016-12-20 15:09:31 +00003856}
3857
Marc Zyngier40619a22017-10-08 15:16:09 +01003858static void its_vpe_invall(struct its_vpe *vpe)
3859{
3860 struct its_node *its;
3861
3862 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00003863 if (!is_v4(its))
Marc Zyngier40619a22017-10-08 15:16:09 +01003864 continue;
3865
Marc Zyngier2247e1b2017-10-08 18:50:36 +01003866 if (its_list_map && !vpe->its_vm->vlpi_count[its->list_nr])
3867 continue;
3868
Marc Zyngier3c1ccee2017-10-09 13:17:43 +01003869 /*
3870 * Sending a VINVALL to a single ITS is enough, as all
3871 * we need is to reach the redistributors.
3872 */
Marc Zyngier40619a22017-10-08 15:16:09 +01003873 its_send_vinvall(its, vpe);
Marc Zyngier3c1ccee2017-10-09 13:17:43 +01003874 return;
Marc Zyngier40619a22017-10-08 15:16:09 +01003875 }
3876}
3877
Marc Zyngiere643d802016-12-20 15:09:31 +00003878static int its_vpe_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
3879{
3880 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3881 struct its_cmd_info *info = vcpu_info;
3882
3883 switch (info->cmd_type) {
3884 case SCHEDULE_VPE:
3885 its_vpe_schedule(vpe);
3886 return 0;
3887
3888 case DESCHEDULE_VPE:
3889 its_vpe_deschedule(vpe);
3890 return 0;
3891
Shenming Lu57e3ceb2020-11-28 22:18:57 +08003892 case COMMIT_VPE:
3893 its_wait_vpt_parse_complete();
3894 return 0;
3895
Marc Zyngier5e2f7642016-12-20 15:10:50 +00003896 case INVALL_VPE:
Marc Zyngier40619a22017-10-08 15:16:09 +01003897 its_vpe_invall(vpe);
Marc Zyngier5e2f7642016-12-20 15:10:50 +00003898 return 0;
3899
Marc Zyngiere643d802016-12-20 15:09:31 +00003900 default:
3901 return -EINVAL;
3902 }
3903}
3904
Marc Zyngier20b3d542016-12-20 15:23:22 +00003905static void its_vpe_send_cmd(struct its_vpe *vpe,
3906 void (*cmd)(struct its_device *, u32))
3907{
3908 unsigned long flags;
3909
3910 raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3911
3912 its_vpe_db_proxy_map_locked(vpe);
3913 cmd(vpe_proxy.dev, vpe->vpe_proxy_event);
3914
3915 raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3916}
3917
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003918static void its_vpe_send_inv(struct irq_data *d)
3919{
3920 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003921
Marc Zyngier20b3d542016-12-20 15:23:22 +00003922 if (gic_rdists->has_direct_lpi) {
3923 void __iomem *rdbase;
3924
Marc Zyngier425c09b2019-11-08 16:57:57 +00003925 /* Target the redistributor this VPE is currently known on */
Marc Zyngier9058a4e2020-03-04 20:33:12 +00003926 raw_spin_lock(&gic_data_rdist_cpu(vpe->col_idx)->rd_lock);
Marc Zyngier20b3d542016-12-20 15:23:22 +00003927 rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
Marc Zyngier425c09b2019-11-08 16:57:57 +00003928 gic_write_lpir(d->parent_data->hwirq, rdbase + GICR_INVLPIR);
Marc Zyngier2f4f0642019-11-08 16:57:56 +00003929 wait_for_syncr(rdbase);
Marc Zyngier9058a4e2020-03-04 20:33:12 +00003930 raw_spin_unlock(&gic_data_rdist_cpu(vpe->col_idx)->rd_lock);
Marc Zyngier20b3d542016-12-20 15:23:22 +00003931 } else {
3932 its_vpe_send_cmd(vpe, its_send_inv);
3933 }
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003934}
3935
3936static void its_vpe_mask_irq(struct irq_data *d)
3937{
3938 /*
3939 * We need to unmask the LPI, which is described by the parent
3940 * irq_data. Instead of calling into the parent (which won't
3941 * exactly do the right thing, let's simply use the
3942 * parent_data pointer. Yes, I'm naughty.
3943 */
3944 lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
3945 its_vpe_send_inv(d);
3946}
3947
3948static void its_vpe_unmask_irq(struct irq_data *d)
3949{
3950 /* Same hack as above... */
3951 lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
3952 its_vpe_send_inv(d);
3953}
3954
Marc Zyngiere57a3e282017-07-31 14:47:24 +01003955static int its_vpe_set_irqchip_state(struct irq_data *d,
3956 enum irqchip_irq_state which,
3957 bool state)
3958{
3959 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3960
3961 if (which != IRQCHIP_STATE_PENDING)
3962 return -EINVAL;
3963
3964 if (gic_rdists->has_direct_lpi) {
3965 void __iomem *rdbase;
3966
3967 rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
3968 if (state) {
3969 gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_SETLPIR);
3970 } else {
3971 gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
Marc Zyngier2f4f0642019-11-08 16:57:56 +00003972 wait_for_syncr(rdbase);
Marc Zyngiere57a3e282017-07-31 14:47:24 +01003973 }
3974 } else {
3975 if (state)
3976 its_vpe_send_cmd(vpe, its_send_int);
3977 else
3978 its_vpe_send_cmd(vpe, its_send_clear);
3979 }
3980
3981 return 0;
3982}
3983
Marc Zyngier7809f702020-03-10 18:49:21 +00003984static int its_vpe_retrigger(struct irq_data *d)
3985{
3986 return !its_vpe_set_irqchip_state(d, IRQCHIP_STATE_PENDING, true);
3987}
3988
Marc Zyngier8fff27a2016-12-20 13:41:55 +00003989static struct irq_chip its_vpe_irq_chip = {
3990 .name = "GICv4-vpe",
Marc Zyngierf6a91da2016-12-20 15:20:38 +00003991 .irq_mask = its_vpe_mask_irq,
3992 .irq_unmask = its_vpe_unmask_irq,
3993 .irq_eoi = irq_chip_eoi_parent,
Marc Zyngier3171a472016-12-20 15:17:28 +00003994 .irq_set_affinity = its_vpe_set_affinity,
Marc Zyngier7809f702020-03-10 18:49:21 +00003995 .irq_retrigger = its_vpe_retrigger,
Marc Zyngiere57a3e282017-07-31 14:47:24 +01003996 .irq_set_irqchip_state = its_vpe_set_irqchip_state,
Marc Zyngiere643d802016-12-20 15:09:31 +00003997 .irq_set_vcpu_affinity = its_vpe_set_vcpu_affinity,
Marc Zyngier8fff27a2016-12-20 13:41:55 +00003998};
3999
Marc Zyngierd97c97b2019-12-24 11:10:33 +00004000static struct its_node *find_4_1_its(void)
4001{
4002 static struct its_node *its = NULL;
4003
4004 if (!its) {
4005 list_for_each_entry(its, &its_nodes, entry) {
4006 if (is_v4_1(its))
4007 return its;
4008 }
4009
4010 /* Oops? */
4011 its = NULL;
4012 }
4013
4014 return its;
4015}
4016
4017static void its_vpe_4_1_send_inv(struct irq_data *d)
4018{
4019 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4020 struct its_node *its;
4021
4022 /*
4023 * GICv4.1 wants doorbells to be invalidated using the
4024 * INVDB command in order to be broadcast to all RDs. Send
4025 * it to the first valid ITS, and let the HW do its magic.
4026 */
4027 its = find_4_1_its();
4028 if (its)
4029 its_send_invdb(its, vpe);
4030}
4031
4032static void its_vpe_4_1_mask_irq(struct irq_data *d)
4033{
4034 lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
4035 its_vpe_4_1_send_inv(d);
4036}
4037
4038static void its_vpe_4_1_unmask_irq(struct irq_data *d)
4039{
4040 lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
4041 its_vpe_4_1_send_inv(d);
4042}
4043
Marc Zyngier91bf6392019-12-24 11:10:34 +00004044static void its_vpe_4_1_schedule(struct its_vpe *vpe,
4045 struct its_cmd_info *info)
4046{
4047 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
4048 u64 val = 0;
4049
4050 /* Schedule the VPE */
4051 val |= GICR_VPENDBASER_Valid;
4052 val |= info->g0en ? GICR_VPENDBASER_4_1_VGRP0EN : 0;
4053 val |= info->g1en ? GICR_VPENDBASER_4_1_VGRP1EN : 0;
4054 val |= FIELD_PREP(GICR_VPENDBASER_4_1_VPEID, vpe->vpe_id);
4055
Zenghui Yu5186a6c2020-02-06 15:57:11 +08004056 gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
Marc Zyngier91bf6392019-12-24 11:10:34 +00004057}
4058
Marc Zyngiere64fab12019-12-24 11:10:35 +00004059static void its_vpe_4_1_deschedule(struct its_vpe *vpe,
4060 struct its_cmd_info *info)
4061{
4062 void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
4063 u64 val;
4064
4065 if (info->req_db) {
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004066 unsigned long flags;
4067
Marc Zyngiere64fab12019-12-24 11:10:35 +00004068 /*
4069 * vPE is going to block: make the vPE non-resident with
4070 * PendingLast clear and DB set. The GIC guarantees that if
4071 * we read-back PendingLast clear, then a doorbell will be
4072 * delivered when an interrupt comes.
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004073 *
4074 * Note the locking to deal with the concurrent update of
4075 * pending_last from the doorbell interrupt handler that can
4076 * run concurrently.
Marc Zyngiere64fab12019-12-24 11:10:35 +00004077 */
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004078 raw_spin_lock_irqsave(&vpe->vpe_lock, flags);
Marc Zyngiere64fab12019-12-24 11:10:35 +00004079 val = its_clear_vpend_valid(vlpi_base,
4080 GICR_VPENDBASER_PendingLast,
4081 GICR_VPENDBASER_4_1_DB);
4082 vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
Marc Zyngiera3f574c2020-06-23 10:44:08 +01004083 raw_spin_unlock_irqrestore(&vpe->vpe_lock, flags);
Marc Zyngiere64fab12019-12-24 11:10:35 +00004084 } else {
4085 /*
4086 * We're not blocking, so just make the vPE non-resident
4087 * with PendingLast set, indicating that we'll be back.
4088 */
4089 val = its_clear_vpend_valid(vlpi_base,
4090 0,
4091 GICR_VPENDBASER_PendingLast);
4092 vpe->pending_last = true;
4093 }
4094}
4095
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004096static void its_vpe_4_1_invall(struct its_vpe *vpe)
4097{
4098 void __iomem *rdbase;
Zenghui Yu3af95712020-07-20 17:23:28 +08004099 unsigned long flags;
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004100 u64 val;
Zenghui Yu3af95712020-07-20 17:23:28 +08004101 int cpu;
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004102
4103 val = GICR_INVALLR_V;
4104 val |= FIELD_PREP(GICR_INVALLR_VPEID, vpe->vpe_id);
4105
4106 /* Target the redistributor this vPE is currently known on */
Zenghui Yu3af95712020-07-20 17:23:28 +08004107 cpu = vpe_to_cpuid_lock(vpe, &flags);
4108 raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
4109 rdbase = per_cpu_ptr(gic_rdists->rdist, cpu)->rd_base;
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004110 gic_write_lpir(val, rdbase + GICR_INVALLR);
Zenghui Yub978c252020-03-04 20:33:11 +00004111
4112 wait_for_syncr(rdbase);
Zenghui Yu3af95712020-07-20 17:23:28 +08004113 raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
4114 vpe_to_cpuid_unlock(vpe, flags);
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004115}
4116
Marc Zyngier29c647f2019-12-24 11:10:32 +00004117static int its_vpe_4_1_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
4118{
Marc Zyngier91bf6392019-12-24 11:10:34 +00004119 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004120 struct its_cmd_info *info = vcpu_info;
4121
4122 switch (info->cmd_type) {
4123 case SCHEDULE_VPE:
Marc Zyngier91bf6392019-12-24 11:10:34 +00004124 its_vpe_4_1_schedule(vpe, info);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004125 return 0;
4126
4127 case DESCHEDULE_VPE:
Marc Zyngiere64fab12019-12-24 11:10:35 +00004128 its_vpe_4_1_deschedule(vpe, info);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004129 return 0;
4130
Shenming Lu57e3ceb2020-11-28 22:18:57 +08004131 case COMMIT_VPE:
4132 its_wait_vpt_parse_complete();
4133 return 0;
4134
Marc Zyngier29c647f2019-12-24 11:10:32 +00004135 case INVALL_VPE:
Marc Zyngierb4a4bd02019-12-24 11:10:36 +00004136 its_vpe_4_1_invall(vpe);
Marc Zyngier29c647f2019-12-24 11:10:32 +00004137 return 0;
4138
4139 default:
4140 return -EINVAL;
4141 }
4142}
4143
4144static struct irq_chip its_vpe_4_1_irq_chip = {
4145 .name = "GICv4.1-vpe",
Marc Zyngierd97c97b2019-12-24 11:10:33 +00004146 .irq_mask = its_vpe_4_1_mask_irq,
4147 .irq_unmask = its_vpe_4_1_unmask_irq,
Marc Zyngier29c647f2019-12-24 11:10:32 +00004148 .irq_eoi = irq_chip_eoi_parent,
4149 .irq_set_affinity = its_vpe_set_affinity,
4150 .irq_set_vcpu_affinity = its_vpe_4_1_set_vcpu_affinity,
4151};
4152
Marc Zyngiere252cf82020-03-04 20:33:16 +00004153static void its_configure_sgi(struct irq_data *d, bool clear)
4154{
4155 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4156 struct its_cmd_desc desc;
4157
4158 desc.its_vsgi_cmd.vpe = vpe;
4159 desc.its_vsgi_cmd.sgi = d->hwirq;
4160 desc.its_vsgi_cmd.priority = vpe->sgi_config[d->hwirq].priority;
4161 desc.its_vsgi_cmd.enable = vpe->sgi_config[d->hwirq].enabled;
4162 desc.its_vsgi_cmd.group = vpe->sgi_config[d->hwirq].group;
4163 desc.its_vsgi_cmd.clear = clear;
4164
4165 /*
4166 * GICv4.1 allows us to send VSGI commands to any ITS as long as the
4167 * destination VPE is mapped there. Since we map them eagerly at
4168 * activation time, we're pretty sure the first GICv4.1 ITS will do.
4169 */
4170 its_send_single_vcommand(find_4_1_its(), its_build_vsgi_cmd, &desc);
4171}
4172
Marc Zyngierb4e8d642020-03-04 20:33:17 +00004173static void its_sgi_mask_irq(struct irq_data *d)
4174{
4175 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4176
4177 vpe->sgi_config[d->hwirq].enabled = false;
4178 its_configure_sgi(d, false);
4179}
4180
4181static void its_sgi_unmask_irq(struct irq_data *d)
4182{
4183 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4184
4185 vpe->sgi_config[d->hwirq].enabled = true;
4186 its_configure_sgi(d, false);
4187}
4188
Marc Zyngier166cba72020-03-04 20:33:15 +00004189static int its_sgi_set_affinity(struct irq_data *d,
4190 const struct cpumask *mask_val,
4191 bool force)
4192{
4193 /*
4194 * There is no notion of affinity for virtual SGIs, at least
4195 * not on the host (since they can only be targetting a vPE).
4196 * Tell the kernel we've done whatever it asked for.
4197 */
Marc Zyngier4b2dfe12020-04-10 12:11:39 +01004198 irq_data_update_effective_affinity(d, mask_val);
Marc Zyngier166cba72020-03-04 20:33:15 +00004199 return IRQ_SET_MASK_OK;
4200}
4201
Marc Zyngier7017ff02020-03-04 20:33:18 +00004202static int its_sgi_set_irqchip_state(struct irq_data *d,
4203 enum irqchip_irq_state which,
4204 bool state)
4205{
4206 if (which != IRQCHIP_STATE_PENDING)
4207 return -EINVAL;
4208
4209 if (state) {
4210 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4211 struct its_node *its = find_4_1_its();
4212 u64 val;
4213
4214 val = FIELD_PREP(GITS_SGIR_VPEID, vpe->vpe_id);
4215 val |= FIELD_PREP(GITS_SGIR_VINTID, d->hwirq);
4216 writeq_relaxed(val, its->sgir_base + GITS_SGIR - SZ_128K);
4217 } else {
4218 its_configure_sgi(d, true);
4219 }
4220
4221 return 0;
4222}
4223
4224static int its_sgi_get_irqchip_state(struct irq_data *d,
4225 enum irqchip_irq_state which, bool *val)
4226{
4227 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4228 void __iomem *base;
4229 unsigned long flags;
4230 u32 count = 1000000; /* 1s! */
4231 u32 status;
4232 int cpu;
4233
4234 if (which != IRQCHIP_STATE_PENDING)
4235 return -EINVAL;
4236
4237 /*
4238 * Locking galore! We can race against two different events:
4239 *
4240 * - Concurent vPE affinity change: we must make sure it cannot
4241 * happen, or we'll talk to the wrong redistributor. This is
4242 * identical to what happens with vLPIs.
4243 *
4244 * - Concurrent VSGIPENDR access: As it involves accessing two
4245 * MMIO registers, this must be made atomic one way or another.
4246 */
4247 cpu = vpe_to_cpuid_lock(vpe, &flags);
4248 raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
4249 base = gic_data_rdist_cpu(cpu)->rd_base + SZ_128K;
4250 writel_relaxed(vpe->vpe_id, base + GICR_VSGIR);
4251 do {
4252 status = readl_relaxed(base + GICR_VSGIPENDR);
4253 if (!(status & GICR_VSGIPENDR_BUSY))
4254 goto out;
4255
4256 count--;
4257 if (!count) {
4258 pr_err_ratelimited("Unable to get SGI status\n");
4259 goto out;
4260 }
4261 cpu_relax();
4262 udelay(1);
4263 } while (count);
4264
4265out:
4266 raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
4267 vpe_to_cpuid_unlock(vpe, flags);
4268
4269 if (!count)
4270 return -ENXIO;
4271
4272 *val = !!(status & (1 << d->hwirq));
4273
4274 return 0;
4275}
4276
Marc Zyngier05d32df2020-03-04 20:33:19 +00004277static int its_sgi_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
4278{
4279 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4280 struct its_cmd_info *info = vcpu_info;
4281
4282 switch (info->cmd_type) {
4283 case PROP_UPDATE_VSGI:
4284 vpe->sgi_config[d->hwirq].priority = info->priority;
4285 vpe->sgi_config[d->hwirq].group = info->group;
4286 its_configure_sgi(d, false);
4287 return 0;
4288
4289 default:
4290 return -EINVAL;
4291 }
4292}
4293
Marc Zyngier166cba72020-03-04 20:33:15 +00004294static struct irq_chip its_sgi_irq_chip = {
4295 .name = "GICv4.1-sgi",
Marc Zyngierb4e8d642020-03-04 20:33:17 +00004296 .irq_mask = its_sgi_mask_irq,
4297 .irq_unmask = its_sgi_unmask_irq,
Marc Zyngier166cba72020-03-04 20:33:15 +00004298 .irq_set_affinity = its_sgi_set_affinity,
Marc Zyngier7017ff02020-03-04 20:33:18 +00004299 .irq_set_irqchip_state = its_sgi_set_irqchip_state,
4300 .irq_get_irqchip_state = its_sgi_get_irqchip_state,
Marc Zyngier05d32df2020-03-04 20:33:19 +00004301 .irq_set_vcpu_affinity = its_sgi_set_vcpu_affinity,
Marc Zyngier166cba72020-03-04 20:33:15 +00004302};
4303
4304static int its_sgi_irq_domain_alloc(struct irq_domain *domain,
4305 unsigned int virq, unsigned int nr_irqs,
4306 void *args)
4307{
4308 struct its_vpe *vpe = args;
4309 int i;
4310
4311 /* Yes, we do want 16 SGIs */
4312 WARN_ON(nr_irqs != 16);
4313
4314 for (i = 0; i < 16; i++) {
4315 vpe->sgi_config[i].priority = 0;
4316 vpe->sgi_config[i].enabled = false;
4317 vpe->sgi_config[i].group = false;
4318
4319 irq_domain_set_hwirq_and_chip(domain, virq + i, i,
4320 &its_sgi_irq_chip, vpe);
4321 irq_set_status_flags(virq + i, IRQ_DISABLE_UNLAZY);
4322 }
4323
4324 return 0;
4325}
4326
4327static void its_sgi_irq_domain_free(struct irq_domain *domain,
4328 unsigned int virq,
4329 unsigned int nr_irqs)
4330{
4331 /* Nothing to do */
4332}
4333
4334static int its_sgi_irq_domain_activate(struct irq_domain *domain,
4335 struct irq_data *d, bool reserve)
4336{
Marc Zyngiere252cf82020-03-04 20:33:16 +00004337 /* Write out the initial SGI configuration */
4338 its_configure_sgi(d, false);
Marc Zyngier166cba72020-03-04 20:33:15 +00004339 return 0;
4340}
4341
4342static void its_sgi_irq_domain_deactivate(struct irq_domain *domain,
4343 struct irq_data *d)
4344{
Marc Zyngiere252cf82020-03-04 20:33:16 +00004345 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4346
4347 /*
4348 * The VSGI command is awkward:
4349 *
4350 * - To change the configuration, CLEAR must be set to false,
4351 * leaving the pending bit unchanged.
4352 * - To clear the pending bit, CLEAR must be set to true, leaving
4353 * the configuration unchanged.
4354 *
4355 * You just can't do both at once, hence the two commands below.
4356 */
4357 vpe->sgi_config[d->hwirq].enabled = false;
4358 its_configure_sgi(d, false);
4359 its_configure_sgi(d, true);
Marc Zyngier166cba72020-03-04 20:33:15 +00004360}
4361
4362static const struct irq_domain_ops its_sgi_domain_ops = {
4363 .alloc = its_sgi_irq_domain_alloc,
4364 .free = its_sgi_irq_domain_free,
4365 .activate = its_sgi_irq_domain_activate,
4366 .deactivate = its_sgi_irq_domain_deactivate,
4367};
4368
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004369static int its_vpe_id_alloc(void)
4370{
Shanker Donthineni32bd44d2017-10-07 15:43:48 -05004371 return ida_simple_get(&its_vpeid_ida, 0, ITS_MAX_VPEID, GFP_KERNEL);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004372}
4373
4374static void its_vpe_id_free(u16 id)
4375{
4376 ida_simple_remove(&its_vpeid_ida, id);
4377}
4378
4379static int its_vpe_init(struct its_vpe *vpe)
4380{
4381 struct page *vpt_page;
4382 int vpe_id;
4383
4384 /* Allocate vpe_id */
4385 vpe_id = its_vpe_id_alloc();
4386 if (vpe_id < 0)
4387 return vpe_id;
4388
4389 /* Allocate VPT */
4390 vpt_page = its_allocate_pending_table(GFP_KERNEL);
4391 if (!vpt_page) {
4392 its_vpe_id_free(vpe_id);
4393 return -ENOMEM;
4394 }
4395
4396 if (!its_alloc_vpe_table(vpe_id)) {
4397 its_vpe_id_free(vpe_id);
Nianyao Tang34f8eb92019-07-26 17:32:57 +08004398 its_free_pending_table(vpt_page);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004399 return -ENOMEM;
4400 }
4401
Marc Zyngierf3a059212020-03-04 20:33:10 +00004402 raw_spin_lock_init(&vpe->vpe_lock);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004403 vpe->vpe_id = vpe_id;
4404 vpe->vpt_page = vpt_page;
Marc Zyngier64edfaa2019-12-24 11:10:29 +00004405 if (gic_rdists->has_rvpeid)
4406 atomic_set(&vpe->vmapp_count, 0);
4407 else
4408 vpe->vpe_proxy_event = -1;
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004409
4410 return 0;
4411}
4412
4413static void its_vpe_teardown(struct its_vpe *vpe)
4414{
Marc Zyngier20b3d542016-12-20 15:23:22 +00004415 its_vpe_db_proxy_unmap(vpe);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004416 its_vpe_id_free(vpe->vpe_id);
4417 its_free_pending_table(vpe->vpt_page);
4418}
4419
4420static void its_vpe_irq_domain_free(struct irq_domain *domain,
4421 unsigned int virq,
4422 unsigned int nr_irqs)
4423{
4424 struct its_vm *vm = domain->host_data;
4425 int i;
4426
4427 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
4428
4429 for (i = 0; i < nr_irqs; i++) {
4430 struct irq_data *data = irq_domain_get_irq_data(domain,
4431 virq + i);
4432 struct its_vpe *vpe = irq_data_get_irq_chip_data(data);
4433
4434 BUG_ON(vm != vpe->its_vm);
4435
4436 clear_bit(data->hwirq, vm->db_bitmap);
4437 its_vpe_teardown(vpe);
4438 irq_domain_reset_irq_data(data);
4439 }
4440
4441 if (bitmap_empty(vm->db_bitmap, vm->nr_db_lpis)) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004442 its_lpi_free(vm->db_bitmap, vm->db_lpi_base, vm->nr_db_lpis);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004443 its_free_prop_table(vm->vprop_page);
4444 }
4445}
4446
4447static int its_vpe_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
4448 unsigned int nr_irqs, void *args)
4449{
Marc Zyngier29c647f2019-12-24 11:10:32 +00004450 struct irq_chip *irqchip = &its_vpe_irq_chip;
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004451 struct its_vm *vm = args;
4452 unsigned long *bitmap;
4453 struct page *vprop_page;
4454 int base, nr_ids, i, err = 0;
4455
4456 BUG_ON(!vm);
4457
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004458 bitmap = its_lpi_alloc(roundup_pow_of_two(nr_irqs), &base, &nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004459 if (!bitmap)
4460 return -ENOMEM;
4461
4462 if (nr_ids < nr_irqs) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004463 its_lpi_free(bitmap, base, nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004464 return -ENOMEM;
4465 }
4466
4467 vprop_page = its_allocate_prop_table(GFP_KERNEL);
4468 if (!vprop_page) {
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004469 its_lpi_free(bitmap, base, nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004470 return -ENOMEM;
4471 }
4472
4473 vm->db_bitmap = bitmap;
4474 vm->db_lpi_base = base;
4475 vm->nr_db_lpis = nr_ids;
4476 vm->vprop_page = vprop_page;
4477
Marc Zyngier29c647f2019-12-24 11:10:32 +00004478 if (gic_rdists->has_rvpeid)
4479 irqchip = &its_vpe_4_1_irq_chip;
4480
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004481 for (i = 0; i < nr_irqs; i++) {
4482 vm->vpes[i]->vpe_db_lpi = base + i;
4483 err = its_vpe_init(vm->vpes[i]);
4484 if (err)
4485 break;
4486 err = its_irq_gic_domain_alloc(domain, virq + i,
4487 vm->vpes[i]->vpe_db_lpi);
4488 if (err)
4489 break;
4490 irq_domain_set_hwirq_and_chip(domain, virq + i, i,
Marc Zyngier29c647f2019-12-24 11:10:32 +00004491 irqchip, vm->vpes[i]);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004492 set_bit(i, bitmap);
4493 }
4494
4495 if (err) {
4496 if (i > 0)
4497 its_vpe_irq_domain_free(domain, virq, i - 1);
4498
Marc Zyngier38dd7c42018-05-27 17:03:03 +01004499 its_lpi_free(bitmap, base, nr_ids);
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004500 its_free_prop_table(vprop_page);
4501 }
4502
4503 return err;
4504}
4505
Thomas Gleixner72491642017-09-13 23:29:10 +02004506static int its_vpe_irq_domain_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004507 struct irq_data *d, bool reserve)
Marc Zyngiereb781922016-12-20 14:47:05 +00004508{
4509 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngier40619a22017-10-08 15:16:09 +01004510 struct its_node *its;
Marc Zyngiereb781922016-12-20 14:47:05 +00004511
Marc Zyngier009384b2020-03-04 20:33:23 +00004512 /*
4513 * If we use the list map, we issue VMAPP on demand... Unless
4514 * we're on a GICv4.1 and we eagerly map the VPE on all ITSs
4515 * so that VSGIs can work.
4516 */
4517 if (!gic_requires_eager_mapping())
Marc Zyngier6ef930f2017-11-07 10:04:38 +00004518 return 0;
Marc Zyngiereb781922016-12-20 14:47:05 +00004519
4520 /* Map the VPE to the first possible CPU */
4521 vpe->col_idx = cpumask_first(cpu_online_mask);
Marc Zyngier40619a22017-10-08 15:16:09 +01004522
4523 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00004524 if (!is_v4(its))
Marc Zyngier40619a22017-10-08 15:16:09 +01004525 continue;
4526
Marc Zyngier75fd9512017-10-08 18:46:39 +01004527 its_send_vmapp(its, vpe, true);
Marc Zyngier40619a22017-10-08 15:16:09 +01004528 its_send_vinvall(its, vpe);
4529 }
4530
Marc Zyngier44c4c252017-10-19 10:11:34 +01004531 irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
4532
Thomas Gleixner72491642017-09-13 23:29:10 +02004533 return 0;
Marc Zyngiereb781922016-12-20 14:47:05 +00004534}
4535
4536static void its_vpe_irq_domain_deactivate(struct irq_domain *domain,
4537 struct irq_data *d)
4538{
4539 struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
Marc Zyngier75fd9512017-10-08 18:46:39 +01004540 struct its_node *its;
Marc Zyngiereb781922016-12-20 14:47:05 +00004541
Marc Zyngier2247e1b2017-10-08 18:50:36 +01004542 /*
Marc Zyngier009384b2020-03-04 20:33:23 +00004543 * If we use the list map on GICv4.0, we unmap the VPE once no
4544 * VLPIs are associated with the VM.
Marc Zyngier2247e1b2017-10-08 18:50:36 +01004545 */
Marc Zyngier009384b2020-03-04 20:33:23 +00004546 if (!gic_requires_eager_mapping())
Marc Zyngier2247e1b2017-10-08 18:50:36 +01004547 return;
4548
Marc Zyngier75fd9512017-10-08 18:46:39 +01004549 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00004550 if (!is_v4(its))
Marc Zyngier75fd9512017-10-08 18:46:39 +01004551 continue;
4552
4553 its_send_vmapp(its, vpe, false);
4554 }
Marc Zyngiereb781922016-12-20 14:47:05 +00004555}
4556
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004557static const struct irq_domain_ops its_vpe_domain_ops = {
Marc Zyngier7d75bbb2016-12-20 13:55:54 +00004558 .alloc = its_vpe_irq_domain_alloc,
4559 .free = its_vpe_irq_domain_free,
Marc Zyngiereb781922016-12-20 14:47:05 +00004560 .activate = its_vpe_irq_domain_activate,
4561 .deactivate = its_vpe_irq_domain_deactivate,
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004562};
4563
Yun Wu4559fbb2015-03-06 16:37:50 +00004564static int its_force_quiescent(void __iomem *base)
4565{
4566 u32 count = 1000000; /* 1s */
4567 u32 val;
4568
4569 val = readl_relaxed(base + GITS_CTLR);
David Daney7611da82016-08-18 15:41:58 -07004570 /*
4571 * GIC architecture specification requires the ITS to be both
4572 * disabled and quiescent for writes to GITS_BASER<n> or
4573 * GITS_CBASER to not have UNPREDICTABLE results.
4574 */
4575 if ((val & GITS_CTLR_QUIESCENT) && !(val & GITS_CTLR_ENABLE))
Yun Wu4559fbb2015-03-06 16:37:50 +00004576 return 0;
4577
4578 /* Disable the generation of all interrupts to this ITS */
Marc Zyngierd51c4b42017-06-27 21:24:25 +01004579 val &= ~(GITS_CTLR_ENABLE | GITS_CTLR_ImDe);
Yun Wu4559fbb2015-03-06 16:37:50 +00004580 writel_relaxed(val, base + GITS_CTLR);
4581
4582 /* Poll GITS_CTLR and wait until ITS becomes quiescent */
4583 while (1) {
4584 val = readl_relaxed(base + GITS_CTLR);
4585 if (val & GITS_CTLR_QUIESCENT)
4586 return 0;
4587
4588 count--;
4589 if (!count)
4590 return -EBUSY;
4591
4592 cpu_relax();
4593 udelay(1);
4594 }
4595}
4596
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004597static bool __maybe_unused its_enable_quirk_cavium_22375(void *data)
Robert Richter94100972015-09-21 22:58:38 +02004598{
4599 struct its_node *its = data;
4600
Marc Zyngier576a8342019-11-08 16:58:00 +00004601 /* erratum 22375: only alloc 8MB table size (20 bits) */
4602 its->typer &= ~GITS_TYPER_DEVBITS;
4603 its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, 20 - 1);
Robert Richter94100972015-09-21 22:58:38 +02004604 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004605
4606 return true;
Robert Richter94100972015-09-21 22:58:38 +02004607}
4608
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004609static bool __maybe_unused its_enable_quirk_cavium_23144(void *data)
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02004610{
4611 struct its_node *its = data;
4612
4613 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004614
4615 return true;
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02004616}
4617
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004618static bool __maybe_unused its_enable_quirk_qdf2400_e0065(void *data)
Shanker Donthineni90922a22017-03-07 08:20:38 -06004619{
4620 struct its_node *its = data;
4621
4622 /* On QDF2400, the size of the ITE is 16Bytes */
Marc Zyngierffedbf02019-11-08 16:57:59 +00004623 its->typer &= ~GITS_TYPER_ITT_ENTRY_SIZE;
4624 its->typer |= FIELD_PREP(GITS_TYPER_ITT_ENTRY_SIZE, 16 - 1);
Ard Biesheuvel9d111d42017-10-17 17:55:55 +01004625
4626 return true;
Shanker Donthineni90922a22017-03-07 08:20:38 -06004627}
4628
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004629static u64 its_irq_get_msi_base_pre_its(struct its_device *its_dev)
4630{
4631 struct its_node *its = its_dev->its;
4632
4633 /*
4634 * The Socionext Synquacer SoC has a so-called 'pre-ITS',
4635 * which maps 32-bit writes targeted at a separate window of
4636 * size '4 << device_id_bits' onto writes to GITS_TRANSLATER
4637 * with device ID taken from bits [device_id_bits + 1:2] of
4638 * the window offset.
4639 */
4640 return its->pre_its_base + (its_dev->device_id << 2);
4641}
4642
4643static bool __maybe_unused its_enable_quirk_socionext_synquacer(void *data)
4644{
4645 struct its_node *its = data;
4646 u32 pre_its_window[2];
4647 u32 ids;
4648
4649 if (!fwnode_property_read_u32_array(its->fwnode_handle,
4650 "socionext,synquacer-pre-its",
4651 pre_its_window,
4652 ARRAY_SIZE(pre_its_window))) {
4653
4654 its->pre_its_base = pre_its_window[0];
4655 its->get_msi_base = its_irq_get_msi_base_pre_its;
4656
4657 ids = ilog2(pre_its_window[1]) - 2;
Marc Zyngier576a8342019-11-08 16:58:00 +00004658 if (device_ids(its) > ids) {
4659 its->typer &= ~GITS_TYPER_DEVBITS;
4660 its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, ids - 1);
4661 }
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004662
4663 /* the pre-ITS breaks isolation, so disable MSI remapping */
4664 its->msi_domain_flags &= ~IRQ_DOMAIN_FLAG_MSI_REMAP;
4665 return true;
4666 }
4667 return false;
4668}
4669
Marc Zyngier5c9a8822017-07-28 21:20:37 +01004670static bool __maybe_unused its_enable_quirk_hip07_161600802(void *data)
4671{
4672 struct its_node *its = data;
4673
4674 /*
4675 * Hip07 insists on using the wrong address for the VLPI
4676 * page. Trick it into doing the right thing...
4677 */
4678 its->vlpi_redist_offset = SZ_128K;
4679 return true;
Marc Zyngiercc2d3212014-11-24 14:35:11 +00004680}
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004681
Robert Richter67510cc2015-09-21 22:58:37 +02004682static const struct gic_quirk its_quirks[] = {
Robert Richter94100972015-09-21 22:58:38 +02004683#ifdef CONFIG_CAVIUM_ERRATUM_22375
4684 {
4685 .desc = "ITS: Cavium errata 22375, 24313",
4686 .iidr = 0xa100034c, /* ThunderX pass 1.x */
4687 .mask = 0xffff0fff,
4688 .init = its_enable_quirk_cavium_22375,
4689 },
4690#endif
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +02004691#ifdef CONFIG_CAVIUM_ERRATUM_23144
4692 {
4693 .desc = "ITS: Cavium erratum 23144",
4694 .iidr = 0xa100034c, /* ThunderX pass 1.x */
4695 .mask = 0xffff0fff,
4696 .init = its_enable_quirk_cavium_23144,
4697 },
4698#endif
Shanker Donthineni90922a22017-03-07 08:20:38 -06004699#ifdef CONFIG_QCOM_QDF2400_ERRATUM_0065
4700 {
4701 .desc = "ITS: QDF2400 erratum 0065",
4702 .iidr = 0x00001070, /* QDF2400 ITS rev 1.x */
4703 .mask = 0xffffffff,
4704 .init = its_enable_quirk_qdf2400_e0065,
4705 },
4706#endif
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004707#ifdef CONFIG_SOCIONEXT_SYNQUACER_PREITS
4708 {
4709 /*
4710 * The Socionext Synquacer SoC incorporates ARM's own GIC-500
4711 * implementation, but with a 'pre-ITS' added that requires
4712 * special handling in software.
4713 */
4714 .desc = "ITS: Socionext Synquacer pre-ITS",
4715 .iidr = 0x0001143b,
4716 .mask = 0xffffffff,
4717 .init = its_enable_quirk_socionext_synquacer,
4718 },
4719#endif
Marc Zyngier5c9a8822017-07-28 21:20:37 +01004720#ifdef CONFIG_HISILICON_ERRATUM_161600802
4721 {
4722 .desc = "ITS: Hip07 erratum 161600802",
4723 .iidr = 0x00000004,
4724 .mask = 0xffffffff,
4725 .init = its_enable_quirk_hip07_161600802,
4726 },
4727#endif
Robert Richter67510cc2015-09-21 22:58:37 +02004728 {
4729 }
4730};
4731
4732static void its_enable_quirks(struct its_node *its)
4733{
4734 u32 iidr = readl_relaxed(its->base + GITS_IIDR);
4735
4736 gic_enable_quirks(iidr, its_quirks, its);
4737}
4738
Derek Basehoredba0bc72018-02-28 21:48:18 -08004739static int its_save_disable(void)
4740{
4741 struct its_node *its;
4742 int err = 0;
4743
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004744 raw_spin_lock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004745 list_for_each_entry(its, &its_nodes, entry) {
4746 void __iomem *base;
4747
4748 if (!(its->flags & ITS_FLAGS_SAVE_SUSPEND_STATE))
4749 continue;
4750
4751 base = its->base;
4752 its->ctlr_save = readl_relaxed(base + GITS_CTLR);
4753 err = its_force_quiescent(base);
4754 if (err) {
4755 pr_err("ITS@%pa: failed to quiesce: %d\n",
4756 &its->phys_base, err);
4757 writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4758 goto err;
4759 }
4760
4761 its->cbaser_save = gits_read_cbaser(base + GITS_CBASER);
4762 }
4763
4764err:
4765 if (err) {
4766 list_for_each_entry_continue_reverse(its, &its_nodes, entry) {
4767 void __iomem *base;
4768
4769 if (!(its->flags & ITS_FLAGS_SAVE_SUSPEND_STATE))
4770 continue;
4771
4772 base = its->base;
4773 writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4774 }
4775 }
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004776 raw_spin_unlock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004777
4778 return err;
4779}
4780
4781static void its_restore_enable(void)
4782{
4783 struct its_node *its;
4784 int ret;
4785
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004786 raw_spin_lock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004787 list_for_each_entry(its, &its_nodes, entry) {
4788 void __iomem *base;
4789 int i;
4790
4791 if (!(its->flags & ITS_FLAGS_SAVE_SUSPEND_STATE))
4792 continue;
4793
4794 base = its->base;
4795
4796 /*
4797 * Make sure that the ITS is disabled. If it fails to quiesce,
4798 * don't restore it since writing to CBASER or BASER<n>
4799 * registers is undefined according to the GIC v3 ITS
4800 * Specification.
4801 */
4802 ret = its_force_quiescent(base);
4803 if (ret) {
4804 pr_err("ITS@%pa: failed to quiesce on resume: %d\n",
4805 &its->phys_base, ret);
4806 continue;
4807 }
4808
4809 gits_write_cbaser(its->cbaser_save, base + GITS_CBASER);
4810
4811 /*
4812 * Writing CBASER resets CREADR to 0, so make CWRITER and
4813 * cmd_write line up with it.
4814 */
4815 its->cmd_write = its->cmd_base;
4816 gits_write_cwriter(0, base + GITS_CWRITER);
4817
4818 /* Restore GITS_BASER from the value cache. */
4819 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
4820 struct its_baser *baser = &its->tables[i];
4821
4822 if (!(baser->val & GITS_BASER_VALID))
4823 continue;
4824
4825 its_write_baser(its, baser, baser->val);
4826 }
4827 writel_relaxed(its->ctlr_save, base + GITS_CTLR);
Derek Basehore920181c2018-02-28 21:48:20 -08004828
4829 /*
4830 * Reinit the collection if it's stored in the ITS. This is
4831 * indicated by the col_id being less than the HCC field.
4832 * CID < HCC as specified in the GIC v3 Documentation.
4833 */
4834 if (its->collections[smp_processor_id()].col_id <
4835 GITS_TYPER_HCC(gic_read_typer(base + GITS_TYPER)))
4836 its_cpu_init_collection(its);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004837 }
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02004838 raw_spin_unlock(&its_lock);
Derek Basehoredba0bc72018-02-28 21:48:18 -08004839}
4840
4841static struct syscore_ops its_syscore_ops = {
4842 .suspend = its_save_disable,
4843 .resume = its_restore_enable,
4844};
4845
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004846static int its_init_domain(struct fwnode_handle *handle, struct its_node *its)
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02004847{
4848 struct irq_domain *inner_domain;
4849 struct msi_domain_info *info;
4850
4851 info = kzalloc(sizeof(*info), GFP_KERNEL);
4852 if (!info)
4853 return -ENOMEM;
4854
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004855 inner_domain = irq_domain_create_tree(handle, &its_domain_ops, its);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02004856 if (!inner_domain) {
4857 kfree(info);
4858 return -ENOMEM;
4859 }
4860
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004861 inner_domain->parent = its_parent;
Marc Zyngier96f0d932017-06-22 11:42:50 +01004862 irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
Ard Biesheuvel558b0162017-10-17 17:55:56 +01004863 inner_domain->flags |= its->msi_domain_flags;
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02004864 info->ops = &its_msi_domain_ops;
4865 info->data = its;
4866 inner_domain->host_data = info;
4867
4868 return 0;
4869}
4870
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004871static int its_init_vpe_domain(void)
4872{
Marc Zyngier20b3d542016-12-20 15:23:22 +00004873 struct its_node *its;
4874 u32 devid;
4875 int entries;
4876
4877 if (gic_rdists->has_direct_lpi) {
4878 pr_info("ITS: Using DirectLPI for VPE invalidation\n");
4879 return 0;
4880 }
4881
4882 /* Any ITS will do, even if not v4 */
4883 its = list_first_entry(&its_nodes, struct its_node, entry);
4884
4885 entries = roundup_pow_of_two(nr_cpu_ids);
Kees Cook6396bb22018-06-12 14:03:40 -07004886 vpe_proxy.vpes = kcalloc(entries, sizeof(*vpe_proxy.vpes),
Marc Zyngier20b3d542016-12-20 15:23:22 +00004887 GFP_KERNEL);
4888 if (!vpe_proxy.vpes) {
4889 pr_err("ITS: Can't allocate GICv4 proxy device array\n");
4890 return -ENOMEM;
4891 }
4892
4893 /* Use the last possible DevID */
Marc Zyngier576a8342019-11-08 16:58:00 +00004894 devid = GENMASK(device_ids(its) - 1, 0);
Marc Zyngier20b3d542016-12-20 15:23:22 +00004895 vpe_proxy.dev = its_create_device(its, devid, entries, false);
4896 if (!vpe_proxy.dev) {
4897 kfree(vpe_proxy.vpes);
4898 pr_err("ITS: Can't allocate GICv4 proxy device\n");
4899 return -ENOMEM;
4900 }
4901
Shanker Donthinenic427a472017-09-23 13:50:19 -05004902 BUG_ON(entries > vpe_proxy.dev->nr_ites);
Marc Zyngier20b3d542016-12-20 15:23:22 +00004903
4904 raw_spin_lock_init(&vpe_proxy.lock);
4905 vpe_proxy.next_victim = 0;
4906 pr_info("ITS: Allocated DevID %x as GICv4 proxy device (%d slots)\n",
4907 devid, vpe_proxy.dev->nr_ites);
4908
Marc Zyngier8fff27a2016-12-20 13:41:55 +00004909 return 0;
4910}
4911
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004912static int __init its_compute_its_list_map(struct resource *res,
4913 void __iomem *its_base)
4914{
4915 int its_number;
4916 u32 ctlr;
4917
4918 /*
4919 * This is assumed to be done early enough that we're
4920 * guaranteed to be single-threaded, hence no
4921 * locking. Should this change, we should address
4922 * this.
4923 */
Marc Zyngierab604912017-10-08 18:48:06 +01004924 its_number = find_first_zero_bit(&its_list_map, GICv4_ITS_LIST_MAX);
4925 if (its_number >= GICv4_ITS_LIST_MAX) {
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004926 pr_err("ITS@%pa: No ITSList entry available!\n",
4927 &res->start);
4928 return -EINVAL;
4929 }
4930
4931 ctlr = readl_relaxed(its_base + GITS_CTLR);
4932 ctlr &= ~GITS_CTLR_ITS_NUMBER;
4933 ctlr |= its_number << GITS_CTLR_ITS_NUMBER_SHIFT;
4934 writel_relaxed(ctlr, its_base + GITS_CTLR);
4935 ctlr = readl_relaxed(its_base + GITS_CTLR);
4936 if ((ctlr & GITS_CTLR_ITS_NUMBER) != (its_number << GITS_CTLR_ITS_NUMBER_SHIFT)) {
4937 its_number = ctlr & GITS_CTLR_ITS_NUMBER;
4938 its_number >>= GITS_CTLR_ITS_NUMBER_SHIFT;
4939 }
4940
4941 if (test_and_set_bit(its_number, &its_list_map)) {
4942 pr_err("ITS@%pa: Duplicate ITSList entry %d\n",
4943 &res->start, its_number);
4944 return -EINVAL;
4945 }
4946
4947 return its_number;
4948}
4949
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004950static int __init its_probe_one(struct resource *res,
4951 struct fwnode_handle *handle, int numa_node)
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004952{
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004953 struct its_node *its;
4954 void __iomem *its_base;
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004955 u32 val, ctlr;
4956 u64 baser, tmp, typer;
Shanker Donthineni539d3782019-01-14 09:50:19 +00004957 struct page *page;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004958 int err;
4959
Marc Zyngier5e46a482020-03-04 20:33:14 +00004960 its_base = ioremap(res->start, SZ_64K);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004961 if (!its_base) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004962 pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004963 return -ENOMEM;
4964 }
4965
4966 val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
4967 if (val != 0x30 && val != 0x40) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004968 pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004969 err = -ENODEV;
4970 goto out_unmap;
4971 }
4972
Yun Wu4559fbb2015-03-06 16:37:50 +00004973 err = its_force_quiescent(its_base);
4974 if (err) {
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004975 pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start);
Yun Wu4559fbb2015-03-06 16:37:50 +00004976 goto out_unmap;
4977 }
4978
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004979 pr_info("ITS %pR\n", res);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004980
4981 its = kzalloc(sizeof(*its), GFP_KERNEL);
4982 if (!its) {
4983 err = -ENOMEM;
4984 goto out_unmap;
4985 }
4986
4987 raw_spin_lock_init(&its->lock);
Marc Zyngier9791ec72019-01-29 10:02:33 +00004988 mutex_init(&its->dev_alloc_lock);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004989 INIT_LIST_HEAD(&its->entry);
4990 INIT_LIST_HEAD(&its->its_device_list);
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004991 typer = gic_read_typer(its_base + GITS_TYPER);
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00004992 its->typer = typer;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00004993 its->base = its_base;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02004994 its->phys_base = res->start;
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00004995 if (is_v4(its)) {
Marc Zyngier3dfa5762016-12-19 17:25:54 +00004996 if (!(typer & GITS_TYPER_VMOVP)) {
4997 err = its_compute_its_list_map(res, its_base);
4998 if (err < 0)
4999 goto out_free_its;
5000
Marc Zyngierdebf6d02017-10-08 18:44:42 +01005001 its->list_nr = err;
5002
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005003 pr_info("ITS@%pa: Using ITS number %d\n",
5004 &res->start, err);
5005 } else {
5006 pr_info("ITS@%pa: Single VMOVP capable\n", &res->start);
5007 }
Marc Zyngier5e516842019-12-24 11:10:28 +00005008
5009 if (is_v4_1(its)) {
5010 u32 svpet = FIELD_GET(GITS_TYPER_SVPET, typer);
Marc Zyngier5e46a482020-03-04 20:33:14 +00005011
5012 its->sgir_base = ioremap(res->start + SZ_128K, SZ_64K);
5013 if (!its->sgir_base) {
5014 err = -ENOMEM;
5015 goto out_free_its;
5016 }
5017
Marc Zyngier5e516842019-12-24 11:10:28 +00005018 its->mpidr = readl_relaxed(its_base + GITS_MPIDR);
5019
5020 pr_info("ITS@%pa: Using GICv4.1 mode %08x %08x\n",
5021 &res->start, its->mpidr, svpet);
5022 }
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005023 }
5024
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005025 its->numa_node = numa_node;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005026
Shanker Donthineni539d3782019-01-14 09:50:19 +00005027 page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
5028 get_order(ITS_CMD_QUEUE_SZ));
5029 if (!page) {
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005030 err = -ENOMEM;
Marc Zyngier5e46a482020-03-04 20:33:14 +00005031 goto out_unmap_sgir;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005032 }
Shanker Donthineni539d3782019-01-14 09:50:19 +00005033 its->cmd_base = (void *)page_address(page);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005034 its->cmd_write = its->cmd_base;
Ard Biesheuvel558b0162017-10-17 17:55:56 +01005035 its->fwnode_handle = handle;
5036 its->get_msi_base = its_irq_get_msi_base;
5037 its->msi_domain_flags = IRQ_DOMAIN_FLAG_MSI_REMAP;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005038
Robert Richter67510cc2015-09-21 22:58:37 +02005039 its_enable_quirks(its);
5040
Shanker Donthineni0e0b0f62016-06-06 18:17:31 -05005041 err = its_alloc_tables(its);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005042 if (err)
5043 goto out_free_cmd;
5044
5045 err = its_alloc_collections(its);
5046 if (err)
5047 goto out_free_tables;
5048
5049 baser = (virt_to_phys(its->cmd_base) |
Shanker Donthineni2fd632a2017-01-25 21:51:41 -06005050 GITS_CBASER_RaWaWb |
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005051 GITS_CBASER_InnerShareable |
5052 (ITS_CMD_QUEUE_SZ / SZ_4K - 1) |
5053 GITS_CBASER_VALID);
5054
Vladimir Murzin0968a612016-11-02 11:54:06 +00005055 gits_write_cbaser(baser, its->base + GITS_CBASER);
5056 tmp = gits_read_cbaser(its->base + GITS_CBASER);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005057
Marc Zyngier4ad3e362015-03-27 14:15:04 +00005058 if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
Marc Zyngier241a3862015-03-27 14:15:05 +00005059 if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
5060 /*
5061 * The HW reports non-shareable, we must
5062 * remove the cacheability attributes as
5063 * well.
5064 */
5065 baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
5066 GITS_CBASER_CACHEABILITY_MASK);
5067 baser |= GITS_CBASER_nC;
Vladimir Murzin0968a612016-11-02 11:54:06 +00005068 gits_write_cbaser(baser, its->base + GITS_CBASER);
Marc Zyngier241a3862015-03-27 14:15:05 +00005069 }
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005070 pr_info("ITS: using cache flushing for cmd queue\n");
5071 its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
5072 }
5073
Vladimir Murzin0968a612016-11-02 11:54:06 +00005074 gits_write_cwriter(0, its->base + GITS_CWRITER);
Marc Zyngier3dfa5762016-12-19 17:25:54 +00005075 ctlr = readl_relaxed(its->base + GITS_CTLR);
Marc Zyngierd51c4b42017-06-27 21:24:25 +01005076 ctlr |= GITS_CTLR_ENABLE;
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00005077 if (is_v4(its))
Marc Zyngierd51c4b42017-06-27 21:24:25 +01005078 ctlr |= GITS_CTLR_ImDe;
5079 writel_relaxed(ctlr, its->base + GITS_CTLR);
Marc Zyngier241a3862015-03-27 14:15:05 +00005080
Derek Basehoredba0bc72018-02-28 21:48:18 -08005081 if (GITS_TYPER_HCC(typer))
5082 its->flags |= ITS_FLAGS_SAVE_SUSPEND_STATE;
5083
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005084 err = its_init_domain(handle, its);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02005085 if (err)
5086 goto out_free_tables;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005087
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02005088 raw_spin_lock(&its_lock);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005089 list_add(&its->entry, &its_nodes);
Sebastian Andrzej Siewiora8db7452018-07-18 17:42:04 +02005090 raw_spin_unlock(&its_lock);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005091
5092 return 0;
5093
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005094out_free_tables:
5095 its_free_tables(its);
5096out_free_cmd:
Robert Richter5bc13c22017-02-01 18:38:25 +01005097 free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ));
Marc Zyngier5e46a482020-03-04 20:33:14 +00005098out_unmap_sgir:
5099 if (its->sgir_base)
5100 iounmap(its->sgir_base);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005101out_free_its:
5102 kfree(its);
5103out_unmap:
5104 iounmap(its_base);
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005105 pr_err("ITS@%pa: failed probing (%d)\n", &res->start, err);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005106 return err;
5107}
5108
5109static bool gic_rdists_supports_plpis(void)
5110{
Marc Zyngier589ce5f2016-10-14 15:13:07 +01005111 return !!(gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005112}
5113
Shanker Donthineni6eb486b2018-03-21 20:58:49 -05005114static int redist_disable_lpis(void)
5115{
5116 void __iomem *rbase = gic_data_rdist_rd_base();
5117 u64 timeout = USEC_PER_SEC;
5118 u64 val;
5119
5120 if (!gic_rdists_supports_plpis()) {
5121 pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
5122 return -ENXIO;
5123 }
5124
5125 val = readl_relaxed(rbase + GICR_CTLR);
5126 if (!(val & GICR_CTLR_ENABLE_LPIS))
5127 return 0;
5128
Marc Zyngier11e37d32018-07-27 13:38:54 +01005129 /*
5130 * If coming via a CPU hotplug event, we don't need to disable
5131 * LPIs before trying to re-enable them. They are already
5132 * configured and all is well in the world.
Marc Zyngierc440a9d2018-07-27 15:40:13 +01005133 *
5134 * If running with preallocated tables, there is nothing to do.
Marc Zyngier11e37d32018-07-27 13:38:54 +01005135 */
Marc Zyngierc440a9d2018-07-27 15:40:13 +01005136 if (gic_data_rdist()->lpi_enabled ||
5137 (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED))
Marc Zyngier11e37d32018-07-27 13:38:54 +01005138 return 0;
5139
5140 /*
5141 * From that point on, we only try to do some damage control.
5142 */
5143 pr_warn("GICv3: CPU%d: Booted with LPIs enabled, memory probably corrupted\n",
Shanker Donthineni6eb486b2018-03-21 20:58:49 -05005144 smp_processor_id());
5145 add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
5146
5147 /* Disable LPIs */
5148 val &= ~GICR_CTLR_ENABLE_LPIS;
5149 writel_relaxed(val, rbase + GICR_CTLR);
5150
5151 /* Make sure any change to GICR_CTLR is observable by the GIC */
5152 dsb(sy);
5153
5154 /*
5155 * Software must observe RWP==0 after clearing GICR_CTLR.EnableLPIs
5156 * from 1 to 0 before programming GICR_PEND{PROP}BASER registers.
5157 * Error out if we time out waiting for RWP to clear.
5158 */
5159 while (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_RWP) {
5160 if (!timeout) {
5161 pr_err("CPU%d: Timeout while disabling LPIs\n",
5162 smp_processor_id());
5163 return -ETIMEDOUT;
5164 }
5165 udelay(1);
5166 timeout--;
5167 }
5168
5169 /*
5170 * After it has been written to 1, it is IMPLEMENTATION
5171 * DEFINED whether GICR_CTLR.EnableLPI becomes RES1 or can be
5172 * cleared to 0. Error out if clearing the bit failed.
5173 */
5174 if (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_ENABLE_LPIS) {
5175 pr_err("CPU%d: Failed to disable LPIs\n", smp_processor_id());
5176 return -EBUSY;
5177 }
5178
5179 return 0;
5180}
5181
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005182int its_cpu_init(void)
5183{
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005184 if (!list_empty(&its_nodes)) {
Shanker Donthineni6eb486b2018-03-21 20:58:49 -05005185 int ret;
5186
5187 ret = redist_disable_lpis();
5188 if (ret)
5189 return ret;
5190
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005191 its_cpu_init_lpis();
Derek Basehore920181c2018-02-28 21:48:20 -08005192 its_cpu_init_collections();
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005193 }
5194
5195 return 0;
5196}
5197
Arvind Yadav935bba72017-06-22 16:05:30 +05305198static const struct of_device_id its_device_id[] = {
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005199 { .compatible = "arm,gic-v3-its", },
5200 {},
5201};
5202
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005203static int __init its_of_probe(struct device_node *node)
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005204{
5205 struct device_node *np;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005206 struct resource res;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005207
5208 for (np = of_find_matching_node(node, its_device_id); np;
5209 np = of_find_matching_node(np, its_device_id)) {
Stephen Boyd95a25622018-02-01 09:03:29 -08005210 if (!of_device_is_available(np))
5211 continue;
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02005212 if (!of_property_read_bool(np, "msi-controller")) {
Rob Herringe81f54c2017-07-18 16:43:10 -05005213 pr_warn("%pOF: no msi-controller property, ITS ignored\n",
5214 np);
Tomasz Nowickid14ae5e2016-09-12 20:32:23 +02005215 continue;
5216 }
5217
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005218 if (of_address_to_resource(np, 0, &res)) {
Rob Herringe81f54c2017-07-18 16:43:10 -05005219 pr_warn("%pOF: no regs?\n", np);
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005220 continue;
5221 }
5222
5223 its_probe_one(&res, &np->fwnode, of_node_to_nid(np));
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005224 }
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005225 return 0;
5226}
5227
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005228#ifdef CONFIG_ACPI
5229
5230#define ACPI_GICV3_ITS_MEM_SIZE (SZ_128K)
5231
Robert Richterd1ce2632017-07-12 15:25:09 +02005232#ifdef CONFIG_ACPI_NUMA
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305233struct its_srat_map {
5234 /* numa node id */
5235 u32 numa_node;
5236 /* GIC ITS ID */
5237 u32 its_id;
5238};
5239
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005240static struct its_srat_map *its_srat_maps __initdata;
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305241static int its_in_srat __initdata;
5242
5243static int __init acpi_get_its_numa_node(u32 its_id)
5244{
5245 int i;
5246
5247 for (i = 0; i < its_in_srat; i++) {
5248 if (its_id == its_srat_maps[i].its_id)
5249 return its_srat_maps[i].numa_node;
5250 }
5251 return NUMA_NO_NODE;
5252}
5253
Keith Busch60574d12019-03-11 14:55:57 -06005254static int __init gic_acpi_match_srat_its(union acpi_subtable_headers *header,
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005255 const unsigned long end)
5256{
5257 return 0;
5258}
5259
Keith Busch60574d12019-03-11 14:55:57 -06005260static int __init gic_acpi_parse_srat_its(union acpi_subtable_headers *header,
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305261 const unsigned long end)
5262{
5263 int node;
5264 struct acpi_srat_gic_its_affinity *its_affinity;
5265
5266 its_affinity = (struct acpi_srat_gic_its_affinity *)header;
5267 if (!its_affinity)
5268 return -EINVAL;
5269
5270 if (its_affinity->header.length < sizeof(*its_affinity)) {
5271 pr_err("SRAT: Invalid header length %d in ITS affinity\n",
5272 its_affinity->header.length);
5273 return -EINVAL;
5274 }
5275
Jonathan Cameron95ac5bf2020-08-18 22:24:30 +08005276 /*
5277 * Note that in theory a new proximity node could be created by this
5278 * entry as it is an SRAT resource allocation structure.
5279 * We do not currently support doing so.
5280 */
5281 node = pxm_to_node(its_affinity->proximity_domain);
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305282
5283 if (node == NUMA_NO_NODE || node >= MAX_NUMNODES) {
5284 pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node);
5285 return 0;
5286 }
5287
5288 its_srat_maps[its_in_srat].numa_node = node;
5289 its_srat_maps[its_in_srat].its_id = its_affinity->its_id;
5290 its_in_srat++;
5291 pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n",
5292 its_affinity->proximity_domain, its_affinity->its_id, node);
5293
5294 return 0;
5295}
5296
5297static void __init acpi_table_parse_srat_its(void)
5298{
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005299 int count;
5300
5301 count = acpi_table_parse_entries(ACPI_SIG_SRAT,
5302 sizeof(struct acpi_table_srat),
5303 ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
5304 gic_acpi_match_srat_its, 0);
5305 if (count <= 0)
5306 return;
5307
Kees Cook6da2ec52018-06-12 13:55:00 -07005308 its_srat_maps = kmalloc_array(count, sizeof(struct its_srat_map),
5309 GFP_KERNEL);
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005310 if (!its_srat_maps) {
5311 pr_warn("SRAT: Failed to allocate memory for its_srat_maps!\n");
5312 return;
5313 }
5314
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305315 acpi_table_parse_entries(ACPI_SIG_SRAT,
5316 sizeof(struct acpi_table_srat),
5317 ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
5318 gic_acpi_parse_srat_its, 0);
5319}
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005320
5321/* free the its_srat_maps after ITS probing */
5322static void __init acpi_its_srat_maps_free(void)
5323{
5324 kfree(its_srat_maps);
5325}
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305326#else
5327static void __init acpi_table_parse_srat_its(void) { }
5328static int __init acpi_get_its_numa_node(u32 its_id) { return NUMA_NO_NODE; }
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005329static void __init acpi_its_srat_maps_free(void) { }
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305330#endif
5331
Keith Busch60574d12019-03-11 14:55:57 -06005332static int __init gic_acpi_parse_madt_its(union acpi_subtable_headers *header,
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005333 const unsigned long end)
5334{
5335 struct acpi_madt_generic_translator *its_entry;
5336 struct fwnode_handle *dom_handle;
5337 struct resource res;
5338 int err;
5339
5340 its_entry = (struct acpi_madt_generic_translator *)header;
5341 memset(&res, 0, sizeof(res));
5342 res.start = its_entry->base_address;
5343 res.end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1;
5344 res.flags = IORESOURCE_MEM;
5345
Marc Zyngier5778cc72019-07-31 16:13:42 +01005346 dom_handle = irq_domain_alloc_fwnode(&res.start);
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005347 if (!dom_handle) {
5348 pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n",
5349 &res.start);
5350 return -ENOMEM;
5351 }
5352
Shameer Kolothum8b4282e2018-02-13 15:20:50 +00005353 err = iort_register_domain_token(its_entry->translation_id, res.start,
5354 dom_handle);
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005355 if (err) {
5356 pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n",
5357 &res.start, its_entry->translation_id);
5358 goto dom_err;
5359 }
5360
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305361 err = its_probe_one(&res, dom_handle,
5362 acpi_get_its_numa_node(its_entry->translation_id));
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005363 if (!err)
5364 return 0;
5365
5366 iort_deregister_domain_token(its_entry->translation_id);
5367dom_err:
5368 irq_domain_free_fwnode(dom_handle);
5369 return err;
5370}
5371
5372static void __init its_acpi_probe(void)
5373{
Ganapatrao Kulkarnidbd2b822017-06-22 11:40:12 +05305374 acpi_table_parse_srat_its();
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005375 acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
5376 gic_acpi_parse_madt_its, 0);
Hanjun Guofdf6e7a2017-07-26 18:15:49 +08005377 acpi_its_srat_maps_free();
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005378}
5379#else
5380static void __init its_acpi_probe(void) { }
5381#endif
5382
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005383int __init its_init(struct fwnode_handle *handle, struct rdists *rdists,
5384 struct irq_domain *parent_domain)
5385{
5386 struct device_node *of_node;
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005387 struct its_node *its;
5388 bool has_v4 = false;
Marc Zyngier3c407062020-03-04 20:33:13 +00005389 bool has_v4_1 = false;
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005390 int err;
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005391
Marc Zyngier5e516842019-12-24 11:10:28 +00005392 gic_rdists = rdists;
5393
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02005394 its_parent = parent_domain;
5395 of_node = to_of_node(handle);
5396 if (of_node)
5397 its_of_probe(of_node);
5398 else
Tomasz Nowicki3f010cf2016-09-12 20:32:25 +02005399 its_acpi_probe();
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005400
5401 if (list_empty(&its_nodes)) {
5402 pr_warn("ITS: No ITS available, not enabling LPIs\n");
5403 return -ENXIO;
5404 }
5405
Marc Zyngier11e37d32018-07-27 13:38:54 +01005406 err = allocate_lpi_tables();
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005407 if (err)
5408 return err;
5409
Marc Zyngier3c407062020-03-04 20:33:13 +00005410 list_for_each_entry(its, &its_nodes, entry) {
Marc Zyngier0dd57fe2019-11-08 16:57:58 +00005411 has_v4 |= is_v4(its);
Marc Zyngier3c407062020-03-04 20:33:13 +00005412 has_v4_1 |= is_v4_1(its);
5413 }
5414
5415 /* Don't bother with inconsistent systems */
5416 if (WARN_ON(!has_v4_1 && rdists->has_rvpeid))
5417 rdists->has_rvpeid = false;
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005418
5419 if (has_v4 & rdists->has_vlpis) {
Marc Zyngier166cba72020-03-04 20:33:15 +00005420 const struct irq_domain_ops *sgi_ops;
5421
5422 if (has_v4_1)
5423 sgi_ops = &its_sgi_domain_ops;
5424 else
5425 sgi_ops = NULL;
5426
Marc Zyngier3d63cb52016-12-20 15:31:54 +00005427 if (its_init_vpe_domain() ||
Marc Zyngier166cba72020-03-04 20:33:15 +00005428 its_init_v4(parent_domain, &its_vpe_domain_ops, sgi_ops)) {
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005429 rdists->has_vlpis = false;
5430 pr_err("ITS: Disabling GICv4 support\n");
5431 }
5432 }
5433
Derek Basehoredba0bc72018-02-28 21:48:18 -08005434 register_syscore_ops(&its_syscore_ops);
5435
Marc Zyngier8fff27a2016-12-20 13:41:55 +00005436 return 0;
Marc Zyngier4c21f3c2014-11-24 14:35:17 +00005437}