blob: b8cfc9d5f1a253f1bd031c9a3d3698f5984c1671 [file] [log] [blame]
Fabio Estevamc01faac2018-05-21 23:53:30 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-sdma.c
4//
5// This file contains a driver for the Freescale Smart DMA engine
6//
7// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8//
9// Based on code from Freescale:
10//
11// Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
Sascha Hauer1ec1e822010-09-30 13:56:34 +000012
13#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020014#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080015#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000016#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080017#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000018#include <linux/mm.h>
19#include <linux/interrupt.h>
20#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080021#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/sched.h>
23#include <linux/semaphore.h>
24#include <linux/spinlock.h>
25#include <linux/device.h>
26#include <linux/dma-mapping.h>
27#include <linux/firmware.h>
28#include <linux/slab.h>
29#include <linux/platform_device.h>
30#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080031#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080032#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080033#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080034#include <linux/of_dma.h>
Lucas Stachb8603d22018-11-06 03:40:33 +000035#include <linux/workqueue.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000036
37#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020038#include <linux/platform_data/dma-imx-sdma.h>
39#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080040#include <linux/regmap.h>
41#include <linux/mfd/syscon.h>
42#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000043
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000044#include "dmaengine.h"
Robin Gong57b772b2018-06-20 00:57:00 +080045#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800127 * p_2_p watermark_level description
128 * Bits Name Description
129 * 0-7 Lower WML Lower watermark level
130 * 8 PS 1: Pad Swallowing
131 * 0: No Pad Swallowing
132 * 9 PA 1: Pad Adding
133 * 0: No Pad Adding
134 * 10 SPDIF If this bit is set both source
135 * and destination are on SPBA
136 * 11 Source Bit(SP) 1: Source on SPBA
137 * 0: Source on AIPS
138 * 12 Destination Bit(DP) 1: Destination on SPBA
139 * 0: Destination on AIPS
140 * 13-15 --------- MUST BE 0
141 * 16-23 Higher WML HWML
142 * 24-27 N Total number of samples after
143 * which Pad adding/Swallowing
144 * must be done. It must be odd.
145 * 28 Lower WML Event(LWE) SDMA events reg to check for
146 * LWML event mask
147 * 0: LWE in EVENTS register
148 * 1: LWE in EVENTS2 register
149 * 29 Higher WML Event(HWE) SDMA events reg to check for
150 * HWML event mask
151 * 0: HWE in EVENTS register
152 * 1: HWE in EVENTS2 register
153 * 30 --------- MUST BE 0
154 * 31 CONT 1: Amount of samples to be
155 * transferred is unknown and
156 * script will keep on
157 * transferring samples as long as
158 * both events are detected and
159 * script must be manually stopped
160 * by the application
161 * 0: The amount of samples to be
162 * transferred is equal to the
163 * count field of mode word
164 */
165#define SDMA_WATERMARK_LEVEL_LWML 0xFF
166#define SDMA_WATERMARK_LEVEL_PS BIT(8)
167#define SDMA_WATERMARK_LEVEL_PA BIT(9)
168#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
169#define SDMA_WATERMARK_LEVEL_SP BIT(11)
170#define SDMA_WATERMARK_LEVEL_DP BIT(12)
171#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
172#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
173#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
174#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
175
Nicolin Chenf9d4a392017-09-14 11:46:43 -0700176#define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179
180#define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \
181 BIT(DMA_MEM_TO_DEV) | \
182 BIT(DMA_DEV_TO_DEV))
183
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800184/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000185 * Mode/Count of data node descriptors - IPCv2
186 */
187struct sdma_mode_count {
Robin Gong4a6b2e82018-07-24 01:46:10 +0800188#define SDMA_BD_MAX_CNT 0xffff
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000189 u32 count : 16; /* size of the buffer pointed by this BD */
190 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
Martin Kaisere4b75762016-08-08 22:45:58 +0200191 u32 command : 8; /* command mostly used for channel 0 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000192};
193
194/*
195 * Buffer descriptor
196 */
197struct sdma_buffer_descriptor {
198 struct sdma_mode_count mode;
199 u32 buffer_addr; /* address of the buffer described */
200 u32 ext_buffer_addr; /* extended buffer address */
201} __attribute__ ((packed));
202
203/**
204 * struct sdma_channel_control - Channel control Block
205 *
Robin Gong24ca3122018-07-04 18:06:42 +0800206 * @current_bd_ptr: current buffer descriptor processed
207 * @base_bd_ptr: first element of buffer descriptor array
208 * @unused: padding. The SDMA engine expects an array of 128 byte
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000209 * control blocks
210 */
211struct sdma_channel_control {
212 u32 current_bd_ptr;
213 u32 base_bd_ptr;
214 u32 unused[2];
215} __attribute__ ((packed));
216
217/**
218 * struct sdma_state_registers - SDMA context for a channel
219 *
220 * @pc: program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800221 * @unused1: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000222 * @t: test bit: status of arithmetic & test instruction
223 * @rpc: return program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800224 * @unused0: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000225 * @sf: source fault while loading data
226 * @spc: loop start program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800227 * @unused2: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000228 * @df: destination fault while storing data
229 * @epc: loop end program counter
230 * @lm: loop mode
231 */
232struct sdma_state_registers {
233 u32 pc :14;
234 u32 unused1: 1;
235 u32 t : 1;
236 u32 rpc :14;
237 u32 unused0: 1;
238 u32 sf : 1;
239 u32 spc :14;
240 u32 unused2: 1;
241 u32 df : 1;
242 u32 epc :14;
243 u32 lm : 2;
244} __attribute__ ((packed));
245
246/**
247 * struct sdma_context_data - sdma context specific to a channel
248 *
249 * @channel_state: channel state bits
250 * @gReg: general registers
251 * @mda: burst dma destination address register
252 * @msa: burst dma source address register
253 * @ms: burst dma status register
254 * @md: burst dma data register
255 * @pda: peripheral dma destination address register
256 * @psa: peripheral dma source address register
257 * @ps: peripheral dma status register
258 * @pd: peripheral dma data register
259 * @ca: CRC polynomial register
260 * @cs: CRC accumulator register
261 * @dda: dedicated core destination address register
262 * @dsa: dedicated core source address register
263 * @ds: dedicated core status register
264 * @dd: dedicated core data register
Robin Gong24ca3122018-07-04 18:06:42 +0800265 * @scratch0: 1st word of dedicated ram for context switch
266 * @scratch1: 2nd word of dedicated ram for context switch
267 * @scratch2: 3rd word of dedicated ram for context switch
268 * @scratch3: 4th word of dedicated ram for context switch
269 * @scratch4: 5th word of dedicated ram for context switch
270 * @scratch5: 6th word of dedicated ram for context switch
271 * @scratch6: 7th word of dedicated ram for context switch
272 * @scratch7: 8th word of dedicated ram for context switch
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273 */
274struct sdma_context_data {
275 struct sdma_state_registers channel_state;
276 u32 gReg[8];
277 u32 mda;
278 u32 msa;
279 u32 ms;
280 u32 md;
281 u32 pda;
282 u32 psa;
283 u32 ps;
284 u32 pd;
285 u32 ca;
286 u32 cs;
287 u32 dda;
288 u32 dsa;
289 u32 ds;
290 u32 dd;
291 u32 scratch0;
292 u32 scratch1;
293 u32 scratch2;
294 u32 scratch3;
295 u32 scratch4;
296 u32 scratch5;
297 u32 scratch6;
298 u32 scratch7;
299} __attribute__ ((packed));
300
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301
302struct sdma_engine;
303
304/**
Sascha Hauer76c33d22018-06-20 00:56:59 +0800305 * struct sdma_desc - descriptor structor for one transfer
Robin Gong24ca3122018-07-04 18:06:42 +0800306 * @vd: descriptor for virt dma
307 * @num_bd: number of descriptors currently handling
308 * @bd_phys: physical address of bd
309 * @buf_tail: ID of the buffer that was processed
310 * @buf_ptail: ID of the previous buffer that was processed
311 * @period_len: period length, used in cyclic.
312 * @chn_real_count: the real count updated from bd->mode.count
313 * @chn_count: the transfer count set
314 * @sdmac: sdma_channel pointer
315 * @bd: pointer of allocate bd
Sascha Hauer76c33d22018-06-20 00:56:59 +0800316 */
317struct sdma_desc {
Robin Gong57b772b2018-06-20 00:57:00 +0800318 struct virt_dma_desc vd;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800319 unsigned int num_bd;
320 dma_addr_t bd_phys;
321 unsigned int buf_tail;
322 unsigned int buf_ptail;
323 unsigned int period_len;
324 unsigned int chn_real_count;
325 unsigned int chn_count;
326 struct sdma_channel *sdmac;
327 struct sdma_buffer_descriptor *bd;
328};
329
330/**
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331 * struct sdma_channel - housekeeping for a SDMA channel
332 *
Robin Gong24ca3122018-07-04 18:06:42 +0800333 * @vc: virt_dma base structure
334 * @desc: sdma description including vd and other special member
335 * @sdma: pointer to the SDMA engine for this channel
336 * @channel: the channel number, matches dmaengine chan_id + 1
337 * @direction: transfer type. Needed for setting SDMA script
Lee Jonesd0c4a142020-07-14 12:15:40 +0100338 * @slave_config: Slave configuration
Robin Gong24ca3122018-07-04 18:06:42 +0800339 * @peripheral_type: Peripheral type. Needed for setting SDMA script
340 * @event_id0: aka dma request line
341 * @event_id1: for channels that use 2 events
342 * @word_size: peripheral access size
343 * @pc_from_device: script address for those device_2_memory
344 * @pc_to_device: script address for those memory_2_device
345 * @device_to_device: script address for those device_2_device
Robin Gong0f06c022018-07-24 01:46:11 +0800346 * @pc_to_pc: script address for those memory_2_memory
Robin Gong24ca3122018-07-04 18:06:42 +0800347 * @flags: loop mode or not
348 * @per_address: peripheral source or destination address in common case
349 * destination address in p_2_p case
350 * @per_address2: peripheral source address in p_2_p case
351 * @event_mask: event mask used in p_2_p script
352 * @watermark_level: value for gReg[7], some script will extend it from
353 * basic watermark such as p_2_p
354 * @shp_addr: value for gReg[6]
355 * @per_addr: value for gReg[2]
356 * @status: status of dma channel
Lee Jonesd0c4a142020-07-14 12:15:40 +0100357 * @context_loaded: ensure context is only loaded once
Robin Gong24ca3122018-07-04 18:06:42 +0800358 * @data: specific sdma interface structure
359 * @bd_pool: dma_pool for bd
Lee Jonesd0c4a142020-07-14 12:15:40 +0100360 * @terminate_worker: used to call back into terminate work function
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000361 */
362struct sdma_channel {
Robin Gong57b772b2018-06-20 00:57:00 +0800363 struct virt_dma_chan vc;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800364 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000365 struct sdma_engine *sdma;
366 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530367 enum dma_transfer_direction direction;
Vinod Koul107d0642018-10-25 15:15:28 +0100368 struct dma_slave_config slave_config;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000369 enum sdma_peripheral_type peripheral_type;
370 unsigned int event_id0;
371 unsigned int event_id1;
372 enum dma_slave_buswidth word_size;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000373 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800374 unsigned int device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800375 unsigned int pc_to_pc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000376 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800377 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800378 unsigned long event_mask[2];
379 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000380 u32 shp_addr, per_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000381 enum dma_status status;
Robin Gongad0d92d2019-01-08 12:00:16 +0000382 bool context_loaded;
Nicolin Chen0b351862014-06-16 11:32:29 +0800383 struct imx_dma_data data;
Lucas Stachb8603d22018-11-06 03:40:33 +0000384 struct work_struct terminate_worker;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000385};
386
Richard Zhao0bbc1412012-01-13 11:10:01 +0800387#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000388
389#define MAX_DMA_CHANNELS 32
390#define MXC_SDMA_DEFAULT_PRIORITY 1
391#define MXC_SDMA_MIN_PRIORITY 1
392#define MXC_SDMA_MAX_PRIORITY 7
393
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000394#define SDMA_FIRMWARE_MAGIC 0x414d4453
395
396/**
397 * struct sdma_firmware_header - Layout of the firmware image
398 *
Robin Gong24ca3122018-07-04 18:06:42 +0800399 * @magic: "SDMA"
400 * @version_major: increased whenever layout of struct
401 * sdma_script_start_addrs changes.
402 * @version_minor: firmware minor version (for binary compatible changes)
403 * @script_addrs_start: offset of struct sdma_script_start_addrs in this image
404 * @num_script_addrs: Number of script addresses in this image
405 * @ram_code_start: offset of SDMA ram image in this firmware image
406 * @ram_code_size: size of SDMA ram image
407 * @script_addrs: Stores the start address of the SDMA scripts
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000408 * (in SDMA memory space)
409 */
410struct sdma_firmware_header {
411 u32 magic;
412 u32 version_major;
413 u32 version_minor;
414 u32 script_addrs_start;
415 u32 num_script_addrs;
416 u32 ram_code_start;
417 u32 ram_code_size;
418};
419
Sascha Hauer17bba722013-08-20 10:04:31 +0200420struct sdma_driver_data {
421 int chnenbl0;
422 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200423 struct sdma_script_start_addrs *script_addrs;
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700424 bool check_ratio;
Shawn Guo62550cd2011-07-13 21:33:17 +0800425};
426
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000427struct sdma_engine {
428 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100429 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000430 struct sdma_channel channel[MAX_DMA_CHANNELS];
431 struct sdma_channel_control *channel_control;
432 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000433 struct sdma_context_data *context;
434 dma_addr_t context_phys;
435 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100436 struct clk *clk_ipg;
437 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800438 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800439 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000440 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200441 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800442 u32 spba_start_addr;
443 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530444 unsigned int irq;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800445 dma_addr_t bd0_phys;
446 struct sdma_buffer_descriptor *bd0;
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700447 /* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
448 bool clk_ratio;
Sascha Hauer17bba722013-08-20 10:04:31 +0200449};
450
Vinod Koul107d0642018-10-25 15:15:28 +0100451static int sdma_config_write(struct dma_chan *chan,
452 struct dma_slave_config *dmaengine_cfg,
453 enum dma_transfer_direction direction);
454
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300455static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200456 .chnenbl0 = SDMA_CHNENBL0_IMX31,
457 .num_events = 32,
458};
459
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200460static struct sdma_script_start_addrs sdma_script_imx25 = {
461 .ap_2_ap_addr = 729,
462 .uart_2_mcu_addr = 904,
463 .per_2_app_addr = 1255,
464 .mcu_2_app_addr = 834,
465 .uartsh_2_mcu_addr = 1120,
466 .per_2_shp_addr = 1329,
467 .mcu_2_shp_addr = 1048,
468 .ata_2_mcu_addr = 1560,
469 .mcu_2_ata_addr = 1479,
470 .app_2_per_addr = 1189,
471 .app_2_mcu_addr = 770,
472 .shp_2_per_addr = 1407,
473 .shp_2_mcu_addr = 979,
474};
475
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300476static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200477 .chnenbl0 = SDMA_CHNENBL0_IMX35,
478 .num_events = 48,
479 .script_addrs = &sdma_script_imx25,
480};
481
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300482static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200483 .chnenbl0 = SDMA_CHNENBL0_IMX35,
484 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000485};
486
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200487static struct sdma_script_start_addrs sdma_script_imx51 = {
488 .ap_2_ap_addr = 642,
489 .uart_2_mcu_addr = 817,
490 .mcu_2_app_addr = 747,
491 .mcu_2_shp_addr = 961,
492 .ata_2_mcu_addr = 1473,
493 .mcu_2_ata_addr = 1392,
494 .app_2_per_addr = 1033,
495 .app_2_mcu_addr = 683,
496 .shp_2_per_addr = 1251,
497 .shp_2_mcu_addr = 892,
498};
499
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300500static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200501 .chnenbl0 = SDMA_CHNENBL0_IMX35,
502 .num_events = 48,
503 .script_addrs = &sdma_script_imx51,
504};
505
506static struct sdma_script_start_addrs sdma_script_imx53 = {
507 .ap_2_ap_addr = 642,
508 .app_2_mcu_addr = 683,
509 .mcu_2_app_addr = 747,
510 .uart_2_mcu_addr = 817,
511 .shp_2_mcu_addr = 891,
512 .mcu_2_shp_addr = 960,
513 .uartsh_2_mcu_addr = 1032,
514 .spdif_2_mcu_addr = 1100,
515 .mcu_2_spdif_addr = 1134,
516 .firi_2_mcu_addr = 1193,
517 .mcu_2_firi_addr = 1290,
518};
519
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300520static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200521 .chnenbl0 = SDMA_CHNENBL0_IMX35,
522 .num_events = 48,
523 .script_addrs = &sdma_script_imx53,
524};
525
526static struct sdma_script_start_addrs sdma_script_imx6q = {
527 .ap_2_ap_addr = 642,
528 .uart_2_mcu_addr = 817,
529 .mcu_2_app_addr = 747,
530 .per_2_per_addr = 6331,
531 .uartsh_2_mcu_addr = 1032,
532 .mcu_2_shp_addr = 960,
533 .app_2_mcu_addr = 683,
534 .shp_2_mcu_addr = 891,
535 .spdif_2_mcu_addr = 1100,
536 .mcu_2_spdif_addr = 1134,
537};
538
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300539static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200540 .chnenbl0 = SDMA_CHNENBL0_IMX35,
541 .num_events = 48,
542 .script_addrs = &sdma_script_imx6q,
543};
544
Fabio Estevamb7d26482016-08-10 13:05:05 -0300545static struct sdma_script_start_addrs sdma_script_imx7d = {
546 .ap_2_ap_addr = 644,
547 .uart_2_mcu_addr = 819,
548 .mcu_2_app_addr = 749,
549 .uartsh_2_mcu_addr = 1034,
550 .mcu_2_shp_addr = 962,
551 .app_2_mcu_addr = 685,
552 .shp_2_mcu_addr = 893,
553 .spdif_2_mcu_addr = 1102,
554 .mcu_2_spdif_addr = 1136,
555};
556
557static struct sdma_driver_data sdma_imx7d = {
558 .chnenbl0 = SDMA_CHNENBL0_IMX35,
559 .num_events = 48,
560 .script_addrs = &sdma_script_imx7d,
561};
562
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700563static struct sdma_driver_data sdma_imx8mq = {
564 .chnenbl0 = SDMA_CHNENBL0_IMX35,
565 .num_events = 48,
566 .script_addrs = &sdma_script_imx7d,
567 .check_ratio = 1,
568};
569
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900570static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800571 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200572 .name = "imx25-sdma",
573 .driver_data = (unsigned long)&sdma_imx25,
574 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800575 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200576 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800577 }, {
578 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200579 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800580 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200581 .name = "imx51-sdma",
582 .driver_data = (unsigned long)&sdma_imx51,
583 }, {
584 .name = "imx53-sdma",
585 .driver_data = (unsigned long)&sdma_imx53,
586 }, {
587 .name = "imx6q-sdma",
588 .driver_data = (unsigned long)&sdma_imx6q,
589 }, {
Fabio Estevamb7d26482016-08-10 13:05:05 -0300590 .name = "imx7d-sdma",
591 .driver_data = (unsigned long)&sdma_imx7d,
592 }, {
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700593 .name = "imx8mq-sdma",
594 .driver_data = (unsigned long)&sdma_imx8mq,
595 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800596 /* sentinel */
597 }
598};
599MODULE_DEVICE_TABLE(platform, sdma_devtypes);
600
Shawn Guo580975d2011-07-14 08:35:48 +0800601static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200602 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
603 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
604 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200605 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200606 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100607 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Fabio Estevamb7d26482016-08-10 13:05:05 -0300608 { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700609 { .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, },
Shawn Guo580975d2011-07-14 08:35:48 +0800610 { /* sentinel */ }
611};
612MODULE_DEVICE_TABLE(of, sdma_dt_ids);
613
Richard Zhao0bbc1412012-01-13 11:10:01 +0800614#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
615#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
616#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000617#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
618
619static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
620{
Sascha Hauer17bba722013-08-20 10:04:31 +0200621 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000622 return chnenbl0 + event * 4;
623}
624
625static int sdma_config_ownership(struct sdma_channel *sdmac,
626 bool event_override, bool mcu_override, bool dsp_override)
627{
628 struct sdma_engine *sdma = sdmac->sdma;
629 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800630 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000631
632 if (event_override && mcu_override && dsp_override)
633 return -EINVAL;
634
Richard Zhaoc4b56852012-01-13 11:09:57 +0800635 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
636 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
637 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000638
639 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800640 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000641 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800642 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000643
644 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800645 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000646 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800647 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000648
649 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800650 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000651 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800652 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000653
Richard Zhaoc4b56852012-01-13 11:09:57 +0800654 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
655 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
656 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000657
658 return 0;
659}
660
Richard Zhaob9a591662012-01-13 11:09:56 +0800661static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
662{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800663 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800664}
665
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000666/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800667 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000668 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800669static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000670{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000671 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200672 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000673
Richard Zhao2ccaef02012-05-11 15:14:27 +0800674 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000675
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200676 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
677 reg, !(reg & 1), 1, 500);
678 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800679 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000680
Robin Gong855832e2015-02-15 10:00:35 +0800681 /* Set bits of CONFIG register with dynamic context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700682 reg = readl(sdma->regs + SDMA_H_CONFIG);
683 if ((reg & SDMA_H_CONFIG_CSM) == 0) {
684 reg |= SDMA_H_CONFIG_CSM;
685 writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
686 }
Robin Gong855832e2015-02-15 10:00:35 +0800687
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200688 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000689}
690
691static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
692 u32 address)
693{
Sascha Hauer76c33d22018-06-20 00:56:59 +0800694 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000695 void *buf_virt;
696 dma_addr_t buf_phys;
697 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800698 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200699
Andy Duanceaf5222019-01-11 14:29:49 +0000700 buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200701 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800702 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200703 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000704
Richard Zhao2ccaef02012-05-11 15:14:27 +0800705 spin_lock_irqsave(&sdma->channel_0_lock, flags);
706
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000707 bd0->mode.command = C0_SETPM;
Robin Gong3f93a4f2019-06-21 16:23:06 +0800708 bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000709 bd0->mode.count = size / 2;
710 bd0->buffer_addr = buf_phys;
711 bd0->ext_buffer_addr = address;
712
713 memcpy(buf_virt, buf, size);
714
Richard Zhao2ccaef02012-05-11 15:14:27 +0800715 ret = sdma_run_channel0(sdma);
716
717 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000718
Andy Duanceaf5222019-01-11 14:29:49 +0000719 dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000720
721 return ret;
722}
723
724static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
725{
726 struct sdma_engine *sdma = sdmac->sdma;
727 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800728 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000729 u32 chnenbl = chnenbl_ofs(sdma, event);
730
Richard Zhaoc4b56852012-01-13 11:09:57 +0800731 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800732 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800733 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000734}
735
736static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
737{
738 struct sdma_engine *sdma = sdmac->sdma;
739 int channel = sdmac->channel;
740 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800741 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000742
Richard Zhaoc4b56852012-01-13 11:09:57 +0800743 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800744 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800745 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000746}
747
Robin Gong57b772b2018-06-20 00:57:00 +0800748static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
749{
750 return container_of(t, struct sdma_desc, vd.tx);
751}
752
753static void sdma_start_desc(struct sdma_channel *sdmac)
754{
755 struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
756 struct sdma_desc *desc;
757 struct sdma_engine *sdma = sdmac->sdma;
758 int channel = sdmac->channel;
759
760 if (!vd) {
761 sdmac->desc = NULL;
762 return;
763 }
764 sdmac->desc = desc = to_sdma_desc(&vd->tx);
Sascha Hauer02939cd2019-12-16 11:53:28 +0100765
766 list_del(&vd->node);
Robin Gong57b772b2018-06-20 00:57:00 +0800767
768 sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
769 sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
770 sdma_enable_channel(sdma, sdmac->channel);
771}
772
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100773static void sdma_update_channel_loop(struct sdma_channel *sdmac)
774{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000775 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300776 int error = 0;
777 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000778
779 /*
780 * loop mode. Iterate over descriptors, re-setup them and
781 * call callback function.
782 */
Robin Gong57b772b2018-06-20 00:57:00 +0800783 while (sdmac->desc) {
Sascha Hauer76c33d22018-06-20 00:56:59 +0800784 struct sdma_desc *desc = sdmac->desc;
785
786 bd = &desc->bd[desc->buf_tail];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000787
788 if (bd->mode.status & BD_DONE)
789 break;
790
Nandor Han58818262016-08-08 15:38:26 +0300791 if (bd->mode.status & BD_RROR) {
792 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000793 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300794 error = -EIO;
795 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000796
Nandor Han58818262016-08-08 15:38:26 +0300797 /*
798 * We use bd->mode.count to calculate the residue, since contains
799 * the number of bytes present in the current buffer descriptor.
800 */
801
Sascha Hauer76c33d22018-06-20 00:56:59 +0800802 desc->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000803 bd->mode.status |= BD_DONE;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800804 bd->mode.count = desc->period_len;
805 desc->buf_ptail = desc->buf_tail;
806 desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
Nandor Han15f30f52016-08-08 15:38:25 +0300807
808 /*
809 * The callback is called from the interrupt context in order
810 * to reduce latency and to avoid the risk of altering the
811 * SDMA transaction status by the time the client tasklet is
812 * executed.
813 */
Robin Gong57b772b2018-06-20 00:57:00 +0800814 spin_unlock(&sdmac->vc.lock);
815 dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
816 spin_lock(&sdmac->vc.lock);
Nandor Han15f30f52016-08-08 15:38:25 +0300817
Nandor Han58818262016-08-08 15:38:26 +0300818 if (error)
819 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000820 }
821}
822
Robin Gong57b772b2018-06-20 00:57:00 +0800823static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000824{
Nandor Han15f30f52016-08-08 15:38:25 +0300825 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000826 struct sdma_buffer_descriptor *bd;
827 int i, error = 0;
828
Sascha Hauer76c33d22018-06-20 00:56:59 +0800829 sdmac->desc->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000830 /*
831 * non loop mode. Iterate over all descriptors, collect
832 * errors and call callback function
833 */
Sascha Hauer76c33d22018-06-20 00:56:59 +0800834 for (i = 0; i < sdmac->desc->num_bd; i++) {
835 bd = &sdmac->desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000836
837 if (bd->mode.status & (BD_DONE | BD_RROR))
838 error = -EIO;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800839 sdmac->desc->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000840 }
841
842 if (error)
843 sdmac->status = DMA_ERROR;
844 else
Vinod Koul409bff62013-10-16 14:07:06 +0530845 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000846}
847
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000848static irqreturn_t sdma_int_handler(int irq, void *dev_id)
849{
850 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800851 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000852
Richard Zhaoc4b56852012-01-13 11:09:57 +0800853 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
854 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200855 /* channel 0 is special and not handled here, see run_channel0() */
856 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000857
858 while (stat) {
859 int channel = fls(stat) - 1;
860 struct sdma_channel *sdmac = &sdma->channel[channel];
Robin Gong57b772b2018-06-20 00:57:00 +0800861 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000862
Robin Gong57b772b2018-06-20 00:57:00 +0800863 spin_lock(&sdmac->vc.lock);
864 desc = sdmac->desc;
865 if (desc) {
866 if (sdmac->flags & IMX_DMA_SG_LOOP) {
867 sdma_update_channel_loop(sdmac);
868 } else {
869 mxc_sdma_handle_channel_normal(sdmac);
870 vchan_cookie_complete(&desc->vd);
871 sdma_start_desc(sdmac);
872 }
873 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000874
Robin Gong57b772b2018-06-20 00:57:00 +0800875 spin_unlock(&sdmac->vc.lock);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800876 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000877 }
878
879 return IRQ_HANDLED;
880}
881
882/*
883 * sets the pc of SDMA script according to the peripheral type
884 */
885static void sdma_get_pc(struct sdma_channel *sdmac,
886 enum sdma_peripheral_type peripheral_type)
887{
888 struct sdma_engine *sdma = sdmac->sdma;
889 int per_2_emi = 0, emi_2_per = 0;
890 /*
891 * These are needed once we start to support transfers between
892 * two peripherals or memory-to-memory transfers
893 */
Robin Gong0f06c022018-07-24 01:46:11 +0800894 int per_2_per = 0, emi_2_emi = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000895
896 sdmac->pc_from_device = 0;
897 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800898 sdmac->device_to_device = 0;
Robin Gong0f06c022018-07-24 01:46:11 +0800899 sdmac->pc_to_pc = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000900
901 switch (peripheral_type) {
902 case IMX_DMATYPE_MEMORY:
Robin Gong0f06c022018-07-24 01:46:11 +0800903 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000904 break;
905 case IMX_DMATYPE_DSP:
906 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
907 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
908 break;
909 case IMX_DMATYPE_FIRI:
910 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
911 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
912 break;
913 case IMX_DMATYPE_UART:
914 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
915 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
916 break;
917 case IMX_DMATYPE_UART_SP:
918 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
919 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
920 break;
921 case IMX_DMATYPE_ATA:
922 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
923 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
924 break;
925 case IMX_DMATYPE_CSPI:
926 case IMX_DMATYPE_EXT:
927 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700928 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000929 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
930 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
931 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800932 case IMX_DMATYPE_SSI_DUAL:
933 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
934 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
935 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000936 case IMX_DMATYPE_SSI_SP:
937 case IMX_DMATYPE_MMC:
938 case IMX_DMATYPE_SDHC:
939 case IMX_DMATYPE_CSPI_SP:
940 case IMX_DMATYPE_ESAI:
941 case IMX_DMATYPE_MSHC_SP:
942 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
943 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
944 break;
945 case IMX_DMATYPE_ASRC:
946 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
947 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
948 per_2_per = sdma->script_addrs->per_2_per_addr;
949 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800950 case IMX_DMATYPE_ASRC_SP:
951 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
952 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
953 per_2_per = sdma->script_addrs->per_2_per_addr;
954 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000955 case IMX_DMATYPE_MSHC:
956 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
957 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
958 break;
959 case IMX_DMATYPE_CCM:
960 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
961 break;
962 case IMX_DMATYPE_SPDIF:
963 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
964 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
965 break;
966 case IMX_DMATYPE_IPU_MEMORY:
967 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
968 break;
969 default:
970 break;
971 }
972
973 sdmac->pc_from_device = per_2_emi;
974 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800975 sdmac->device_to_device = per_2_per;
Robin Gong0f06c022018-07-24 01:46:11 +0800976 sdmac->pc_to_pc = emi_2_emi;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000977}
978
979static int sdma_load_context(struct sdma_channel *sdmac)
980{
981 struct sdma_engine *sdma = sdmac->sdma;
982 int channel = sdmac->channel;
983 int load_address;
984 struct sdma_context_data *context = sdma->context;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800985 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000986 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800987 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000988
Robin Gongad0d92d2019-01-08 12:00:16 +0000989 if (sdmac->context_loaded)
990 return 0;
991
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800992 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000993 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800994 else if (sdmac->direction == DMA_DEV_TO_DEV)
995 load_address = sdmac->device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800996 else if (sdmac->direction == DMA_MEM_TO_MEM)
997 load_address = sdmac->pc_to_pc;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800998 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000999 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001000
1001 if (load_address < 0)
1002 return load_address;
1003
1004 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +08001005 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001006 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
1007 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +08001008 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
1009 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001010
Richard Zhao2ccaef02012-05-11 15:14:27 +08001011 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001012
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001013 memset(context, 0, sizeof(*context));
1014 context->channel_state.pc = load_address;
1015
1016 /* Send by context the event mask,base address for peripheral
1017 * and watermark level
1018 */
Richard Zhao0bbc1412012-01-13 11:10:01 +08001019 context->gReg[0] = sdmac->event_mask[1];
1020 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001021 context->gReg[2] = sdmac->per_addr;
1022 context->gReg[6] = sdmac->shp_addr;
1023 context->gReg[7] = sdmac->watermark_level;
1024
1025 bd0->mode.command = C0_SETDM;
Robin Gong3f93a4f2019-06-21 16:23:06 +08001026 bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001027 bd0->mode.count = sizeof(*context) / 4;
1028 bd0->buffer_addr = sdma->context_phys;
1029 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +08001030 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001031
Richard Zhao2ccaef02012-05-11 15:14:27 +08001032 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001033
Robin Gongad0d92d2019-01-08 12:00:16 +00001034 sdmac->context_loaded = true;
1035
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001036 return ret;
1037}
1038
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001039static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001040{
Robin Gong57b772b2018-06-20 00:57:00 +08001041 return container_of(chan, struct sdma_channel, vc.chan);
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001042}
1043
1044static int sdma_disable_channel(struct dma_chan *chan)
1045{
1046 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001047 struct sdma_engine *sdma = sdmac->sdma;
1048 int channel = sdmac->channel;
1049
Richard Zhao0bbc1412012-01-13 11:10:01 +08001050 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001051 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001052
1053 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001054}
Lucas Stachb8603d22018-11-06 03:40:33 +00001055static void sdma_channel_terminate_work(struct work_struct *work)
Jiada Wang7f3ff142017-03-16 23:12:09 -07001056{
Lucas Stachb8603d22018-11-06 03:40:33 +00001057 struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1058 terminate_worker);
Robin Gong57b772b2018-06-20 00:57:00 +08001059 unsigned long flags;
1060 LIST_HEAD(head);
1061
Jiada Wang7f3ff142017-03-16 23:12:09 -07001062 /*
1063 * According to NXP R&D team a delay of one BD SDMA cost time
1064 * (maximum is 1ms) should be added after disable of the channel
1065 * bit, to ensure SDMA core has really been stopped after SDMA
1066 * clients call .device_terminate_all.
1067 */
Lucas Stachb8603d22018-11-06 03:40:33 +00001068 usleep_range(1000, 2000);
1069
1070 spin_lock_irqsave(&sdmac->vc.lock, flags);
1071 vchan_get_all_descriptors(&sdmac->vc, &head);
Lucas Stachb8603d22018-11-06 03:40:33 +00001072 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1073 vchan_dma_desc_free_list(&sdmac->vc, &head);
Robin Gongad0d92d2019-01-08 12:00:16 +00001074 sdmac->context_loaded = false;
Lucas Stachb8603d22018-11-06 03:40:33 +00001075}
1076
Sascha Hauera80f2782019-12-16 11:53:26 +01001077static int sdma_terminate_all(struct dma_chan *chan)
Lucas Stachb8603d22018-11-06 03:40:33 +00001078{
1079 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer02939cd2019-12-16 11:53:28 +01001080 unsigned long flags;
1081
1082 spin_lock_irqsave(&sdmac->vc.lock, flags);
Lucas Stachb8603d22018-11-06 03:40:33 +00001083
1084 sdma_disable_channel(chan);
1085
Sascha Hauer02939cd2019-12-16 11:53:28 +01001086 if (sdmac->desc) {
1087 vchan_terminate_vdesc(&sdmac->desc->vd);
1088 sdmac->desc = NULL;
Lucas Stachb8603d22018-11-06 03:40:33 +00001089 schedule_work(&sdmac->terminate_worker);
Sascha Hauer02939cd2019-12-16 11:53:28 +01001090 }
1091
1092 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Jiada Wang7f3ff142017-03-16 23:12:09 -07001093
1094 return 0;
1095}
1096
Lucas Stachb8603d22018-11-06 03:40:33 +00001097static void sdma_channel_synchronize(struct dma_chan *chan)
1098{
1099 struct sdma_channel *sdmac = to_sdma_chan(chan);
1100
1101 vchan_synchronize(&sdmac->vc);
1102
1103 flush_work(&sdmac->terminate_worker);
1104}
1105
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001106static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1107{
1108 struct sdma_engine *sdma = sdmac->sdma;
1109
1110 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1111 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1112
1113 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1114 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1115
1116 if (sdmac->event_id0 > 31)
1117 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1118
1119 if (sdmac->event_id1 > 31)
1120 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1121
1122 /*
1123 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1124 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1125 * r0(event_mask[1]) and r1(event_mask[0]).
1126 */
1127 if (lwml > hwml) {
1128 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1129 SDMA_WATERMARK_LEVEL_HWML);
1130 sdmac->watermark_level |= hwml;
1131 sdmac->watermark_level |= lwml << 16;
1132 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1133 }
1134
1135 if (sdmac->per_address2 >= sdma->spba_start_addr &&
1136 sdmac->per_address2 <= sdma->spba_end_addr)
1137 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1138
1139 if (sdmac->per_address >= sdma->spba_start_addr &&
1140 sdmac->per_address <= sdma->spba_end_addr)
1141 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1142
1143 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1144}
1145
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001146static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001147{
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001148 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001149 int ret;
1150
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001151 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001152
Richard Zhao0bbc1412012-01-13 11:10:01 +08001153 sdmac->event_mask[0] = 0;
1154 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001155 sdmac->shp_addr = 0;
1156 sdmac->per_addr = 0;
1157
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001158 switch (sdmac->peripheral_type) {
1159 case IMX_DMATYPE_DSP:
1160 sdma_config_ownership(sdmac, false, true, true);
1161 break;
1162 case IMX_DMATYPE_MEMORY:
1163 sdma_config_ownership(sdmac, false, true, false);
1164 break;
1165 default:
1166 sdma_config_ownership(sdmac, true, true, false);
1167 break;
1168 }
1169
1170 sdma_get_pc(sdmac, sdmac->peripheral_type);
1171
1172 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1173 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1174 /* Handle multiple event channels differently */
1175 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001176 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1177 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1178 sdma_set_watermarklevel_for_p2p(sdmac);
1179 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001180 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001181
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001182 /* Address */
1183 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001184 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001185 } else {
1186 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1187 }
1188
1189 ret = sdma_load_context(sdmac);
1190
1191 return ret;
1192}
1193
1194static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1195 unsigned int priority)
1196{
1197 struct sdma_engine *sdma = sdmac->sdma;
1198 int channel = sdmac->channel;
1199
1200 if (priority < MXC_SDMA_MIN_PRIORITY
1201 || priority > MXC_SDMA_MAX_PRIORITY) {
1202 return -EINVAL;
1203 }
1204
Richard Zhaoc4b56852012-01-13 11:09:57 +08001205 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001206
1207 return 0;
1208}
1209
Robin Gong57b772b2018-06-20 00:57:00 +08001210static int sdma_request_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001211{
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001212 int ret = -EBUSY;
1213
Linus Torvalds31ef4892019-03-14 09:11:54 -07001214 sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
Robin Gong57b772b2018-06-20 00:57:00 +08001215 GFP_NOWAIT);
1216 if (!sdma->bd0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001217 ret = -ENOMEM;
1218 goto out;
1219 }
1220
Robin Gong57b772b2018-06-20 00:57:00 +08001221 sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1222 sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001223
Robin Gong57b772b2018-06-20 00:57:00 +08001224 sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001225 return 0;
1226out:
1227
1228 return ret;
1229}
1230
Robin Gong57b772b2018-06-20 00:57:00 +08001231
1232static int sdma_alloc_bd(struct sdma_desc *desc)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001233{
Lucas Stachebb853b2018-11-06 03:40:28 +00001234 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
Robin Gong57b772b2018-06-20 00:57:00 +08001235 int ret = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001236
Linus Torvalds31ef4892019-03-14 09:11:54 -07001237 desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size,
Andy Duanceaf5222019-01-11 14:29:49 +00001238 &desc->bd_phys, GFP_NOWAIT);
Robin Gong57b772b2018-06-20 00:57:00 +08001239 if (!desc->bd) {
1240 ret = -ENOMEM;
1241 goto out;
1242 }
1243out:
1244 return ret;
1245}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001246
Robin Gong57b772b2018-06-20 00:57:00 +08001247static void sdma_free_bd(struct sdma_desc *desc)
1248{
Lucas Stachebb853b2018-11-06 03:40:28 +00001249 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1250
Andy Duanceaf5222019-01-11 14:29:49 +00001251 dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1252 desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001253}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001254
Robin Gong57b772b2018-06-20 00:57:00 +08001255static void sdma_desc_free(struct virt_dma_desc *vd)
1256{
1257 struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1258
1259 sdma_free_bd(desc);
1260 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001261}
1262
1263static int sdma_alloc_chan_resources(struct dma_chan *chan)
1264{
1265 struct sdma_channel *sdmac = to_sdma_chan(chan);
1266 struct imx_dma_data *data = chan->private;
Robin Gong0f06c022018-07-24 01:46:11 +08001267 struct imx_dma_data mem_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001268 int prio, ret;
1269
Robin Gong0f06c022018-07-24 01:46:11 +08001270 /*
1271 * MEMCPY may never setup chan->private by filter function such as
1272 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1273 * Please note in any other slave case, you have to setup chan->private
1274 * with 'struct imx_dma_data' in your own filter function if you want to
1275 * request dma channel by dma_request_channel() rather than
1276 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1277 * to warn you to correct your filter function.
1278 */
1279 if (!data) {
1280 dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1281 mem_data.priority = 2;
1282 mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1283 mem_data.dma_request = 0;
1284 mem_data.dma_request2 = 0;
1285 data = &mem_data;
1286
1287 sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1288 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001289
1290 switch (data->priority) {
1291 case DMA_PRIO_HIGH:
1292 prio = 3;
1293 break;
1294 case DMA_PRIO_MEDIUM:
1295 prio = 2;
1296 break;
1297 case DMA_PRIO_LOW:
1298 default:
1299 prio = 1;
1300 break;
1301 }
1302
1303 sdmac->peripheral_type = data->peripheral_type;
1304 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001305 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001306
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001307 ret = clk_enable(sdmac->sdma->clk_ipg);
1308 if (ret)
1309 return ret;
1310 ret = clk_enable(sdmac->sdma->clk_ahb);
1311 if (ret)
1312 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001313
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001314 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001315 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001316 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001317
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001318 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001319
1320disable_clk_ahb:
1321 clk_disable(sdmac->sdma->clk_ahb);
1322disable_clk_ipg:
1323 clk_disable(sdmac->sdma->clk_ipg);
1324 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001325}
1326
1327static void sdma_free_chan_resources(struct dma_chan *chan)
1328{
1329 struct sdma_channel *sdmac = to_sdma_chan(chan);
1330 struct sdma_engine *sdma = sdmac->sdma;
1331
Sascha Hauera80f2782019-12-16 11:53:26 +01001332 sdma_terminate_all(chan);
Lucas Stachb8603d22018-11-06 03:40:33 +00001333
1334 sdma_channel_synchronize(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001335
Frieder Schrempf25962e12020-02-25 08:23:20 +00001336 if (sdmac->event_id0 >= 0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001337 sdma_event_disable(sdmac, sdmac->event_id0);
1338 if (sdmac->event_id1)
1339 sdma_event_disable(sdmac, sdmac->event_id1);
1340
1341 sdmac->event_id0 = 0;
1342 sdmac->event_id1 = 0;
Martin Fuzzeyd288bdd2020-01-29 14:40:06 +01001343 sdmac->context_loaded = false;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001344
1345 sdma_set_channel_priority(sdmac, 0);
1346
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001347 clk_disable(sdma->clk_ipg);
1348 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001349}
1350
Robin Gong21420842018-06-20 00:57:03 +08001351static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1352 enum dma_transfer_direction direction, u32 bds)
1353{
1354 struct sdma_desc *desc;
1355
1356 desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1357 if (!desc)
1358 goto err_out;
1359
1360 sdmac->status = DMA_IN_PROGRESS;
1361 sdmac->direction = direction;
1362 sdmac->flags = 0;
1363
1364 desc->chn_count = 0;
1365 desc->chn_real_count = 0;
1366 desc->buf_tail = 0;
1367 desc->buf_ptail = 0;
1368 desc->sdmac = sdmac;
1369 desc->num_bd = bds;
1370
1371 if (sdma_alloc_bd(desc))
1372 goto err_desc_out;
1373
Robin Gong0f06c022018-07-24 01:46:11 +08001374 /* No slave_config called in MEMCPY case, so do here */
1375 if (direction == DMA_MEM_TO_MEM)
1376 sdma_config_ownership(sdmac, false, true, false);
1377
Robin Gong21420842018-06-20 00:57:03 +08001378 if (sdma_load_context(sdmac))
1379 goto err_desc_out;
1380
1381 return desc;
1382
1383err_desc_out:
1384 kfree(desc);
1385err_out:
1386 return NULL;
1387}
1388
Robin Gong0f06c022018-07-24 01:46:11 +08001389static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1390 struct dma_chan *chan, dma_addr_t dma_dst,
1391 dma_addr_t dma_src, size_t len, unsigned long flags)
1392{
1393 struct sdma_channel *sdmac = to_sdma_chan(chan);
1394 struct sdma_engine *sdma = sdmac->sdma;
1395 int channel = sdmac->channel;
1396 size_t count;
1397 int i = 0, param;
1398 struct sdma_buffer_descriptor *bd;
1399 struct sdma_desc *desc;
1400
1401 if (!chan || !len)
1402 return NULL;
1403
1404 dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1405 &dma_src, &dma_dst, len, channel);
1406
1407 desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1408 len / SDMA_BD_MAX_CNT + 1);
1409 if (!desc)
1410 return NULL;
1411
1412 do {
1413 count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1414 bd = &desc->bd[i];
1415 bd->buffer_addr = dma_src;
1416 bd->ext_buffer_addr = dma_dst;
1417 bd->mode.count = count;
1418 desc->chn_count += count;
1419 bd->mode.command = 0;
1420
1421 dma_src += count;
1422 dma_dst += count;
1423 len -= count;
1424 i++;
1425
1426 param = BD_DONE | BD_EXTD | BD_CONT;
1427 /* last bd */
1428 if (!len) {
1429 param |= BD_INTR;
1430 param |= BD_LAST;
1431 param &= ~BD_CONT;
1432 }
1433
1434 dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1435 i, count, bd->buffer_addr,
1436 param & BD_WRAP ? "wrap" : "",
1437 param & BD_INTR ? " intr" : "");
1438
1439 bd->mode.status = param;
1440 } while (len);
1441
1442 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1443}
1444
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001445static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1446 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301447 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001448 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001449{
1450 struct sdma_channel *sdmac = to_sdma_chan(chan);
1451 struct sdma_engine *sdma = sdmac->sdma;
Vinod Koulad78b002018-07-02 18:42:51 +05301452 int i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001453 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001454 struct scatterlist *sg;
Robin Gong57b772b2018-06-20 00:57:00 +08001455 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001456
Vinod Koul107d0642018-10-25 15:15:28 +01001457 sdma_config_write(chan, &sdmac->slave_config, direction);
1458
Robin Gong21420842018-06-20 00:57:03 +08001459 desc = sdma_transfer_init(sdmac, direction, sg_len);
Robin Gong57b772b2018-06-20 00:57:00 +08001460 if (!desc)
1461 goto err_out;
1462
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001463 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1464 sg_len, channel);
1465
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001466 for_each_sg(sgl, sg, sg_len, i) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001467 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001468 int param;
1469
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001470 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001471
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001472 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001473
Robin Gong4a6b2e82018-07-24 01:46:10 +08001474 if (count > SDMA_BD_MAX_CNT) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001475 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001476 channel, count, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001477 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001478 }
1479
1480 bd->mode.count = count;
Sascha Hauer76c33d22018-06-20 00:56:59 +08001481 desc->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001482
Vinod Koulad78b002018-07-02 18:42:51 +05301483 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001484 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001485
1486 switch (sdmac->word_size) {
1487 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001488 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001489 if (count & 3 || sg->dma_address & 3)
Robin Gong57b772b2018-06-20 00:57:00 +08001490 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001491 break;
1492 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1493 bd->mode.command = 2;
1494 if (count & 1 || sg->dma_address & 1)
Robin Gong57b772b2018-06-20 00:57:00 +08001495 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001496 break;
1497 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1498 bd->mode.command = 1;
1499 break;
1500 default:
Robin Gong57b772b2018-06-20 00:57:00 +08001501 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001502 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001503
1504 param = BD_DONE | BD_EXTD | BD_CONT;
1505
Shawn Guo341b9412011-01-20 05:50:39 +08001506 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001507 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001508 param |= BD_LAST;
1509 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001510 }
1511
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001512 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1513 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001514 param & BD_WRAP ? "wrap" : "",
1515 param & BD_INTR ? " intr" : "");
1516
1517 bd->mode.status = param;
1518 }
1519
Robin Gong57b772b2018-06-20 00:57:00 +08001520 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1521err_bd_out:
1522 sdma_free_bd(desc);
1523 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001524err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001525 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001526 return NULL;
1527}
1528
1529static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1530 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001531 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001532 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001533{
1534 struct sdma_channel *sdmac = to_sdma_chan(chan);
1535 struct sdma_engine *sdma = sdmac->sdma;
1536 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001537 int channel = sdmac->channel;
Robin Gong21420842018-06-20 00:57:03 +08001538 int i = 0, buf = 0;
Robin Gong57b772b2018-06-20 00:57:00 +08001539 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001540
1541 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1542
Vinod Koul107d0642018-10-25 15:15:28 +01001543 sdma_config_write(chan, &sdmac->slave_config, direction);
1544
Robin Gong21420842018-06-20 00:57:03 +08001545 desc = sdma_transfer_init(sdmac, direction, num_periods);
Robin Gong57b772b2018-06-20 00:57:00 +08001546 if (!desc)
1547 goto err_out;
1548
Sascha Hauer76c33d22018-06-20 00:56:59 +08001549 desc->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001550
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001551 sdmac->flags |= IMX_DMA_SG_LOOP;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001552
Robin Gong4a6b2e82018-07-24 01:46:10 +08001553 if (period_len > SDMA_BD_MAX_CNT) {
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301554 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001555 channel, period_len, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001556 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001557 }
1558
1559 while (buf < buf_len) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001560 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001561 int param;
1562
1563 bd->buffer_addr = dma_addr;
1564
1565 bd->mode.count = period_len;
1566
1567 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001568 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001569 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1570 bd->mode.command = 0;
1571 else
1572 bd->mode.command = sdmac->word_size;
1573
1574 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1575 if (i + 1 == num_periods)
1576 param |= BD_WRAP;
1577
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301578 dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001579 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001580 param & BD_WRAP ? "wrap" : "",
1581 param & BD_INTR ? " intr" : "");
1582
1583 bd->mode.status = param;
1584
1585 dma_addr += period_len;
1586 buf += period_len;
1587
1588 i++;
1589 }
1590
Robin Gong57b772b2018-06-20 00:57:00 +08001591 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1592err_bd_out:
1593 sdma_free_bd(desc);
1594 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001595err_out:
1596 sdmac->status = DMA_ERROR;
1597 return NULL;
1598}
1599
Vinod Koul107d0642018-10-25 15:15:28 +01001600static int sdma_config_write(struct dma_chan *chan,
1601 struct dma_slave_config *dmaengine_cfg,
1602 enum dma_transfer_direction direction)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001603{
1604 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001605
Vinod Koul107d0642018-10-25 15:15:28 +01001606 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001607 sdmac->per_address = dmaengine_cfg->src_addr;
1608 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1609 dmaengine_cfg->src_addr_width;
1610 sdmac->word_size = dmaengine_cfg->src_addr_width;
Vinod Koul107d0642018-10-25 15:15:28 +01001611 } else if (direction == DMA_DEV_TO_DEV) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001612 sdmac->per_address2 = dmaengine_cfg->src_addr;
1613 sdmac->per_address = dmaengine_cfg->dst_addr;
1614 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1615 SDMA_WATERMARK_LEVEL_LWML;
1616 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1617 SDMA_WATERMARK_LEVEL_HWML;
1618 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001619 } else {
1620 sdmac->per_address = dmaengine_cfg->dst_addr;
1621 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1622 dmaengine_cfg->dst_addr_width;
1623 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001624 }
Vinod Koul107d0642018-10-25 15:15:28 +01001625 sdmac->direction = direction;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001626 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001627}
1628
Vinod Koul107d0642018-10-25 15:15:28 +01001629static int sdma_config(struct dma_chan *chan,
1630 struct dma_slave_config *dmaengine_cfg)
1631{
1632 struct sdma_channel *sdmac = to_sdma_chan(chan);
1633
1634 memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1635
1636 /* Set ENBLn earlier to make sure dma request triggered after that */
Frieder Schrempf25962e12020-02-25 08:23:20 +00001637 if (sdmac->event_id0 >= 0) {
Vinod Koul107d0642018-10-25 15:15:28 +01001638 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1639 return -EINVAL;
1640 sdma_event_enable(sdmac, sdmac->event_id0);
1641 }
1642
1643 if (sdmac->event_id1) {
1644 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1645 return -EINVAL;
1646 sdma_event_enable(sdmac, sdmac->event_id1);
1647 }
1648
1649 return 0;
1650}
1651
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001652static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001653 dma_cookie_t cookie,
1654 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001655{
1656 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001657 struct sdma_desc *desc = NULL;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001658 u32 residue;
Robin Gong57b772b2018-06-20 00:57:00 +08001659 struct virt_dma_desc *vd;
1660 enum dma_status ret;
1661 unsigned long flags;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001662
Robin Gong57b772b2018-06-20 00:57:00 +08001663 ret = dma_cookie_status(chan, cookie, txstate);
1664 if (ret == DMA_COMPLETE || !txstate)
1665 return ret;
1666
1667 spin_lock_irqsave(&sdmac->vc.lock, flags);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001668
Robin Gong57b772b2018-06-20 00:57:00 +08001669 vd = vchan_find_desc(&sdmac->vc, cookie);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001670 if (vd)
Robin Gong57b772b2018-06-20 00:57:00 +08001671 desc = to_sdma_desc(&vd->tx);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001672 else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie)
1673 desc = sdmac->desc;
1674
1675 if (desc) {
Robin Gong57b772b2018-06-20 00:57:00 +08001676 if (sdmac->flags & IMX_DMA_SG_LOOP)
1677 residue = (desc->num_bd - desc->buf_ptail) *
1678 desc->period_len - desc->chn_real_count;
1679 else
1680 residue = desc->chn_count - desc->chn_real_count;
Robin Gong57b772b2018-06-20 00:57:00 +08001681 } else {
1682 residue = 0;
1683 }
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001684
Robin Gong57b772b2018-06-20 00:57:00 +08001685 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001686
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001687 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001688 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001689
Shawn Guo8a965912011-01-20 05:50:37 +08001690 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001691}
1692
1693static void sdma_issue_pending(struct dma_chan *chan)
1694{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001695 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001696 unsigned long flags;
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001697
Robin Gong57b772b2018-06-20 00:57:00 +08001698 spin_lock_irqsave(&sdmac->vc.lock, flags);
1699 if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1700 sdma_start_desc(sdmac);
1701 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001702}
1703
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001704#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001705#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001706#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Fabio Estevamb7d26482016-08-10 13:05:05 -03001707#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001708
1709static void sdma_add_scripts(struct sdma_engine *sdma,
1710 const struct sdma_script_start_addrs *addr)
1711{
1712 s32 *addr_arr = (u32 *)addr;
1713 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1714 int i;
1715
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001716 /* use the default firmware in ROM if missing external firmware */
1717 if (!sdma->script_number)
1718 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1719
Robin Gongbd73dfa2019-09-24 09:49:18 +00001720 if (sdma->script_number > sizeof(struct sdma_script_start_addrs)
1721 / sizeof(s32)) {
1722 dev_err(sdma->dev,
1723 "SDMA script number %d not match with firmware.\n",
1724 sdma->script_number);
1725 return;
1726 }
1727
Nicolin Chencd72b842013-11-13 22:55:24 +08001728 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001729 if (addr_arr[i] > 0)
1730 saddr_arr[i] = addr_arr[i];
1731}
1732
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001733static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001734{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001735 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001736 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001737 const struct sdma_script_start_addrs *addr;
1738 unsigned short *ram_code;
1739
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001740 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001741 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1742 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001743 return;
1744 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001745
1746 if (fw->size < sizeof(*header))
1747 goto err_firmware;
1748
1749 header = (struct sdma_firmware_header *)fw->data;
1750
1751 if (header->magic != SDMA_FIRMWARE_MAGIC)
1752 goto err_firmware;
1753 if (header->ram_code_start + header->ram_code_size > fw->size)
1754 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001755 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001756 case 1:
1757 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1758 break;
1759 case 2:
1760 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1761 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001762 case 3:
1763 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1764 break;
Fabio Estevamb7d26482016-08-10 13:05:05 -03001765 case 4:
1766 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1767 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001768 default:
1769 dev_err(sdma->dev, "unknown firmware version\n");
1770 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001771 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001772
1773 addr = (void *)header + header->script_addrs_start;
1774 ram_code = (void *)header + header->ram_code_start;
1775
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001776 clk_enable(sdma->clk_ipg);
1777 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001778 /* download the RAM image for SDMA */
1779 sdma_load_script(sdma, ram_code,
1780 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001781 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001782 clk_disable(sdma->clk_ipg);
1783 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001784
1785 sdma_add_scripts(sdma, addr);
1786
1787 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1788 header->version_major,
1789 header->version_minor);
1790
1791err_firmware:
1792 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001793}
1794
Zidan Wangd078cd12015-07-23 11:40:49 +08001795#define EVENT_REMAP_CELLS 3
1796
Jason Liu29f493d2015-11-11 17:20:49 +08001797static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001798{
1799 struct device_node *np = sdma->dev->of_node;
1800 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1801 struct property *event_remap;
1802 struct regmap *gpr;
1803 char propname[] = "fsl,sdma-event-remap";
1804 u32 reg, val, shift, num_map, i;
1805 int ret = 0;
1806
1807 if (IS_ERR(np) || IS_ERR(gpr_np))
1808 goto out;
1809
1810 event_remap = of_find_property(np, propname, NULL);
1811 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1812 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001813 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001814 goto out;
1815 } else if (num_map % EVENT_REMAP_CELLS) {
1816 dev_err(sdma->dev, "the property %s must modulo %d\n",
1817 propname, EVENT_REMAP_CELLS);
1818 ret = -EINVAL;
1819 goto out;
1820 }
1821
1822 gpr = syscon_node_to_regmap(gpr_np);
1823 if (IS_ERR(gpr)) {
1824 dev_err(sdma->dev, "failed to get gpr regmap\n");
1825 ret = PTR_ERR(gpr);
1826 goto out;
1827 }
1828
1829 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1830 ret = of_property_read_u32_index(np, propname, i, &reg);
1831 if (ret) {
1832 dev_err(sdma->dev, "failed to read property %s index %d\n",
1833 propname, i);
1834 goto out;
1835 }
1836
1837 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1838 if (ret) {
1839 dev_err(sdma->dev, "failed to read property %s index %d\n",
1840 propname, i + 1);
1841 goto out;
1842 }
1843
1844 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1845 if (ret) {
1846 dev_err(sdma->dev, "failed to read property %s index %d\n",
1847 propname, i + 2);
1848 goto out;
1849 }
1850
1851 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1852 }
1853
1854out:
1855 if (!IS_ERR(gpr_np))
1856 of_node_put(gpr_np);
1857
1858 return ret;
1859}
1860
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001861static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001862 const char *fw_name)
1863{
1864 int ret;
1865
1866 ret = request_firmware_nowait(THIS_MODULE,
1867 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1868 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001869
1870 return ret;
1871}
1872
Jingoo Han19bfc772014-11-06 10:10:09 +09001873static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001874{
1875 int i, ret;
1876 dma_addr_t ccb_phys;
1877
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001878 ret = clk_enable(sdma->clk_ipg);
1879 if (ret)
1880 return ret;
1881 ret = clk_enable(sdma->clk_ahb);
1882 if (ret)
1883 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001884
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -07001885 if (sdma->drvdata->check_ratio &&
1886 (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg)))
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001887 sdma->clk_ratio = 1;
1888
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001889 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001890 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001891
Andy Duanceaf5222019-01-11 14:29:49 +00001892 sdma->channel_control = dma_alloc_coherent(sdma->dev,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001893 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1894 sizeof(struct sdma_context_data),
1895 &ccb_phys, GFP_KERNEL);
1896
1897 if (!sdma->channel_control) {
1898 ret = -ENOMEM;
1899 goto err_dma_alloc;
1900 }
1901
1902 sdma->context = (void *)sdma->channel_control +
1903 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1904 sdma->context_phys = ccb_phys +
1905 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1906
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001907 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001908 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001909 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001910
1911 /* All channels have priority 0 */
1912 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001913 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001914
Robin Gong57b772b2018-06-20 00:57:00 +08001915 ret = sdma_request_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001916 if (ret)
1917 goto err_dma_alloc;
1918
1919 sdma_config_ownership(&sdma->channel[0], false, true, false);
1920
1921 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001922 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001923
1924 /* Set bits of CONFIG register but with static context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001925 if (sdma->clk_ratio)
1926 writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
1927 else
1928 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001929
Richard Zhaoc4b56852012-01-13 11:09:57 +08001930 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001931
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001932 /* Initializes channel's priorities */
1933 sdma_set_channel_priority(&sdma->channel[0], 7);
1934
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001935 clk_disable(sdma->clk_ipg);
1936 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001937
1938 return 0;
1939
1940err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001941 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001942disable_clk_ipg:
1943 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001944 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1945 return ret;
1946}
1947
Shawn Guo9479e172013-05-30 22:23:32 +08001948static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1949{
Nicolin Chen0b351862014-06-16 11:32:29 +08001950 struct sdma_channel *sdmac = to_sdma_chan(chan);
Shawn Guo9479e172013-05-30 22:23:32 +08001951 struct imx_dma_data *data = fn_param;
1952
1953 if (!imx_dma_is_general_purpose(chan))
1954 return false;
1955
Nicolin Chen0b351862014-06-16 11:32:29 +08001956 sdmac->data = *data;
1957 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001958
1959 return true;
1960}
1961
1962static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1963 struct of_dma *ofdma)
1964{
1965 struct sdma_engine *sdma = ofdma->of_dma_data;
1966 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1967 struct imx_dma_data data;
1968
1969 if (dma_spec->args_count != 3)
1970 return NULL;
1971
1972 data.dma_request = dma_spec->args[0];
1973 data.peripheral_type = dma_spec->args[1];
1974 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001975 /*
1976 * init dma_request2 to zero, which is not used by the dts.
1977 * For P2P, dma_request2 is init from dma_request_channel(),
1978 * chan->private will point to the imx_dma_data, and in
1979 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1980 * be set to sdmac->event_id1.
1981 */
1982 data.dma_request2 = 0;
Shawn Guo9479e172013-05-30 22:23:32 +08001983
Baolin Wang990c0b52019-05-20 19:32:16 +08001984 return __dma_request_channel(&mask, sdma_filter_fn, &data,
1985 ofdma->of_node);
Shawn Guo9479e172013-05-30 22:23:32 +08001986}
1987
Mark Browne34b7312014-08-27 11:55:53 +01001988static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001989{
Shawn Guo580975d2011-07-14 08:35:48 +08001990 const struct of_device_id *of_id =
1991 of_match_device(sdma_dt_ids, &pdev->dev);
1992 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001993 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001994 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001995 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001996 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001997 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001998 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001999 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002000 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002001 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02002002 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02002003 const struct sdma_driver_data *drvdata = NULL;
2004
2005 if (of_id)
2006 drvdata = of_id->data;
2007 else if (pdev->id_entry)
2008 drvdata = (void *)pdev->id_entry->driver_data;
2009
2010 if (!drvdata) {
2011 dev_err(&pdev->dev, "unable to find driver data\n");
2012 return -EINVAL;
2013 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002014
Philippe Retornaz42536b92013-10-14 09:45:17 +01002015 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2016 if (ret)
2017 return ret;
2018
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002019 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002020 if (!sdma)
2021 return -ENOMEM;
2022
Richard Zhao2ccaef02012-05-11 15:14:27 +08002023 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02002024
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002025 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02002026 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002027
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002028 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002029 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02002030 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002031
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002032 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2033 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
2034 if (IS_ERR(sdma->regs))
2035 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002036
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002037 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002038 if (IS_ERR(sdma->clk_ipg))
2039 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002040
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002041 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002042 if (IS_ERR(sdma->clk_ahb))
2043 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002044
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302045 ret = clk_prepare(sdma->clk_ipg);
2046 if (ret)
2047 return ret;
2048
2049 ret = clk_prepare(sdma->clk_ahb);
2050 if (ret)
2051 goto err_clk;
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002052
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002053 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
2054 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002055 if (ret)
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302056 goto err_irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002057
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302058 sdma->irq = irq;
2059
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002060 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302061 if (!sdma->script_addrs) {
2062 ret = -ENOMEM;
2063 goto err_irq;
2064 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002065
Sascha Hauer36e2f212011-08-25 11:03:36 +02002066 /* initially no scripts available */
2067 saddr_arr = (s32 *)sdma->script_addrs;
Sascha Hauerbe4cf712020-05-13 08:04:05 +02002068 for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++)
Sascha Hauer36e2f212011-08-25 11:03:36 +02002069 saddr_arr[i] = -EINVAL;
2070
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002071 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
2072 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
Robin Gong0f06c022018-07-24 01:46:11 +08002073 dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002074
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002075 INIT_LIST_HEAD(&sdma->dma_device.channels);
2076 /* Initialize channel parameters */
2077 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2078 struct sdma_channel *sdmac = &sdma->channel[i];
2079
2080 sdmac->sdma = sdma;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002081
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002082 sdmac->channel = i;
Robin Gong57b772b2018-06-20 00:57:00 +08002083 sdmac->vc.desc_free = sdma_desc_free;
Lucas Stachb8603d22018-11-06 03:40:33 +00002084 INIT_WORK(&sdmac->terminate_worker,
2085 sdma_channel_terminate_work);
Sascha Hauer23889c62011-01-31 10:56:58 +01002086 /*
2087 * Add the channel to the DMAC list. Do not add channel 0 though
2088 * because we need it internally in the SDMA driver. This also means
2089 * that channel 0 in dmaengine counting matches sdma channel 1.
2090 */
2091 if (i)
Robin Gong57b772b2018-06-20 00:57:00 +08002092 vchan_init(&sdmac->vc, &sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002093 }
2094
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002095 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002096 if (ret)
2097 goto err_init;
2098
Zidan Wangd078cd12015-07-23 11:40:49 +08002099 ret = sdma_event_remap(sdma);
2100 if (ret)
2101 goto err_init;
2102
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02002103 if (sdma->drvdata->script_addrs)
2104 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08002105 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002106 sdma_add_scripts(sdma, pdata->script_addrs);
2107
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002108 sdma->dma_device.dev = &pdev->dev;
2109
2110 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2111 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2112 sdma->dma_device.device_tx_status = sdma_tx_status;
2113 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2114 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01002115 sdma->dma_device.device_config = sdma_config;
Sascha Hauera80f2782019-12-16 11:53:26 +01002116 sdma->dma_device.device_terminate_all = sdma_terminate_all;
Lucas Stachb8603d22018-11-06 03:40:33 +00002117 sdma->dma_device.device_synchronize = sdma_channel_synchronize;
Nicolin Chenf9d4a392017-09-14 11:46:43 -07002118 sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2119 sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2120 sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
Lucas Stach6f3125ce2017-03-08 10:13:09 +01002121 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Robin Gong0f06c022018-07-24 01:46:11 +08002122 sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002123 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01002124 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
Angus Ainslie (Purism)a3711d42019-01-28 09:03:23 -07002125 sdma->dma_device.copy_align = 2;
Robin Gong4a6b2e82018-07-24 01:46:10 +08002126 dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002127
Vignesh Raman23e11812014-08-05 18:39:41 +05302128 platform_set_drvdata(pdev, sdma);
2129
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002130 ret = dma_async_device_register(&sdma->dma_device);
2131 if (ret) {
2132 dev_err(&pdev->dev, "unable to register\n");
2133 goto err_init;
2134 }
2135
Shawn Guo9479e172013-05-30 22:23:32 +08002136 if (np) {
2137 ret = of_dma_controller_register(np, sdma_xlate, sdma);
2138 if (ret) {
2139 dev_err(&pdev->dev, "failed to register controller\n");
2140 goto err_register;
2141 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08002142
2143 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2144 ret = of_address_to_resource(spba_bus, 0, &spba_res);
2145 if (!ret) {
2146 sdma->spba_start_addr = spba_res.start;
2147 sdma->spba_end_addr = spba_res.end;
2148 }
2149 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08002150 }
2151
Sven Van Asbroeck2b8066c2019-06-24 10:07:31 -04002152 /*
2153 * Kick off firmware loading as the very last step:
2154 * attempt to load firmware only if we're not on the error path, because
2155 * the firmware callback requires a fully functional and allocated sdma
2156 * instance.
2157 */
2158 if (pdata) {
2159 ret = sdma_get_firmware(sdma, pdata->fw_name);
2160 if (ret)
2161 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
2162 } else {
2163 /*
2164 * Because that device tree does not encode ROM script address,
2165 * the RAM script in firmware is mandatory for device tree
2166 * probe, otherwise it fails.
2167 */
2168 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2169 &fw_name);
2170 if (ret) {
2171 dev_warn(&pdev->dev, "failed to get firmware name\n");
2172 } else {
2173 ret = sdma_get_firmware(sdma, fw_name);
2174 if (ret)
2175 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
2176 }
2177 }
2178
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002179 return 0;
2180
Shawn Guo9479e172013-05-30 22:23:32 +08002181err_register:
2182 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002183err_init:
2184 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302185err_irq:
2186 clk_unprepare(sdma->clk_ahb);
2187err_clk:
2188 clk_unprepare(sdma->clk_ipg);
Shawn Guo939fd4f2011-01-19 19:13:06 +08002189 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002190}
2191
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002192static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002193{
Vignesh Raman23e11812014-08-05 18:39:41 +05302194 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302195 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05302196
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302197 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05302198 dma_async_device_unregister(&sdma->dma_device);
2199 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302200 clk_unprepare(sdma->clk_ahb);
2201 clk_unprepare(sdma->clk_ipg);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302202 /* Kill the tasklet */
2203 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2204 struct sdma_channel *sdmac = &sdma->channel[i];
2205
Robin Gong57b772b2018-06-20 00:57:00 +08002206 tasklet_kill(&sdmac->vc.task);
2207 sdma_free_chan_resources(&sdmac->vc.chan);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302208 }
Vignesh Raman23e11812014-08-05 18:39:41 +05302209
2210 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05302211 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002212}
2213
2214static struct platform_driver sdma_driver = {
2215 .driver = {
2216 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08002217 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002218 },
Shawn Guo62550cd2011-07-13 21:33:17 +08002219 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002220 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05302221 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002222};
2223
Vignesh Raman23e11812014-08-05 18:39:41 +05302224module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002225
2226MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2227MODULE_DESCRIPTION("i.MX SDMA driver");
Nicolas Chauvetc0879342017-12-13 16:50:33 +01002228#if IS_ENABLED(CONFIG_SOC_IMX6Q)
2229MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2230#endif
2231#if IS_ENABLED(CONFIG_SOC_IMX7D)
2232MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2233#endif
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002234MODULE_LICENSE("GPL");