blob: af14a8d6efa8855d36cc9a727064f1f3919495eb [file] [log] [blame]
Fabio Estevamc01faac2018-05-21 23:53:30 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-sdma.c
4//
5// This file contains a driver for the Freescale Smart DMA engine
6//
7// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8//
9// Based on code from Freescale:
10//
11// Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
Sascha Hauer1ec1e822010-09-30 13:56:34 +000012
13#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020014#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080015#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000016#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080017#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000018#include <linux/mm.h>
19#include <linux/interrupt.h>
20#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080021#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/sched.h>
23#include <linux/semaphore.h>
24#include <linux/spinlock.h>
25#include <linux/device.h>
26#include <linux/dma-mapping.h>
27#include <linux/firmware.h>
28#include <linux/slab.h>
29#include <linux/platform_device.h>
30#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080031#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080032#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080033#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080034#include <linux/of_dma.h>
Lucas Stachb8603d22018-11-06 03:40:33 +000035#include <linux/workqueue.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000036
37#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020038#include <linux/platform_data/dma-imx-sdma.h>
39#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080040#include <linux/regmap.h>
41#include <linux/mfd/syscon.h>
42#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000043
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000044#include "dmaengine.h"
Robin Gong57b772b2018-06-20 00:57:00 +080045#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800127 * p_2_p watermark_level description
128 * Bits Name Description
129 * 0-7 Lower WML Lower watermark level
130 * 8 PS 1: Pad Swallowing
131 * 0: No Pad Swallowing
132 * 9 PA 1: Pad Adding
133 * 0: No Pad Adding
134 * 10 SPDIF If this bit is set both source
135 * and destination are on SPBA
136 * 11 Source Bit(SP) 1: Source on SPBA
137 * 0: Source on AIPS
138 * 12 Destination Bit(DP) 1: Destination on SPBA
139 * 0: Destination on AIPS
140 * 13-15 --------- MUST BE 0
141 * 16-23 Higher WML HWML
142 * 24-27 N Total number of samples after
143 * which Pad adding/Swallowing
144 * must be done. It must be odd.
145 * 28 Lower WML Event(LWE) SDMA events reg to check for
146 * LWML event mask
147 * 0: LWE in EVENTS register
148 * 1: LWE in EVENTS2 register
149 * 29 Higher WML Event(HWE) SDMA events reg to check for
150 * HWML event mask
151 * 0: HWE in EVENTS register
152 * 1: HWE in EVENTS2 register
153 * 30 --------- MUST BE 0
154 * 31 CONT 1: Amount of samples to be
155 * transferred is unknown and
156 * script will keep on
157 * transferring samples as long as
158 * both events are detected and
159 * script must be manually stopped
160 * by the application
161 * 0: The amount of samples to be
162 * transferred is equal to the
163 * count field of mode word
164 */
165#define SDMA_WATERMARK_LEVEL_LWML 0xFF
166#define SDMA_WATERMARK_LEVEL_PS BIT(8)
167#define SDMA_WATERMARK_LEVEL_PA BIT(9)
168#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
169#define SDMA_WATERMARK_LEVEL_SP BIT(11)
170#define SDMA_WATERMARK_LEVEL_DP BIT(12)
171#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
172#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
173#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
174#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
175
Nicolin Chenf9d4a392017-09-14 11:46:43 -0700176#define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179
180#define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \
181 BIT(DMA_MEM_TO_DEV) | \
182 BIT(DMA_DEV_TO_DEV))
183
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800184/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000185 * Mode/Count of data node descriptors - IPCv2
186 */
187struct sdma_mode_count {
Robin Gong4a6b2e82018-07-24 01:46:10 +0800188#define SDMA_BD_MAX_CNT 0xffff
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000189 u32 count : 16; /* size of the buffer pointed by this BD */
190 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
Martin Kaisere4b75762016-08-08 22:45:58 +0200191 u32 command : 8; /* command mostly used for channel 0 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000192};
193
194/*
195 * Buffer descriptor
196 */
197struct sdma_buffer_descriptor {
198 struct sdma_mode_count mode;
199 u32 buffer_addr; /* address of the buffer described */
200 u32 ext_buffer_addr; /* extended buffer address */
201} __attribute__ ((packed));
202
203/**
204 * struct sdma_channel_control - Channel control Block
205 *
Robin Gong24ca3122018-07-04 18:06:42 +0800206 * @current_bd_ptr: current buffer descriptor processed
207 * @base_bd_ptr: first element of buffer descriptor array
208 * @unused: padding. The SDMA engine expects an array of 128 byte
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000209 * control blocks
210 */
211struct sdma_channel_control {
212 u32 current_bd_ptr;
213 u32 base_bd_ptr;
214 u32 unused[2];
215} __attribute__ ((packed));
216
217/**
218 * struct sdma_state_registers - SDMA context for a channel
219 *
220 * @pc: program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800221 * @unused1: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000222 * @t: test bit: status of arithmetic & test instruction
223 * @rpc: return program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800224 * @unused0: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000225 * @sf: source fault while loading data
226 * @spc: loop start program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800227 * @unused2: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000228 * @df: destination fault while storing data
229 * @epc: loop end program counter
230 * @lm: loop mode
231 */
232struct sdma_state_registers {
233 u32 pc :14;
234 u32 unused1: 1;
235 u32 t : 1;
236 u32 rpc :14;
237 u32 unused0: 1;
238 u32 sf : 1;
239 u32 spc :14;
240 u32 unused2: 1;
241 u32 df : 1;
242 u32 epc :14;
243 u32 lm : 2;
244} __attribute__ ((packed));
245
246/**
247 * struct sdma_context_data - sdma context specific to a channel
248 *
249 * @channel_state: channel state bits
250 * @gReg: general registers
251 * @mda: burst dma destination address register
252 * @msa: burst dma source address register
253 * @ms: burst dma status register
254 * @md: burst dma data register
255 * @pda: peripheral dma destination address register
256 * @psa: peripheral dma source address register
257 * @ps: peripheral dma status register
258 * @pd: peripheral dma data register
259 * @ca: CRC polynomial register
260 * @cs: CRC accumulator register
261 * @dda: dedicated core destination address register
262 * @dsa: dedicated core source address register
263 * @ds: dedicated core status register
264 * @dd: dedicated core data register
Robin Gong24ca3122018-07-04 18:06:42 +0800265 * @scratch0: 1st word of dedicated ram for context switch
266 * @scratch1: 2nd word of dedicated ram for context switch
267 * @scratch2: 3rd word of dedicated ram for context switch
268 * @scratch3: 4th word of dedicated ram for context switch
269 * @scratch4: 5th word of dedicated ram for context switch
270 * @scratch5: 6th word of dedicated ram for context switch
271 * @scratch6: 7th word of dedicated ram for context switch
272 * @scratch7: 8th word of dedicated ram for context switch
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273 */
274struct sdma_context_data {
275 struct sdma_state_registers channel_state;
276 u32 gReg[8];
277 u32 mda;
278 u32 msa;
279 u32 ms;
280 u32 md;
281 u32 pda;
282 u32 psa;
283 u32 ps;
284 u32 pd;
285 u32 ca;
286 u32 cs;
287 u32 dda;
288 u32 dsa;
289 u32 ds;
290 u32 dd;
291 u32 scratch0;
292 u32 scratch1;
293 u32 scratch2;
294 u32 scratch3;
295 u32 scratch4;
296 u32 scratch5;
297 u32 scratch6;
298 u32 scratch7;
299} __attribute__ ((packed));
300
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301
302struct sdma_engine;
303
304/**
Sascha Hauer76c33d22018-06-20 00:56:59 +0800305 * struct sdma_desc - descriptor structor for one transfer
Robin Gong24ca3122018-07-04 18:06:42 +0800306 * @vd: descriptor for virt dma
307 * @num_bd: number of descriptors currently handling
308 * @bd_phys: physical address of bd
309 * @buf_tail: ID of the buffer that was processed
310 * @buf_ptail: ID of the previous buffer that was processed
311 * @period_len: period length, used in cyclic.
312 * @chn_real_count: the real count updated from bd->mode.count
313 * @chn_count: the transfer count set
314 * @sdmac: sdma_channel pointer
315 * @bd: pointer of allocate bd
Sascha Hauer76c33d22018-06-20 00:56:59 +0800316 */
317struct sdma_desc {
Robin Gong57b772b2018-06-20 00:57:00 +0800318 struct virt_dma_desc vd;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800319 unsigned int num_bd;
320 dma_addr_t bd_phys;
321 unsigned int buf_tail;
322 unsigned int buf_ptail;
323 unsigned int period_len;
324 unsigned int chn_real_count;
325 unsigned int chn_count;
326 struct sdma_channel *sdmac;
327 struct sdma_buffer_descriptor *bd;
328};
329
330/**
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331 * struct sdma_channel - housekeeping for a SDMA channel
332 *
Robin Gong24ca3122018-07-04 18:06:42 +0800333 * @vc: virt_dma base structure
334 * @desc: sdma description including vd and other special member
335 * @sdma: pointer to the SDMA engine for this channel
336 * @channel: the channel number, matches dmaengine chan_id + 1
337 * @direction: transfer type. Needed for setting SDMA script
Vinod Koul107d0642018-10-25 15:15:28 +0100338 * @slave_config Slave configuration
Robin Gong24ca3122018-07-04 18:06:42 +0800339 * @peripheral_type: Peripheral type. Needed for setting SDMA script
340 * @event_id0: aka dma request line
341 * @event_id1: for channels that use 2 events
342 * @word_size: peripheral access size
343 * @pc_from_device: script address for those device_2_memory
344 * @pc_to_device: script address for those memory_2_device
345 * @device_to_device: script address for those device_2_device
Robin Gong0f06c022018-07-24 01:46:11 +0800346 * @pc_to_pc: script address for those memory_2_memory
Robin Gong24ca3122018-07-04 18:06:42 +0800347 * @flags: loop mode or not
348 * @per_address: peripheral source or destination address in common case
349 * destination address in p_2_p case
350 * @per_address2: peripheral source address in p_2_p case
351 * @event_mask: event mask used in p_2_p script
352 * @watermark_level: value for gReg[7], some script will extend it from
353 * basic watermark such as p_2_p
354 * @shp_addr: value for gReg[6]
355 * @per_addr: value for gReg[2]
356 * @status: status of dma channel
357 * @data: specific sdma interface structure
358 * @bd_pool: dma_pool for bd
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000359 */
360struct sdma_channel {
Robin Gong57b772b2018-06-20 00:57:00 +0800361 struct virt_dma_chan vc;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800362 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000363 struct sdma_engine *sdma;
364 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530365 enum dma_transfer_direction direction;
Vinod Koul107d0642018-10-25 15:15:28 +0100366 struct dma_slave_config slave_config;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000367 enum sdma_peripheral_type peripheral_type;
368 unsigned int event_id0;
369 unsigned int event_id1;
370 enum dma_slave_buswidth word_size;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000371 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800372 unsigned int device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800373 unsigned int pc_to_pc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000374 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800375 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800376 unsigned long event_mask[2];
377 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000378 u32 shp_addr, per_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000379 enum dma_status status;
Robin Gongad0d92d2019-01-08 12:00:16 +0000380 bool context_loaded;
Nicolin Chen0b351862014-06-16 11:32:29 +0800381 struct imx_dma_data data;
Lucas Stachb8603d22018-11-06 03:40:33 +0000382 struct work_struct terminate_worker;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000383};
384
Richard Zhao0bbc1412012-01-13 11:10:01 +0800385#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000386
387#define MAX_DMA_CHANNELS 32
388#define MXC_SDMA_DEFAULT_PRIORITY 1
389#define MXC_SDMA_MIN_PRIORITY 1
390#define MXC_SDMA_MAX_PRIORITY 7
391
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000392#define SDMA_FIRMWARE_MAGIC 0x414d4453
393
394/**
395 * struct sdma_firmware_header - Layout of the firmware image
396 *
Robin Gong24ca3122018-07-04 18:06:42 +0800397 * @magic: "SDMA"
398 * @version_major: increased whenever layout of struct
399 * sdma_script_start_addrs changes.
400 * @version_minor: firmware minor version (for binary compatible changes)
401 * @script_addrs_start: offset of struct sdma_script_start_addrs in this image
402 * @num_script_addrs: Number of script addresses in this image
403 * @ram_code_start: offset of SDMA ram image in this firmware image
404 * @ram_code_size: size of SDMA ram image
405 * @script_addrs: Stores the start address of the SDMA scripts
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000406 * (in SDMA memory space)
407 */
408struct sdma_firmware_header {
409 u32 magic;
410 u32 version_major;
411 u32 version_minor;
412 u32 script_addrs_start;
413 u32 num_script_addrs;
414 u32 ram_code_start;
415 u32 ram_code_size;
416};
417
Sascha Hauer17bba722013-08-20 10:04:31 +0200418struct sdma_driver_data {
419 int chnenbl0;
420 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200421 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800422};
423
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000424struct sdma_engine {
425 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100426 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000427 struct sdma_channel channel[MAX_DMA_CHANNELS];
428 struct sdma_channel_control *channel_control;
429 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000430 struct sdma_context_data *context;
431 dma_addr_t context_phys;
432 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100433 struct clk *clk_ipg;
434 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800435 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800436 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000437 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200438 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800439 u32 spba_start_addr;
440 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530441 unsigned int irq;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800442 dma_addr_t bd0_phys;
443 struct sdma_buffer_descriptor *bd0;
Sascha Hauer17bba722013-08-20 10:04:31 +0200444};
445
Vinod Koul107d0642018-10-25 15:15:28 +0100446static int sdma_config_write(struct dma_chan *chan,
447 struct dma_slave_config *dmaengine_cfg,
448 enum dma_transfer_direction direction);
449
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300450static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200451 .chnenbl0 = SDMA_CHNENBL0_IMX31,
452 .num_events = 32,
453};
454
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200455static struct sdma_script_start_addrs sdma_script_imx25 = {
456 .ap_2_ap_addr = 729,
457 .uart_2_mcu_addr = 904,
458 .per_2_app_addr = 1255,
459 .mcu_2_app_addr = 834,
460 .uartsh_2_mcu_addr = 1120,
461 .per_2_shp_addr = 1329,
462 .mcu_2_shp_addr = 1048,
463 .ata_2_mcu_addr = 1560,
464 .mcu_2_ata_addr = 1479,
465 .app_2_per_addr = 1189,
466 .app_2_mcu_addr = 770,
467 .shp_2_per_addr = 1407,
468 .shp_2_mcu_addr = 979,
469};
470
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300471static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200472 .chnenbl0 = SDMA_CHNENBL0_IMX35,
473 .num_events = 48,
474 .script_addrs = &sdma_script_imx25,
475};
476
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300477static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200478 .chnenbl0 = SDMA_CHNENBL0_IMX35,
479 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000480};
481
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200482static struct sdma_script_start_addrs sdma_script_imx51 = {
483 .ap_2_ap_addr = 642,
484 .uart_2_mcu_addr = 817,
485 .mcu_2_app_addr = 747,
486 .mcu_2_shp_addr = 961,
487 .ata_2_mcu_addr = 1473,
488 .mcu_2_ata_addr = 1392,
489 .app_2_per_addr = 1033,
490 .app_2_mcu_addr = 683,
491 .shp_2_per_addr = 1251,
492 .shp_2_mcu_addr = 892,
493};
494
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300495static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200496 .chnenbl0 = SDMA_CHNENBL0_IMX35,
497 .num_events = 48,
498 .script_addrs = &sdma_script_imx51,
499};
500
501static struct sdma_script_start_addrs sdma_script_imx53 = {
502 .ap_2_ap_addr = 642,
503 .app_2_mcu_addr = 683,
504 .mcu_2_app_addr = 747,
505 .uart_2_mcu_addr = 817,
506 .shp_2_mcu_addr = 891,
507 .mcu_2_shp_addr = 960,
508 .uartsh_2_mcu_addr = 1032,
509 .spdif_2_mcu_addr = 1100,
510 .mcu_2_spdif_addr = 1134,
511 .firi_2_mcu_addr = 1193,
512 .mcu_2_firi_addr = 1290,
513};
514
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300515static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200516 .chnenbl0 = SDMA_CHNENBL0_IMX35,
517 .num_events = 48,
518 .script_addrs = &sdma_script_imx53,
519};
520
521static struct sdma_script_start_addrs sdma_script_imx6q = {
522 .ap_2_ap_addr = 642,
523 .uart_2_mcu_addr = 817,
524 .mcu_2_app_addr = 747,
525 .per_2_per_addr = 6331,
526 .uartsh_2_mcu_addr = 1032,
527 .mcu_2_shp_addr = 960,
528 .app_2_mcu_addr = 683,
529 .shp_2_mcu_addr = 891,
530 .spdif_2_mcu_addr = 1100,
531 .mcu_2_spdif_addr = 1134,
532};
533
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300534static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200535 .chnenbl0 = SDMA_CHNENBL0_IMX35,
536 .num_events = 48,
537 .script_addrs = &sdma_script_imx6q,
538};
539
Fabio Estevamb7d26482016-08-10 13:05:05 -0300540static struct sdma_script_start_addrs sdma_script_imx7d = {
541 .ap_2_ap_addr = 644,
542 .uart_2_mcu_addr = 819,
543 .mcu_2_app_addr = 749,
544 .uartsh_2_mcu_addr = 1034,
545 .mcu_2_shp_addr = 962,
546 .app_2_mcu_addr = 685,
547 .shp_2_mcu_addr = 893,
548 .spdif_2_mcu_addr = 1102,
549 .mcu_2_spdif_addr = 1136,
550};
551
552static struct sdma_driver_data sdma_imx7d = {
553 .chnenbl0 = SDMA_CHNENBL0_IMX35,
554 .num_events = 48,
555 .script_addrs = &sdma_script_imx7d,
556};
557
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900558static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800559 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200560 .name = "imx25-sdma",
561 .driver_data = (unsigned long)&sdma_imx25,
562 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800563 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200564 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800565 }, {
566 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200567 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800568 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200569 .name = "imx51-sdma",
570 .driver_data = (unsigned long)&sdma_imx51,
571 }, {
572 .name = "imx53-sdma",
573 .driver_data = (unsigned long)&sdma_imx53,
574 }, {
575 .name = "imx6q-sdma",
576 .driver_data = (unsigned long)&sdma_imx6q,
577 }, {
Fabio Estevamb7d26482016-08-10 13:05:05 -0300578 .name = "imx7d-sdma",
579 .driver_data = (unsigned long)&sdma_imx7d,
580 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800581 /* sentinel */
582 }
583};
584MODULE_DEVICE_TABLE(platform, sdma_devtypes);
585
Shawn Guo580975d2011-07-14 08:35:48 +0800586static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200587 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
588 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
589 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200590 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200591 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100592 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Fabio Estevamb7d26482016-08-10 13:05:05 -0300593 { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
Shawn Guo580975d2011-07-14 08:35:48 +0800594 { /* sentinel */ }
595};
596MODULE_DEVICE_TABLE(of, sdma_dt_ids);
597
Richard Zhao0bbc1412012-01-13 11:10:01 +0800598#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
599#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
600#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000601#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
602
603static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
604{
Sascha Hauer17bba722013-08-20 10:04:31 +0200605 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000606 return chnenbl0 + event * 4;
607}
608
609static int sdma_config_ownership(struct sdma_channel *sdmac,
610 bool event_override, bool mcu_override, bool dsp_override)
611{
612 struct sdma_engine *sdma = sdmac->sdma;
613 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800614 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000615
616 if (event_override && mcu_override && dsp_override)
617 return -EINVAL;
618
Richard Zhaoc4b56852012-01-13 11:09:57 +0800619 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
620 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
621 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000622
623 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800624 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000625 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800626 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000627
628 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800629 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000630 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800631 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000632
633 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800634 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000635 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800636 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000637
Richard Zhaoc4b56852012-01-13 11:09:57 +0800638 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
639 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
640 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000641
642 return 0;
643}
644
Richard Zhaob9a591662012-01-13 11:09:56 +0800645static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
646{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800647 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800648}
649
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000650/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800651 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000652 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800653static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000654{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000655 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200656 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000657
Richard Zhao2ccaef02012-05-11 15:14:27 +0800658 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000659
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200660 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
661 reg, !(reg & 1), 1, 500);
662 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800663 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000664
Robin Gong855832e2015-02-15 10:00:35 +0800665 /* Set bits of CONFIG register with dynamic context switching */
666 if (readl(sdma->regs + SDMA_H_CONFIG) == 0)
667 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
668
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200669 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000670}
671
672static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
673 u32 address)
674{
Sascha Hauer76c33d22018-06-20 00:56:59 +0800675 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000676 void *buf_virt;
677 dma_addr_t buf_phys;
678 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800679 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200680
Andy Duanceaf5222019-01-11 14:29:49 +0000681 buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200682 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800683 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200684 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000685
Richard Zhao2ccaef02012-05-11 15:14:27 +0800686 spin_lock_irqsave(&sdma->channel_0_lock, flags);
687
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000688 bd0->mode.command = C0_SETPM;
689 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
690 bd0->mode.count = size / 2;
691 bd0->buffer_addr = buf_phys;
692 bd0->ext_buffer_addr = address;
693
694 memcpy(buf_virt, buf, size);
695
Richard Zhao2ccaef02012-05-11 15:14:27 +0800696 ret = sdma_run_channel0(sdma);
697
698 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000699
Andy Duanceaf5222019-01-11 14:29:49 +0000700 dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000701
702 return ret;
703}
704
705static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
706{
707 struct sdma_engine *sdma = sdmac->sdma;
708 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800709 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000710 u32 chnenbl = chnenbl_ofs(sdma, event);
711
Richard Zhaoc4b56852012-01-13 11:09:57 +0800712 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800713 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800714 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000715}
716
717static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
718{
719 struct sdma_engine *sdma = sdmac->sdma;
720 int channel = sdmac->channel;
721 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800722 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000723
Richard Zhaoc4b56852012-01-13 11:09:57 +0800724 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800725 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800726 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000727}
728
Robin Gong57b772b2018-06-20 00:57:00 +0800729static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
730{
731 return container_of(t, struct sdma_desc, vd.tx);
732}
733
734static void sdma_start_desc(struct sdma_channel *sdmac)
735{
736 struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
737 struct sdma_desc *desc;
738 struct sdma_engine *sdma = sdmac->sdma;
739 int channel = sdmac->channel;
740
741 if (!vd) {
742 sdmac->desc = NULL;
743 return;
744 }
745 sdmac->desc = desc = to_sdma_desc(&vd->tx);
746 /*
747 * Do not delete the node in desc_issued list in cyclic mode, otherwise
Vinod Koul680302c2018-07-02 18:34:02 +0530748 * the desc allocated will never be freed in vchan_dma_desc_free_list
Robin Gong57b772b2018-06-20 00:57:00 +0800749 */
750 if (!(sdmac->flags & IMX_DMA_SG_LOOP))
751 list_del(&vd->node);
752
753 sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
754 sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
755 sdma_enable_channel(sdma, sdmac->channel);
756}
757
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100758static void sdma_update_channel_loop(struct sdma_channel *sdmac)
759{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000760 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300761 int error = 0;
762 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000763
764 /*
765 * loop mode. Iterate over descriptors, re-setup them and
766 * call callback function.
767 */
Robin Gong57b772b2018-06-20 00:57:00 +0800768 while (sdmac->desc) {
Sascha Hauer76c33d22018-06-20 00:56:59 +0800769 struct sdma_desc *desc = sdmac->desc;
770
771 bd = &desc->bd[desc->buf_tail];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000772
773 if (bd->mode.status & BD_DONE)
774 break;
775
Nandor Han58818262016-08-08 15:38:26 +0300776 if (bd->mode.status & BD_RROR) {
777 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000778 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300779 error = -EIO;
780 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000781
Nandor Han58818262016-08-08 15:38:26 +0300782 /*
783 * We use bd->mode.count to calculate the residue, since contains
784 * the number of bytes present in the current buffer descriptor.
785 */
786
Sascha Hauer76c33d22018-06-20 00:56:59 +0800787 desc->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000788 bd->mode.status |= BD_DONE;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800789 bd->mode.count = desc->period_len;
790 desc->buf_ptail = desc->buf_tail;
791 desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
Nandor Han15f30f52016-08-08 15:38:25 +0300792
793 /*
794 * The callback is called from the interrupt context in order
795 * to reduce latency and to avoid the risk of altering the
796 * SDMA transaction status by the time the client tasklet is
797 * executed.
798 */
Robin Gong57b772b2018-06-20 00:57:00 +0800799 spin_unlock(&sdmac->vc.lock);
800 dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
801 spin_lock(&sdmac->vc.lock);
Nandor Han15f30f52016-08-08 15:38:25 +0300802
Nandor Han58818262016-08-08 15:38:26 +0300803 if (error)
804 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000805 }
806}
807
Robin Gong57b772b2018-06-20 00:57:00 +0800808static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000809{
Nandor Han15f30f52016-08-08 15:38:25 +0300810 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000811 struct sdma_buffer_descriptor *bd;
812 int i, error = 0;
813
Sascha Hauer76c33d22018-06-20 00:56:59 +0800814 sdmac->desc->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000815 /*
816 * non loop mode. Iterate over all descriptors, collect
817 * errors and call callback function
818 */
Sascha Hauer76c33d22018-06-20 00:56:59 +0800819 for (i = 0; i < sdmac->desc->num_bd; i++) {
820 bd = &sdmac->desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000821
822 if (bd->mode.status & (BD_DONE | BD_RROR))
823 error = -EIO;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800824 sdmac->desc->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000825 }
826
827 if (error)
828 sdmac->status = DMA_ERROR;
829 else
Vinod Koul409bff62013-10-16 14:07:06 +0530830 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000831}
832
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000833static irqreturn_t sdma_int_handler(int irq, void *dev_id)
834{
835 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800836 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000837
Richard Zhaoc4b56852012-01-13 11:09:57 +0800838 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
839 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200840 /* channel 0 is special and not handled here, see run_channel0() */
841 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000842
843 while (stat) {
844 int channel = fls(stat) - 1;
845 struct sdma_channel *sdmac = &sdma->channel[channel];
Robin Gong57b772b2018-06-20 00:57:00 +0800846 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000847
Robin Gong57b772b2018-06-20 00:57:00 +0800848 spin_lock(&sdmac->vc.lock);
849 desc = sdmac->desc;
850 if (desc) {
851 if (sdmac->flags & IMX_DMA_SG_LOOP) {
852 sdma_update_channel_loop(sdmac);
853 } else {
854 mxc_sdma_handle_channel_normal(sdmac);
855 vchan_cookie_complete(&desc->vd);
856 sdma_start_desc(sdmac);
857 }
858 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000859
Robin Gong57b772b2018-06-20 00:57:00 +0800860 spin_unlock(&sdmac->vc.lock);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800861 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000862 }
863
864 return IRQ_HANDLED;
865}
866
867/*
868 * sets the pc of SDMA script according to the peripheral type
869 */
870static void sdma_get_pc(struct sdma_channel *sdmac,
871 enum sdma_peripheral_type peripheral_type)
872{
873 struct sdma_engine *sdma = sdmac->sdma;
874 int per_2_emi = 0, emi_2_per = 0;
875 /*
876 * These are needed once we start to support transfers between
877 * two peripherals or memory-to-memory transfers
878 */
Robin Gong0f06c022018-07-24 01:46:11 +0800879 int per_2_per = 0, emi_2_emi = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000880
881 sdmac->pc_from_device = 0;
882 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800883 sdmac->device_to_device = 0;
Robin Gong0f06c022018-07-24 01:46:11 +0800884 sdmac->pc_to_pc = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000885
886 switch (peripheral_type) {
887 case IMX_DMATYPE_MEMORY:
Robin Gong0f06c022018-07-24 01:46:11 +0800888 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000889 break;
890 case IMX_DMATYPE_DSP:
891 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
892 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
893 break;
894 case IMX_DMATYPE_FIRI:
895 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
896 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
897 break;
898 case IMX_DMATYPE_UART:
899 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
900 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
901 break;
902 case IMX_DMATYPE_UART_SP:
903 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
904 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
905 break;
906 case IMX_DMATYPE_ATA:
907 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
908 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
909 break;
910 case IMX_DMATYPE_CSPI:
911 case IMX_DMATYPE_EXT:
912 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700913 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000914 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
915 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
916 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800917 case IMX_DMATYPE_SSI_DUAL:
918 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
919 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
920 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000921 case IMX_DMATYPE_SSI_SP:
922 case IMX_DMATYPE_MMC:
923 case IMX_DMATYPE_SDHC:
924 case IMX_DMATYPE_CSPI_SP:
925 case IMX_DMATYPE_ESAI:
926 case IMX_DMATYPE_MSHC_SP:
927 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
928 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
929 break;
930 case IMX_DMATYPE_ASRC:
931 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
932 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
933 per_2_per = sdma->script_addrs->per_2_per_addr;
934 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800935 case IMX_DMATYPE_ASRC_SP:
936 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
937 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
938 per_2_per = sdma->script_addrs->per_2_per_addr;
939 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000940 case IMX_DMATYPE_MSHC:
941 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
942 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
943 break;
944 case IMX_DMATYPE_CCM:
945 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
946 break;
947 case IMX_DMATYPE_SPDIF:
948 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
949 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
950 break;
951 case IMX_DMATYPE_IPU_MEMORY:
952 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
953 break;
954 default:
955 break;
956 }
957
958 sdmac->pc_from_device = per_2_emi;
959 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800960 sdmac->device_to_device = per_2_per;
Robin Gong0f06c022018-07-24 01:46:11 +0800961 sdmac->pc_to_pc = emi_2_emi;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000962}
963
964static int sdma_load_context(struct sdma_channel *sdmac)
965{
966 struct sdma_engine *sdma = sdmac->sdma;
967 int channel = sdmac->channel;
968 int load_address;
969 struct sdma_context_data *context = sdma->context;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800970 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000971 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800972 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000973
Robin Gongad0d92d2019-01-08 12:00:16 +0000974 if (sdmac->context_loaded)
975 return 0;
976
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800977 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000978 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800979 else if (sdmac->direction == DMA_DEV_TO_DEV)
980 load_address = sdmac->device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800981 else if (sdmac->direction == DMA_MEM_TO_MEM)
982 load_address = sdmac->pc_to_pc;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800983 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000984 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000985
986 if (load_address < 0)
987 return load_address;
988
989 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800990 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000991 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
992 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800993 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
994 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000995
Richard Zhao2ccaef02012-05-11 15:14:27 +0800996 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200997
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000998 memset(context, 0, sizeof(*context));
999 context->channel_state.pc = load_address;
1000
1001 /* Send by context the event mask,base address for peripheral
1002 * and watermark level
1003 */
Richard Zhao0bbc1412012-01-13 11:10:01 +08001004 context->gReg[0] = sdmac->event_mask[1];
1005 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001006 context->gReg[2] = sdmac->per_addr;
1007 context->gReg[6] = sdmac->shp_addr;
1008 context->gReg[7] = sdmac->watermark_level;
1009
1010 bd0->mode.command = C0_SETDM;
1011 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
1012 bd0->mode.count = sizeof(*context) / 4;
1013 bd0->buffer_addr = sdma->context_phys;
1014 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +08001015 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001016
Richard Zhao2ccaef02012-05-11 15:14:27 +08001017 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001018
Robin Gongad0d92d2019-01-08 12:00:16 +00001019 sdmac->context_loaded = true;
1020
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001021 return ret;
1022}
1023
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001024static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001025{
Robin Gong57b772b2018-06-20 00:57:00 +08001026 return container_of(chan, struct sdma_channel, vc.chan);
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001027}
1028
1029static int sdma_disable_channel(struct dma_chan *chan)
1030{
1031 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001032 struct sdma_engine *sdma = sdmac->sdma;
1033 int channel = sdmac->channel;
1034
Richard Zhao0bbc1412012-01-13 11:10:01 +08001035 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001036 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001037
1038 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001039}
Lucas Stachb8603d22018-11-06 03:40:33 +00001040static void sdma_channel_terminate_work(struct work_struct *work)
Jiada Wang7f3ff142017-03-16 23:12:09 -07001041{
Lucas Stachb8603d22018-11-06 03:40:33 +00001042 struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1043 terminate_worker);
Robin Gong57b772b2018-06-20 00:57:00 +08001044 unsigned long flags;
1045 LIST_HEAD(head);
1046
Jiada Wang7f3ff142017-03-16 23:12:09 -07001047 /*
1048 * According to NXP R&D team a delay of one BD SDMA cost time
1049 * (maximum is 1ms) should be added after disable of the channel
1050 * bit, to ensure SDMA core has really been stopped after SDMA
1051 * clients call .device_terminate_all.
1052 */
Lucas Stachb8603d22018-11-06 03:40:33 +00001053 usleep_range(1000, 2000);
1054
1055 spin_lock_irqsave(&sdmac->vc.lock, flags);
1056 vchan_get_all_descriptors(&sdmac->vc, &head);
1057 sdmac->desc = NULL;
1058 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1059 vchan_dma_desc_free_list(&sdmac->vc, &head);
Robin Gongad0d92d2019-01-08 12:00:16 +00001060 sdmac->context_loaded = false;
Lucas Stachb8603d22018-11-06 03:40:33 +00001061}
1062
1063static int sdma_disable_channel_async(struct dma_chan *chan)
1064{
1065 struct sdma_channel *sdmac = to_sdma_chan(chan);
1066
1067 sdma_disable_channel(chan);
1068
1069 if (sdmac->desc)
1070 schedule_work(&sdmac->terminate_worker);
Jiada Wang7f3ff142017-03-16 23:12:09 -07001071
1072 return 0;
1073}
1074
Lucas Stachb8603d22018-11-06 03:40:33 +00001075static void sdma_channel_synchronize(struct dma_chan *chan)
1076{
1077 struct sdma_channel *sdmac = to_sdma_chan(chan);
1078
1079 vchan_synchronize(&sdmac->vc);
1080
1081 flush_work(&sdmac->terminate_worker);
1082}
1083
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001084static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1085{
1086 struct sdma_engine *sdma = sdmac->sdma;
1087
1088 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1089 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1090
1091 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1092 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1093
1094 if (sdmac->event_id0 > 31)
1095 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1096
1097 if (sdmac->event_id1 > 31)
1098 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1099
1100 /*
1101 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1102 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1103 * r0(event_mask[1]) and r1(event_mask[0]).
1104 */
1105 if (lwml > hwml) {
1106 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1107 SDMA_WATERMARK_LEVEL_HWML);
1108 sdmac->watermark_level |= hwml;
1109 sdmac->watermark_level |= lwml << 16;
1110 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1111 }
1112
1113 if (sdmac->per_address2 >= sdma->spba_start_addr &&
1114 sdmac->per_address2 <= sdma->spba_end_addr)
1115 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1116
1117 if (sdmac->per_address >= sdma->spba_start_addr &&
1118 sdmac->per_address <= sdma->spba_end_addr)
1119 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1120
1121 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1122}
1123
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001124static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001125{
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001126 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001127 int ret;
1128
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001129 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001130
Richard Zhao0bbc1412012-01-13 11:10:01 +08001131 sdmac->event_mask[0] = 0;
1132 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001133 sdmac->shp_addr = 0;
1134 sdmac->per_addr = 0;
1135
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001136 switch (sdmac->peripheral_type) {
1137 case IMX_DMATYPE_DSP:
1138 sdma_config_ownership(sdmac, false, true, true);
1139 break;
1140 case IMX_DMATYPE_MEMORY:
1141 sdma_config_ownership(sdmac, false, true, false);
1142 break;
1143 default:
1144 sdma_config_ownership(sdmac, true, true, false);
1145 break;
1146 }
1147
1148 sdma_get_pc(sdmac, sdmac->peripheral_type);
1149
1150 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1151 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1152 /* Handle multiple event channels differently */
1153 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001154 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1155 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1156 sdma_set_watermarklevel_for_p2p(sdmac);
1157 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001158 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001159
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001160 /* Address */
1161 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001162 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001163 } else {
1164 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1165 }
1166
1167 ret = sdma_load_context(sdmac);
1168
1169 return ret;
1170}
1171
1172static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1173 unsigned int priority)
1174{
1175 struct sdma_engine *sdma = sdmac->sdma;
1176 int channel = sdmac->channel;
1177
1178 if (priority < MXC_SDMA_MIN_PRIORITY
1179 || priority > MXC_SDMA_MAX_PRIORITY) {
1180 return -EINVAL;
1181 }
1182
Richard Zhaoc4b56852012-01-13 11:09:57 +08001183 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001184
1185 return 0;
1186}
1187
Robin Gong57b772b2018-06-20 00:57:00 +08001188static int sdma_request_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001189{
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001190 int ret = -EBUSY;
1191
Andy Duanceaf5222019-01-11 14:29:49 +00001192 sdma->bd0 = dma_zalloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
Robin Gong57b772b2018-06-20 00:57:00 +08001193 GFP_NOWAIT);
1194 if (!sdma->bd0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001195 ret = -ENOMEM;
1196 goto out;
1197 }
1198
Robin Gong57b772b2018-06-20 00:57:00 +08001199 sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1200 sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001201
Robin Gong57b772b2018-06-20 00:57:00 +08001202 sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001203 return 0;
1204out:
1205
1206 return ret;
1207}
1208
Robin Gong57b772b2018-06-20 00:57:00 +08001209
1210static int sdma_alloc_bd(struct sdma_desc *desc)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001211{
Lucas Stachebb853b2018-11-06 03:40:28 +00001212 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
Robin Gong57b772b2018-06-20 00:57:00 +08001213 int ret = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001214
Andy Duanceaf5222019-01-11 14:29:49 +00001215 desc->bd = dma_zalloc_coherent(desc->sdmac->sdma->dev, bd_size,
1216 &desc->bd_phys, GFP_NOWAIT);
Robin Gong57b772b2018-06-20 00:57:00 +08001217 if (!desc->bd) {
1218 ret = -ENOMEM;
1219 goto out;
1220 }
1221out:
1222 return ret;
1223}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001224
Robin Gong57b772b2018-06-20 00:57:00 +08001225static void sdma_free_bd(struct sdma_desc *desc)
1226{
Lucas Stachebb853b2018-11-06 03:40:28 +00001227 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1228
Andy Duanceaf5222019-01-11 14:29:49 +00001229 dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1230 desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001231}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001232
Robin Gong57b772b2018-06-20 00:57:00 +08001233static void sdma_desc_free(struct virt_dma_desc *vd)
1234{
1235 struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1236
1237 sdma_free_bd(desc);
1238 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001239}
1240
1241static int sdma_alloc_chan_resources(struct dma_chan *chan)
1242{
1243 struct sdma_channel *sdmac = to_sdma_chan(chan);
1244 struct imx_dma_data *data = chan->private;
Robin Gong0f06c022018-07-24 01:46:11 +08001245 struct imx_dma_data mem_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001246 int prio, ret;
1247
Robin Gong0f06c022018-07-24 01:46:11 +08001248 /*
1249 * MEMCPY may never setup chan->private by filter function such as
1250 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1251 * Please note in any other slave case, you have to setup chan->private
1252 * with 'struct imx_dma_data' in your own filter function if you want to
1253 * request dma channel by dma_request_channel() rather than
1254 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1255 * to warn you to correct your filter function.
1256 */
1257 if (!data) {
1258 dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1259 mem_data.priority = 2;
1260 mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1261 mem_data.dma_request = 0;
1262 mem_data.dma_request2 = 0;
1263 data = &mem_data;
1264
1265 sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1266 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001267
1268 switch (data->priority) {
1269 case DMA_PRIO_HIGH:
1270 prio = 3;
1271 break;
1272 case DMA_PRIO_MEDIUM:
1273 prio = 2;
1274 break;
1275 case DMA_PRIO_LOW:
1276 default:
1277 prio = 1;
1278 break;
1279 }
1280
1281 sdmac->peripheral_type = data->peripheral_type;
1282 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001283 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001284
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001285 ret = clk_enable(sdmac->sdma->clk_ipg);
1286 if (ret)
1287 return ret;
1288 ret = clk_enable(sdmac->sdma->clk_ahb);
1289 if (ret)
1290 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001291
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001292 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001293 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001294 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001295
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001296 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001297
1298disable_clk_ahb:
1299 clk_disable(sdmac->sdma->clk_ahb);
1300disable_clk_ipg:
1301 clk_disable(sdmac->sdma->clk_ipg);
1302 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001303}
1304
1305static void sdma_free_chan_resources(struct dma_chan *chan)
1306{
1307 struct sdma_channel *sdmac = to_sdma_chan(chan);
1308 struct sdma_engine *sdma = sdmac->sdma;
1309
Lucas Stachb8603d22018-11-06 03:40:33 +00001310 sdma_disable_channel_async(chan);
1311
1312 sdma_channel_synchronize(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001313
1314 if (sdmac->event_id0)
1315 sdma_event_disable(sdmac, sdmac->event_id0);
1316 if (sdmac->event_id1)
1317 sdma_event_disable(sdmac, sdmac->event_id1);
1318
1319 sdmac->event_id0 = 0;
1320 sdmac->event_id1 = 0;
1321
1322 sdma_set_channel_priority(sdmac, 0);
1323
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001324 clk_disable(sdma->clk_ipg);
1325 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001326}
1327
Robin Gong21420842018-06-20 00:57:03 +08001328static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1329 enum dma_transfer_direction direction, u32 bds)
1330{
1331 struct sdma_desc *desc;
1332
1333 desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1334 if (!desc)
1335 goto err_out;
1336
1337 sdmac->status = DMA_IN_PROGRESS;
1338 sdmac->direction = direction;
1339 sdmac->flags = 0;
1340
1341 desc->chn_count = 0;
1342 desc->chn_real_count = 0;
1343 desc->buf_tail = 0;
1344 desc->buf_ptail = 0;
1345 desc->sdmac = sdmac;
1346 desc->num_bd = bds;
1347
1348 if (sdma_alloc_bd(desc))
1349 goto err_desc_out;
1350
Robin Gong0f06c022018-07-24 01:46:11 +08001351 /* No slave_config called in MEMCPY case, so do here */
1352 if (direction == DMA_MEM_TO_MEM)
1353 sdma_config_ownership(sdmac, false, true, false);
1354
Robin Gong21420842018-06-20 00:57:03 +08001355 if (sdma_load_context(sdmac))
1356 goto err_desc_out;
1357
1358 return desc;
1359
1360err_desc_out:
1361 kfree(desc);
1362err_out:
1363 return NULL;
1364}
1365
Robin Gong0f06c022018-07-24 01:46:11 +08001366static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1367 struct dma_chan *chan, dma_addr_t dma_dst,
1368 dma_addr_t dma_src, size_t len, unsigned long flags)
1369{
1370 struct sdma_channel *sdmac = to_sdma_chan(chan);
1371 struct sdma_engine *sdma = sdmac->sdma;
1372 int channel = sdmac->channel;
1373 size_t count;
1374 int i = 0, param;
1375 struct sdma_buffer_descriptor *bd;
1376 struct sdma_desc *desc;
1377
1378 if (!chan || !len)
1379 return NULL;
1380
1381 dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1382 &dma_src, &dma_dst, len, channel);
1383
1384 desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1385 len / SDMA_BD_MAX_CNT + 1);
1386 if (!desc)
1387 return NULL;
1388
1389 do {
1390 count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1391 bd = &desc->bd[i];
1392 bd->buffer_addr = dma_src;
1393 bd->ext_buffer_addr = dma_dst;
1394 bd->mode.count = count;
1395 desc->chn_count += count;
1396 bd->mode.command = 0;
1397
1398 dma_src += count;
1399 dma_dst += count;
1400 len -= count;
1401 i++;
1402
1403 param = BD_DONE | BD_EXTD | BD_CONT;
1404 /* last bd */
1405 if (!len) {
1406 param |= BD_INTR;
1407 param |= BD_LAST;
1408 param &= ~BD_CONT;
1409 }
1410
1411 dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1412 i, count, bd->buffer_addr,
1413 param & BD_WRAP ? "wrap" : "",
1414 param & BD_INTR ? " intr" : "");
1415
1416 bd->mode.status = param;
1417 } while (len);
1418
1419 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1420}
1421
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001422static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1423 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301424 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001425 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001426{
1427 struct sdma_channel *sdmac = to_sdma_chan(chan);
1428 struct sdma_engine *sdma = sdmac->sdma;
Vinod Koulad78b002018-07-02 18:42:51 +05301429 int i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001430 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001431 struct scatterlist *sg;
Robin Gong57b772b2018-06-20 00:57:00 +08001432 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001433
Vinod Koul107d0642018-10-25 15:15:28 +01001434 sdma_config_write(chan, &sdmac->slave_config, direction);
1435
Robin Gong21420842018-06-20 00:57:03 +08001436 desc = sdma_transfer_init(sdmac, direction, sg_len);
Robin Gong57b772b2018-06-20 00:57:00 +08001437 if (!desc)
1438 goto err_out;
1439
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001440 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1441 sg_len, channel);
1442
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001443 for_each_sg(sgl, sg, sg_len, i) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001444 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001445 int param;
1446
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001447 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001448
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001449 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001450
Robin Gong4a6b2e82018-07-24 01:46:10 +08001451 if (count > SDMA_BD_MAX_CNT) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001452 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001453 channel, count, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001454 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001455 }
1456
1457 bd->mode.count = count;
Sascha Hauer76c33d22018-06-20 00:56:59 +08001458 desc->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001459
Vinod Koulad78b002018-07-02 18:42:51 +05301460 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001461 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001462
1463 switch (sdmac->word_size) {
1464 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001465 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001466 if (count & 3 || sg->dma_address & 3)
Robin Gong57b772b2018-06-20 00:57:00 +08001467 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001468 break;
1469 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1470 bd->mode.command = 2;
1471 if (count & 1 || sg->dma_address & 1)
Robin Gong57b772b2018-06-20 00:57:00 +08001472 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001473 break;
1474 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1475 bd->mode.command = 1;
1476 break;
1477 default:
Robin Gong57b772b2018-06-20 00:57:00 +08001478 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001479 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001480
1481 param = BD_DONE | BD_EXTD | BD_CONT;
1482
Shawn Guo341b9412011-01-20 05:50:39 +08001483 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001484 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001485 param |= BD_LAST;
1486 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001487 }
1488
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001489 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1490 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001491 param & BD_WRAP ? "wrap" : "",
1492 param & BD_INTR ? " intr" : "");
1493
1494 bd->mode.status = param;
1495 }
1496
Robin Gong57b772b2018-06-20 00:57:00 +08001497 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1498err_bd_out:
1499 sdma_free_bd(desc);
1500 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001501err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001502 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001503 return NULL;
1504}
1505
1506static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1507 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001508 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001509 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001510{
1511 struct sdma_channel *sdmac = to_sdma_chan(chan);
1512 struct sdma_engine *sdma = sdmac->sdma;
1513 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001514 int channel = sdmac->channel;
Robin Gong21420842018-06-20 00:57:03 +08001515 int i = 0, buf = 0;
Robin Gong57b772b2018-06-20 00:57:00 +08001516 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001517
1518 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1519
Vinod Koul107d0642018-10-25 15:15:28 +01001520 sdma_config_write(chan, &sdmac->slave_config, direction);
1521
Robin Gong21420842018-06-20 00:57:03 +08001522 desc = sdma_transfer_init(sdmac, direction, num_periods);
Robin Gong57b772b2018-06-20 00:57:00 +08001523 if (!desc)
1524 goto err_out;
1525
Sascha Hauer76c33d22018-06-20 00:56:59 +08001526 desc->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001527
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001528 sdmac->flags |= IMX_DMA_SG_LOOP;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001529
Robin Gong4a6b2e82018-07-24 01:46:10 +08001530 if (period_len > SDMA_BD_MAX_CNT) {
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301531 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001532 channel, period_len, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001533 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001534 }
1535
1536 while (buf < buf_len) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001537 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001538 int param;
1539
1540 bd->buffer_addr = dma_addr;
1541
1542 bd->mode.count = period_len;
1543
1544 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001545 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001546 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1547 bd->mode.command = 0;
1548 else
1549 bd->mode.command = sdmac->word_size;
1550
1551 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1552 if (i + 1 == num_periods)
1553 param |= BD_WRAP;
1554
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301555 dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001556 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001557 param & BD_WRAP ? "wrap" : "",
1558 param & BD_INTR ? " intr" : "");
1559
1560 bd->mode.status = param;
1561
1562 dma_addr += period_len;
1563 buf += period_len;
1564
1565 i++;
1566 }
1567
Robin Gong57b772b2018-06-20 00:57:00 +08001568 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1569err_bd_out:
1570 sdma_free_bd(desc);
1571 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001572err_out:
1573 sdmac->status = DMA_ERROR;
1574 return NULL;
1575}
1576
Vinod Koul107d0642018-10-25 15:15:28 +01001577static int sdma_config_write(struct dma_chan *chan,
1578 struct dma_slave_config *dmaengine_cfg,
1579 enum dma_transfer_direction direction)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001580{
1581 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001582
Vinod Koul107d0642018-10-25 15:15:28 +01001583 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001584 sdmac->per_address = dmaengine_cfg->src_addr;
1585 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1586 dmaengine_cfg->src_addr_width;
1587 sdmac->word_size = dmaengine_cfg->src_addr_width;
Vinod Koul107d0642018-10-25 15:15:28 +01001588 } else if (direction == DMA_DEV_TO_DEV) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001589 sdmac->per_address2 = dmaengine_cfg->src_addr;
1590 sdmac->per_address = dmaengine_cfg->dst_addr;
1591 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1592 SDMA_WATERMARK_LEVEL_LWML;
1593 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1594 SDMA_WATERMARK_LEVEL_HWML;
1595 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001596 } else {
1597 sdmac->per_address = dmaengine_cfg->dst_addr;
1598 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1599 dmaengine_cfg->dst_addr_width;
1600 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001601 }
Vinod Koul107d0642018-10-25 15:15:28 +01001602 sdmac->direction = direction;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001603 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001604}
1605
Vinod Koul107d0642018-10-25 15:15:28 +01001606static int sdma_config(struct dma_chan *chan,
1607 struct dma_slave_config *dmaengine_cfg)
1608{
1609 struct sdma_channel *sdmac = to_sdma_chan(chan);
1610
1611 memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1612
1613 /* Set ENBLn earlier to make sure dma request triggered after that */
1614 if (sdmac->event_id0) {
1615 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1616 return -EINVAL;
1617 sdma_event_enable(sdmac, sdmac->event_id0);
1618 }
1619
1620 if (sdmac->event_id1) {
1621 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1622 return -EINVAL;
1623 sdma_event_enable(sdmac, sdmac->event_id1);
1624 }
1625
1626 return 0;
1627}
1628
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001629static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001630 dma_cookie_t cookie,
1631 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001632{
1633 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001634 struct sdma_desc *desc;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001635 u32 residue;
Robin Gong57b772b2018-06-20 00:57:00 +08001636 struct virt_dma_desc *vd;
1637 enum dma_status ret;
1638 unsigned long flags;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001639
Robin Gong57b772b2018-06-20 00:57:00 +08001640 ret = dma_cookie_status(chan, cookie, txstate);
1641 if (ret == DMA_COMPLETE || !txstate)
1642 return ret;
1643
1644 spin_lock_irqsave(&sdmac->vc.lock, flags);
1645 vd = vchan_find_desc(&sdmac->vc, cookie);
1646 if (vd) {
1647 desc = to_sdma_desc(&vd->tx);
1648 if (sdmac->flags & IMX_DMA_SG_LOOP)
1649 residue = (desc->num_bd - desc->buf_ptail) *
1650 desc->period_len - desc->chn_real_count;
1651 else
1652 residue = desc->chn_count - desc->chn_real_count;
1653 } else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) {
1654 residue = sdmac->desc->chn_count - sdmac->desc->chn_real_count;
1655 } else {
1656 residue = 0;
1657 }
1658 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001659
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001660 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001661 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001662
Shawn Guo8a965912011-01-20 05:50:37 +08001663 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001664}
1665
1666static void sdma_issue_pending(struct dma_chan *chan)
1667{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001668 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001669 unsigned long flags;
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001670
Robin Gong57b772b2018-06-20 00:57:00 +08001671 spin_lock_irqsave(&sdmac->vc.lock, flags);
1672 if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1673 sdma_start_desc(sdmac);
1674 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001675}
1676
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001677#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001678#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001679#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Fabio Estevamb7d26482016-08-10 13:05:05 -03001680#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001681
1682static void sdma_add_scripts(struct sdma_engine *sdma,
1683 const struct sdma_script_start_addrs *addr)
1684{
1685 s32 *addr_arr = (u32 *)addr;
1686 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1687 int i;
1688
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001689 /* use the default firmware in ROM if missing external firmware */
1690 if (!sdma->script_number)
1691 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1692
Nicolin Chencd72b842013-11-13 22:55:24 +08001693 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001694 if (addr_arr[i] > 0)
1695 saddr_arr[i] = addr_arr[i];
1696}
1697
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001698static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001699{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001700 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001701 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001702 const struct sdma_script_start_addrs *addr;
1703 unsigned short *ram_code;
1704
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001705 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001706 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1707 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001708 return;
1709 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001710
1711 if (fw->size < sizeof(*header))
1712 goto err_firmware;
1713
1714 header = (struct sdma_firmware_header *)fw->data;
1715
1716 if (header->magic != SDMA_FIRMWARE_MAGIC)
1717 goto err_firmware;
1718 if (header->ram_code_start + header->ram_code_size > fw->size)
1719 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001720 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001721 case 1:
1722 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1723 break;
1724 case 2:
1725 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1726 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001727 case 3:
1728 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1729 break;
Fabio Estevamb7d26482016-08-10 13:05:05 -03001730 case 4:
1731 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1732 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001733 default:
1734 dev_err(sdma->dev, "unknown firmware version\n");
1735 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001736 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001737
1738 addr = (void *)header + header->script_addrs_start;
1739 ram_code = (void *)header + header->ram_code_start;
1740
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001741 clk_enable(sdma->clk_ipg);
1742 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001743 /* download the RAM image for SDMA */
1744 sdma_load_script(sdma, ram_code,
1745 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001746 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001747 clk_disable(sdma->clk_ipg);
1748 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001749
1750 sdma_add_scripts(sdma, addr);
1751
1752 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1753 header->version_major,
1754 header->version_minor);
1755
1756err_firmware:
1757 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001758}
1759
Zidan Wangd078cd12015-07-23 11:40:49 +08001760#define EVENT_REMAP_CELLS 3
1761
Jason Liu29f493d2015-11-11 17:20:49 +08001762static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001763{
1764 struct device_node *np = sdma->dev->of_node;
1765 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1766 struct property *event_remap;
1767 struct regmap *gpr;
1768 char propname[] = "fsl,sdma-event-remap";
1769 u32 reg, val, shift, num_map, i;
1770 int ret = 0;
1771
1772 if (IS_ERR(np) || IS_ERR(gpr_np))
1773 goto out;
1774
1775 event_remap = of_find_property(np, propname, NULL);
1776 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1777 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001778 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001779 goto out;
1780 } else if (num_map % EVENT_REMAP_CELLS) {
1781 dev_err(sdma->dev, "the property %s must modulo %d\n",
1782 propname, EVENT_REMAP_CELLS);
1783 ret = -EINVAL;
1784 goto out;
1785 }
1786
1787 gpr = syscon_node_to_regmap(gpr_np);
1788 if (IS_ERR(gpr)) {
1789 dev_err(sdma->dev, "failed to get gpr regmap\n");
1790 ret = PTR_ERR(gpr);
1791 goto out;
1792 }
1793
1794 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1795 ret = of_property_read_u32_index(np, propname, i, &reg);
1796 if (ret) {
1797 dev_err(sdma->dev, "failed to read property %s index %d\n",
1798 propname, i);
1799 goto out;
1800 }
1801
1802 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1803 if (ret) {
1804 dev_err(sdma->dev, "failed to read property %s index %d\n",
1805 propname, i + 1);
1806 goto out;
1807 }
1808
1809 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1810 if (ret) {
1811 dev_err(sdma->dev, "failed to read property %s index %d\n",
1812 propname, i + 2);
1813 goto out;
1814 }
1815
1816 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1817 }
1818
1819out:
1820 if (!IS_ERR(gpr_np))
1821 of_node_put(gpr_np);
1822
1823 return ret;
1824}
1825
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001826static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001827 const char *fw_name)
1828{
1829 int ret;
1830
1831 ret = request_firmware_nowait(THIS_MODULE,
1832 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1833 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001834
1835 return ret;
1836}
1837
Jingoo Han19bfc772014-11-06 10:10:09 +09001838static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001839{
1840 int i, ret;
1841 dma_addr_t ccb_phys;
1842
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001843 ret = clk_enable(sdma->clk_ipg);
1844 if (ret)
1845 return ret;
1846 ret = clk_enable(sdma->clk_ahb);
1847 if (ret)
1848 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001849
1850 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001851 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001852
Andy Duanceaf5222019-01-11 14:29:49 +00001853 sdma->channel_control = dma_alloc_coherent(sdma->dev,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001854 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1855 sizeof(struct sdma_context_data),
1856 &ccb_phys, GFP_KERNEL);
1857
1858 if (!sdma->channel_control) {
1859 ret = -ENOMEM;
1860 goto err_dma_alloc;
1861 }
1862
1863 sdma->context = (void *)sdma->channel_control +
1864 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1865 sdma->context_phys = ccb_phys +
1866 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1867
1868 /* Zero-out the CCB structures array just allocated */
1869 memset(sdma->channel_control, 0,
1870 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1871
1872 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001873 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001874 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001875
1876 /* All channels have priority 0 */
1877 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001878 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001879
Robin Gong57b772b2018-06-20 00:57:00 +08001880 ret = sdma_request_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001881 if (ret)
1882 goto err_dma_alloc;
1883
1884 sdma_config_ownership(&sdma->channel[0], false, true, false);
1885
1886 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001887 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001888
1889 /* Set bits of CONFIG register but with static context switching */
1890 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001891 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001892
Richard Zhaoc4b56852012-01-13 11:09:57 +08001893 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001894
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001895 /* Initializes channel's priorities */
1896 sdma_set_channel_priority(&sdma->channel[0], 7);
1897
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001898 clk_disable(sdma->clk_ipg);
1899 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001900
1901 return 0;
1902
1903err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001904 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001905disable_clk_ipg:
1906 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001907 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1908 return ret;
1909}
1910
Shawn Guo9479e172013-05-30 22:23:32 +08001911static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1912{
Nicolin Chen0b351862014-06-16 11:32:29 +08001913 struct sdma_channel *sdmac = to_sdma_chan(chan);
Shawn Guo9479e172013-05-30 22:23:32 +08001914 struct imx_dma_data *data = fn_param;
1915
1916 if (!imx_dma_is_general_purpose(chan))
1917 return false;
1918
Nicolin Chen0b351862014-06-16 11:32:29 +08001919 sdmac->data = *data;
1920 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001921
1922 return true;
1923}
1924
1925static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1926 struct of_dma *ofdma)
1927{
1928 struct sdma_engine *sdma = ofdma->of_dma_data;
1929 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1930 struct imx_dma_data data;
1931
1932 if (dma_spec->args_count != 3)
1933 return NULL;
1934
1935 data.dma_request = dma_spec->args[0];
1936 data.peripheral_type = dma_spec->args[1];
1937 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001938 /*
1939 * init dma_request2 to zero, which is not used by the dts.
1940 * For P2P, dma_request2 is init from dma_request_channel(),
1941 * chan->private will point to the imx_dma_data, and in
1942 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1943 * be set to sdmac->event_id1.
1944 */
1945 data.dma_request2 = 0;
Shawn Guo9479e172013-05-30 22:23:32 +08001946
1947 return dma_request_channel(mask, sdma_filter_fn, &data);
1948}
1949
Mark Browne34b7312014-08-27 11:55:53 +01001950static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001951{
Shawn Guo580975d2011-07-14 08:35:48 +08001952 const struct of_device_id *of_id =
1953 of_match_device(sdma_dt_ids, &pdev->dev);
1954 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001955 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001956 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001957 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001958 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001959 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001960 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001961 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001962 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001963 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001964 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001965 const struct sdma_driver_data *drvdata = NULL;
1966
1967 if (of_id)
1968 drvdata = of_id->data;
1969 else if (pdev->id_entry)
1970 drvdata = (void *)pdev->id_entry->driver_data;
1971
1972 if (!drvdata) {
1973 dev_err(&pdev->dev, "unable to find driver data\n");
1974 return -EINVAL;
1975 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001976
Philippe Retornaz42536b92013-10-14 09:45:17 +01001977 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1978 if (ret)
1979 return ret;
1980
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001981 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001982 if (!sdma)
1983 return -ENOMEM;
1984
Richard Zhao2ccaef02012-05-11 15:14:27 +08001985 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001986
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001987 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001988 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001989
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001990 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001991 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02001992 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001993
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001994 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1995 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
1996 if (IS_ERR(sdma->regs))
1997 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001998
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001999 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002000 if (IS_ERR(sdma->clk_ipg))
2001 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002002
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002003 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002004 if (IS_ERR(sdma->clk_ahb))
2005 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002006
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302007 ret = clk_prepare(sdma->clk_ipg);
2008 if (ret)
2009 return ret;
2010
2011 ret = clk_prepare(sdma->clk_ahb);
2012 if (ret)
2013 goto err_clk;
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002014
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002015 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
2016 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002017 if (ret)
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302018 goto err_irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002019
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302020 sdma->irq = irq;
2021
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002022 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302023 if (!sdma->script_addrs) {
2024 ret = -ENOMEM;
2025 goto err_irq;
2026 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002027
Sascha Hauer36e2f212011-08-25 11:03:36 +02002028 /* initially no scripts available */
2029 saddr_arr = (s32 *)sdma->script_addrs;
2030 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
2031 saddr_arr[i] = -EINVAL;
2032
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002033 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
2034 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
Robin Gong0f06c022018-07-24 01:46:11 +08002035 dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002036
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002037 INIT_LIST_HEAD(&sdma->dma_device.channels);
2038 /* Initialize channel parameters */
2039 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2040 struct sdma_channel *sdmac = &sdma->channel[i];
2041
2042 sdmac->sdma = sdma;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002043
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002044 sdmac->channel = i;
Robin Gong57b772b2018-06-20 00:57:00 +08002045 sdmac->vc.desc_free = sdma_desc_free;
Lucas Stachb8603d22018-11-06 03:40:33 +00002046 INIT_WORK(&sdmac->terminate_worker,
2047 sdma_channel_terminate_work);
Sascha Hauer23889c62011-01-31 10:56:58 +01002048 /*
2049 * Add the channel to the DMAC list. Do not add channel 0 though
2050 * because we need it internally in the SDMA driver. This also means
2051 * that channel 0 in dmaengine counting matches sdma channel 1.
2052 */
2053 if (i)
Robin Gong57b772b2018-06-20 00:57:00 +08002054 vchan_init(&sdmac->vc, &sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002055 }
2056
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002057 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002058 if (ret)
2059 goto err_init;
2060
Zidan Wangd078cd12015-07-23 11:40:49 +08002061 ret = sdma_event_remap(sdma);
2062 if (ret)
2063 goto err_init;
2064
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02002065 if (sdma->drvdata->script_addrs)
2066 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08002067 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002068 sdma_add_scripts(sdma, pdata->script_addrs);
2069
Shawn Guo580975d2011-07-14 08:35:48 +08002070 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03002071 ret = sdma_get_firmware(sdma, pdata->fw_name);
2072 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002073 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002074 } else {
2075 /*
2076 * Because that device tree does not encode ROM script address,
2077 * the RAM script in firmware is mandatory for device tree
2078 * probe, otherwise it fails.
2079 */
2080 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2081 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002082 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002083 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002084 else {
2085 ret = sdma_get_firmware(sdma, fw_name);
2086 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002087 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002088 }
2089 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002090
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002091 sdma->dma_device.dev = &pdev->dev;
2092
2093 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2094 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2095 sdma->dma_device.device_tx_status = sdma_tx_status;
2096 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2097 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01002098 sdma->dma_device.device_config = sdma_config;
Lucas Stachb8603d22018-11-06 03:40:33 +00002099 sdma->dma_device.device_terminate_all = sdma_disable_channel_async;
2100 sdma->dma_device.device_synchronize = sdma_channel_synchronize;
Nicolin Chenf9d4a392017-09-14 11:46:43 -07002101 sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2102 sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2103 sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
Lucas Stach6f3125ce2017-03-08 10:13:09 +01002104 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Robin Gong0f06c022018-07-24 01:46:11 +08002105 sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002106 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01002107 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
Robin Gong4a6b2e82018-07-24 01:46:10 +08002108 dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002109
Vignesh Raman23e11812014-08-05 18:39:41 +05302110 platform_set_drvdata(pdev, sdma);
2111
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002112 ret = dma_async_device_register(&sdma->dma_device);
2113 if (ret) {
2114 dev_err(&pdev->dev, "unable to register\n");
2115 goto err_init;
2116 }
2117
Shawn Guo9479e172013-05-30 22:23:32 +08002118 if (np) {
2119 ret = of_dma_controller_register(np, sdma_xlate, sdma);
2120 if (ret) {
2121 dev_err(&pdev->dev, "failed to register controller\n");
2122 goto err_register;
2123 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08002124
2125 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2126 ret = of_address_to_resource(spba_bus, 0, &spba_res);
2127 if (!ret) {
2128 sdma->spba_start_addr = spba_res.start;
2129 sdma->spba_end_addr = spba_res.end;
2130 }
2131 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08002132 }
2133
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002134 return 0;
2135
Shawn Guo9479e172013-05-30 22:23:32 +08002136err_register:
2137 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002138err_init:
2139 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302140err_irq:
2141 clk_unprepare(sdma->clk_ahb);
2142err_clk:
2143 clk_unprepare(sdma->clk_ipg);
Shawn Guo939fd4f2011-01-19 19:13:06 +08002144 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002145}
2146
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002147static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002148{
Vignesh Raman23e11812014-08-05 18:39:41 +05302149 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302150 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05302151
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302152 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05302153 dma_async_device_unregister(&sdma->dma_device);
2154 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302155 clk_unprepare(sdma->clk_ahb);
2156 clk_unprepare(sdma->clk_ipg);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302157 /* Kill the tasklet */
2158 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2159 struct sdma_channel *sdmac = &sdma->channel[i];
2160
Robin Gong57b772b2018-06-20 00:57:00 +08002161 tasklet_kill(&sdmac->vc.task);
2162 sdma_free_chan_resources(&sdmac->vc.chan);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302163 }
Vignesh Raman23e11812014-08-05 18:39:41 +05302164
2165 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05302166 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002167}
2168
2169static struct platform_driver sdma_driver = {
2170 .driver = {
2171 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08002172 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002173 },
Shawn Guo62550cd2011-07-13 21:33:17 +08002174 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002175 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05302176 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002177};
2178
Vignesh Raman23e11812014-08-05 18:39:41 +05302179module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002180
2181MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2182MODULE_DESCRIPTION("i.MX SDMA driver");
Nicolas Chauvetc0879342017-12-13 16:50:33 +01002183#if IS_ENABLED(CONFIG_SOC_IMX6Q)
2184MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2185#endif
2186#if IS_ENABLED(CONFIG_SOC_IMX7D)
2187MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2188#endif
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002189MODULE_LICENSE("GPL");