Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Intel Management Engine Interface (Intel MEI) Linux driver |
Tomas Winkler | 733ba91c | 2012-02-09 19:25:53 +0200 | [diff] [blame] | 4 | * Copyright (c) 2003-2012, Intel Corporation. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | */ |
| 16 | |
| 17 | #include <linux/pci.h> |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 18 | |
| 19 | #include <linux/kthread.h> |
| 20 | #include <linux/interrupt.h> |
Tomas Winkler | 47a7380 | 2012-12-25 19:06:03 +0200 | [diff] [blame] | 21 | |
| 22 | #include "mei_dev.h" |
Tomas Winkler | 9dc64d6 | 2013-01-08 23:07:17 +0200 | [diff] [blame] | 23 | #include "hw-me.h" |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 24 | |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 25 | #include "hbm.h" |
| 26 | |
| 27 | |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 28 | /** |
| 29 | * mei_reg_read - Reads 32bit data from the mei device |
| 30 | * |
| 31 | * @dev: the device structure |
| 32 | * @offset: offset from which to read the data |
| 33 | * |
| 34 | * returns register value (u32) |
| 35 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 36 | static inline u32 mei_reg_read(const struct mei_me_hw *hw, |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 37 | unsigned long offset) |
| 38 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 39 | return ioread32(hw->mem_addr + offset); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 40 | } |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 41 | |
| 42 | |
| 43 | /** |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 44 | * mei_reg_write - Writes 32bit data to the mei device |
| 45 | * |
| 46 | * @dev: the device structure |
| 47 | * @offset: offset from which to write the data |
| 48 | * @value: register value to write (u32) |
| 49 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 50 | static inline void mei_reg_write(const struct mei_me_hw *hw, |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 51 | unsigned long offset, u32 value) |
| 52 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 53 | iowrite32(value, hw->mem_addr + offset); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 54 | } |
| 55 | |
| 56 | /** |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 57 | * mei_mecbrw_read - Reads 32bit data from ME circular buffer |
| 58 | * read window register |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 59 | * |
| 60 | * @dev: the device structure |
| 61 | * |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 62 | * returns ME_CB_RW register value (u32) |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 63 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 64 | static u32 mei_me_mecbrw_read(const struct mei_device *dev) |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 65 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 66 | return mei_reg_read(to_me_hw(dev), ME_CB_RW); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 67 | } |
| 68 | /** |
| 69 | * mei_mecsr_read - Reads 32bit data from the ME CSR |
| 70 | * |
| 71 | * @dev: the device structure |
| 72 | * |
| 73 | * returns ME_CSR_HA register value (u32) |
| 74 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 75 | static inline u32 mei_mecsr_read(const struct mei_me_hw *hw) |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 76 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 77 | return mei_reg_read(hw, ME_CSR_HA); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 78 | } |
| 79 | |
| 80 | /** |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 81 | * mei_hcsr_read - Reads 32bit data from the host CSR |
| 82 | * |
| 83 | * @dev: the device structure |
| 84 | * |
| 85 | * returns H_CSR register value (u32) |
| 86 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 87 | static inline u32 mei_hcsr_read(const struct mei_me_hw *hw) |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 88 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 89 | return mei_reg_read(hw, H_CSR); |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | /** |
| 93 | * mei_hcsr_set - writes H_CSR register to the mei device, |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 94 | * and ignores the H_IS bit for it is write-one-to-zero. |
| 95 | * |
| 96 | * @dev: the device structure |
| 97 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 98 | static inline void mei_hcsr_set(struct mei_me_hw *hw, u32 hcsr) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 99 | { |
Tomas Winkler | 88eb99f | 2013-01-08 23:07:30 +0200 | [diff] [blame] | 100 | hcsr &= ~H_IS; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 101 | mei_reg_write(hw, H_CSR, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 102 | } |
| 103 | |
Tomas Winkler | e7e0c23 | 2013-01-08 23:07:31 +0200 | [diff] [blame] | 104 | |
| 105 | /** |
| 106 | * me_hw_config - configure hw dependent settings |
| 107 | * |
| 108 | * @dev: mei device |
| 109 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 110 | static void mei_me_hw_config(struct mei_device *dev) |
Tomas Winkler | e7e0c23 | 2013-01-08 23:07:31 +0200 | [diff] [blame] | 111 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 112 | u32 hcsr = mei_hcsr_read(to_me_hw(dev)); |
Tomas Winkler | e7e0c23 | 2013-01-08 23:07:31 +0200 | [diff] [blame] | 113 | /* Doesn't change in runtime */ |
| 114 | dev->hbuf_depth = (hcsr & H_CBD) >> 24; |
| 115 | } |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 116 | /** |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 117 | * mei_clear_interrupts - clear and stop interrupts |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 118 | * |
| 119 | * @dev: the device structure |
| 120 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 121 | static void mei_me_intr_clear(struct mei_device *dev) |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 122 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 123 | struct mei_me_hw *hw = to_me_hw(dev); |
| 124 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | 9ea73dd | 2013-01-08 23:07:28 +0200 | [diff] [blame] | 125 | if ((hcsr & H_IS) == H_IS) |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 126 | mei_reg_write(hw, H_CSR, hcsr); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 127 | } |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 128 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 129 | * mei_me_intr_enable - enables mei device interrupts |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 130 | * |
| 131 | * @dev: the device structure |
| 132 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 133 | static void mei_me_intr_enable(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 134 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 135 | struct mei_me_hw *hw = to_me_hw(dev); |
| 136 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | 9ea73dd | 2013-01-08 23:07:28 +0200 | [diff] [blame] | 137 | hcsr |= H_IE; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 138 | mei_hcsr_set(hw, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 139 | } |
| 140 | |
| 141 | /** |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 142 | * mei_disable_interrupts - disables mei device interrupts |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 143 | * |
| 144 | * @dev: the device structure |
| 145 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 146 | static void mei_me_intr_disable(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 147 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 148 | struct mei_me_hw *hw = to_me_hw(dev); |
| 149 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | 9ea73dd | 2013-01-08 23:07:28 +0200 | [diff] [blame] | 150 | hcsr &= ~H_IE; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 151 | mei_hcsr_set(hw, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 152 | } |
| 153 | |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 154 | /** |
Tomas Winkler | 68f8ea1 | 2013-03-10 13:56:07 +0200 | [diff] [blame] | 155 | * mei_me_hw_reset_release - release device from the reset |
| 156 | * |
| 157 | * @dev: the device structure |
| 158 | */ |
| 159 | static void mei_me_hw_reset_release(struct mei_device *dev) |
| 160 | { |
| 161 | struct mei_me_hw *hw = to_me_hw(dev); |
| 162 | u32 hcsr = mei_hcsr_read(hw); |
| 163 | |
| 164 | hcsr |= H_IG; |
| 165 | hcsr &= ~H_RST; |
| 166 | mei_hcsr_set(hw, hcsr); |
| 167 | } |
| 168 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 169 | * mei_me_hw_reset - resets fw via mei csr register. |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 170 | * |
| 171 | * @dev: the device structure |
| 172 | * @interrupts_enabled: if interrupt should be enabled after reset. |
| 173 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 174 | static void mei_me_hw_reset(struct mei_device *dev, bool intr_enable) |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 175 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 176 | struct mei_me_hw *hw = to_me_hw(dev); |
| 177 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 178 | |
| 179 | dev_dbg(&dev->pdev->dev, "before reset HCSR = 0x%08x.\n", hcsr); |
| 180 | |
| 181 | hcsr |= (H_RST | H_IG); |
| 182 | |
| 183 | if (intr_enable) |
| 184 | hcsr |= H_IE; |
| 185 | else |
Tomas Winkler | 68f8ea1 | 2013-03-10 13:56:07 +0200 | [diff] [blame] | 186 | hcsr |= ~H_IE; |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 187 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 188 | mei_hcsr_set(hw, hcsr); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 189 | |
Tomas Winkler | 68f8ea1 | 2013-03-10 13:56:07 +0200 | [diff] [blame] | 190 | if (dev->dev_state == MEI_DEV_POWER_DOWN) |
| 191 | mei_me_hw_reset_release(dev); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 192 | |
Tomas Winkler | 68f8ea1 | 2013-03-10 13:56:07 +0200 | [diff] [blame] | 193 | dev_dbg(&dev->pdev->dev, "current HCSR = 0x%08x.\n", mei_hcsr_read(hw)); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 194 | } |
| 195 | |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 196 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 197 | * mei_me_host_set_ready - enable device |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 198 | * |
| 199 | * @dev - mei device |
| 200 | * returns bool |
| 201 | */ |
| 202 | |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 203 | static void mei_me_host_set_ready(struct mei_device *dev) |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 204 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 205 | struct mei_me_hw *hw = to_me_hw(dev); |
| 206 | hw->host_hw_state |= H_IE | H_IG | H_RDY; |
| 207 | mei_hcsr_set(hw, hw->host_hw_state); |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 208 | } |
| 209 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 210 | * mei_me_host_is_ready - check whether the host has turned ready |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 211 | * |
| 212 | * @dev - mei device |
| 213 | * returns bool |
| 214 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 215 | static bool mei_me_host_is_ready(struct mei_device *dev) |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 216 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 217 | struct mei_me_hw *hw = to_me_hw(dev); |
| 218 | hw->host_hw_state = mei_hcsr_read(hw); |
| 219 | return (hw->host_hw_state & H_RDY) == H_RDY; |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 220 | } |
| 221 | |
| 222 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 223 | * mei_me_hw_is_ready - check whether the me(hw) has turned ready |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 224 | * |
| 225 | * @dev - mei device |
| 226 | * returns bool |
| 227 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 228 | static bool mei_me_hw_is_ready(struct mei_device *dev) |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 229 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 230 | struct mei_me_hw *hw = to_me_hw(dev); |
| 231 | hw->me_hw_state = mei_mecsr_read(hw); |
| 232 | return (hw->me_hw_state & ME_RDY_HRA) == ME_RDY_HRA; |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 233 | } |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 234 | |
Tomas Winkler | aafae7e | 2013-03-11 18:27:03 +0200 | [diff] [blame] | 235 | static int mei_me_hw_ready_wait(struct mei_device *dev) |
| 236 | { |
| 237 | int err; |
| 238 | if (mei_me_hw_is_ready(dev)) |
| 239 | return 0; |
| 240 | |
| 241 | mutex_unlock(&dev->device_lock); |
| 242 | err = wait_event_interruptible_timeout(dev->wait_hw_ready, |
| 243 | dev->recvd_hw_ready, MEI_INTEROP_TIMEOUT); |
| 244 | mutex_lock(&dev->device_lock); |
| 245 | if (!err && !dev->recvd_hw_ready) { |
| 246 | dev_err(&dev->pdev->dev, |
| 247 | "wait hw ready failed. status = 0x%x\n", err); |
| 248 | return -ETIMEDOUT; |
| 249 | } |
| 250 | |
| 251 | dev->recvd_hw_ready = false; |
| 252 | return 0; |
| 253 | } |
| 254 | |
| 255 | static int mei_me_hw_start(struct mei_device *dev) |
| 256 | { |
| 257 | int ret = mei_me_hw_ready_wait(dev); |
| 258 | if (ret) |
| 259 | return ret; |
| 260 | dev_dbg(&dev->pdev->dev, "hw is ready\n"); |
| 261 | |
| 262 | mei_me_host_set_ready(dev); |
| 263 | return ret; |
| 264 | } |
| 265 | |
| 266 | |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 267 | /** |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 268 | * mei_hbuf_filled_slots - gets number of device filled buffer slots |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 269 | * |
Sedat Dilek | 7353f85 | 2013-01-17 19:54:15 +0100 | [diff] [blame] | 270 | * @dev: the device structure |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 271 | * |
| 272 | * returns number of filled slots |
| 273 | */ |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 274 | static unsigned char mei_hbuf_filled_slots(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 275 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 276 | struct mei_me_hw *hw = to_me_hw(dev); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 277 | char read_ptr, write_ptr; |
| 278 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 279 | hw->host_hw_state = mei_hcsr_read(hw); |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 280 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 281 | read_ptr = (char) ((hw->host_hw_state & H_CBRP) >> 8); |
| 282 | write_ptr = (char) ((hw->host_hw_state & H_CBWP) >> 16); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 283 | |
| 284 | return (unsigned char) (write_ptr - read_ptr); |
| 285 | } |
| 286 | |
| 287 | /** |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 288 | * mei_hbuf_is_empty - checks if host buffer is empty. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 289 | * |
| 290 | * @dev: the device structure |
| 291 | * |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 292 | * returns true if empty, false - otherwise. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 293 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 294 | static bool mei_me_hbuf_is_empty(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 295 | { |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 296 | return mei_hbuf_filled_slots(dev) == 0; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 297 | } |
| 298 | |
| 299 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 300 | * mei_me_hbuf_empty_slots - counts write empty slots. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 301 | * |
| 302 | * @dev: the device structure |
| 303 | * |
| 304 | * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise empty slots count |
| 305 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 306 | static int mei_me_hbuf_empty_slots(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 307 | { |
Tomas Winkler | 24aadc8 | 2012-06-25 23:46:27 +0300 | [diff] [blame] | 308 | unsigned char filled_slots, empty_slots; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 309 | |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 310 | filled_slots = mei_hbuf_filled_slots(dev); |
Tomas Winkler | 24aadc8 | 2012-06-25 23:46:27 +0300 | [diff] [blame] | 311 | empty_slots = dev->hbuf_depth - filled_slots; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 312 | |
| 313 | /* check for overflow */ |
Tomas Winkler | 24aadc8 | 2012-06-25 23:46:27 +0300 | [diff] [blame] | 314 | if (filled_slots > dev->hbuf_depth) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 315 | return -EOVERFLOW; |
| 316 | |
| 317 | return empty_slots; |
| 318 | } |
| 319 | |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 320 | static size_t mei_me_hbuf_max_len(const struct mei_device *dev) |
| 321 | { |
| 322 | return dev->hbuf_depth * sizeof(u32) - sizeof(struct mei_msg_hdr); |
| 323 | } |
| 324 | |
| 325 | |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 326 | /** |
| 327 | * mei_write_message - writes a message to mei device. |
| 328 | * |
| 329 | * @dev: the device structure |
Sedat Dilek | 7353f85 | 2013-01-17 19:54:15 +0100 | [diff] [blame] | 330 | * @header: mei HECI header of message |
Tomas Winkler | 438763f | 2012-12-25 19:05:59 +0200 | [diff] [blame] | 331 | * @buf: message payload will be written |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 332 | * |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 333 | * This function returns -EIO if write has failed |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 334 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 335 | static int mei_me_write_message(struct mei_device *dev, |
| 336 | struct mei_msg_hdr *header, |
| 337 | unsigned char *buf) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 338 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 339 | struct mei_me_hw *hw = to_me_hw(dev); |
Tomas Winkler | c8c8d08 | 2013-03-11 18:27:02 +0200 | [diff] [blame] | 340 | unsigned long rem; |
Tomas Winkler | 438763f | 2012-12-25 19:05:59 +0200 | [diff] [blame] | 341 | unsigned long length = header->length; |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 342 | u32 *reg_buf = (u32 *)buf; |
Tomas Winkler | 88eb99f | 2013-01-08 23:07:30 +0200 | [diff] [blame] | 343 | u32 hcsr; |
Tomas Winkler | c8c8d08 | 2013-03-11 18:27:02 +0200 | [diff] [blame] | 344 | u32 dw_cnt; |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 345 | int i; |
| 346 | int empty_slots; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 347 | |
Tomas Winkler | 15d4acc | 2012-12-25 19:06:00 +0200 | [diff] [blame] | 348 | dev_dbg(&dev->pdev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header)); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 349 | |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 350 | empty_slots = mei_hbuf_empty_slots(dev); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 351 | dev_dbg(&dev->pdev->dev, "empty slots = %hu.\n", empty_slots); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 352 | |
Tomas Winkler | 7bdf72d | 2012-07-04 19:24:52 +0300 | [diff] [blame] | 353 | dw_cnt = mei_data2slots(length); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 354 | if (empty_slots < 0 || dw_cnt > empty_slots) |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 355 | return -EIO; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 356 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 357 | mei_reg_write(hw, H_CB_WW, *((u32 *) header)); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 358 | |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 359 | for (i = 0; i < length / 4; i++) |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 360 | mei_reg_write(hw, H_CB_WW, reg_buf[i]); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 361 | |
| 362 | rem = length & 0x3; |
| 363 | if (rem > 0) { |
| 364 | u32 reg = 0; |
| 365 | memcpy(®, &buf[length - rem], rem); |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 366 | mei_reg_write(hw, H_CB_WW, reg); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 367 | } |
| 368 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 369 | hcsr = mei_hcsr_read(hw) | H_IG; |
| 370 | mei_hcsr_set(hw, hcsr); |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 371 | if (!mei_me_hw_is_ready(dev)) |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 372 | return -EIO; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 373 | |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 374 | return 0; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 378 | * mei_me_count_full_read_slots - counts read full slots. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 379 | * |
| 380 | * @dev: the device structure |
| 381 | * |
| 382 | * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise filled slots count |
| 383 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 384 | static int mei_me_count_full_read_slots(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 385 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 386 | struct mei_me_hw *hw = to_me_hw(dev); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 387 | char read_ptr, write_ptr; |
| 388 | unsigned char buffer_depth, filled_slots; |
| 389 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 390 | hw->me_hw_state = mei_mecsr_read(hw); |
| 391 | buffer_depth = (unsigned char)((hw->me_hw_state & ME_CBD_HRA) >> 24); |
| 392 | read_ptr = (char) ((hw->me_hw_state & ME_CBRP_HRA) >> 8); |
| 393 | write_ptr = (char) ((hw->me_hw_state & ME_CBWP_HRA) >> 16); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 394 | filled_slots = (unsigned char) (write_ptr - read_ptr); |
| 395 | |
| 396 | /* check for overflow */ |
| 397 | if (filled_slots > buffer_depth) |
| 398 | return -EOVERFLOW; |
| 399 | |
| 400 | dev_dbg(&dev->pdev->dev, "filled_slots =%08x\n", filled_slots); |
| 401 | return (int)filled_slots; |
| 402 | } |
| 403 | |
| 404 | /** |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 405 | * mei_me_read_slots - reads a message from mei device. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 406 | * |
| 407 | * @dev: the device structure |
| 408 | * @buffer: message buffer will be written |
| 409 | * @buffer_length: message size will be read |
| 410 | */ |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 411 | static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer, |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 412 | unsigned long buffer_length) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 413 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 414 | struct mei_me_hw *hw = to_me_hw(dev); |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 415 | u32 *reg_buf = (u32 *)buffer; |
Tomas Winkler | 88eb99f | 2013-01-08 23:07:30 +0200 | [diff] [blame] | 416 | u32 hcsr; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 417 | |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 418 | for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32)) |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 419 | *reg_buf++ = mei_me_mecbrw_read(dev); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 420 | |
| 421 | if (buffer_length > 0) { |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 422 | u32 reg = mei_me_mecbrw_read(dev); |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 423 | memcpy(reg_buf, ®, buffer_length); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 424 | } |
| 425 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 426 | hcsr = mei_hcsr_read(hw) | H_IG; |
| 427 | mei_hcsr_set(hw, hcsr); |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 428 | return 0; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 429 | } |
| 430 | |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 431 | /** |
| 432 | * mei_me_irq_quick_handler - The ISR of the MEI device |
| 433 | * |
| 434 | * @irq: The irq number |
| 435 | * @dev_id: pointer to the device structure |
| 436 | * |
| 437 | * returns irqreturn_t |
| 438 | */ |
| 439 | |
| 440 | irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id) |
| 441 | { |
| 442 | struct mei_device *dev = (struct mei_device *) dev_id; |
| 443 | struct mei_me_hw *hw = to_me_hw(dev); |
| 444 | u32 csr_reg = mei_hcsr_read(hw); |
| 445 | |
| 446 | if ((csr_reg & H_IS) != H_IS) |
| 447 | return IRQ_NONE; |
| 448 | |
| 449 | /* clear H_IS bit in H_CSR */ |
| 450 | mei_reg_write(hw, H_CSR, csr_reg); |
| 451 | |
| 452 | return IRQ_WAKE_THREAD; |
| 453 | } |
| 454 | |
| 455 | /** |
| 456 | * mei_me_irq_thread_handler - function called after ISR to handle the interrupt |
| 457 | * processing. |
| 458 | * |
| 459 | * @irq: The irq number |
| 460 | * @dev_id: pointer to the device structure |
| 461 | * |
| 462 | * returns irqreturn_t |
| 463 | * |
| 464 | */ |
| 465 | irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id) |
| 466 | { |
| 467 | struct mei_device *dev = (struct mei_device *) dev_id; |
| 468 | struct mei_cl_cb complete_list; |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 469 | s32 slots; |
| 470 | int rets; |
| 471 | bool bus_message_received; |
| 472 | |
| 473 | |
| 474 | dev_dbg(&dev->pdev->dev, "function called after ISR to handle the interrupt processing.\n"); |
| 475 | /* initialize our complete list */ |
| 476 | mutex_lock(&dev->device_lock); |
| 477 | mei_io_list_init(&complete_list); |
| 478 | |
| 479 | /* Ack the interrupt here |
| 480 | * In case of MSI we don't go through the quick handler */ |
| 481 | if (pci_dev_msi_enabled(dev->pdev)) |
| 482 | mei_clear_interrupts(dev); |
| 483 | |
| 484 | /* check if ME wants a reset */ |
| 485 | if (!mei_hw_is_ready(dev) && |
| 486 | dev->dev_state != MEI_DEV_RESETING && |
| 487 | dev->dev_state != MEI_DEV_INITIALIZING) { |
| 488 | dev_dbg(&dev->pdev->dev, "FW not ready.\n"); |
| 489 | mei_reset(dev, 1); |
| 490 | mutex_unlock(&dev->device_lock); |
| 491 | return IRQ_HANDLED; |
| 492 | } |
| 493 | |
| 494 | /* check if we need to start the dev */ |
| 495 | if (!mei_host_is_ready(dev)) { |
| 496 | if (mei_hw_is_ready(dev)) { |
| 497 | dev_dbg(&dev->pdev->dev, "we need to start the dev.\n"); |
| 498 | |
Tomas Winkler | aafae7e | 2013-03-11 18:27:03 +0200 | [diff] [blame] | 499 | dev->recvd_hw_ready = true; |
| 500 | wake_up_interruptible(&dev->wait_hw_ready); |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 501 | |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 502 | mutex_unlock(&dev->device_lock); |
| 503 | return IRQ_HANDLED; |
| 504 | } else { |
Tomas Winkler | 68f8ea1 | 2013-03-10 13:56:07 +0200 | [diff] [blame] | 505 | dev_dbg(&dev->pdev->dev, "Reset Completed.\n"); |
| 506 | mei_me_hw_reset_release(dev); |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 507 | mutex_unlock(&dev->device_lock); |
| 508 | return IRQ_HANDLED; |
| 509 | } |
| 510 | } |
| 511 | /* check slots available for reading */ |
| 512 | slots = mei_count_full_read_slots(dev); |
| 513 | while (slots > 0) { |
| 514 | /* we have urgent data to send so break the read */ |
| 515 | if (dev->wr_ext_msg.hdr.length) |
| 516 | break; |
| 517 | dev_dbg(&dev->pdev->dev, "slots =%08x\n", slots); |
| 518 | dev_dbg(&dev->pdev->dev, "call mei_irq_read_handler.\n"); |
| 519 | rets = mei_irq_read_handler(dev, &complete_list, &slots); |
| 520 | if (rets) |
| 521 | goto end; |
| 522 | } |
| 523 | rets = mei_irq_write_handler(dev, &complete_list); |
| 524 | end: |
| 525 | dev_dbg(&dev->pdev->dev, "end of bottom half function.\n"); |
Tomas Winkler | 330dd7d | 2013-02-06 14:06:43 +0200 | [diff] [blame] | 526 | dev->hbuf_is_ready = mei_hbuf_is_ready(dev); |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 527 | |
| 528 | bus_message_received = false; |
| 529 | if (dev->recvd_msg && waitqueue_active(&dev->wait_recvd_msg)) { |
| 530 | dev_dbg(&dev->pdev->dev, "received waiting bus message\n"); |
| 531 | bus_message_received = true; |
| 532 | } |
| 533 | mutex_unlock(&dev->device_lock); |
| 534 | if (bus_message_received) { |
| 535 | dev_dbg(&dev->pdev->dev, "wake up dev->wait_recvd_msg\n"); |
| 536 | wake_up_interruptible(&dev->wait_recvd_msg); |
| 537 | bus_message_received = false; |
| 538 | } |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 539 | |
Tomas Winkler | 4c6e22b | 2013-03-17 11:41:20 +0200 | [diff] [blame] | 540 | mei_irq_compl_handler(dev, &complete_list); |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 541 | |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 542 | return IRQ_HANDLED; |
| 543 | } |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 544 | static const struct mei_hw_ops mei_me_hw_ops = { |
| 545 | |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 546 | .host_is_ready = mei_me_host_is_ready, |
| 547 | |
| 548 | .hw_is_ready = mei_me_hw_is_ready, |
| 549 | .hw_reset = mei_me_hw_reset, |
Tomas Winkler | aafae7e | 2013-03-11 18:27:03 +0200 | [diff] [blame] | 550 | .hw_config = mei_me_hw_config, |
| 551 | .hw_start = mei_me_hw_start, |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 552 | |
| 553 | .intr_clear = mei_me_intr_clear, |
| 554 | .intr_enable = mei_me_intr_enable, |
| 555 | .intr_disable = mei_me_intr_disable, |
| 556 | |
| 557 | .hbuf_free_slots = mei_me_hbuf_empty_slots, |
| 558 | .hbuf_is_ready = mei_me_hbuf_is_empty, |
| 559 | .hbuf_max_len = mei_me_hbuf_max_len, |
| 560 | |
| 561 | .write = mei_me_write_message, |
| 562 | |
| 563 | .rdbuf_full_slots = mei_me_count_full_read_slots, |
| 564 | .read_hdr = mei_me_mecbrw_read, |
| 565 | .read = mei_me_read_slots |
| 566 | }; |
| 567 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 568 | /** |
| 569 | * init_mei_device - allocates and initializes the mei device structure |
| 570 | * |
| 571 | * @pdev: The pci device structure |
| 572 | * |
| 573 | * returns The mei_device_device pointer on success, NULL on failure. |
| 574 | */ |
| 575 | struct mei_device *mei_me_dev_init(struct pci_dev *pdev) |
| 576 | { |
| 577 | struct mei_device *dev; |
| 578 | |
| 579 | dev = kzalloc(sizeof(struct mei_device) + |
| 580 | sizeof(struct mei_me_hw), GFP_KERNEL); |
| 581 | if (!dev) |
| 582 | return NULL; |
| 583 | |
| 584 | mei_device_init(dev); |
| 585 | |
Tomas Winkler | 827eef5 | 2013-02-06 14:06:41 +0200 | [diff] [blame] | 586 | dev->ops = &mei_me_hw_ops; |
| 587 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame] | 588 | dev->pdev = pdev; |
| 589 | return dev; |
| 590 | } |
Tomas Winkler | 06ecd64 | 2013-02-06 14:06:42 +0200 | [diff] [blame] | 591 | |