Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Intel Management Engine Interface (Intel MEI) Linux driver |
Tomas Winkler | 733ba91c | 2012-02-09 19:25:53 +0200 | [diff] [blame] | 4 | * Copyright (c) 2003-2012, Intel Corporation. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | */ |
| 16 | |
| 17 | #include <linux/pci.h> |
Tomas Winkler | 4f3afe1 | 2012-05-09 16:38:59 +0300 | [diff] [blame] | 18 | #include <linux/mei.h> |
Tomas Winkler | 47a7380 | 2012-12-25 19:06:03 +0200 | [diff] [blame] | 19 | |
| 20 | #include "mei_dev.h" |
Tomas Winkler | 9dc64d6 | 2013-01-08 23:07:17 +0200 | [diff] [blame] | 21 | #include "hw-me.h" |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 22 | |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 23 | /** |
| 24 | * mei_reg_read - Reads 32bit data from the mei device |
| 25 | * |
| 26 | * @dev: the device structure |
| 27 | * @offset: offset from which to read the data |
| 28 | * |
| 29 | * returns register value (u32) |
| 30 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 31 | static inline u32 mei_reg_read(const struct mei_me_hw *hw, |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 32 | unsigned long offset) |
| 33 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 34 | return ioread32(hw->mem_addr + offset); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 35 | } |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 36 | |
| 37 | |
| 38 | /** |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 39 | * mei_reg_write - Writes 32bit data to the mei device |
| 40 | * |
| 41 | * @dev: the device structure |
| 42 | * @offset: offset from which to write the data |
| 43 | * @value: register value to write (u32) |
| 44 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 45 | static inline void mei_reg_write(const struct mei_me_hw *hw, |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 46 | unsigned long offset, u32 value) |
| 47 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 48 | iowrite32(value, hw->mem_addr + offset); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 49 | } |
| 50 | |
| 51 | /** |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 52 | * mei_mecbrw_read - Reads 32bit data from ME circular buffer |
| 53 | * read window register |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 54 | * |
| 55 | * @dev: the device structure |
| 56 | * |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 57 | * returns ME_CB_RW register value (u32) |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 58 | */ |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 59 | u32 mei_mecbrw_read(const struct mei_device *dev) |
| 60 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 61 | return mei_reg_read(to_me_hw(dev), ME_CB_RW); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 62 | } |
| 63 | /** |
| 64 | * mei_mecsr_read - Reads 32bit data from the ME CSR |
| 65 | * |
| 66 | * @dev: the device structure |
| 67 | * |
| 68 | * returns ME_CSR_HA register value (u32) |
| 69 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 70 | static inline u32 mei_mecsr_read(const struct mei_me_hw *hw) |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 71 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 72 | return mei_reg_read(hw, ME_CSR_HA); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /** |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 76 | * mei_hcsr_read - Reads 32bit data from the host CSR |
| 77 | * |
| 78 | * @dev: the device structure |
| 79 | * |
| 80 | * returns H_CSR register value (u32) |
| 81 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 82 | static inline u32 mei_hcsr_read(const struct mei_me_hw *hw) |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 83 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 84 | return mei_reg_read(hw, H_CSR); |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | /** |
| 88 | * mei_hcsr_set - writes H_CSR register to the mei device, |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 89 | * and ignores the H_IS bit for it is write-one-to-zero. |
| 90 | * |
| 91 | * @dev: the device structure |
| 92 | */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 93 | static inline void mei_hcsr_set(struct mei_me_hw *hw, u32 hcsr) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 94 | { |
Tomas Winkler | 88eb99f | 2013-01-08 23:07:30 +0200 | [diff] [blame] | 95 | hcsr &= ~H_IS; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 96 | mei_reg_write(hw, H_CSR, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 97 | } |
| 98 | |
Tomas Winkler | e7e0c23 | 2013-01-08 23:07:31 +0200 | [diff] [blame] | 99 | |
| 100 | /** |
| 101 | * me_hw_config - configure hw dependent settings |
| 102 | * |
| 103 | * @dev: mei device |
| 104 | */ |
| 105 | void mei_hw_config(struct mei_device *dev) |
| 106 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 107 | u32 hcsr = mei_hcsr_read(to_me_hw(dev)); |
Tomas Winkler | e7e0c23 | 2013-01-08 23:07:31 +0200 | [diff] [blame] | 108 | /* Doesn't change in runtime */ |
| 109 | dev->hbuf_depth = (hcsr & H_CBD) >> 24; |
| 110 | } |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 111 | /** |
Tomas Winkler | d025284 | 2013-01-08 23:07:24 +0200 | [diff] [blame] | 112 | * mei_clear_interrupts - clear and stop interrupts |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 113 | * |
| 114 | * @dev: the device structure |
| 115 | */ |
| 116 | void mei_clear_interrupts(struct mei_device *dev) |
| 117 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 118 | struct mei_me_hw *hw = to_me_hw(dev); |
| 119 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | 9ea73dd | 2013-01-08 23:07:28 +0200 | [diff] [blame] | 120 | if ((hcsr & H_IS) == H_IS) |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 121 | mei_reg_write(hw, H_CSR, hcsr); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | /** |
| 125 | * mei_enable_interrupts - enables mei device interrupts |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 126 | * |
| 127 | * @dev: the device structure |
| 128 | */ |
| 129 | void mei_enable_interrupts(struct mei_device *dev) |
| 130 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 131 | struct mei_me_hw *hw = to_me_hw(dev); |
| 132 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | 9ea73dd | 2013-01-08 23:07:28 +0200 | [diff] [blame] | 133 | hcsr |= H_IE; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 134 | mei_hcsr_set(hw, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | /** |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 138 | * mei_disable_interrupts - disables mei device interrupts |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 139 | * |
| 140 | * @dev: the device structure |
| 141 | */ |
| 142 | void mei_disable_interrupts(struct mei_device *dev) |
| 143 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 144 | struct mei_me_hw *hw = to_me_hw(dev); |
| 145 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | 9ea73dd | 2013-01-08 23:07:28 +0200 | [diff] [blame] | 146 | hcsr &= ~H_IE; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 147 | mei_hcsr_set(hw, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 148 | } |
| 149 | |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 150 | /** |
| 151 | * mei_hw_reset - resets fw via mei csr register. |
| 152 | * |
| 153 | * @dev: the device structure |
| 154 | * @interrupts_enabled: if interrupt should be enabled after reset. |
| 155 | */ |
| 156 | void mei_hw_reset(struct mei_device *dev, bool intr_enable) |
| 157 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 158 | struct mei_me_hw *hw = to_me_hw(dev); |
| 159 | u32 hcsr = mei_hcsr_read(hw); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 160 | |
| 161 | dev_dbg(&dev->pdev->dev, "before reset HCSR = 0x%08x.\n", hcsr); |
| 162 | |
| 163 | hcsr |= (H_RST | H_IG); |
| 164 | |
| 165 | if (intr_enable) |
| 166 | hcsr |= H_IE; |
| 167 | else |
| 168 | hcsr &= ~H_IE; |
| 169 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 170 | mei_hcsr_set(hw, hcsr); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 171 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 172 | hcsr = mei_hcsr_read(hw) | H_IG; |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 173 | hcsr &= ~H_RST; |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 174 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 175 | mei_hcsr_set(hw, hcsr); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 176 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 177 | hcsr = mei_hcsr_read(hw); |
Tomas Winkler | adfba32 | 2013-01-08 23:07:27 +0200 | [diff] [blame] | 178 | |
| 179 | dev_dbg(&dev->pdev->dev, "current HCSR = 0x%08x.\n", hcsr); |
| 180 | } |
| 181 | |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 182 | /** |
| 183 | * mei_host_set_ready - enable device |
| 184 | * |
| 185 | * @dev - mei device |
| 186 | * returns bool |
| 187 | */ |
| 188 | |
| 189 | void mei_host_set_ready(struct mei_device *dev) |
| 190 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 191 | struct mei_me_hw *hw = to_me_hw(dev); |
| 192 | hw->host_hw_state |= H_IE | H_IG | H_RDY; |
| 193 | mei_hcsr_set(hw, hw->host_hw_state); |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 194 | } |
| 195 | /** |
| 196 | * mei_host_is_ready - check whether the host has turned ready |
| 197 | * |
| 198 | * @dev - mei device |
| 199 | * returns bool |
| 200 | */ |
| 201 | bool mei_host_is_ready(struct mei_device *dev) |
| 202 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 203 | struct mei_me_hw *hw = to_me_hw(dev); |
| 204 | hw->host_hw_state = mei_hcsr_read(hw); |
| 205 | return (hw->host_hw_state & H_RDY) == H_RDY; |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | /** |
| 209 | * mei_me_is_ready - check whether the me has turned ready |
| 210 | * |
| 211 | * @dev - mei device |
| 212 | * returns bool |
| 213 | */ |
| 214 | bool mei_me_is_ready(struct mei_device *dev) |
| 215 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 216 | struct mei_me_hw *hw = to_me_hw(dev); |
| 217 | hw->me_hw_state = mei_mecsr_read(hw); |
| 218 | return (hw->me_hw_state & ME_RDY_HRA) == ME_RDY_HRA; |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 219 | } |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 220 | |
| 221 | /** |
| 222 | * mei_interrupt_quick_handler - The ISR of the MEI device |
| 223 | * |
| 224 | * @irq: The irq number |
| 225 | * @dev_id: pointer to the device structure |
| 226 | * |
| 227 | * returns irqreturn_t |
| 228 | */ |
| 229 | irqreturn_t mei_interrupt_quick_handler(int irq, void *dev_id) |
| 230 | { |
| 231 | struct mei_device *dev = (struct mei_device *) dev_id; |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 232 | struct mei_me_hw *hw = to_me_hw(dev); |
| 233 | u32 csr_reg = mei_hcsr_read(hw); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 234 | |
| 235 | if ((csr_reg & H_IS) != H_IS) |
| 236 | return IRQ_NONE; |
| 237 | |
| 238 | /* clear H_IS bit in H_CSR */ |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 239 | mei_reg_write(hw, H_CSR, csr_reg); |
Tomas Winkler | 3a65dd4 | 2012-12-25 19:06:06 +0200 | [diff] [blame] | 240 | |
| 241 | return IRQ_WAKE_THREAD; |
| 242 | } |
| 243 | |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 244 | /** |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 245 | * mei_hbuf_filled_slots - gets number of device filled buffer slots |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 246 | * |
Sedat Dilek | 7353f85 | 2013-01-17 19:54:15 +0100 | [diff] [blame] | 247 | * @dev: the device structure |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 248 | * |
| 249 | * returns number of filled slots |
| 250 | */ |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 251 | static unsigned char mei_hbuf_filled_slots(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 252 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 253 | struct mei_me_hw *hw = to_me_hw(dev); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 254 | char read_ptr, write_ptr; |
| 255 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 256 | hw->host_hw_state = mei_hcsr_read(hw); |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 257 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 258 | read_ptr = (char) ((hw->host_hw_state & H_CBRP) >> 8); |
| 259 | write_ptr = (char) ((hw->host_hw_state & H_CBWP) >> 16); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 260 | |
| 261 | return (unsigned char) (write_ptr - read_ptr); |
| 262 | } |
| 263 | |
| 264 | /** |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 265 | * mei_hbuf_is_empty - checks if host buffer is empty. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 266 | * |
| 267 | * @dev: the device structure |
| 268 | * |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 269 | * returns true if empty, false - otherwise. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 270 | */ |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 271 | bool mei_hbuf_is_empty(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 272 | { |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 273 | return mei_hbuf_filled_slots(dev) == 0; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | /** |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 277 | * mei_hbuf_empty_slots - counts write empty slots. |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 278 | * |
| 279 | * @dev: the device structure |
| 280 | * |
| 281 | * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise empty slots count |
| 282 | */ |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 283 | int mei_hbuf_empty_slots(struct mei_device *dev) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 284 | { |
Tomas Winkler | 24aadc8 | 2012-06-25 23:46:27 +0300 | [diff] [blame] | 285 | unsigned char filled_slots, empty_slots; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 286 | |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 287 | filled_slots = mei_hbuf_filled_slots(dev); |
Tomas Winkler | 24aadc8 | 2012-06-25 23:46:27 +0300 | [diff] [blame] | 288 | empty_slots = dev->hbuf_depth - filled_slots; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 289 | |
| 290 | /* check for overflow */ |
Tomas Winkler | 24aadc8 | 2012-06-25 23:46:27 +0300 | [diff] [blame] | 291 | if (filled_slots > dev->hbuf_depth) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 292 | return -EOVERFLOW; |
| 293 | |
| 294 | return empty_slots; |
| 295 | } |
| 296 | |
| 297 | /** |
| 298 | * mei_write_message - writes a message to mei device. |
| 299 | * |
| 300 | * @dev: the device structure |
Sedat Dilek | 7353f85 | 2013-01-17 19:54:15 +0100 | [diff] [blame] | 301 | * @header: mei HECI header of message |
Tomas Winkler | 438763f | 2012-12-25 19:05:59 +0200 | [diff] [blame] | 302 | * @buf: message payload will be written |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 303 | * |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 304 | * This function returns -EIO if write has failed |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 305 | */ |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 306 | int mei_write_message(struct mei_device *dev, struct mei_msg_hdr *header, |
Tomas Winkler | 438763f | 2012-12-25 19:05:59 +0200 | [diff] [blame] | 307 | unsigned char *buf) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 308 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 309 | struct mei_me_hw *hw = to_me_hw(dev); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 310 | unsigned long rem, dw_cnt; |
Tomas Winkler | 438763f | 2012-12-25 19:05:59 +0200 | [diff] [blame] | 311 | unsigned long length = header->length; |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 312 | u32 *reg_buf = (u32 *)buf; |
Tomas Winkler | 88eb99f | 2013-01-08 23:07:30 +0200 | [diff] [blame] | 313 | u32 hcsr; |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 314 | int i; |
| 315 | int empty_slots; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 316 | |
Tomas Winkler | 15d4acc | 2012-12-25 19:06:00 +0200 | [diff] [blame] | 317 | dev_dbg(&dev->pdev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header)); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 318 | |
Tomas Winkler | 726917f | 2012-06-25 23:46:28 +0300 | [diff] [blame] | 319 | empty_slots = mei_hbuf_empty_slots(dev); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 320 | dev_dbg(&dev->pdev->dev, "empty slots = %hu.\n", empty_slots); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 321 | |
Tomas Winkler | 7bdf72d | 2012-07-04 19:24:52 +0300 | [diff] [blame] | 322 | dw_cnt = mei_data2slots(length); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 323 | if (empty_slots < 0 || dw_cnt > empty_slots) |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 324 | return -EIO; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 325 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 326 | mei_reg_write(hw, H_CB_WW, *((u32 *) header)); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 327 | |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 328 | for (i = 0; i < length / 4; i++) |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 329 | mei_reg_write(hw, H_CB_WW, reg_buf[i]); |
Tomas Winkler | 169d133 | 2012-06-19 09:13:35 +0300 | [diff] [blame] | 330 | |
| 331 | rem = length & 0x3; |
| 332 | if (rem > 0) { |
| 333 | u32 reg = 0; |
| 334 | memcpy(®, &buf[length - rem], rem); |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 335 | mei_reg_write(hw, H_CB_WW, reg); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 336 | } |
| 337 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 338 | hcsr = mei_hcsr_read(hw) | H_IG; |
| 339 | mei_hcsr_set(hw, hcsr); |
Tomas Winkler | 115ba28 | 2013-01-08 23:07:29 +0200 | [diff] [blame] | 340 | if (!mei_me_is_ready(dev)) |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 341 | return -EIO; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 342 | |
Tomas Winkler | 1ccb7b6 | 2012-03-14 14:39:42 +0200 | [diff] [blame] | 343 | return 0; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 344 | } |
| 345 | |
| 346 | /** |
| 347 | * mei_count_full_read_slots - counts read full slots. |
| 348 | * |
| 349 | * @dev: the device structure |
| 350 | * |
| 351 | * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise filled slots count |
| 352 | */ |
| 353 | int mei_count_full_read_slots(struct mei_device *dev) |
| 354 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 355 | struct mei_me_hw *hw = to_me_hw(dev); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 356 | char read_ptr, write_ptr; |
| 357 | unsigned char buffer_depth, filled_slots; |
| 358 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 359 | hw->me_hw_state = mei_mecsr_read(hw); |
| 360 | buffer_depth = (unsigned char)((hw->me_hw_state & ME_CBD_HRA) >> 24); |
| 361 | read_ptr = (char) ((hw->me_hw_state & ME_CBRP_HRA) >> 8); |
| 362 | write_ptr = (char) ((hw->me_hw_state & ME_CBWP_HRA) >> 16); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 363 | filled_slots = (unsigned char) (write_ptr - read_ptr); |
| 364 | |
| 365 | /* check for overflow */ |
| 366 | if (filled_slots > buffer_depth) |
| 367 | return -EOVERFLOW; |
| 368 | |
| 369 | dev_dbg(&dev->pdev->dev, "filled_slots =%08x\n", filled_slots); |
| 370 | return (int)filled_slots; |
| 371 | } |
| 372 | |
| 373 | /** |
| 374 | * mei_read_slots - reads a message from mei device. |
| 375 | * |
| 376 | * @dev: the device structure |
| 377 | * @buffer: message buffer will be written |
| 378 | * @buffer_length: message size will be read |
| 379 | */ |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 380 | void mei_read_slots(struct mei_device *dev, unsigned char *buffer, |
| 381 | unsigned long buffer_length) |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 382 | { |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 383 | struct mei_me_hw *hw = to_me_hw(dev); |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 384 | u32 *reg_buf = (u32 *)buffer; |
Tomas Winkler | 88eb99f | 2013-01-08 23:07:30 +0200 | [diff] [blame] | 385 | u32 hcsr; |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 386 | |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 387 | for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32)) |
| 388 | *reg_buf++ = mei_mecbrw_read(dev); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 389 | |
| 390 | if (buffer_length > 0) { |
Tomas Winkler | edf1eed | 2012-02-09 19:25:54 +0200 | [diff] [blame] | 391 | u32 reg = mei_mecbrw_read(dev); |
| 392 | memcpy(reg_buf, ®, buffer_length); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 393 | } |
| 394 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 395 | hcsr = mei_hcsr_read(hw) | H_IG; |
| 396 | mei_hcsr_set(hw, hcsr); |
Oren Weil | 3ce7272 | 2011-05-15 13:43:43 +0300 | [diff] [blame] | 397 | } |
| 398 | |
Tomas Winkler | 52c3456 | 2013-02-06 14:06:40 +0200 | [diff] [blame^] | 399 | /** |
| 400 | * init_mei_device - allocates and initializes the mei device structure |
| 401 | * |
| 402 | * @pdev: The pci device structure |
| 403 | * |
| 404 | * returns The mei_device_device pointer on success, NULL on failure. |
| 405 | */ |
| 406 | struct mei_device *mei_me_dev_init(struct pci_dev *pdev) |
| 407 | { |
| 408 | struct mei_device *dev; |
| 409 | |
| 410 | dev = kzalloc(sizeof(struct mei_device) + |
| 411 | sizeof(struct mei_me_hw), GFP_KERNEL); |
| 412 | if (!dev) |
| 413 | return NULL; |
| 414 | |
| 415 | mei_device_init(dev); |
| 416 | |
| 417 | INIT_LIST_HEAD(&dev->wd_cl.link); |
| 418 | INIT_LIST_HEAD(&dev->iamthif_cl.link); |
| 419 | mei_io_list_init(&dev->amthif_cmd_list); |
| 420 | mei_io_list_init(&dev->amthif_rd_complete_list); |
| 421 | |
| 422 | INIT_DELAYED_WORK(&dev->timer_work, mei_timer); |
| 423 | INIT_WORK(&dev->init_work, mei_host_client_init); |
| 424 | |
| 425 | dev->pdev = pdev; |
| 426 | return dev; |
| 427 | } |