blob: 7379309f4d1f87b2f44a6c5e9426f1c7dc3c539f [file] [log] [blame]
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001
Sarah Sharp74c68742009-04-27 19:52:22 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070028#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070029#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020030#include <linux/usb/hcd.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Andy Shevchenko5990e5d2015-10-09 13:30:09 +030032
Sarah Sharp74c68742009-04-27 19:52:22 -070033/* Code sharing between pci-quirks and xhci hcd */
34#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080035#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070036
37/* xHCI PCI Configuration Registers */
38#define XHCI_SBRN_OFFSET (0x60)
39
Sarah Sharp66d4ead2009-04-27 19:52:28 -070040/* Max number of USB devices for any host controller - limit in section 6.1 */
41#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070042/* Section 5.3.3 - MaxPorts */
43#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070044
Sarah Sharp74c68742009-04-27 19:52:22 -070045/*
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070049 */
50
51/**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
Lu Baolu04abb6d2015-10-01 18:40:31 +030060 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
Sarah Sharp74c68742009-04-27 19:52:22 -070061 */
62struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110063 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
Lu Baolu04abb6d2015-10-01 18:40:31 +030070 __le32 hcc_params2; /* xhci 1.1 */
Sarah Sharp74c68742009-04-27 19:52:22 -070071 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070072};
Sarah Sharp74c68742009-04-27 19:52:22 -070073
74/* hc_capbase bitmasks */
75/* bits 7:0 - how long is the Capabilities register */
76#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77/* bits 31:16 */
78#define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80/* HCSPARAMS1 - hcs_params1 - bitmasks */
81/* bits 0:7, Max Device Slots */
82#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83#define HCS_SLOTS_MASK 0xff
84/* bits 8:18, Max Interrupters */
85#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89/* HCSPARAMS2 - hcs_params2 - bitmasks */
90/* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92#define HCS_IST(p) (((p) >> 0) & 0xf)
93/* bits 4:7, max number of Event Ring segments */
94#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020095/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070096/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020097/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -070099
100/* HCSPARAMS3 - hcs_params3 - bitmasks */
101/* bits 0:7, Max U1 to U0 latency for the roothub ports */
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103/* bits 16:31, Max U2 to U0 latency for the roothub ports */
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106/* HCCPARAMS - hcc_params - bitmasks */
107/* true: HC can use 64-bit address pointers */
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109/* true: HC can do bandwidth negotiation */
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111/* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115/* true: HC has port power switches */
116#define HCC_PPC(p) ((p) & (1 << 3))
117/* true: HC has port indicators */
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119/* true: HC has Light HC Reset Capability */
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121/* true: HC supports latency tolerance messaging */
122#define HCC_LTC(p) ((p) & (1 << 6))
123/* true: no secondary Stream ID Support */
124#define HCC_NSS(p) ((p) & (1 << 7))
Lu Baolu40a3b772015-08-06 19:24:01 +0300125/* true: HC supports Stopped - Short Packet */
126#define HCC_SPC(p) ((p) & (1 << 9))
Lu Baolu79b80942015-08-06 19:24:00 +0300127/* true: HC has Contiguous Frame ID Capability */
128#define HCC_CFC(p) ((p) & (1 << 11))
Sarah Sharp74c68742009-04-27 19:52:22 -0700129/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700130#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700131/* Extended Capabilities pointer from PCI base - section 5.3.6 */
132#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300134#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
135
Sarah Sharp74c68742009-04-27 19:52:22 -0700136/* db_off bitmask - bits 0:1 reserved */
137#define DBOFF_MASK (~0x3)
138
139/* run_regs_off bitmask - bits 0:4 reserved */
140#define RTSOFF_MASK (~0x1f)
141
Lu Baolu04abb6d2015-10-01 18:40:31 +0300142/* HCCPARAMS2 - hcc_params2 - bitmasks */
143/* true: HC supports U3 entry Capability */
144#define HCC2_U3C(p) ((p) & (1 << 0))
145/* true: HC supports Configure endpoint command Max exit latency too large */
146#define HCC2_CMC(p) ((p) & (1 << 1))
147/* true: HC supports Force Save context Capability */
148#define HCC2_FSC(p) ((p) & (1 << 2))
149/* true: HC supports Compliance Transition Capability */
150#define HCC2_CTC(p) ((p) & (1 << 3))
151/* true: HC support Large ESIT payload Capability > 48k */
152#define HCC2_LEC(p) ((p) & (1 << 4))
153/* true: HC support Configuration Information Capability */
154#define HCC2_CIC(p) ((p) & (1 << 5))
155/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
156#define HCC2_ETC(p) ((p) & (1 << 6))
Sarah Sharp74c68742009-04-27 19:52:22 -0700157
158/* Number of registers per port */
159#define NUM_PORT_REGS 4
160
Mathias Nymanb6e76372013-05-23 17:14:29 +0300161#define PORTSC 0
162#define PORTPMSC 1
163#define PORTLI 2
164#define PORTHLPMC 3
165
Sarah Sharp74c68742009-04-27 19:52:22 -0700166/**
167 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
168 * @command: USBCMD - xHC command register
169 * @status: USBSTS - xHC status register
170 * @page_size: This indicates the page size that the host controller
171 * supports. If bit n is set, the HC supports a page size
172 * of 2^(n+12), up to a 128MB page size.
173 * 4K is the minimum page size.
174 * @cmd_ring: CRP - 64-bit Command Ring Pointer
175 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
176 * @config_reg: CONFIG - Configure Register
177 * @port_status_base: PORTSCn - base address for Port Status and Control
178 * Each port has a Port Status and Control register,
179 * followed by a Port Power Management Status and Control
180 * register, a Port Link Info register, and a reserved
181 * register.
182 * @port_power_base: PORTPMSCn - base address for
183 * Port Power Management Status and Control
184 * @port_link_base: PORTLIn - base address for Port Link Info (current
185 * Link PM state and control) for USB 2.1 and USB 3.0
186 * devices.
187 */
188struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100189 __le32 command;
190 __le32 status;
191 __le32 page_size;
192 __le32 reserved1;
193 __le32 reserved2;
194 __le32 dev_notification;
195 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700196 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100197 __le32 reserved3[4];
198 __le64 dcbaa_ptr;
199 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700200 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100201 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700202 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100203 __le32 port_status_base;
204 __le32 port_power_base;
205 __le32 port_link_base;
206 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700207 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100208 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700209};
Sarah Sharp74c68742009-04-27 19:52:22 -0700210
211/* USBCMD - USB command - command bitmasks */
212/* start/stop HC execution - do not write unless HC is halted*/
213#define CMD_RUN XHCI_CMD_RUN
214/* Reset HC - resets internal HC state machine and all registers (except
215 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
216 * The xHCI driver must reinitialize the xHC after setting this bit.
217 */
218#define CMD_RESET (1 << 1)
219/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
220#define CMD_EIE XHCI_CMD_EIE
221/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
222#define CMD_HSEIE XHCI_CMD_HSEIE
223/* bits 4:6 are reserved (and should be preserved on writes). */
224/* light reset (port status stays unchanged) - reset completed when this is 0 */
225#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700226/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700227#define CMD_CSS (1 << 8)
228#define CMD_CRS (1 << 9)
229/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
230#define CMD_EWE XHCI_CMD_EWE
231/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
232 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
233 * '0' means the xHC can power it off if all ports are in the disconnect,
234 * disabled, or powered-off state.
235 */
236#define CMD_PM_INDEX (1 << 11)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200237/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
238#define CMD_ETE (1 << 14)
239/* bits 15:31 are reserved (and should be preserved on writes). */
Sarah Sharp74c68742009-04-27 19:52:22 -0700240
Felipe Balbi4e833c02012-03-15 16:37:08 +0200241/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800242#define IMAN_IE (1 << 1)
243#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200244
Sarah Sharp74c68742009-04-27 19:52:22 -0700245/* USBSTS - USB status - status bitmasks */
246/* HC not running - set to 1 when run/stop bit is cleared. */
247#define STS_HALT XHCI_STS_HALT
248/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
249#define STS_FATAL (1 << 2)
250/* event interrupt - clear this prior to clearing any IP flags in IR set*/
251#define STS_EINT (1 << 3)
252/* port change detect */
253#define STS_PORT (1 << 4)
254/* bits 5:7 reserved and zeroed */
255/* save state status - '1' means xHC is saving state */
256#define STS_SAVE (1 << 8)
257/* restore state status - '1' means xHC is restoring state */
258#define STS_RESTORE (1 << 9)
259/* true: save or restore error */
260#define STS_SRE (1 << 10)
261/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
262#define STS_CNR XHCI_STS_CNR
263/* true: internal Host Controller Error - SW needs to reset and reinitialize */
264#define STS_HCE (1 << 12)
265/* bits 13:31 reserved and should be preserved */
266
267/*
268 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
269 * Generate a device notification event when the HC sees a transaction with a
270 * notification type that matches a bit set in this bit field.
271 */
272#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700273#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700274/* Most of the device notification types should only be used for debug.
275 * SW does need to pay attention to function wake notifications.
276 */
277#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
278
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700279/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
280/* bit 0 is the command ring cycle state */
281/* stop ring operation after completion of the currently executing command */
282#define CMD_RING_PAUSE (1 << 1)
283/* stop ring immediately - abort the currently executing command */
284#define CMD_RING_ABORT (1 << 2)
285/* true: command ring is running */
286#define CMD_RING_RUNNING (1 << 3)
287/* bits 4:5 reserved and should be preserved */
288/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700289#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700290
Sarah Sharp74c68742009-04-27 19:52:22 -0700291/* CONFIG - Configure Register - config_reg bitmasks */
292/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
293#define MAX_DEVS(p) ((p) & 0xff)
Lu Baolu04abb6d2015-10-01 18:40:31 +0300294/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
295#define CONFIG_U3E (1 << 8)
296/* bit 9: Configuration Information Enable, xhci 1.1 */
297#define CONFIG_CIE (1 << 9)
298/* bits 10:31 - reserved and should be preserved */
Sarah Sharp74c68742009-04-27 19:52:22 -0700299
300/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
301/* true: device connected */
302#define PORT_CONNECT (1 << 0)
303/* true: port enabled */
304#define PORT_PE (1 << 1)
305/* bit 2 reserved and zeroed */
306/* true: port has an over-current condition */
307#define PORT_OC (1 << 3)
308/* true: port reset signaling asserted */
309#define PORT_RESET (1 << 4)
310/* Port Link State - bits 5:8
311 * A read gives the current link PM state of the port,
312 * a write with Link State Write Strobe set sets the link state.
313 */
Andiry Xube88fe42010-10-14 07:22:57 -0700314#define PORT_PLS_MASK (0xf << 5)
315#define XDEV_U0 (0x0 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300316#define XDEV_U1 (0x1 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700317#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700318#define XDEV_U3 (0x3 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300319#define XDEV_DISABLED (0x4 << 5)
320#define XDEV_RXDETECT (0x5 << 5)
Zhuang Jin Canfac42712015-07-21 17:20:30 +0300321#define XDEV_INACTIVE (0x6 << 5)
Mathias Nyman346e99732016-10-20 18:09:19 +0300322#define XDEV_POLLING (0x7 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300323#define XDEV_RECOVERY (0x8 << 5)
324#define XDEV_HOT_RESET (0x9 << 5)
325#define XDEV_COMP_MODE (0xa << 5)
326#define XDEV_TEST_MODE (0xb << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700327#define XDEV_RESUME (0xf << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300328
Sarah Sharp74c68742009-04-27 19:52:22 -0700329/* true: port has power (see HCC_PPC) */
330#define PORT_POWER (1 << 9)
331/* bits 10:13 indicate device speed:
332 * 0 - undefined speed - port hasn't be initialized by a reset yet
333 * 1 - full speed
334 * 2 - low speed
335 * 3 - high speed
336 * 4 - super speed
337 * 5-15 reserved
338 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700339#define DEV_SPEED_MASK (0xf << 10)
340#define XDEV_FS (0x1 << 10)
341#define XDEV_LS (0x2 << 10)
342#define XDEV_HS (0x3 << 10)
343#define XDEV_SS (0x4 << 10)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300344#define XDEV_SSP (0x5 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700345#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700346#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
347#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
348#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
349#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300350#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
351#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
Mathias Nyman395f5402015-10-01 18:40:39 +0300352#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300353
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700354/* Bits 20:23 in the Slot Context are the speed for the device */
355#define SLOT_SPEED_FS (XDEV_FS << 10)
356#define SLOT_SPEED_LS (XDEV_LS << 10)
357#define SLOT_SPEED_HS (XDEV_HS << 10)
358#define SLOT_SPEED_SS (XDEV_SS << 10)
Mathias Nymand7854042016-01-25 15:30:47 +0200359#define SLOT_SPEED_SSP (XDEV_SSP << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700360/* Port Indicator Control */
361#define PORT_LED_OFF (0 << 14)
362#define PORT_LED_AMBER (1 << 14)
363#define PORT_LED_GREEN (2 << 14)
364#define PORT_LED_MASK (3 << 14)
365/* Port Link State Write Strobe - set this when changing link state */
366#define PORT_LINK_STROBE (1 << 16)
367/* true: connect status change */
368#define PORT_CSC (1 << 17)
369/* true: port enable change */
370#define PORT_PEC (1 << 18)
371/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
372 * into an enabled state, and the device into the default state. A "warm" reset
373 * also resets the link, forcing the device through the link training sequence.
374 * SW can also look at the Port Reset register to see when warm reset is done.
375 */
376#define PORT_WRC (1 << 19)
377/* true: over-current change */
378#define PORT_OCC (1 << 20)
379/* true: reset change - 1 to 0 transition of PORT_RESET */
380#define PORT_RC (1 << 21)
381/* port link status change - set on some port link state transitions:
382 * Transition Reason
383 * ------------------------------------------------------------------------------
384 * - U3 to Resume Wakeup signaling from a device
385 * - Resume to Recovery to U0 USB 3.0 device resume
386 * - Resume to U0 USB 2.0 device resume
387 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
388 * - U3 to U0 Software resume of USB 2.0 device complete
389 * - U2 to U0 L1 resume of USB 2.1 device complete
390 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
391 * - U0 to disabled L1 entry error with USB 2.1 device
392 * - Any state to inactive Error on USB 3.0 port
393 */
394#define PORT_PLC (1 << 22)
395/* port configure error change - port failed to configure its link partner */
396#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200397/* Cold Attach Status - xHC can set this bit to report device attached during
398 * Sx state. Warm port reset should be perfomed to clear this bit and move port
399 * to connected state.
400 */
401#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700402/* wake on connect (enable) */
403#define PORT_WKCONN_E (1 << 25)
404/* wake on disconnect (enable) */
405#define PORT_WKDISC_E (1 << 26)
406/* wake on over-current (enable) */
407#define PORT_WKOC_E (1 << 27)
408/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200409/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700410#define PORT_DEV_REMOVE (1 << 30)
411/* Initiate a warm port reset - complete when PORT_WRC is '1' */
412#define PORT_WR (1 << 31)
413
Dan Carpenter22e04872011-03-17 22:39:49 +0300414/* We mark duplicate entries with -1 */
415#define DUPLICATE_ENTRY ((u8)(-1))
416
Sarah Sharp74c68742009-04-27 19:52:22 -0700417/* Port Power Management Status and Control - port_power_base bitmasks */
418/* Inactivity timer value for transitions into U1, in microseconds.
419 * Timeout can be up to 127us. 0xFF means an infinite timeout.
420 */
421#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800422#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700423/* Inactivity timer value for transitions into U2 */
424#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800425#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700426/* Bits 24:31 for port testing */
427
Andiry Xu9777e3c2010-10-14 07:23:03 -0700428/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700429#define PORT_L1S_MASK 7
430#define PORT_L1S_SUCCESS 1
431#define PORT_RWE (1 << 3)
432#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700433#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700434#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700435#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700436#define PORT_HLE (1 << 16)
Guoqing Zhang0f1d8322017-04-07 17:56:54 +0300437#define PORT_TEST_MODE_SHIFT 28
Sarah Sharp74c68742009-04-27 19:52:22 -0700438
Mathias Nyman395f5402015-10-01 18:40:39 +0300439/* USB3 Protocol PORTLI Port Link Information */
440#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
441#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
Mathias Nymana558ccd2013-05-23 17:14:30 +0300442
443/* USB2 Protocol PORTHLPMC */
444#define PORT_HIRDM(p)((p) & 3)
445#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
446#define PORT_BESLD(p)(((p) & 0xf) << 10)
447
448/* use 512 microseconds as USB2 LPM L1 default timeout. */
449#define XHCI_L1_TIMEOUT 512
450
451/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
452 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
453 * by other operating systems.
454 *
455 * XHCI 1.0 errata 8/14/12 Table 13 notes:
456 * "Software should choose xHC BESL/BESLD field values that do not violate a
457 * device's resume latency requirements,
458 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
459 * or not program values < '4' if BLC = '0' and a BESL device is attached.
460 */
461#define XHCI_DEFAULT_BESL 4
462
Sarah Sharp74c68742009-04-27 19:52:22 -0700463/**
Sarah Sharp98441972009-05-14 11:44:18 -0700464 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700465 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
466 * interrupts and check for pending interrupts.
467 * @irq_control: IMOD - Interrupt Moderation Register.
468 * Used to throttle interrupts.
469 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
470 * @erst_base: ERST base address.
471 * @erst_dequeue: Event ring dequeue pointer.
472 *
473 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
474 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
475 * multiple segments of the same size. The HC places events on the ring and
476 * "updates the Cycle bit in the TRBs to indicate to software the current
477 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
478 * updates the dequeue pointer.
479 */
Sarah Sharp98441972009-05-14 11:44:18 -0700480struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100481 __le32 irq_pending;
482 __le32 irq_control;
483 __le32 erst_size;
484 __le32 rsvd;
485 __le64 erst_base;
486 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700487};
Sarah Sharp74c68742009-04-27 19:52:22 -0700488
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700489/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700490#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700491/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700492/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700493#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
494#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
495#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
496
497/* irq_control bitmasks */
498/* Minimum interval between interrupts (in 250ns intervals). The interval
499 * between interrupts will be longer if there are no events on the event ring.
500 * Default is 4000 (1 ms).
501 */
502#define ER_IRQ_INTERVAL_MASK (0xffff)
503/* Counter used to count down the time to the next interrupt - HW use only */
504#define ER_IRQ_COUNTER_MASK (0xffff << 16)
505
506/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700507/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700508#define ERST_SIZE_MASK (0xffff << 16)
509
510/* erst_dequeue bitmasks */
511/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
512 * where the current dequeue pointer lies. This is an optional HW hint.
513 */
514#define ERST_DESI_MASK (0x7)
515/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
516 * a work queue (or delayed service routine)?
517 */
518#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700519#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700520
521/**
522 * struct xhci_run_regs
523 * @microframe_index:
524 * MFINDEX - current microframe number
525 *
526 * Section 5.5 Host Controller Runtime Registers:
527 * "Software should read and write these registers using only Dword (32 bit)
528 * or larger accesses"
529 */
530struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100531 __le32 microframe_index;
532 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700533 struct xhci_intr_reg ir_set[128];
534};
Sarah Sharp74c68742009-04-27 19:52:22 -0700535
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700536/**
537 * struct doorbell_array
538 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500539 * Bits 0 - 7: Endpoint target
540 * Bits 8 - 15: RsvdZ
541 * Bits 16 - 31: Stream ID
542 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700543 * Section 5.6
544 */
545struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100546 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700547};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700548
Matthew Wilcox50d646762010-12-15 14:18:11 -0500549#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
550#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700551
Sarah Sharpa74588f2009-04-27 19:53:42 -0700552/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700553 * struct xhci_protocol_caps
554 * @revision: major revision, minor revision, capability ID,
555 * and next capability pointer.
556 * @name_string: Four ASCII characters to say which spec this xHC
557 * follows, typically "USB ".
558 * @port_info: Port offset, count, and protocol-defined information.
559 */
560struct xhci_protocol_caps {
561 u32 revision;
562 u32 name_string;
563 u32 port_info;
564};
565
566#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
Mathias Nyman47189092015-10-01 18:40:34 +0300567#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
568#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
Sarah Sharpda6699c2010-10-26 16:47:13 -0700569#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
570#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
571
Mathias Nyman47189092015-10-01 18:40:34 +0300572#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
573#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
574#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
575#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
576#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
577#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
578
579#define PLT_MASK (0x03 << 6)
580#define PLT_SYM (0x00 << 6)
581#define PLT_ASYM_RX (0x02 << 6)
582#define PLT_ASYM_TX (0x03 << 6)
583
Sarah Sharpda6699c2010-10-26 16:47:13 -0700584/**
John Yound115b042009-07-27 12:05:15 -0700585 * struct xhci_container_ctx
586 * @type: Type of context. Used to calculated offsets to contained contexts.
587 * @size: Size of the context data
588 * @bytes: The raw context data given to HW
589 * @dma: dma address of the bytes
590 *
591 * Represents either a Device or Input context. Holds a pointer to the raw
592 * memory used for the context (bytes) and dma address of it (dma).
593 */
594struct xhci_container_ctx {
595 unsigned type;
596#define XHCI_CTX_TYPE_DEVICE 0x1
597#define XHCI_CTX_TYPE_INPUT 0x2
598
599 int size;
600
601 u8 *bytes;
602 dma_addr_t dma;
603};
604
605/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700606 * struct xhci_slot_ctx
607 * @dev_info: Route string, device speed, hub info, and last valid endpoint
608 * @dev_info2: Max exit latency for device number, root hub port number
609 * @tt_info: tt_info is used to construct split transaction tokens
610 * @dev_state: slot state and device address
611 *
612 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
613 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
614 * reserved at the end of the slot context for HC internal use.
615 */
616struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100617 __le32 dev_info;
618 __le32 dev_info2;
619 __le32 tt_info;
620 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700621 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100622 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700623};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700624
625/* dev_info bitmasks */
626/* Route String - 0:19 */
627#define ROUTE_STRING_MASK (0xfffff)
628/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
629#define DEV_SPEED (0xf << 20)
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300630#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700631/* bit 24 reserved */
632/* Is this LS/FS device connected through a HS hub? - bit 25 */
633#define DEV_MTT (0x1 << 25)
634/* Set if the device is a hub - bit 26 */
635#define DEV_HUB (0x1 << 26)
636/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700637#define LAST_CTX_MASK (0x1f << 27)
638#define LAST_CTX(p) ((p) << 27)
639#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700640#define SLOT_FLAG (1 << 0)
641#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700642
643/* dev_info2 bitmasks */
644/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
645#define MAX_EXIT (0xffff)
646/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700647#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700648#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700649/* Maximum number of ports under a hub device */
650#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300651#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700652
653/* tt_info bitmasks */
654/*
655 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
656 * The Slot ID of the hub that isolates the high speed signaling from
657 * this low or full-speed device. '0' if attached to root hub port.
658 */
659#define TT_SLOT (0xff)
660/*
661 * The number of the downstream facing port of the high-speed hub
662 * '0' if the device is not low or full speed.
663 */
664#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700665#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300666#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700667
668/* dev_state bitmasks */
669/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700670#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700671/* bits 8:26 reserved */
672/* Slot state */
673#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700674#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700675
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200676#define SLOT_STATE_DISABLED 0
677#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
678#define SLOT_STATE_DEFAULT 1
679#define SLOT_STATE_ADDRESSED 2
680#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700681
682/**
683 * struct xhci_ep_ctx
684 * @ep_info: endpoint state, streams, mult, and interval information.
685 * @ep_info2: information on endpoint type, max packet size, max burst size,
686 * error count, and whether the HC will force an event for all
687 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700688 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
689 * defines one stream, this points to the endpoint transfer ring.
690 * Otherwise, it points to a stream context array, which has a
691 * ring pointer for each flow.
692 * @tx_info:
693 * Average TRB lengths for the endpoint ring and
694 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700695 *
696 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
697 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
698 * reserved at the end of the endpoint context for HC internal use.
699 */
700struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100701 __le32 ep_info;
702 __le32 ep_info2;
703 __le64 deq;
704 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700705 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100706 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700707};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700708
709/* ep_info bitmasks */
710/*
711 * Endpoint State - bits 0:2
712 * 0 - disabled
713 * 1 - running
714 * 2 - halted due to halt condition - ok to manipulate endpoint ring
715 * 3 - stopped
716 * 4 - TRB error
717 * 5-7 - reserved
718 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700719#define EP_STATE_MASK (0xf)
720#define EP_STATE_DISABLED 0
721#define EP_STATE_RUNNING 1
722#define EP_STATE_HALTED 2
723#define EP_STATE_STOPPED 3
724#define EP_STATE_ERROR 4
Mathias Nyman5071e6b2016-11-11 15:13:28 +0200725#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
726
Sarah Sharpa74588f2009-04-27 19:53:42 -0700727/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700728#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700729#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700730/* bits 10:14 are Max Primary Streams */
731/* bit 15 is Linear Stream Array */
732/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700733#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700734#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700735#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700736#define EP_MAXPSTREAMS_MASK (0x1f << 10)
737#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
738/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
739#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700740
741/* ep_info2 bitmasks */
742/*
743 * Force Event - generate transfer events for all TRBs for this endpoint
744 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
745 */
746#define FORCE_EVENT (0x1)
747#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700748#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700749#define EP_TYPE(p) ((p) << 3)
750#define ISOC_OUT_EP 1
751#define BULK_OUT_EP 2
752#define INT_OUT_EP 3
753#define CTRL_EP 4
754#define ISOC_IN_EP 5
755#define BULK_IN_EP 6
756#define INT_IN_EP 7
757/* bit 6 reserved */
758/* bit 7 is Host Initiate Disable - for disabling stream selection */
759#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700760#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700761#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700762#define MAX_PACKET_MASK (0xffff << 16)
763#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700764
Sarah Sharp9238f252010-04-16 08:07:27 -0700765/* tx_info bitmasks */
Mathias Nymandef4e6f2016-02-12 16:40:15 +0200766#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
767#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +0200768#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700769#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700770
Sarah Sharpbf161e82011-02-23 15:46:42 -0800771/* deq bitmasks */
772#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200773#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800774
Sarah Sharpa74588f2009-04-27 19:53:42 -0700775
776/**
John Yound115b042009-07-27 12:05:15 -0700777 * struct xhci_input_control_context
778 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700779 *
780 * @drop_context: set the bit of the endpoint context you want to disable
781 * @add_context: set the bit of the endpoint context you want to enable
782 */
John Yound115b042009-07-27 12:05:15 -0700783struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100784 __le32 drop_flags;
785 __le32 add_flags;
786 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700787};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700788
Sarah Sharp9af5d712011-09-02 11:05:48 -0700789#define EP_IS_ADDED(ctrl_ctx, i) \
790 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
791#define EP_IS_DROPPED(ctrl_ctx, i) \
792 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
793
Sarah Sharp913a8a32009-09-04 10:53:13 -0700794/* Represents everything that is needed to issue a command on the command ring.
795 * It's useful to pre-allocate these for commands that cannot fail due to
796 * out-of-memory errors, like freeing streams.
797 */
798struct xhci_command {
799 /* Input context for changing device state */
800 struct xhci_container_ctx *in_ctx;
801 u32 status;
Lu Baoluc2d3d492016-11-11 15:13:31 +0200802 int slot_id;
Sarah Sharp913a8a32009-09-04 10:53:13 -0700803 /* If completion is null, no one is waiting on this command
804 * and the structure can be freed after the command completes.
805 */
806 struct completion *completion;
807 union xhci_trb *command_trb;
808 struct list_head cmd_list;
809};
810
Sarah Sharpa74588f2009-04-27 19:53:42 -0700811/* drop context bitmasks */
812#define DROP_EP(x) (0x1 << x)
813/* add context bitmasks */
814#define ADD_EP(x) (0x1 << x)
815
Sarah Sharp8df75f42010-04-02 15:34:16 -0700816struct xhci_stream_ctx {
817 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100818 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700819 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100820 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700821};
822
823/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300824#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700825/* Secondary stream array type, dequeue pointer is to a transfer ring */
826#define SCT_SEC_TR 0
827/* Primary stream array type, dequeue pointer is to a transfer ring */
828#define SCT_PRI_TR 1
829/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
830#define SCT_SSA_8 2
831#define SCT_SSA_16 3
832#define SCT_SSA_32 4
833#define SCT_SSA_64 5
834#define SCT_SSA_128 6
835#define SCT_SSA_256 7
836
837/* Assume no secondary streams for now */
838struct xhci_stream_info {
839 struct xhci_ring **stream_rings;
840 /* Number of streams, including stream 0 (which drivers can't use) */
841 unsigned int num_streams;
842 /* The stream context array may be bigger than
843 * the number of streams the driver asked for
844 */
845 struct xhci_stream_ctx *stream_ctx_array;
846 unsigned int num_stream_ctxs;
847 dma_addr_t ctx_array_dma;
848 /* For mapping physical TRB addresses to segments in stream rings */
849 struct radix_tree_root trb_address_map;
850 struct xhci_command *free_streams_command;
851};
852
853#define SMALL_STREAM_ARRAY_SIZE 256
854#define MEDIUM_STREAM_ARRAY_SIZE 1024
855
Sarah Sharp9af5d712011-09-02 11:05:48 -0700856/* Some Intel xHCI host controllers need software to keep track of the bus
857 * bandwidth. Keep track of endpoint info here. Each root port is allocated
858 * the full bus bandwidth. We must also treat TTs (including each port under a
859 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
860 * (DMI) also limits the total bandwidth (across all domains) that can be used.
861 */
862struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700863 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700864 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700865 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700866 unsigned int mult;
867 unsigned int num_packets;
868 unsigned int max_packet_size;
869 unsigned int max_esit_payload;
870 unsigned int type;
871};
872
Sarah Sharpc29eea62011-09-02 11:05:52 -0700873/* "Block" sizes in bytes the hardware uses for different device speeds.
874 * The logic in this part of the hardware limits the number of bits the hardware
875 * can use, so must represent bandwidth in a less precise manner to mimic what
876 * the scheduler hardware computes.
877 */
878#define FS_BLOCK 1
879#define HS_BLOCK 4
880#define SS_BLOCK 16
881#define DMI_BLOCK 32
882
883/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
884 * with each byte transferred. SuperSpeed devices have an initial overhead to
885 * set up bursts. These are in blocks, see above. LS overhead has already been
886 * translated into FS blocks.
887 */
888#define DMI_OVERHEAD 8
889#define DMI_OVERHEAD_BURST 4
890#define SS_OVERHEAD 8
891#define SS_OVERHEAD_BURST 32
892#define HS_OVERHEAD 26
893#define FS_OVERHEAD 20
894#define LS_OVERHEAD 128
895/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
896 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
897 * of overhead associated with split transfers crossing microframe boundaries.
898 * 31 blocks is pure protocol overhead.
899 */
900#define TT_HS_OVERHEAD (31 + 94)
901#define TT_DMI_OVERHEAD (25 + 12)
902
903/* Bandwidth limits in blocks */
904#define FS_BW_LIMIT 1285
905#define TT_BW_LIMIT 1320
906#define HS_BW_LIMIT 1607
907#define SS_BW_LIMIT_IN 3906
908#define DMI_BW_LIMIT_IN 3906
909#define SS_BW_LIMIT_OUT 3906
910#define DMI_BW_LIMIT_OUT 3906
911
912/* Percentage of bus bandwidth reserved for non-periodic transfers */
913#define FS_BW_RESERVED 10
914#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700915#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700916
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700917struct xhci_virt_ep {
918 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700919 /* Related to endpoints that are configured to use stream IDs only */
920 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700921 /* Temporary storage in case the configure endpoint command fails and we
922 * have to restore the device state to the previous state
923 */
924 struct xhci_ring *new_ring;
925 unsigned int ep_state;
926#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700927#define EP_HALTED (1 << 1) /* For stall handling */
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200928#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700929/* Transitioning the endpoint to using streams, don't enqueue URBs */
930#define EP_GETTING_STREAMS (1 << 3)
931#define EP_HAS_STREAMS (1 << 4)
932/* Transitioning the endpoint to not using streams, don't enqueue URBs */
933#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700934 /* ---- Related to URB cancellation ---- */
935 struct list_head cancelled_td_list;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700936 /* Watchdog timer for stop endpoint command to cancel URBs */
937 struct timer_list stop_cmd_timer;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700938 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800939 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
940 * command. We'll need to update the ring's dequeue segment and dequeue
941 * pointer after the command completes.
942 */
943 struct xhci_segment *queued_deq_seg;
944 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700945 /*
946 * Sometimes the xHC can not process isochronous endpoint ring quickly
947 * enough, and it will miss some isoc tds on the ring and generate
948 * a Missed Service Error Event.
949 * Set skip flag when receive a Missed Service Error Event and
950 * process the missed tds on the endpoint ring.
951 */
952 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700953 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700954 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700955 struct list_head bw_endpoint_list;
Lu Baolu79b80942015-08-06 19:24:00 +0300956 /* Isoch Frame ID checking storage */
957 int next_frame_id;
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200958 /* Use new Isoch TRB layout needed for extended TBC support */
959 bool use_extended_tbc;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700960};
961
Sarah Sharp839c8172011-09-02 11:05:47 -0700962enum xhci_overhead_type {
963 LS_OVERHEAD_TYPE = 0,
964 FS_OVERHEAD_TYPE,
965 HS_OVERHEAD_TYPE,
966};
967
968struct xhci_interval_bw {
969 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700970 /* Sorted by max packet size.
971 * Head of the list is the greatest max packet size.
972 */
973 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700974 /* How many endpoints of each speed are present. */
975 unsigned int overhead[3];
976};
977
978#define XHCI_MAX_INTERVAL 16
979
980struct xhci_interval_bw_table {
981 unsigned int interval0_esit_payload;
982 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700983 /* Includes reserved bandwidth for async endpoints */
984 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700985 unsigned int ss_bw_in;
986 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700987};
988
989
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700990struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700991 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700992 /*
993 * Commands to the hardware are passed an "input context" that
994 * tells the hardware what to change in its data structures.
995 * The hardware will return changes in an "output context" that
996 * software must allocate for the hardware. We need to keep
997 * track of input and output contexts separately because
998 * these commands might fail and we don't trust the hardware.
999 */
John Yound115b042009-07-27 12:05:15 -07001000 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001001 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -07001002 struct xhci_container_ctx *in_ctx;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001003 struct xhci_virt_ep eps[31];
Sarah Sharpfe301822011-09-02 11:05:41 -07001004 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -07001005 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -07001006 struct xhci_interval_bw_table *bw_table;
1007 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -07001008 /* The current max exit latency for the enabled USB3 link states. */
1009 u16 current_mel;
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001010 /* Used for the debugfs interfaces. */
1011 void *debugfs_private;
Sarah Sharp839c8172011-09-02 11:05:47 -07001012};
1013
1014/*
1015 * For each roothub, keep track of the bandwidth information for each periodic
1016 * interval.
1017 *
1018 * If a high speed hub is attached to the roothub, each TT associated with that
1019 * hub is a separate bandwidth domain. The interval information for the
1020 * endpoints on the devices under that TT will appear in the TT structure.
1021 */
1022struct xhci_root_port_bw_info {
1023 struct list_head tts;
1024 unsigned int num_active_tts;
1025 struct xhci_interval_bw_table bw_table;
1026};
1027
1028struct xhci_tt_bw_info {
1029 struct list_head tt_list;
1030 int slot_id;
1031 int ttport;
1032 struct xhci_interval_bw_table bw_table;
1033 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001034};
1035
1036
Sarah Sharpa74588f2009-04-27 19:53:42 -07001037/**
1038 * struct xhci_device_context_array
1039 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1040 */
1041struct xhci_device_context_array {
1042 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +11001043 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -07001044 /* private xHCD pointers */
1045 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001046};
Sarah Sharpa74588f2009-04-27 19:53:42 -07001047/* TODO: write function to set the 64-bit device DMA address */
1048/*
1049 * TODO: change this to be dynamically sized at HC mem init time since the HC
1050 * might not be able to handle the maximum number of devices possible.
1051 */
1052
1053
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001054struct xhci_transfer_event {
1055 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +11001056 __le64 buffer;
1057 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001058 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +11001059 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001060};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001061
Vivek Gautam1c11a172013-03-21 12:06:48 +05301062/* Transfer event TRB length bit mask */
1063/* bits 0:23 */
1064#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1065
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001066/** Transfer Event bit fields **/
1067#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1068
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001069/* Completion Code - only applicable for some types of TRBs */
1070#define COMP_CODE_MASK (0xff << 24)
1071#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001072#define COMP_INVALID 0
1073#define COMP_SUCCESS 1
1074#define COMP_DATA_BUFFER_ERROR 2
1075#define COMP_BABBLE_DETECTED_ERROR 3
1076#define COMP_USB_TRANSACTION_ERROR 4
1077#define COMP_TRB_ERROR 5
1078#define COMP_STALL_ERROR 6
1079#define COMP_RESOURCE_ERROR 7
1080#define COMP_BANDWIDTH_ERROR 8
1081#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1082#define COMP_INVALID_STREAM_TYPE_ERROR 10
1083#define COMP_SLOT_NOT_ENABLED_ERROR 11
1084#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1085#define COMP_SHORT_PACKET 13
1086#define COMP_RING_UNDERRUN 14
1087#define COMP_RING_OVERRUN 15
1088#define COMP_VF_EVENT_RING_FULL_ERROR 16
1089#define COMP_PARAMETER_ERROR 17
1090#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1091#define COMP_CONTEXT_STATE_ERROR 19
1092#define COMP_NO_PING_RESPONSE_ERROR 20
1093#define COMP_EVENT_RING_FULL_ERROR 21
1094#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1095#define COMP_MISSED_SERVICE_ERROR 23
1096#define COMP_COMMAND_RING_STOPPED 24
1097#define COMP_COMMAND_ABORTED 25
1098#define COMP_STOPPED 26
1099#define COMP_STOPPED_LENGTH_INVALID 27
1100#define COMP_STOPPED_SHORT_PACKET 28
1101#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1102#define COMP_ISOCH_BUFFER_OVERRUN 31
1103#define COMP_EVENT_LOST_ERROR 32
1104#define COMP_UNDEFINED_ERROR 33
1105#define COMP_INVALID_STREAM_ID_ERROR 34
1106#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1107#define COMP_SPLIT_TRANSACTION_ERROR 36
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001108
Felipe Balbied6d6432017-01-23 14:20:18 +02001109static inline const char *xhci_trb_comp_code_string(u8 status)
1110{
1111 switch (status) {
1112 case COMP_INVALID:
1113 return "Invalid";
1114 case COMP_SUCCESS:
1115 return "Success";
1116 case COMP_DATA_BUFFER_ERROR:
1117 return "Data Buffer Error";
1118 case COMP_BABBLE_DETECTED_ERROR:
1119 return "Babble Detected";
1120 case COMP_USB_TRANSACTION_ERROR:
1121 return "USB Transaction Error";
1122 case COMP_TRB_ERROR:
1123 return "TRB Error";
1124 case COMP_STALL_ERROR:
1125 return "Stall Error";
1126 case COMP_RESOURCE_ERROR:
1127 return "Resource Error";
1128 case COMP_BANDWIDTH_ERROR:
1129 return "Bandwidth Error";
1130 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1131 return "No Slots Available Error";
1132 case COMP_INVALID_STREAM_TYPE_ERROR:
1133 return "Invalid Stream Type Error";
1134 case COMP_SLOT_NOT_ENABLED_ERROR:
1135 return "Slot Not Enabled Error";
1136 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1137 return "Endpoint Not Enabled Error";
1138 case COMP_SHORT_PACKET:
1139 return "Short Packet";
1140 case COMP_RING_UNDERRUN:
1141 return "Ring Underrun";
1142 case COMP_RING_OVERRUN:
1143 return "Ring Overrun";
1144 case COMP_VF_EVENT_RING_FULL_ERROR:
1145 return "VF Event Ring Full Error";
1146 case COMP_PARAMETER_ERROR:
1147 return "Parameter Error";
1148 case COMP_BANDWIDTH_OVERRUN_ERROR:
1149 return "Bandwidth Overrun Error";
1150 case COMP_CONTEXT_STATE_ERROR:
1151 return "Context State Error";
1152 case COMP_NO_PING_RESPONSE_ERROR:
1153 return "No Ping Response Error";
1154 case COMP_EVENT_RING_FULL_ERROR:
1155 return "Event Ring Full Error";
1156 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1157 return "Incompatible Device Error";
1158 case COMP_MISSED_SERVICE_ERROR:
1159 return "Missed Service Error";
1160 case COMP_COMMAND_RING_STOPPED:
1161 return "Command Ring Stopped";
1162 case COMP_COMMAND_ABORTED:
1163 return "Command Aborted";
1164 case COMP_STOPPED:
1165 return "Stopped";
1166 case COMP_STOPPED_LENGTH_INVALID:
1167 return "Stopped - Length Invalid";
1168 case COMP_STOPPED_SHORT_PACKET:
1169 return "Stopped - Short Packet";
1170 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1171 return "Max Exit Latency Too Large Error";
1172 case COMP_ISOCH_BUFFER_OVERRUN:
1173 return "Isoch Buffer Overrun";
1174 case COMP_EVENT_LOST_ERROR:
1175 return "Event Lost Error";
1176 case COMP_UNDEFINED_ERROR:
1177 return "Undefined Error";
1178 case COMP_INVALID_STREAM_ID_ERROR:
1179 return "Invalid Stream ID Error";
1180 case COMP_SECONDARY_BANDWIDTH_ERROR:
1181 return "Secondary Bandwidth Error";
1182 case COMP_SPLIT_TRANSACTION_ERROR:
1183 return "Split Transaction Error";
1184 default:
1185 return "Unknown!!";
1186 }
1187}
1188
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001189struct xhci_link_trb {
1190 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001191 __le64 segment_ptr;
1192 __le32 intr_target;
1193 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001194};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001195
1196/* control bitfields */
1197#define LINK_TOGGLE (0x1<<1)
1198
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001199/* Command completion event TRB */
1200struct xhci_event_cmd {
1201 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001202 __le64 cmd_trb;
1203 __le32 status;
1204 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001205};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001206
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001207/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001208
1209/* Address device - disable SetAddress */
1210#define TRB_BSR (1<<9)
Felipe Balbia37c3f72017-01-23 14:20:19 +02001211
1212/* Configure Endpoint - Deconfigure */
1213#define TRB_DC (1<<9)
1214
1215/* Stop Ring - Transfer State Preserve */
1216#define TRB_TSP (1<<9)
1217
Mathias Nyman21749142017-06-15 11:55:44 +03001218enum xhci_ep_reset_type {
1219 EP_HARD_RESET,
1220 EP_SOFT_RESET,
1221};
1222
Felipe Balbia37c3f72017-01-23 14:20:19 +02001223/* Force Event */
1224#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1225#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1226
1227/* Set Latency Tolerance Value */
1228#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1229
1230/* Get Port Bandwidth */
1231#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1232
1233/* Force Header */
1234#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1235#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1236
Dan Williams48fc7db2013-12-05 17:07:27 -08001237enum xhci_setup_dev {
1238 SETUP_CONTEXT_ONLY,
1239 SETUP_CONTEXT_ADDRESS,
1240};
1241
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001242/* bits 16:23 are the virtual function ID */
1243/* bits 24:31 are the slot ID */
1244#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1245#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001246
Sarah Sharpae636742009-04-29 19:02:31 -07001247/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1248#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1249#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1250
Andiry Xube88fe42010-10-14 07:22:57 -07001251#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1252#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1253#define LAST_EP_INDEX 30
1254
Hans de Goede95241db2013-10-04 00:29:48 +02001255/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001256#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1257#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001258#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001259
Felipe Balbia37c3f72017-01-23 14:20:19 +02001260/* Link TRB specific fields */
1261#define TRB_TC (1<<1)
Sarah Sharpae636742009-04-29 19:02:31 -07001262
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001263/* Port Status Change Event TRB fields */
1264/* Port ID - bits 31:24 */
1265#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1266
Felipe Balbia37c3f72017-01-23 14:20:19 +02001267#define EVENT_DATA (1 << 2)
1268
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001269/* Normal TRB fields */
1270/* transfer_len bitmasks - bits 0:16 */
1271#define TRB_LEN(p) ((p) & 0x1ffff)
Mathias Nymanc840d6c2015-10-09 13:30:08 +03001272/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1273#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
Felipe Balbia37c3f72017-01-23 14:20:19 +02001274#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001275/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1276#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001277/* Interrupter Target - which MSI-X vector to target the completion event at */
1278#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1279#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001280/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001281#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001282#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001283
1284/* Cycle bit - indicates TRB ownership by HC or HCD */
1285#define TRB_CYCLE (1<<0)
1286/*
1287 * Force next event data TRB to be evaluated before task switch.
1288 * Used to pass OS data back after a TD completes.
1289 */
1290#define TRB_ENT (1<<1)
1291/* Interrupt on short packet */
1292#define TRB_ISP (1<<2)
1293/* Set PCIe no snoop attribute */
1294#define TRB_NO_SNOOP (1<<3)
1295/* Chain multiple TRBs into a TD */
1296#define TRB_CHAIN (1<<4)
1297/* Interrupt on completion */
1298#define TRB_IOC (1<<5)
1299/* The buffer pointer contains immediate data */
1300#define TRB_IDT (1<<6)
1301
Andiry Xuad106f22011-05-05 18:14:02 +08001302/* Block Event Interrupt */
1303#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001304
1305/* Control transfer TRB specific fields */
1306#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001307#define TRB_TX_TYPE(p) ((p) << 16)
1308#define TRB_DATA_OUT 2
1309#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001310
Andiry Xu04e51902010-07-22 15:23:39 -07001311/* Isochronous TRB specific fields */
1312#define TRB_SIA (1<<31)
Lu Baolu79b80942015-08-06 19:24:00 +03001313#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
Andiry Xu04e51902010-07-22 15:23:39 -07001314
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001315struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001316 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001317};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001318
1319union xhci_trb {
1320 struct xhci_link_trb link;
1321 struct xhci_transfer_event trans_event;
1322 struct xhci_event_cmd event_cmd;
1323 struct xhci_generic_trb generic;
1324};
1325
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001326/* TRB bit mask */
1327#define TRB_TYPE_BITMASK (0xfc00)
1328#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001329#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001330/* TRB type IDs */
1331/* bulk, interrupt, isoc scatter/gather, and control data stage */
1332#define TRB_NORMAL 1
1333/* setup stage for control transfers */
1334#define TRB_SETUP 2
1335/* data stage for control transfers */
1336#define TRB_DATA 3
1337/* status stage for control transfers */
1338#define TRB_STATUS 4
1339/* isoc transfers */
1340#define TRB_ISOC 5
1341/* TRB for linking ring segments */
1342#define TRB_LINK 6
1343#define TRB_EVENT_DATA 7
1344/* Transfer Ring No-op (not for the command ring) */
1345#define TRB_TR_NOOP 8
1346/* Command TRBs */
1347/* Enable Slot Command */
1348#define TRB_ENABLE_SLOT 9
1349/* Disable Slot Command */
1350#define TRB_DISABLE_SLOT 10
1351/* Address Device Command */
1352#define TRB_ADDR_DEV 11
1353/* Configure Endpoint Command */
1354#define TRB_CONFIG_EP 12
1355/* Evaluate Context Command */
1356#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001357/* Reset Endpoint Command */
1358#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001359/* Stop Transfer Ring Command */
1360#define TRB_STOP_RING 15
1361/* Set Transfer Ring Dequeue Pointer Command */
1362#define TRB_SET_DEQ 16
1363/* Reset Device Command */
1364#define TRB_RESET_DEV 17
1365/* Force Event Command (opt) */
1366#define TRB_FORCE_EVENT 18
1367/* Negotiate Bandwidth Command (opt) */
1368#define TRB_NEG_BANDWIDTH 19
1369/* Set Latency Tolerance Value Command (opt) */
1370#define TRB_SET_LT 20
1371/* Get port bandwidth Command */
1372#define TRB_GET_BW 21
1373/* Force Header Command - generate a transaction or link management packet */
1374#define TRB_FORCE_HEADER 22
1375/* No-op Command - not for transfer rings */
1376#define TRB_CMD_NOOP 23
1377/* TRB IDs 24-31 reserved */
1378/* Event TRBS */
1379/* Transfer Event */
1380#define TRB_TRANSFER 32
1381/* Command Completion Event */
1382#define TRB_COMPLETION 33
1383/* Port Status Change Event */
1384#define TRB_PORT_STATUS 34
1385/* Bandwidth Request Event (opt) */
1386#define TRB_BANDWIDTH_EVENT 35
1387/* Doorbell Event (opt) */
1388#define TRB_DOORBELL 36
1389/* Host Controller Event */
1390#define TRB_HC_EVENT 37
1391/* Device Notification Event - device sent function wake notification */
1392#define TRB_DEV_NOTE 38
1393/* MFINDEX Wrap Event - microframe counter wrapped */
1394#define TRB_MFINDEX_WRAP 39
1395/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1396
Sarah Sharp02386342010-05-24 13:25:28 -07001397/* Nec vendor-specific command completion event. */
1398#define TRB_NEC_CMD_COMP 48
1399/* Get NEC firmware revision. */
1400#define TRB_NEC_GET_FW 49
1401
Felipe Balbia37c3f72017-01-23 14:20:19 +02001402static inline const char *xhci_trb_type_string(u8 type)
1403{
1404 switch (type) {
1405 case TRB_NORMAL:
1406 return "Normal";
1407 case TRB_SETUP:
1408 return "Setup Stage";
1409 case TRB_DATA:
1410 return "Data Stage";
1411 case TRB_STATUS:
1412 return "Status Stage";
1413 case TRB_ISOC:
1414 return "Isoch";
1415 case TRB_LINK:
1416 return "Link";
1417 case TRB_EVENT_DATA:
1418 return "Event Data";
1419 case TRB_TR_NOOP:
1420 return "No-Op";
1421 case TRB_ENABLE_SLOT:
1422 return "Enable Slot Command";
1423 case TRB_DISABLE_SLOT:
1424 return "Disable Slot Command";
1425 case TRB_ADDR_DEV:
1426 return "Address Device Command";
1427 case TRB_CONFIG_EP:
1428 return "Configure Endpoint Command";
1429 case TRB_EVAL_CONTEXT:
1430 return "Evaluate Context Command";
1431 case TRB_RESET_EP:
1432 return "Reset Endpoint Command";
1433 case TRB_STOP_RING:
1434 return "Stop Ring Command";
1435 case TRB_SET_DEQ:
1436 return "Set TR Dequeue Pointer Command";
1437 case TRB_RESET_DEV:
1438 return "Reset Device Command";
1439 case TRB_FORCE_EVENT:
1440 return "Force Event Command";
1441 case TRB_NEG_BANDWIDTH:
1442 return "Negotiate Bandwidth Command";
1443 case TRB_SET_LT:
1444 return "Set Latency Tolerance Value Command";
1445 case TRB_GET_BW:
1446 return "Get Port Bandwidth Command";
1447 case TRB_FORCE_HEADER:
1448 return "Force Header Command";
1449 case TRB_CMD_NOOP:
1450 return "No-Op Command";
1451 case TRB_TRANSFER:
1452 return "Transfer Event";
1453 case TRB_COMPLETION:
1454 return "Command Completion Event";
1455 case TRB_PORT_STATUS:
1456 return "Port Status Change Event";
1457 case TRB_BANDWIDTH_EVENT:
1458 return "Bandwidth Request Event";
1459 case TRB_DOORBELL:
1460 return "Doorbell Event";
1461 case TRB_HC_EVENT:
1462 return "Host Controller Event";
1463 case TRB_DEV_NOTE:
1464 return "Device Notification Event";
1465 case TRB_MFINDEX_WRAP:
1466 return "MFINDEX Wrap Event";
1467 case TRB_NEC_CMD_COMP:
1468 return "NEC Command Completion Event";
1469 case TRB_NEC_GET_FW:
1470 return "NET Get Firmware Revision Command";
1471 default:
1472 return "UNKNOWN";
1473 }
1474}
1475
Matt Evansf5960b62011-06-01 10:22:55 +10001476#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1477/* Above, but for __le32 types -- can avoid work by swapping constants: */
1478#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1479 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1480#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1481 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1482
Sarah Sharp02386342010-05-24 13:25:28 -07001483#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1484#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1485
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001486/*
1487 * TRBS_PER_SEGMENT must be a multiple of 4,
1488 * since the command ring is 64-byte aligned.
1489 * It must also be greater than 16.
1490 */
Mathias Nyman18cc2f42015-04-30 17:16:03 +03001491#define TRBS_PER_SEGMENT 256
Sarah Sharp913a8a32009-09-04 10:53:13 -07001492/* Allow two commands + a link TRB, along with any reserved command TRBs */
1493#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001494#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1495#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001496/* TRB buffer pointers can't cross 64KB boundaries */
1497#define TRB_MAX_BUFF_SHIFT 16
1498#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03001499/* How much data is left before the 64KB boundary? */
1500#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1501 (addr & (TRB_MAX_BUFF_SIZE - 1)))
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001502
1503struct xhci_segment {
1504 union xhci_trb *trbs;
1505 /* private to HCD */
1506 struct xhci_segment *next;
1507 dma_addr_t dma;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001508 /* Max packet sized bounce buffer for td-fragmant alignment */
1509 dma_addr_t bounce_dma;
1510 void *bounce_buf;
1511 unsigned int bounce_offs;
1512 unsigned int bounce_len;
Sarah Sharp98441972009-05-14 11:44:18 -07001513};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001514
Sarah Sharpae636742009-04-29 19:02:31 -07001515struct xhci_td {
1516 struct list_head td_list;
1517 struct list_head cancelled_td_list;
1518 struct urb *urb;
1519 struct xhci_segment *start_seg;
1520 union xhci_trb *first_trb;
1521 union xhci_trb *last_trb;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001522 struct xhci_segment *bounce_seg;
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001523 /* actual_length of the URB has already been set */
1524 bool urb_length_set;
Sarah Sharpae636742009-04-29 19:02:31 -07001525};
1526
Elric Fu6e4468b2012-06-27 16:31:52 +08001527/* xHCI command default timeout value */
1528#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1529
Elric Fub92cc662012-06-27 16:31:12 +08001530/* command descriptor */
1531struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001532 struct xhci_command *command;
1533 union xhci_trb *cmd_trb;
1534};
1535
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001536struct xhci_dequeue_state {
1537 struct xhci_segment *new_deq_seg;
1538 union xhci_trb *new_deq_ptr;
1539 int new_cycle_state;
Mathias Nyman87907362017-06-02 16:36:23 +03001540 unsigned int stream_id;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001541};
1542
Andiry Xu3b72fca2012-03-05 17:49:32 +08001543enum xhci_ring_type {
1544 TYPE_CTRL = 0,
1545 TYPE_ISOC,
1546 TYPE_BULK,
1547 TYPE_INTR,
1548 TYPE_STREAM,
1549 TYPE_COMMAND,
1550 TYPE_EVENT,
1551};
1552
Felipe Balbia37c3f72017-01-23 14:20:19 +02001553static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1554{
1555 switch (type) {
1556 case TYPE_CTRL:
1557 return "CTRL";
1558 case TYPE_ISOC:
1559 return "ISOC";
1560 case TYPE_BULK:
1561 return "BULK";
1562 case TYPE_INTR:
1563 return "INTR";
1564 case TYPE_STREAM:
1565 return "STREAM";
1566 case TYPE_COMMAND:
1567 return "CMD";
1568 case TYPE_EVENT:
1569 return "EVENT";
1570 }
1571
1572 return "UNKNOWN";
1573}
1574
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001575struct xhci_ring {
1576 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001577 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001578 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001579 struct xhci_segment *enq_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001580 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001581 struct xhci_segment *deq_seg;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001582 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001583 /*
1584 * Write the cycle state into the TRB cycle field to give ownership of
1585 * the TRB to the host controller (if we are the producer), or to check
1586 * if we own the TRB (if we are the consumer). See section 4.9.1.
1587 */
1588 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001589 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001590 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001591 unsigned int num_trbs_free;
1592 unsigned int num_trbs_free_temp;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001593 unsigned int bounce_buf_len;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001594 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001595 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001596 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001597};
1598
1599struct xhci_erst_entry {
1600 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001601 __le64 seg_addr;
1602 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001603 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001604 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001605};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001606
1607struct xhci_erst {
1608 struct xhci_erst_entry *entries;
1609 unsigned int num_entries;
1610 /* xhci->event_ring keeps track of segment dma addresses */
1611 dma_addr_t erst_dma_addr;
1612 /* Num entries the ERST can contain */
1613 unsigned int erst_size;
1614};
1615
John Youn254c80a2009-07-27 12:05:03 -07001616struct xhci_scratchpad {
1617 u64 *sp_array;
1618 dma_addr_t sp_dma;
1619 void **sp_buffers;
John Youn254c80a2009-07-27 12:05:03 -07001620};
1621
Andiry Xu8e51adc2010-07-22 15:23:31 -07001622struct urb_priv {
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001623 int num_tds;
1624 int num_tds_done;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001625 struct xhci_td td[0];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001626};
1627
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001628/*
1629 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1630 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1631 * meaning 64 ring segments.
1632 * Initial allocated size of the ERST, in number of entries */
1633#define ERST_NUM_SEGS 1
1634/* Initial allocated size of the ERST, in number of entries */
1635#define ERST_SIZE 64
1636/* Initial number of event segment rings allocated */
1637#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001638/* Poll every 60 seconds */
1639#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001640/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1641#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001642/* XXX: Make these module parameters */
1643
Andiry Xu5535b1d52010-10-14 07:23:06 -07001644struct s3_save {
1645 u32 command;
1646 u32 dev_nt;
1647 u64 dcbaa_ptr;
1648 u32 config_reg;
1649 u32 irq_pending;
1650 u32 irq_control;
1651 u32 erst_size;
1652 u64 erst_base;
1653 u64 erst_dequeue;
1654};
Sarah Sharp74c68742009-04-27 19:52:22 -07001655
Andiry Xu95743232011-09-23 14:19:51 -07001656/* Use for lpm */
1657struct dev_info {
1658 u32 dev_id;
1659 struct list_head list;
1660};
1661
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001662struct xhci_bus_state {
1663 unsigned long bus_suspended;
1664 unsigned long next_statechange;
1665
1666 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1667 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1668 u32 port_c_suspend;
1669 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001670 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001671 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001672 /* which ports have started to resume */
1673 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001674 /* Which ports are waiting on RExit to U0 transition. */
1675 unsigned long rexit_ports;
1676 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001677};
1678
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001679
1680/*
1681 * It can take up to 20 ms to transition from RExit to U0 on the
1682 * Intel Lynx Point LP xHCI host.
1683 */
1684#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1685
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001686static inline unsigned int hcd_index(struct usb_hcd *hcd)
1687{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001688 if (hcd->speed == HCD_USB3)
1689 return 0;
1690 else
1691 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001692}
1693
Mathias Nyman47189092015-10-01 18:40:34 +03001694struct xhci_hub {
1695 u8 maj_rev;
1696 u8 min_rev;
1697 u32 *psi; /* array of protocol speed ID entries */
1698 u8 psi_count;
1699 u8 psi_uid_count;
1700};
1701
Sarah Sharp05103112011-06-28 15:50:19 -07001702/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001703struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001704 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001705 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001706 /* glue to PCI and HCD framework */
1707 struct xhci_cap_regs __iomem *cap_regs;
1708 struct xhci_op_regs __iomem *op_regs;
1709 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001710 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001711 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001712 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001713
1714 /* Cached register copies of read-only HC data */
1715 __u32 hcs_params1;
1716 __u32 hcs_params2;
1717 __u32 hcs_params3;
1718 __u32 hcc_params;
Lu Baolu04abb6d2015-10-01 18:40:31 +03001719 __u32 hcc_params2;
Sarah Sharp74c68742009-04-27 19:52:22 -07001720
1721 spinlock_t lock;
1722
1723 /* packed release number */
1724 u8 sbrn;
1725 u16 hci_version;
1726 u8 max_slots;
1727 u8 max_interrupters;
1728 u8 max_ports;
1729 u8 isoc_threshold;
1730 int event_ring_max;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001731 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001732 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001733 /* Valid values are 12 to 20, inclusive */
1734 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001735 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001736 int msix_count;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001737 /* optional clock */
1738 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001739 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001740 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001741 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001742 unsigned int cmd_ring_state;
1743#define CMD_RING_STATE_RUNNING (1 << 0)
1744#define CMD_RING_STATE_ABORTED (1 << 1)
1745#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001746 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001747 unsigned int cmd_ring_reserved_trbs;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001748 struct delayed_work cmd_timer;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001749 struct completion cmd_ring_stop_completion;
Mathias Nymanc311e392014-05-08 19:26:03 +03001750 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001751 struct xhci_ring *event_ring;
1752 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001753 /* Scratchpad */
1754 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001755 /* Store LPM test failed devices' information */
1756 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001757
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001758 /* slot enabling and address device helpers */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03001759 /* these are not thread safe so use mutex */
1760 struct mutex mutex;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001761 /* For USB 3.0 LPM enable/disable. */
1762 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001763 /* Internal mirror of the HW's dcbaa */
1764 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001765 /* For keeping track of bandwidth domains per roothub. */
1766 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001767
1768 /* DMA pools */
1769 struct dma_pool *device_pool;
1770 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001771 struct dma_pool *small_streams_pool;
1772 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001773
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001774 /* Host controller watchdog timer structures */
1775 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001776
Andiry Xu9777e3c2010-10-14 07:23:03 -07001777 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001778 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001779/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1780 *
1781 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1782 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1783 * that sees this status (other than the timer that set it) should stop touching
1784 * hardware immediately. Interrupt handlers should return immediately when
1785 * they see this status (any time they drop and re-acquire xhci->lock).
1786 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1787 * putting the TD on the canceled list, etc.
1788 *
1789 * There are no reports of xHCI host controllers that display this issue.
1790 */
1791#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001792#define XHCI_STATE_HALTED (1 << 1)
Mathias Nyman98d74f92016-04-08 16:25:10 +03001793#define XHCI_STATE_REMOVING (1 << 2)
Sarah Sharpb0567b32009-08-07 14:04:36 -07001794 unsigned int quirks;
1795#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001796#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001797#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001798#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001799#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001800/*
1801 * Certain Intel host controllers have a limit to the number of endpoint
1802 * contexts they can handle. Ideally, they would signal that they can't handle
1803 * anymore endpoint contexts by returning a Resource Error for the Configure
1804 * Endpoint command, but they don't. Instead they expect software to keep track
1805 * of the number of active endpoints for them, across configure endpoint
1806 * commands, reset device commands, disable slot commands, and address device
1807 * commands.
1808 */
1809#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001810#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001811#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001812#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001813#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001814#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001815#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001816#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001817#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001818#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001819#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001820#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001821#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001822#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001823/* For controllers with a broken beyond repair streams implementation */
1824#define XHCI_BROKEN_STREAMS (1 << 19)
Mathias Nymanb8cb91e2015-03-06 17:23:19 +02001825#define XHCI_PME_STUCK_QUIRK (1 << 20)
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001826#define XHCI_MTK_HOST (1 << 21)
Lu Baolu7e70cbf2016-01-26 17:50:06 +02001827#define XHCI_SSIC_PORT_UNUSED (1 << 22)
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03001828#define XHCI_NO_64BIT_SUPPORT (1 << 23)
Mathias Nyman346e99732016-10-20 18:09:19 +03001829#define XHCI_MISSING_CAS (1 << 24)
Felipe Balbi41135de2017-01-23 14:19:58 +02001830/* For controller with a broken Port Disable implementation */
1831#define XHCI_BROKEN_PORT_PED (1 << 25)
Roger Quadros69307cc2017-04-07 17:57:12 +03001832#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 (1 << 26)
Jiahau Changdec08192017-06-19 13:08:30 +03001833#define XHCI_U2_DISABLE_WAKE (1 << 27)
Jiahau Chang9da5a102017-07-20 14:48:27 +03001834#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL (1 << 28)
Thang Q. Nguyen4750bc72017-10-05 11:21:37 +03001835#define XHCI_HW_LPM_DISABLE (1 << 29)
Felipe Balbi41135de2017-01-23 14:19:58 +02001836
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001837 unsigned int num_active_eps;
1838 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001839 /* There are two roothubs to keep track of bus suspend info for */
1840 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001841 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1842 u8 *port_array;
1843 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001844 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001845 unsigned int num_usb3_ports;
1846 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001847 __le32 __iomem **usb2_ports;
Mathias Nyman47189092015-10-01 18:40:34 +03001848 struct xhci_hub usb2_rhub;
1849 struct xhci_hub usb3_rhub;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001850 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001851 /* support xHCI 0.96 spec USB2 software LPM */
1852 unsigned sw_lpm_support:1;
1853 /* support xHCI 1.0 spec USB2 hardware LPM */
1854 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001855 /* cached usb2 extened protocol capabilites */
1856 u32 *ext_caps;
1857 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001858 /* Compliance Mode Recovery Data */
1859 struct timer_list comp_mode_recovery_timer;
1860 u32 port_status_u0;
Guoqing Zhang0f1d8322017-04-07 17:56:54 +03001861 u16 test_mode;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001862/* Compliance Mode Timer Triggered every 2 seconds */
1863#define COMP_MODE_RCVRY_MSECS 2000
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001864
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001865 struct dentry *debugfs_root;
1866 struct dentry *debugfs_slots;
1867 struct list_head regset_list;
1868
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001869 /* platform-specific data -- must come last */
1870 unsigned long priv[0] __aligned(sizeof(s64));
Sarah Sharp74c68742009-04-27 19:52:22 -07001871};
1872
Roger Quadroscd33a322015-05-29 17:01:46 +03001873/* Platform specific overrides to generic XHCI hc_driver ops */
1874struct xhci_driver_overrides {
1875 size_t extra_priv_size;
1876 int (*reset)(struct usb_hcd *hcd);
1877 int (*start)(struct usb_hcd *hcd);
1878};
1879
Lu Baolu79b80942015-08-06 19:24:00 +03001880#define XHCI_CFC_DELAY 10
1881
Sarah Sharp74c68742009-04-27 19:52:22 -07001882/* convert between an HCD pointer and the corresponding EHCI_HCD */
1883static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1884{
Roger Quadroscd33a322015-05-29 17:01:46 +03001885 struct usb_hcd *primary_hcd;
1886
1887 if (usb_hcd_is_primary_hcd(hcd))
1888 primary_hcd = hcd;
1889 else
1890 primary_hcd = hcd->primary_hcd;
1891
1892 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
Sarah Sharp74c68742009-04-27 19:52:22 -07001893}
1894
1895static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1896{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001897 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001898}
1899
Sarah Sharp74c68742009-04-27 19:52:22 -07001900#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001901 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001902#define xhci_err(xhci, fmt, args...) \
1903 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1904#define xhci_warn(xhci, fmt, args...) \
1905 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001906#define xhci_warn_ratelimited(xhci, fmt, args...) \
1907 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001908#define xhci_info(xhci, fmt, args...) \
1909 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001910
Sarah Sharp477632d2014-01-29 14:02:00 -08001911/*
1912 * Registers should always be accessed with double word or quad word accesses.
1913 *
1914 * Some xHCI implementations may support 64-bit address pointers. Registers
1915 * with 64-bit address pointers should be written to with dword accesses by
1916 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1917 * xHCI implementations that do not support 64-bit address pointers will ignore
1918 * the high dword, and write order is irrelevant.
1919 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001920static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1921 __le64 __iomem *regs)
1922{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001923 return lo_hi_readq(regs);
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001924}
Sarah Sharp477632d2014-01-29 14:02:00 -08001925static inline void xhci_write_64(struct xhci_hcd *xhci,
1926 const u64 val, __le64 __iomem *regs)
1927{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001928 lo_hi_writeq(val, regs);
Sarah Sharp477632d2014-01-29 14:02:00 -08001929}
1930
Sarah Sharpb0567b32009-08-07 14:04:36 -07001931static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1932{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001933 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001934}
1935
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001936/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001937void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001938void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001939void xhci_dbg_regs(struct xhci_hcd *xhci);
1940void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001941void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1942void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001943char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001944 struct xhci_container_ctx *ctx);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001945void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1946 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001947
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001948/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001949void xhci_mem_cleanup(struct xhci_hcd *xhci);
1950int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001951void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1952int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1953int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001954void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1955 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001956unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001957unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001958unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001959void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001960void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1961 struct xhci_virt_device *virt_dev,
1962 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001963void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1964void xhci_update_bw_info(struct xhci_hcd *xhci,
1965 struct xhci_container_ctx *in_ctx,
1966 struct xhci_input_control_ctx *ctrl_ctx,
1967 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001968void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001969 struct xhci_container_ctx *in_ctx,
1970 struct xhci_container_ctx *out_ctx,
1971 unsigned int ep_index);
1972void xhci_slot_copy(struct xhci_hcd *xhci,
1973 struct xhci_container_ctx *in_ctx,
1974 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001975int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1976 struct usb_device *udev, struct usb_host_endpoint *ep,
1977 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001978void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001979int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1980 unsigned int num_trbs, gfp_t flags);
Mathias Nymanc5628a22017-06-15 11:55:42 +03001981void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
Sarah Sharp412566b2009-12-09 15:59:01 -08001982 struct xhci_virt_device *virt_dev,
1983 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001984struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1985 unsigned int num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001986 unsigned int num_streams,
1987 unsigned int max_packet, gfp_t flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001988void xhci_free_stream_info(struct xhci_hcd *xhci,
1989 struct xhci_stream_info *stream_info);
1990void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1991 struct xhci_ep_ctx *ep_ctx,
1992 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001993void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001994 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001995void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1996 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001997struct xhci_ring *xhci_dma_to_transfer_ring(
1998 struct xhci_virt_ep *ep,
1999 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002000struct xhci_ring *xhci_stream_id_to_ring(
2001 struct xhci_virt_device *dev,
2002 unsigned int ep_index,
2003 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002004struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08002005 bool allocate_in_ctx, bool allocate_completion,
2006 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02002007void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002008void xhci_free_command(struct xhci_hcd *xhci,
2009 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002010
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002011/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07002012typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02002013int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07002014void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002015int xhci_halt(struct xhci_hcd *xhci);
Guoqing Zhang26bba5c2017-04-07 17:56:53 +03002016int xhci_start(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002017int xhci_reset(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002018int xhci_run(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07002019int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Roger Quadroscd33a322015-05-29 17:01:46 +03002020void xhci_init_driver(struct hc_driver *drv,
2021 const struct xhci_driver_overrides *over);
Lu Baolucd3f1792017-10-05 11:21:41 +03002022int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
Sarah Sharp436a3892010-10-15 14:59:15 -07002023
Lu Baolua1377e52014-11-18 11:27:14 +02002024int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07002025int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07002026
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002027irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08002028irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002029int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07002030int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2031 struct xhci_virt_device *virt_dev,
2032 struct usb_device *hdev,
2033 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002034
2035/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002036dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03002037struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2038 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2039 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08002040int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002041void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002042int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2043 u32 trb_type, u32 slot_id);
2044int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2045 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2046int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07002047 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002048int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2049 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002050int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2051 int slot_id, unsigned int ep_index);
2052int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2053 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002054int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2055 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07002056int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2057 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002058int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2059 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2060 bool command_must_succeed);
2061int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2062 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2063int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
Mathias Nyman21749142017-06-15 11:55:44 +03002064 int slot_id, unsigned int ep_index,
2065 enum xhci_ep_reset_type reset_type);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002066int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2067 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002068void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2069 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002070 unsigned int stream_id, struct xhci_td *cur_td,
2071 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002072void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002073 unsigned int slot_id, unsigned int ep_index,
2074 struct xhci_dequeue_state *deq_state);
Mathias Nymand36374f2017-06-15 11:55:47 +03002075void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2076 unsigned int stream_id, struct xhci_td *td);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002077void xhci_stop_endpoint_command_watchdog(unsigned long arg);
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02002078void xhci_handle_command_timeout(struct work_struct *work);
Mathias Nymanc311e392014-05-08 19:26:03 +03002079
Andiry Xube88fe42010-10-14 07:22:57 -07002080void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2081 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03002082void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002083
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002084/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07002085void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2086 int port_id, u32 link_state);
Andiry Xud2f52c92011-09-23 14:19:49 -07002087void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2088 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002089int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2090 char *buf, u16 wLength);
2091int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08002092int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002093void xhci_hc_died(struct xhci_hcd *xhci);
Sarah Sharp436a3892010-10-15 14:59:15 -07002094
2095#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07002096int xhci_bus_suspend(struct usb_hcd *hcd);
2097int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07002098#else
2099#define xhci_bus_suspend NULL
2100#define xhci_bus_resume NULL
2101#endif /* CONFIG_PM */
2102
Andiry Xu56192532010-10-14 07:23:00 -07002103u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08002104int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2105 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07002106void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002107
John Yound115b042009-07-27 12:05:15 -07002108/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02002109struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07002110struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2111struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2112
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03002113struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2114 unsigned int slot_id, unsigned int ep_index,
2115 unsigned int stream_id);
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002116
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03002117static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2118 struct urb *urb)
2119{
2120 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2121 xhci_get_endpoint_index(&urb->ep->desc),
2122 urb->stream_id);
2123}
2124
Felipe Balbi52407722017-04-07 17:56:56 +03002125static inline char *xhci_slot_state_string(u32 state)
2126{
2127 switch (state) {
2128 case SLOT_STATE_ENABLED:
2129 return "enabled/disabled";
2130 case SLOT_STATE_DEFAULT:
2131 return "default";
2132 case SLOT_STATE_ADDRESSED:
2133 return "addressed";
2134 case SLOT_STATE_CONFIGURED:
2135 return "configured";
2136 default:
2137 return "reserved";
2138 }
2139}
2140
Felipe Balbia37c3f72017-01-23 14:20:19 +02002141static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2142 u32 field3)
2143{
2144 static char str[256];
2145 int type = TRB_FIELD_TO_TYPE(field3);
2146
2147 switch (type) {
2148 case TRB_LINK:
2149 sprintf(str,
Lu Baolu96d9a6e2017-04-07 17:57:10 +03002150 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2151 field1, field0, GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002152 xhci_trb_type_string(type),
Lu Baolu96d9a6e2017-04-07 17:57:10 +03002153 field3 & TRB_IOC ? 'I' : 'i',
2154 field3 & TRB_CHAIN ? 'C' : 'c',
2155 field3 & TRB_TC ? 'T' : 't',
Felipe Balbia37c3f72017-01-23 14:20:19 +02002156 field3 & TRB_CYCLE ? 'C' : 'c');
2157 break;
2158 case TRB_TRANSFER:
2159 case TRB_COMPLETION:
2160 case TRB_PORT_STATUS:
2161 case TRB_BANDWIDTH_EVENT:
2162 case TRB_DOORBELL:
2163 case TRB_HC_EVENT:
2164 case TRB_DEV_NOTE:
2165 case TRB_MFINDEX_WRAP:
2166 sprintf(str,
2167 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2168 field1, field0,
2169 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2170 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2171 /* Macro decrements 1, maybe it shouldn't?!? */
2172 TRB_TO_EP_INDEX(field3) + 1,
Lu Baolud2561622017-04-07 17:57:11 +03002173 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002174 field3 & EVENT_DATA ? 'E' : 'e',
2175 field3 & TRB_CYCLE ? 'C' : 'c');
2176
2177 break;
2178 case TRB_SETUP:
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002179 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2180 field0 & 0xff,
2181 (field0 & 0xff00) >> 8,
2182 (field0 & 0xff000000) >> 24,
2183 (field0 & 0xff0000) >> 16,
2184 (field1 & 0xff00) >> 8,
2185 field1 & 0xff,
2186 (field1 & 0xff000000) >> 16 |
2187 (field1 & 0xff0000) >> 16,
2188 TRB_LEN(field2), GET_TD_SIZE(field2),
2189 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002190 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002191 field3 & TRB_IDT ? 'I' : 'i',
2192 field3 & TRB_IOC ? 'I' : 'i',
2193 field3 & TRB_CYCLE ? 'C' : 'c');
2194 break;
2195 case TRB_DATA:
2196 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2197 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2198 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002199 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002200 field3 & TRB_IDT ? 'I' : 'i',
2201 field3 & TRB_IOC ? 'I' : 'i',
2202 field3 & TRB_CHAIN ? 'C' : 'c',
2203 field3 & TRB_NO_SNOOP ? 'S' : 's',
2204 field3 & TRB_ISP ? 'I' : 'i',
2205 field3 & TRB_ENT ? 'E' : 'e',
2206 field3 & TRB_CYCLE ? 'C' : 'c');
2207 break;
2208 case TRB_STATUS:
2209 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2210 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2211 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002212 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002213 field3 & TRB_IOC ? 'I' : 'i',
2214 field3 & TRB_CHAIN ? 'C' : 'c',
2215 field3 & TRB_ENT ? 'E' : 'e',
2216 field3 & TRB_CYCLE ? 'C' : 'c');
Felipe Balbia37c3f72017-01-23 14:20:19 +02002217 break;
2218 case TRB_NORMAL:
Felipe Balbia37c3f72017-01-23 14:20:19 +02002219 case TRB_ISOC:
2220 case TRB_EVENT_DATA:
2221 case TRB_TR_NOOP:
2222 sprintf(str,
2223 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2224 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2225 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002226 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002227 field3 & TRB_BEI ? 'B' : 'b',
2228 field3 & TRB_IDT ? 'I' : 'i',
2229 field3 & TRB_IOC ? 'I' : 'i',
2230 field3 & TRB_CHAIN ? 'C' : 'c',
2231 field3 & TRB_NO_SNOOP ? 'S' : 's',
2232 field3 & TRB_ISP ? 'I' : 'i',
2233 field3 & TRB_ENT ? 'E' : 'e',
2234 field3 & TRB_CYCLE ? 'C' : 'c');
2235 break;
2236
2237 case TRB_CMD_NOOP:
2238 case TRB_ENABLE_SLOT:
2239 sprintf(str,
2240 "%s: flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002241 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002242 field3 & TRB_CYCLE ? 'C' : 'c');
2243 break;
2244 case TRB_DISABLE_SLOT:
2245 case TRB_NEG_BANDWIDTH:
2246 sprintf(str,
2247 "%s: slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002248 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002249 TRB_TO_SLOT_ID(field3),
2250 field3 & TRB_CYCLE ? 'C' : 'c');
2251 break;
2252 case TRB_ADDR_DEV:
2253 sprintf(str,
2254 "%s: ctx %08x%08x slot %d flags %c:%c",
Lu Baolud2561622017-04-07 17:57:11 +03002255 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002256 field1, field0,
2257 TRB_TO_SLOT_ID(field3),
2258 field3 & TRB_BSR ? 'B' : 'b',
2259 field3 & TRB_CYCLE ? 'C' : 'c');
2260 break;
2261 case TRB_CONFIG_EP:
2262 sprintf(str,
2263 "%s: ctx %08x%08x slot %d flags %c:%c",
Lu Baolud2561622017-04-07 17:57:11 +03002264 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002265 field1, field0,
2266 TRB_TO_SLOT_ID(field3),
2267 field3 & TRB_DC ? 'D' : 'd',
2268 field3 & TRB_CYCLE ? 'C' : 'c');
2269 break;
2270 case TRB_EVAL_CONTEXT:
2271 sprintf(str,
2272 "%s: ctx %08x%08x slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002273 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002274 field1, field0,
2275 TRB_TO_SLOT_ID(field3),
2276 field3 & TRB_CYCLE ? 'C' : 'c');
2277 break;
2278 case TRB_RESET_EP:
2279 sprintf(str,
2280 "%s: ctx %08x%08x slot %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002281 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002282 field1, field0,
2283 TRB_TO_SLOT_ID(field3),
2284 /* Macro decrements 1, maybe it shouldn't?!? */
2285 TRB_TO_EP_INDEX(field3) + 1,
2286 field3 & TRB_CYCLE ? 'C' : 'c');
2287 break;
2288 case TRB_STOP_RING:
2289 sprintf(str,
2290 "%s: slot %d sp %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002291 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002292 TRB_TO_SLOT_ID(field3),
2293 TRB_TO_SUSPEND_PORT(field3),
2294 /* Macro decrements 1, maybe it shouldn't?!? */
2295 TRB_TO_EP_INDEX(field3) + 1,
2296 field3 & TRB_CYCLE ? 'C' : 'c');
2297 break;
2298 case TRB_SET_DEQ:
2299 sprintf(str,
2300 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002301 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002302 field1, field0,
2303 TRB_TO_STREAM_ID(field2),
2304 TRB_TO_SLOT_ID(field3),
2305 /* Macro decrements 1, maybe it shouldn't?!? */
2306 TRB_TO_EP_INDEX(field3) + 1,
2307 field3 & TRB_CYCLE ? 'C' : 'c');
2308 break;
2309 case TRB_RESET_DEV:
2310 sprintf(str,
2311 "%s: slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002312 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002313 TRB_TO_SLOT_ID(field3),
2314 field3 & TRB_CYCLE ? 'C' : 'c');
2315 break;
2316 case TRB_FORCE_EVENT:
2317 sprintf(str,
2318 "%s: event %08x%08x vf intr %d vf id %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002319 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002320 field1, field0,
2321 TRB_TO_VF_INTR_TARGET(field2),
2322 TRB_TO_VF_ID(field3),
2323 field3 & TRB_CYCLE ? 'C' : 'c');
2324 break;
2325 case TRB_SET_LT:
2326 sprintf(str,
2327 "%s: belt %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002328 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002329 TRB_TO_BELT(field3),
2330 field3 & TRB_CYCLE ? 'C' : 'c');
2331 break;
2332 case TRB_GET_BW:
2333 sprintf(str,
2334 "%s: ctx %08x%08x slot %d speed %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002335 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002336 field1, field0,
2337 TRB_TO_SLOT_ID(field3),
2338 TRB_TO_DEV_SPEED(field3),
2339 field3 & TRB_CYCLE ? 'C' : 'c');
2340 break;
2341 case TRB_FORCE_HEADER:
2342 sprintf(str,
2343 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002344 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002345 field2, field1, field0 & 0xffffffe0,
2346 TRB_TO_PACKET_TYPE(field0),
2347 TRB_TO_ROOTHUB_PORT(field3),
2348 field3 & TRB_CYCLE ? 'C' : 'c');
2349 break;
2350 default:
2351 sprintf(str,
2352 "type '%s' -> raw %08x %08x %08x %08x",
Lu Baolud2561622017-04-07 17:57:11 +03002353 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002354 field0, field1, field2, field3);
2355 }
2356
2357 return str;
2358}
2359
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002360static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2361 u32 tt_info, u32 state)
2362{
2363 static char str[1024];
2364 u32 speed;
2365 u32 hub;
2366 u32 mtt;
2367 int ret = 0;
2368
2369 speed = info & DEV_SPEED;
2370 hub = info & DEV_HUB;
2371 mtt = info & DEV_MTT;
2372
2373 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2374 info & ROUTE_STRING_MASK,
2375 ({ char *s;
2376 switch (speed) {
2377 case SLOT_SPEED_FS:
2378 s = "full-speed";
2379 break;
2380 case SLOT_SPEED_LS:
2381 s = "low-speed";
2382 break;
2383 case SLOT_SPEED_HS:
2384 s = "high-speed";
2385 break;
2386 case SLOT_SPEED_SS:
2387 s = "super-speed";
2388 break;
2389 case SLOT_SPEED_SSP:
2390 s = "super-speed plus";
2391 break;
2392 default:
2393 s = "UNKNOWN speed";
2394 } s; }),
2395 mtt ? " multi-TT" : "",
2396 hub ? " Hub" : "",
2397 (info & LAST_CTX_MASK) >> 27,
2398 info2 & MAX_EXIT,
2399 DEVINFO_TO_ROOT_HUB_PORT(info2),
2400 DEVINFO_TO_MAX_PORTS(info2));
2401
2402 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2403 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2404 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2405 state & DEV_ADDR_MASK,
2406 xhci_slot_state_string(GET_SLOT_STATE(state)));
2407
2408 return str;
2409}
2410
Mathias Nyman2e77a822017-08-16 14:23:22 +03002411
2412static inline const char *xhci_portsc_link_state_string(u32 portsc)
2413{
2414 switch (portsc & PORT_PLS_MASK) {
2415 case XDEV_U0:
2416 return "U0";
2417 case XDEV_U1:
2418 return "U1";
2419 case XDEV_U2:
2420 return "U2";
2421 case XDEV_U3:
2422 return "U3";
2423 case XDEV_DISABLED:
2424 return "Disabled";
2425 case XDEV_RXDETECT:
2426 return "RxDetect";
2427 case XDEV_INACTIVE:
2428 return "Inactive";
2429 case XDEV_POLLING:
2430 return "Polling";
2431 case XDEV_RECOVERY:
2432 return "Recovery";
2433 case XDEV_HOT_RESET:
2434 return "Hot Reset";
2435 case XDEV_COMP_MODE:
2436 return "Compliance mode";
2437 case XDEV_TEST_MODE:
2438 return "Test mode";
2439 case XDEV_RESUME:
2440 return "Resume";
2441 default:
2442 break;
2443 }
2444 return "Unknown";
2445}
2446
2447static inline const char *xhci_decode_portsc(u32 portsc)
2448{
2449 static char str[256];
2450 int ret;
2451
Mathias Nyman8f114872017-10-05 11:21:38 +03002452 ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
Mathias Nyman2e77a822017-08-16 14:23:22 +03002453 portsc & PORT_POWER ? "Powered" : "Powered-off",
2454 portsc & PORT_CONNECT ? "Connected" : "Not-connected",
2455 portsc & PORT_PE ? "Enabled" : "Disabled",
Mathias Nyman8f114872017-10-05 11:21:38 +03002456 xhci_portsc_link_state_string(portsc),
2457 DEV_PORT_SPEED(portsc));
Mathias Nyman2e77a822017-08-16 14:23:22 +03002458
2459 if (portsc & PORT_OC)
2460 ret += sprintf(str + ret, "OverCurrent ");
2461 if (portsc & PORT_RESET)
2462 ret += sprintf(str + ret, "In-Reset ");
2463
2464 ret += sprintf(str + ret, "Change: ");
2465 if (portsc & PORT_CSC)
2466 ret += sprintf(str + ret, "CSC ");
2467 if (portsc & PORT_PEC)
2468 ret += sprintf(str + ret, "PEC ");
2469 if (portsc & PORT_WRC)
2470 ret += sprintf(str + ret, "WRC ");
2471 if (portsc & PORT_OCC)
2472 ret += sprintf(str + ret, "OCC ");
2473 if (portsc & PORT_RC)
2474 ret += sprintf(str + ret, "PRC ");
2475 if (portsc & PORT_PLC)
2476 ret += sprintf(str + ret, "PLC ");
2477 if (portsc & PORT_CEC)
2478 ret += sprintf(str + ret, "CEC ");
2479 if (portsc & PORT_CAS)
2480 ret += sprintf(str + ret, "CAS ");
2481
2482 ret += sprintf(str + ret, "Wake: ");
2483 if (portsc & PORT_WKCONN_E)
2484 ret += sprintf(str + ret, "WCE ");
2485 if (portsc & PORT_WKDISC_E)
2486 ret += sprintf(str + ret, "WDE ");
2487 if (portsc & PORT_WKOC_E)
2488 ret += sprintf(str + ret, "WOE ");
2489
2490 return str;
2491}
2492
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03002493static inline const char *xhci_ep_state_string(u8 state)
2494{
2495 switch (state) {
2496 case EP_STATE_DISABLED:
2497 return "disabled";
2498 case EP_STATE_RUNNING:
2499 return "running";
2500 case EP_STATE_HALTED:
2501 return "halted";
2502 case EP_STATE_STOPPED:
2503 return "stopped";
2504 case EP_STATE_ERROR:
2505 return "error";
2506 default:
2507 return "INVALID";
2508 }
2509}
2510
2511static inline const char *xhci_ep_type_string(u8 type)
2512{
2513 switch (type) {
2514 case ISOC_OUT_EP:
2515 return "Isoc OUT";
2516 case BULK_OUT_EP:
2517 return "Bulk OUT";
2518 case INT_OUT_EP:
2519 return "Int OUT";
2520 case CTRL_EP:
2521 return "Ctrl";
2522 case ISOC_IN_EP:
2523 return "Isoc IN";
2524 case BULK_IN_EP:
2525 return "Bulk IN";
2526 case INT_IN_EP:
2527 return "Int IN";
2528 default:
2529 return "INVALID";
2530 }
2531}
2532
2533static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2534 u32 tx_info)
2535{
2536 static char str[1024];
2537 int ret;
2538
2539 u32 esit;
2540 u16 maxp;
2541 u16 avg;
2542
2543 u8 max_pstr;
2544 u8 ep_state;
2545 u8 interval;
2546 u8 ep_type;
2547 u8 burst;
2548 u8 cerr;
2549 u8 mult;
2550 u8 lsa;
2551 u8 hid;
2552
2553 esit = EP_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2554 EP_MAX_ESIT_PAYLOAD_LO(tx_info);
2555
2556 ep_state = info & EP_STATE_MASK;
2557 max_pstr = info & EP_MAXPSTREAMS_MASK;
2558 interval = CTX_TO_EP_INTERVAL(info);
2559 mult = CTX_TO_EP_MULT(info) + 1;
2560 lsa = info & EP_HAS_LSA;
2561
2562 cerr = (info2 & (3 << 1)) >> 1;
2563 ep_type = CTX_TO_EP_TYPE(info2);
2564 hid = info2 & (1 << 7);
2565 burst = CTX_TO_MAX_BURST(info2);
2566 maxp = MAX_PACKET_DECODED(info2);
2567
2568 avg = EP_AVG_TRB_LENGTH(tx_info);
2569
2570 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2571 xhci_ep_state_string(ep_state), mult,
2572 max_pstr, lsa ? "LSA " : "");
2573
2574 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2575 (1 << interval) * 125, esit, cerr);
2576
2577 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2578 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2579 burst, maxp, deq);
2580
2581 ret += sprintf(str + ret, "avg trb len %d", avg);
2582
2583 return str;
2584}
Felipe Balbia37c3f72017-01-23 14:20:19 +02002585
Sarah Sharp74c68742009-04-27 19:52:22 -07002586#endif /* __LINUX_XHCI_HCD_H */