blob: f24b7d1e255b7c8dab41e6afdde2139ed07621aa [file] [log] [blame]
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001
Sarah Sharp74c68742009-04-27 19:52:22 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070028#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070029#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020030#include <linux/usb/hcd.h>
Sarah Sharp74c68742009-04-27 19:52:22 -070031
Sarah Sharp74c68742009-04-27 19:52:22 -070032/* Code sharing between pci-quirks and xhci hcd */
33#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080034#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070035
36/* xHCI PCI Configuration Registers */
37#define XHCI_SBRN_OFFSET (0x60)
38
Sarah Sharp66d4ead2009-04-27 19:52:28 -070039/* Max number of USB devices for any host controller - limit in section 6.1 */
40#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070041/* Section 5.3.3 - MaxPorts */
42#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070043
Sarah Sharp74c68742009-04-27 19:52:22 -070044/*
45 * xHCI register interface.
46 * This corresponds to the eXtensible Host Controller Interface (xHCI)
47 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070048 */
49
50/**
51 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
52 * @hc_capbase: length of the capabilities register and HC version number
53 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
54 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
55 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
56 * @hcc_params: HCCPARAMS - Capability Parameters
57 * @db_off: DBOFF - Doorbell array offset
58 * @run_regs_off: RTSOFF - Runtime register space offset
Lu Baolu04abb6d2015-10-01 18:40:31 +030059 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
Sarah Sharp74c68742009-04-27 19:52:22 -070060 */
61struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110062 __le32 hc_capbase;
63 __le32 hcs_params1;
64 __le32 hcs_params2;
65 __le32 hcs_params3;
66 __le32 hcc_params;
67 __le32 db_off;
68 __le32 run_regs_off;
Lu Baolu04abb6d2015-10-01 18:40:31 +030069 __le32 hcc_params2; /* xhci 1.1 */
Sarah Sharp74c68742009-04-27 19:52:22 -070070 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070071};
Sarah Sharp74c68742009-04-27 19:52:22 -070072
73/* hc_capbase bitmasks */
74/* bits 7:0 - how long is the Capabilities register */
75#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
76/* bits 31:16 */
77#define HC_VERSION(p) (((p) >> 16) & 0xffff)
78
79/* HCSPARAMS1 - hcs_params1 - bitmasks */
80/* bits 0:7, Max Device Slots */
81#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
82#define HCS_SLOTS_MASK 0xff
83/* bits 8:18, Max Interrupters */
84#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
85/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
86#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
87
88/* HCSPARAMS2 - hcs_params2 - bitmasks */
89/* bits 0:3, frames or uframes that SW needs to queue transactions
90 * ahead of the HW to meet periodic deadlines */
91#define HCS_IST(p) (((p) >> 0) & 0xf)
92/* bits 4:7, max number of Event Ring segments */
93#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020094/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070095/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020096/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
97#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -070098
99/* HCSPARAMS3 - hcs_params3 - bitmasks */
100/* bits 0:7, Max U1 to U0 latency for the roothub ports */
101#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
102/* bits 16:31, Max U2 to U0 latency for the roothub ports */
103#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
104
105/* HCCPARAMS - hcc_params - bitmasks */
106/* true: HC can use 64-bit address pointers */
107#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
108/* true: HC can do bandwidth negotiation */
109#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
110/* true: HC uses 64-byte Device Context structures
111 * FIXME 64-byte context structures aren't supported yet.
112 */
113#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
114/* true: HC has port power switches */
115#define HCC_PPC(p) ((p) & (1 << 3))
116/* true: HC has port indicators */
117#define HCS_INDICATOR(p) ((p) & (1 << 4))
118/* true: HC has Light HC Reset Capability */
119#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
120/* true: HC supports latency tolerance messaging */
121#define HCC_LTC(p) ((p) & (1 << 6))
122/* true: no secondary Stream ID Support */
123#define HCC_NSS(p) ((p) & (1 << 7))
Lu Baolu40a3b772015-08-06 19:24:01 +0300124/* true: HC supports Stopped - Short Packet */
125#define HCC_SPC(p) ((p) & (1 << 9))
Lu Baolu79b80942015-08-06 19:24:00 +0300126/* true: HC has Contiguous Frame ID Capability */
127#define HCC_CFC(p) ((p) & (1 << 11))
Sarah Sharp74c68742009-04-27 19:52:22 -0700128/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700129#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700130/* Extended Capabilities pointer from PCI base - section 5.3.6 */
131#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
132
133/* db_off bitmask - bits 0:1 reserved */
134#define DBOFF_MASK (~0x3)
135
136/* run_regs_off bitmask - bits 0:4 reserved */
137#define RTSOFF_MASK (~0x1f)
138
Lu Baolu04abb6d2015-10-01 18:40:31 +0300139/* HCCPARAMS2 - hcc_params2 - bitmasks */
140/* true: HC supports U3 entry Capability */
141#define HCC2_U3C(p) ((p) & (1 << 0))
142/* true: HC supports Configure endpoint command Max exit latency too large */
143#define HCC2_CMC(p) ((p) & (1 << 1))
144/* true: HC supports Force Save context Capability */
145#define HCC2_FSC(p) ((p) & (1 << 2))
146/* true: HC supports Compliance Transition Capability */
147#define HCC2_CTC(p) ((p) & (1 << 3))
148/* true: HC support Large ESIT payload Capability > 48k */
149#define HCC2_LEC(p) ((p) & (1 << 4))
150/* true: HC support Configuration Information Capability */
151#define HCC2_CIC(p) ((p) & (1 << 5))
152/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
153#define HCC2_ETC(p) ((p) & (1 << 6))
Sarah Sharp74c68742009-04-27 19:52:22 -0700154
155/* Number of registers per port */
156#define NUM_PORT_REGS 4
157
Mathias Nymanb6e76372013-05-23 17:14:29 +0300158#define PORTSC 0
159#define PORTPMSC 1
160#define PORTLI 2
161#define PORTHLPMC 3
162
Sarah Sharp74c68742009-04-27 19:52:22 -0700163/**
164 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
165 * @command: USBCMD - xHC command register
166 * @status: USBSTS - xHC status register
167 * @page_size: This indicates the page size that the host controller
168 * supports. If bit n is set, the HC supports a page size
169 * of 2^(n+12), up to a 128MB page size.
170 * 4K is the minimum page size.
171 * @cmd_ring: CRP - 64-bit Command Ring Pointer
172 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
173 * @config_reg: CONFIG - Configure Register
174 * @port_status_base: PORTSCn - base address for Port Status and Control
175 * Each port has a Port Status and Control register,
176 * followed by a Port Power Management Status and Control
177 * register, a Port Link Info register, and a reserved
178 * register.
179 * @port_power_base: PORTPMSCn - base address for
180 * Port Power Management Status and Control
181 * @port_link_base: PORTLIn - base address for Port Link Info (current
182 * Link PM state and control) for USB 2.1 and USB 3.0
183 * devices.
184 */
185struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100186 __le32 command;
187 __le32 status;
188 __le32 page_size;
189 __le32 reserved1;
190 __le32 reserved2;
191 __le32 dev_notification;
192 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700193 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100194 __le32 reserved3[4];
195 __le64 dcbaa_ptr;
196 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700197 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100198 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700199 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100200 __le32 port_status_base;
201 __le32 port_power_base;
202 __le32 port_link_base;
203 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700204 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100205 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700206};
Sarah Sharp74c68742009-04-27 19:52:22 -0700207
208/* USBCMD - USB command - command bitmasks */
209/* start/stop HC execution - do not write unless HC is halted*/
210#define CMD_RUN XHCI_CMD_RUN
211/* Reset HC - resets internal HC state machine and all registers (except
212 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
213 * The xHCI driver must reinitialize the xHC after setting this bit.
214 */
215#define CMD_RESET (1 << 1)
216/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
217#define CMD_EIE XHCI_CMD_EIE
218/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
219#define CMD_HSEIE XHCI_CMD_HSEIE
220/* bits 4:6 are reserved (and should be preserved on writes). */
221/* light reset (port status stays unchanged) - reset completed when this is 0 */
222#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700223/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700224#define CMD_CSS (1 << 8)
225#define CMD_CRS (1 << 9)
226/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
227#define CMD_EWE XHCI_CMD_EWE
228/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
229 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
230 * '0' means the xHC can power it off if all ports are in the disconnect,
231 * disabled, or powered-off state.
232 */
233#define CMD_PM_INDEX (1 << 11)
234/* bits 12:31 are reserved (and should be preserved on writes). */
235
Felipe Balbi4e833c02012-03-15 16:37:08 +0200236/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800237#define IMAN_IE (1 << 1)
238#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200239
Sarah Sharp74c68742009-04-27 19:52:22 -0700240/* USBSTS - USB status - status bitmasks */
241/* HC not running - set to 1 when run/stop bit is cleared. */
242#define STS_HALT XHCI_STS_HALT
243/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
244#define STS_FATAL (1 << 2)
245/* event interrupt - clear this prior to clearing any IP flags in IR set*/
246#define STS_EINT (1 << 3)
247/* port change detect */
248#define STS_PORT (1 << 4)
249/* bits 5:7 reserved and zeroed */
250/* save state status - '1' means xHC is saving state */
251#define STS_SAVE (1 << 8)
252/* restore state status - '1' means xHC is restoring state */
253#define STS_RESTORE (1 << 9)
254/* true: save or restore error */
255#define STS_SRE (1 << 10)
256/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
257#define STS_CNR XHCI_STS_CNR
258/* true: internal Host Controller Error - SW needs to reset and reinitialize */
259#define STS_HCE (1 << 12)
260/* bits 13:31 reserved and should be preserved */
261
262/*
263 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
264 * Generate a device notification event when the HC sees a transaction with a
265 * notification type that matches a bit set in this bit field.
266 */
267#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700268#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700269/* Most of the device notification types should only be used for debug.
270 * SW does need to pay attention to function wake notifications.
271 */
272#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
273
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700274/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
275/* bit 0 is the command ring cycle state */
276/* stop ring operation after completion of the currently executing command */
277#define CMD_RING_PAUSE (1 << 1)
278/* stop ring immediately - abort the currently executing command */
279#define CMD_RING_ABORT (1 << 2)
280/* true: command ring is running */
281#define CMD_RING_RUNNING (1 << 3)
282/* bits 4:5 reserved and should be preserved */
283/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700284#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700285
Sarah Sharp74c68742009-04-27 19:52:22 -0700286/* CONFIG - Configure Register - config_reg bitmasks */
287/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
288#define MAX_DEVS(p) ((p) & 0xff)
Lu Baolu04abb6d2015-10-01 18:40:31 +0300289/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
290#define CONFIG_U3E (1 << 8)
291/* bit 9: Configuration Information Enable, xhci 1.1 */
292#define CONFIG_CIE (1 << 9)
293/* bits 10:31 - reserved and should be preserved */
Sarah Sharp74c68742009-04-27 19:52:22 -0700294
295/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
296/* true: device connected */
297#define PORT_CONNECT (1 << 0)
298/* true: port enabled */
299#define PORT_PE (1 << 1)
300/* bit 2 reserved and zeroed */
301/* true: port has an over-current condition */
302#define PORT_OC (1 << 3)
303/* true: port reset signaling asserted */
304#define PORT_RESET (1 << 4)
305/* Port Link State - bits 5:8
306 * A read gives the current link PM state of the port,
307 * a write with Link State Write Strobe set sets the link state.
308 */
Andiry Xube88fe42010-10-14 07:22:57 -0700309#define PORT_PLS_MASK (0xf << 5)
310#define XDEV_U0 (0x0 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700311#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700312#define XDEV_U3 (0x3 << 5)
Zhuang Jin Canfac42712015-07-21 17:20:30 +0300313#define XDEV_INACTIVE (0x6 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700314#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700315/* true: port has power (see HCC_PPC) */
316#define PORT_POWER (1 << 9)
317/* bits 10:13 indicate device speed:
318 * 0 - undefined speed - port hasn't be initialized by a reset yet
319 * 1 - full speed
320 * 2 - low speed
321 * 3 - high speed
322 * 4 - super speed
323 * 5-15 reserved
324 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700325#define DEV_SPEED_MASK (0xf << 10)
326#define XDEV_FS (0x1 << 10)
327#define XDEV_LS (0x2 << 10)
328#define XDEV_HS (0x3 << 10)
329#define XDEV_SS (0x4 << 10)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300330#define XDEV_SSP (0x5 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700331#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700332#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
333#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
334#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
335#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300336#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
337#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
Mathias Nyman395f5402015-10-01 18:40:39 +0300338#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300339
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700340/* Bits 20:23 in the Slot Context are the speed for the device */
341#define SLOT_SPEED_FS (XDEV_FS << 10)
342#define SLOT_SPEED_LS (XDEV_LS << 10)
343#define SLOT_SPEED_HS (XDEV_HS << 10)
344#define SLOT_SPEED_SS (XDEV_SS << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700345/* Port Indicator Control */
346#define PORT_LED_OFF (0 << 14)
347#define PORT_LED_AMBER (1 << 14)
348#define PORT_LED_GREEN (2 << 14)
349#define PORT_LED_MASK (3 << 14)
350/* Port Link State Write Strobe - set this when changing link state */
351#define PORT_LINK_STROBE (1 << 16)
352/* true: connect status change */
353#define PORT_CSC (1 << 17)
354/* true: port enable change */
355#define PORT_PEC (1 << 18)
356/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
357 * into an enabled state, and the device into the default state. A "warm" reset
358 * also resets the link, forcing the device through the link training sequence.
359 * SW can also look at the Port Reset register to see when warm reset is done.
360 */
361#define PORT_WRC (1 << 19)
362/* true: over-current change */
363#define PORT_OCC (1 << 20)
364/* true: reset change - 1 to 0 transition of PORT_RESET */
365#define PORT_RC (1 << 21)
366/* port link status change - set on some port link state transitions:
367 * Transition Reason
368 * ------------------------------------------------------------------------------
369 * - U3 to Resume Wakeup signaling from a device
370 * - Resume to Recovery to U0 USB 3.0 device resume
371 * - Resume to U0 USB 2.0 device resume
372 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
373 * - U3 to U0 Software resume of USB 2.0 device complete
374 * - U2 to U0 L1 resume of USB 2.1 device complete
375 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
376 * - U0 to disabled L1 entry error with USB 2.1 device
377 * - Any state to inactive Error on USB 3.0 port
378 */
379#define PORT_PLC (1 << 22)
380/* port configure error change - port failed to configure its link partner */
381#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200382/* Cold Attach Status - xHC can set this bit to report device attached during
383 * Sx state. Warm port reset should be perfomed to clear this bit and move port
384 * to connected state.
385 */
386#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700387/* wake on connect (enable) */
388#define PORT_WKCONN_E (1 << 25)
389/* wake on disconnect (enable) */
390#define PORT_WKDISC_E (1 << 26)
391/* wake on over-current (enable) */
392#define PORT_WKOC_E (1 << 27)
393/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200394/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700395#define PORT_DEV_REMOVE (1 << 30)
396/* Initiate a warm port reset - complete when PORT_WRC is '1' */
397#define PORT_WR (1 << 31)
398
Dan Carpenter22e04872011-03-17 22:39:49 +0300399/* We mark duplicate entries with -1 */
400#define DUPLICATE_ENTRY ((u8)(-1))
401
Sarah Sharp74c68742009-04-27 19:52:22 -0700402/* Port Power Management Status and Control - port_power_base bitmasks */
403/* Inactivity timer value for transitions into U1, in microseconds.
404 * Timeout can be up to 127us. 0xFF means an infinite timeout.
405 */
406#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800407#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700408/* Inactivity timer value for transitions into U2 */
409#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800410#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700411/* Bits 24:31 for port testing */
412
Andiry Xu9777e3c2010-10-14 07:23:03 -0700413/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700414#define PORT_L1S_MASK 7
415#define PORT_L1S_SUCCESS 1
416#define PORT_RWE (1 << 3)
417#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700418#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700419#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700420#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700421#define PORT_HLE (1 << 16)
Sarah Sharp74c68742009-04-27 19:52:22 -0700422
Mathias Nyman395f5402015-10-01 18:40:39 +0300423/* USB3 Protocol PORTLI Port Link Information */
424#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
425#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
Mathias Nymana558ccd2013-05-23 17:14:30 +0300426
427/* USB2 Protocol PORTHLPMC */
428#define PORT_HIRDM(p)((p) & 3)
429#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
430#define PORT_BESLD(p)(((p) & 0xf) << 10)
431
432/* use 512 microseconds as USB2 LPM L1 default timeout. */
433#define XHCI_L1_TIMEOUT 512
434
435/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
436 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
437 * by other operating systems.
438 *
439 * XHCI 1.0 errata 8/14/12 Table 13 notes:
440 * "Software should choose xHC BESL/BESLD field values that do not violate a
441 * device's resume latency requirements,
442 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
443 * or not program values < '4' if BLC = '0' and a BESL device is attached.
444 */
445#define XHCI_DEFAULT_BESL 4
446
Sarah Sharp74c68742009-04-27 19:52:22 -0700447/**
Sarah Sharp98441972009-05-14 11:44:18 -0700448 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700449 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
450 * interrupts and check for pending interrupts.
451 * @irq_control: IMOD - Interrupt Moderation Register.
452 * Used to throttle interrupts.
453 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
454 * @erst_base: ERST base address.
455 * @erst_dequeue: Event ring dequeue pointer.
456 *
457 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
458 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
459 * multiple segments of the same size. The HC places events on the ring and
460 * "updates the Cycle bit in the TRBs to indicate to software the current
461 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
462 * updates the dequeue pointer.
463 */
Sarah Sharp98441972009-05-14 11:44:18 -0700464struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100465 __le32 irq_pending;
466 __le32 irq_control;
467 __le32 erst_size;
468 __le32 rsvd;
469 __le64 erst_base;
470 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700471};
Sarah Sharp74c68742009-04-27 19:52:22 -0700472
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700473/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700474#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700475/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700476/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700477#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
478#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
479#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
480
481/* irq_control bitmasks */
482/* Minimum interval between interrupts (in 250ns intervals). The interval
483 * between interrupts will be longer if there are no events on the event ring.
484 * Default is 4000 (1 ms).
485 */
486#define ER_IRQ_INTERVAL_MASK (0xffff)
487/* Counter used to count down the time to the next interrupt - HW use only */
488#define ER_IRQ_COUNTER_MASK (0xffff << 16)
489
490/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700491/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700492#define ERST_SIZE_MASK (0xffff << 16)
493
494/* erst_dequeue bitmasks */
495/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
496 * where the current dequeue pointer lies. This is an optional HW hint.
497 */
498#define ERST_DESI_MASK (0x7)
499/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
500 * a work queue (or delayed service routine)?
501 */
502#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700503#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700504
505/**
506 * struct xhci_run_regs
507 * @microframe_index:
508 * MFINDEX - current microframe number
509 *
510 * Section 5.5 Host Controller Runtime Registers:
511 * "Software should read and write these registers using only Dword (32 bit)
512 * or larger accesses"
513 */
514struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100515 __le32 microframe_index;
516 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700517 struct xhci_intr_reg ir_set[128];
518};
Sarah Sharp74c68742009-04-27 19:52:22 -0700519
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700520/**
521 * struct doorbell_array
522 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500523 * Bits 0 - 7: Endpoint target
524 * Bits 8 - 15: RsvdZ
525 * Bits 16 - 31: Stream ID
526 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700527 * Section 5.6
528 */
529struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100530 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700531};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700532
Matthew Wilcox50d646762010-12-15 14:18:11 -0500533#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
534#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700535
Sarah Sharpa74588f2009-04-27 19:53:42 -0700536/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700537 * struct xhci_protocol_caps
538 * @revision: major revision, minor revision, capability ID,
539 * and next capability pointer.
540 * @name_string: Four ASCII characters to say which spec this xHC
541 * follows, typically "USB ".
542 * @port_info: Port offset, count, and protocol-defined information.
543 */
544struct xhci_protocol_caps {
545 u32 revision;
546 u32 name_string;
547 u32 port_info;
548};
549
550#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
Mathias Nyman47189092015-10-01 18:40:34 +0300551#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
552#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
Sarah Sharpda6699c2010-10-26 16:47:13 -0700553#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
554#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
555
Mathias Nyman47189092015-10-01 18:40:34 +0300556#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
557#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
558#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
559#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
560#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
561#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
562
563#define PLT_MASK (0x03 << 6)
564#define PLT_SYM (0x00 << 6)
565#define PLT_ASYM_RX (0x02 << 6)
566#define PLT_ASYM_TX (0x03 << 6)
567
Sarah Sharpda6699c2010-10-26 16:47:13 -0700568/**
John Yound115b042009-07-27 12:05:15 -0700569 * struct xhci_container_ctx
570 * @type: Type of context. Used to calculated offsets to contained contexts.
571 * @size: Size of the context data
572 * @bytes: The raw context data given to HW
573 * @dma: dma address of the bytes
574 *
575 * Represents either a Device or Input context. Holds a pointer to the raw
576 * memory used for the context (bytes) and dma address of it (dma).
577 */
578struct xhci_container_ctx {
579 unsigned type;
580#define XHCI_CTX_TYPE_DEVICE 0x1
581#define XHCI_CTX_TYPE_INPUT 0x2
582
583 int size;
584
585 u8 *bytes;
586 dma_addr_t dma;
587};
588
589/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700590 * struct xhci_slot_ctx
591 * @dev_info: Route string, device speed, hub info, and last valid endpoint
592 * @dev_info2: Max exit latency for device number, root hub port number
593 * @tt_info: tt_info is used to construct split transaction tokens
594 * @dev_state: slot state and device address
595 *
596 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
597 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
598 * reserved at the end of the slot context for HC internal use.
599 */
600struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100601 __le32 dev_info;
602 __le32 dev_info2;
603 __le32 tt_info;
604 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700605 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100606 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700607};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700608
609/* dev_info bitmasks */
610/* Route String - 0:19 */
611#define ROUTE_STRING_MASK (0xfffff)
612/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
613#define DEV_SPEED (0xf << 20)
614/* bit 24 reserved */
615/* Is this LS/FS device connected through a HS hub? - bit 25 */
616#define DEV_MTT (0x1 << 25)
617/* Set if the device is a hub - bit 26 */
618#define DEV_HUB (0x1 << 26)
619/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700620#define LAST_CTX_MASK (0x1f << 27)
621#define LAST_CTX(p) ((p) << 27)
622#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700623#define SLOT_FLAG (1 << 0)
624#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700625
626/* dev_info2 bitmasks */
627/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
628#define MAX_EXIT (0xffff)
629/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700630#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700631#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700632/* Maximum number of ports under a hub device */
633#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700634
635/* tt_info bitmasks */
636/*
637 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
638 * The Slot ID of the hub that isolates the high speed signaling from
639 * this low or full-speed device. '0' if attached to root hub port.
640 */
641#define TT_SLOT (0xff)
642/*
643 * The number of the downstream facing port of the high-speed hub
644 * '0' if the device is not low or full speed.
645 */
646#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700647#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700648
649/* dev_state bitmasks */
650/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700651#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700652/* bits 8:26 reserved */
653/* Slot state */
654#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700655#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700656
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200657#define SLOT_STATE_DISABLED 0
658#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
659#define SLOT_STATE_DEFAULT 1
660#define SLOT_STATE_ADDRESSED 2
661#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700662
663/**
664 * struct xhci_ep_ctx
665 * @ep_info: endpoint state, streams, mult, and interval information.
666 * @ep_info2: information on endpoint type, max packet size, max burst size,
667 * error count, and whether the HC will force an event for all
668 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700669 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
670 * defines one stream, this points to the endpoint transfer ring.
671 * Otherwise, it points to a stream context array, which has a
672 * ring pointer for each flow.
673 * @tx_info:
674 * Average TRB lengths for the endpoint ring and
675 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700676 *
677 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
678 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
679 * reserved at the end of the endpoint context for HC internal use.
680 */
681struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100682 __le32 ep_info;
683 __le32 ep_info2;
684 __le64 deq;
685 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700686 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100687 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700688};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700689
690/* ep_info bitmasks */
691/*
692 * Endpoint State - bits 0:2
693 * 0 - disabled
694 * 1 - running
695 * 2 - halted due to halt condition - ok to manipulate endpoint ring
696 * 3 - stopped
697 * 4 - TRB error
698 * 5-7 - reserved
699 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700700#define EP_STATE_MASK (0xf)
701#define EP_STATE_DISABLED 0
702#define EP_STATE_RUNNING 1
703#define EP_STATE_HALTED 2
704#define EP_STATE_STOPPED 3
705#define EP_STATE_ERROR 4
Sarah Sharpa74588f2009-04-27 19:53:42 -0700706/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700707#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700708#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700709/* bits 10:14 are Max Primary Streams */
710/* bit 15 is Linear Stream Array */
711/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700712#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700713#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700714#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700715#define EP_MAXPSTREAMS_MASK (0x1f << 10)
716#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
717/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
718#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700719
720/* ep_info2 bitmasks */
721/*
722 * Force Event - generate transfer events for all TRBs for this endpoint
723 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
724 */
725#define FORCE_EVENT (0x1)
726#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700727#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700728#define EP_TYPE(p) ((p) << 3)
729#define ISOC_OUT_EP 1
730#define BULK_OUT_EP 2
731#define INT_OUT_EP 3
732#define CTRL_EP 4
733#define ISOC_IN_EP 5
734#define BULK_IN_EP 6
735#define INT_IN_EP 7
736/* bit 6 reserved */
737/* bit 7 is Host Initiate Disable - for disabling stream selection */
738#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700739#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700740#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700741#define MAX_PACKET_MASK (0xffff << 16)
742#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700743
Andiry Xudc07c912010-11-11 17:43:57 +0800744/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
745 * USB2.0 spec 9.6.6.
746 */
747#define GET_MAX_PACKET(p) ((p) & 0x7ff)
748
Sarah Sharp9238f252010-04-16 08:07:27 -0700749/* tx_info bitmasks */
750#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
751#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700752#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700753
Sarah Sharpbf161e82011-02-23 15:46:42 -0800754/* deq bitmasks */
755#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200756#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800757
Sarah Sharpa74588f2009-04-27 19:53:42 -0700758
759/**
John Yound115b042009-07-27 12:05:15 -0700760 * struct xhci_input_control_context
761 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700762 *
763 * @drop_context: set the bit of the endpoint context you want to disable
764 * @add_context: set the bit of the endpoint context you want to enable
765 */
John Yound115b042009-07-27 12:05:15 -0700766struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100767 __le32 drop_flags;
768 __le32 add_flags;
769 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700770};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700771
Sarah Sharp9af5d712011-09-02 11:05:48 -0700772#define EP_IS_ADDED(ctrl_ctx, i) \
773 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
774#define EP_IS_DROPPED(ctrl_ctx, i) \
775 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
776
Sarah Sharp913a8a32009-09-04 10:53:13 -0700777/* Represents everything that is needed to issue a command on the command ring.
778 * It's useful to pre-allocate these for commands that cannot fail due to
779 * out-of-memory errors, like freeing streams.
780 */
781struct xhci_command {
782 /* Input context for changing device state */
783 struct xhci_container_ctx *in_ctx;
784 u32 status;
785 /* If completion is null, no one is waiting on this command
786 * and the structure can be freed after the command completes.
787 */
788 struct completion *completion;
789 union xhci_trb *command_trb;
790 struct list_head cmd_list;
791};
792
Sarah Sharpa74588f2009-04-27 19:53:42 -0700793/* drop context bitmasks */
794#define DROP_EP(x) (0x1 << x)
795/* add context bitmasks */
796#define ADD_EP(x) (0x1 << x)
797
Sarah Sharp8df75f42010-04-02 15:34:16 -0700798struct xhci_stream_ctx {
799 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100800 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700801 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100802 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700803};
804
805/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300806#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700807/* Secondary stream array type, dequeue pointer is to a transfer ring */
808#define SCT_SEC_TR 0
809/* Primary stream array type, dequeue pointer is to a transfer ring */
810#define SCT_PRI_TR 1
811/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
812#define SCT_SSA_8 2
813#define SCT_SSA_16 3
814#define SCT_SSA_32 4
815#define SCT_SSA_64 5
816#define SCT_SSA_128 6
817#define SCT_SSA_256 7
818
819/* Assume no secondary streams for now */
820struct xhci_stream_info {
821 struct xhci_ring **stream_rings;
822 /* Number of streams, including stream 0 (which drivers can't use) */
823 unsigned int num_streams;
824 /* The stream context array may be bigger than
825 * the number of streams the driver asked for
826 */
827 struct xhci_stream_ctx *stream_ctx_array;
828 unsigned int num_stream_ctxs;
829 dma_addr_t ctx_array_dma;
830 /* For mapping physical TRB addresses to segments in stream rings */
831 struct radix_tree_root trb_address_map;
832 struct xhci_command *free_streams_command;
833};
834
835#define SMALL_STREAM_ARRAY_SIZE 256
836#define MEDIUM_STREAM_ARRAY_SIZE 1024
837
Sarah Sharp9af5d712011-09-02 11:05:48 -0700838/* Some Intel xHCI host controllers need software to keep track of the bus
839 * bandwidth. Keep track of endpoint info here. Each root port is allocated
840 * the full bus bandwidth. We must also treat TTs (including each port under a
841 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
842 * (DMI) also limits the total bandwidth (across all domains) that can be used.
843 */
844struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700845 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700846 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700847 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700848 unsigned int mult;
849 unsigned int num_packets;
850 unsigned int max_packet_size;
851 unsigned int max_esit_payload;
852 unsigned int type;
853};
854
Sarah Sharpc29eea62011-09-02 11:05:52 -0700855/* "Block" sizes in bytes the hardware uses for different device speeds.
856 * The logic in this part of the hardware limits the number of bits the hardware
857 * can use, so must represent bandwidth in a less precise manner to mimic what
858 * the scheduler hardware computes.
859 */
860#define FS_BLOCK 1
861#define HS_BLOCK 4
862#define SS_BLOCK 16
863#define DMI_BLOCK 32
864
865/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
866 * with each byte transferred. SuperSpeed devices have an initial overhead to
867 * set up bursts. These are in blocks, see above. LS overhead has already been
868 * translated into FS blocks.
869 */
870#define DMI_OVERHEAD 8
871#define DMI_OVERHEAD_BURST 4
872#define SS_OVERHEAD 8
873#define SS_OVERHEAD_BURST 32
874#define HS_OVERHEAD 26
875#define FS_OVERHEAD 20
876#define LS_OVERHEAD 128
877/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
878 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
879 * of overhead associated with split transfers crossing microframe boundaries.
880 * 31 blocks is pure protocol overhead.
881 */
882#define TT_HS_OVERHEAD (31 + 94)
883#define TT_DMI_OVERHEAD (25 + 12)
884
885/* Bandwidth limits in blocks */
886#define FS_BW_LIMIT 1285
887#define TT_BW_LIMIT 1320
888#define HS_BW_LIMIT 1607
889#define SS_BW_LIMIT_IN 3906
890#define DMI_BW_LIMIT_IN 3906
891#define SS_BW_LIMIT_OUT 3906
892#define DMI_BW_LIMIT_OUT 3906
893
894/* Percentage of bus bandwidth reserved for non-periodic transfers */
895#define FS_BW_RESERVED 10
896#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700897#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700898
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700899struct xhci_virt_ep {
900 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700901 /* Related to endpoints that are configured to use stream IDs only */
902 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700903 /* Temporary storage in case the configure endpoint command fails and we
904 * have to restore the device state to the previous state
905 */
906 struct xhci_ring *new_ring;
907 unsigned int ep_state;
908#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700909#define EP_HALTED (1 << 1) /* For stall handling */
910#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700911/* Transitioning the endpoint to using streams, don't enqueue URBs */
912#define EP_GETTING_STREAMS (1 << 3)
913#define EP_HAS_STREAMS (1 << 4)
914/* Transitioning the endpoint to not using streams, don't enqueue URBs */
915#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700916 /* ---- Related to URB cancellation ---- */
917 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700918 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700919 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700920 /* Watchdog timer for stop endpoint command to cancel URBs */
921 struct timer_list stop_cmd_timer;
922 int stop_cmds_pending;
923 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800924 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
925 * command. We'll need to update the ring's dequeue segment and dequeue
926 * pointer after the command completes.
927 */
928 struct xhci_segment *queued_deq_seg;
929 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700930 /*
931 * Sometimes the xHC can not process isochronous endpoint ring quickly
932 * enough, and it will miss some isoc tds on the ring and generate
933 * a Missed Service Error Event.
934 * Set skip flag when receive a Missed Service Error Event and
935 * process the missed tds on the endpoint ring.
936 */
937 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700938 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700939 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700940 struct list_head bw_endpoint_list;
Lu Baolu79b80942015-08-06 19:24:00 +0300941 /* Isoch Frame ID checking storage */
942 int next_frame_id;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700943};
944
Sarah Sharp839c8172011-09-02 11:05:47 -0700945enum xhci_overhead_type {
946 LS_OVERHEAD_TYPE = 0,
947 FS_OVERHEAD_TYPE,
948 HS_OVERHEAD_TYPE,
949};
950
951struct xhci_interval_bw {
952 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700953 /* Sorted by max packet size.
954 * Head of the list is the greatest max packet size.
955 */
956 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700957 /* How many endpoints of each speed are present. */
958 unsigned int overhead[3];
959};
960
961#define XHCI_MAX_INTERVAL 16
962
963struct xhci_interval_bw_table {
964 unsigned int interval0_esit_payload;
965 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700966 /* Includes reserved bandwidth for async endpoints */
967 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700968 unsigned int ss_bw_in;
969 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700970};
971
972
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700973struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700974 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700975 /*
976 * Commands to the hardware are passed an "input context" that
977 * tells the hardware what to change in its data structures.
978 * The hardware will return changes in an "output context" that
979 * software must allocate for the hardware. We need to keep
980 * track of input and output contexts separately because
981 * these commands might fail and we don't trust the hardware.
982 */
John Yound115b042009-07-27 12:05:15 -0700983 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700984 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700985 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800986 /* Rings saved to ensure old alt settings can be re-instated */
987 struct xhci_ring **ring_cache;
988 int num_rings_cached;
989#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700990 struct xhci_virt_ep eps[31];
Sarah Sharpf94e01862009-04-27 19:58:38 -0700991 struct completion cmd_completion;
Sarah Sharpfe301822011-09-02 11:05:41 -0700992 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -0700993 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -0700994 struct xhci_interval_bw_table *bw_table;
995 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -0700996 /* The current max exit latency for the enabled USB3 link states. */
997 u16 current_mel;
Sarah Sharp839c8172011-09-02 11:05:47 -0700998};
999
1000/*
1001 * For each roothub, keep track of the bandwidth information for each periodic
1002 * interval.
1003 *
1004 * If a high speed hub is attached to the roothub, each TT associated with that
1005 * hub is a separate bandwidth domain. The interval information for the
1006 * endpoints on the devices under that TT will appear in the TT structure.
1007 */
1008struct xhci_root_port_bw_info {
1009 struct list_head tts;
1010 unsigned int num_active_tts;
1011 struct xhci_interval_bw_table bw_table;
1012};
1013
1014struct xhci_tt_bw_info {
1015 struct list_head tt_list;
1016 int slot_id;
1017 int ttport;
1018 struct xhci_interval_bw_table bw_table;
1019 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001020};
1021
1022
Sarah Sharpa74588f2009-04-27 19:53:42 -07001023/**
1024 * struct xhci_device_context_array
1025 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1026 */
1027struct xhci_device_context_array {
1028 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +11001029 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -07001030 /* private xHCD pointers */
1031 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001032};
Sarah Sharpa74588f2009-04-27 19:53:42 -07001033/* TODO: write function to set the 64-bit device DMA address */
1034/*
1035 * TODO: change this to be dynamically sized at HC mem init time since the HC
1036 * might not be able to handle the maximum number of devices possible.
1037 */
1038
1039
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001040struct xhci_transfer_event {
1041 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +11001042 __le64 buffer;
1043 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001044 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +11001045 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001046};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001047
Vivek Gautam1c11a172013-03-21 12:06:48 +05301048/* Transfer event TRB length bit mask */
1049/* bits 0:23 */
1050#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1051
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001052/** Transfer Event bit fields **/
1053#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1054
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001055/* Completion Code - only applicable for some types of TRBs */
1056#define COMP_CODE_MASK (0xff << 24)
1057#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1058#define COMP_SUCCESS 1
1059/* Data Buffer Error */
1060#define COMP_DB_ERR 2
1061/* Babble Detected Error */
1062#define COMP_BABBLE 3
1063/* USB Transaction Error */
1064#define COMP_TX_ERR 4
1065/* TRB Error - some TRB field is invalid */
1066#define COMP_TRB_ERR 5
1067/* Stall Error - USB device is stalled */
1068#define COMP_STALL 6
1069/* Resource Error - HC doesn't have memory for that device configuration */
1070#define COMP_ENOMEM 7
1071/* Bandwidth Error - not enough room in schedule for this dev config */
1072#define COMP_BW_ERR 8
1073/* No Slots Available Error - HC ran out of device slots */
1074#define COMP_ENOSLOTS 9
1075/* Invalid Stream Type Error */
1076#define COMP_STREAM_ERR 10
1077/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1078#define COMP_EBADSLT 11
1079/* Endpoint Not Enabled Error */
1080#define COMP_EBADEP 12
1081/* Short Packet */
1082#define COMP_SHORT_TX 13
1083/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1084#define COMP_UNDERRUN 14
1085/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1086#define COMP_OVERRUN 15
1087/* Virtual Function Event Ring Full Error */
1088#define COMP_VF_FULL 16
1089/* Parameter Error - Context parameter is invalid */
1090#define COMP_EINVAL 17
1091/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1092#define COMP_BW_OVER 18
1093/* Context State Error - illegal context state transition requested */
1094#define COMP_CTX_STATE 19
1095/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1096#define COMP_PING_ERR 20
1097/* Event Ring is full */
1098#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001099/* Incompatible Device Error */
1100#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001101/* Missed Service Error - HC couldn't service an isoc ep within interval */
1102#define COMP_MISSED_INT 23
1103/* Successfully stopped command ring */
1104#define COMP_CMD_STOP 24
1105/* Successfully aborted current command and stopped command ring */
1106#define COMP_CMD_ABORT 25
1107/* Stopped - transfer was terminated by a stop endpoint command */
1108#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001109/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001110#define COMP_STOP_INVAL 27
Lu Baolu40a3b772015-08-06 19:24:01 +03001111/* Same as COMP_EP_STOPPED, but a short packet detected */
1112#define COMP_STOP_SHORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001113/* Max Exit Latency Too Large Error */
1114#define COMP_MEL_ERR 29
1115/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001116/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1117#define COMP_BUFF_OVER 31
1118/* Event Lost Error - xHC has an "internal event overrun condition" */
1119#define COMP_ISSUES 32
1120/* Undefined Error - reported when other error codes don't apply */
1121#define COMP_UNKNOWN 33
1122/* Invalid Stream ID Error */
1123#define COMP_STRID_ERR 34
1124/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001125#define COMP_2ND_BW_ERR 35
1126/* Split Transaction Error */
1127#define COMP_SPLIT_ERR 36
1128
1129struct xhci_link_trb {
1130 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001131 __le64 segment_ptr;
1132 __le32 intr_target;
1133 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001134};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001135
1136/* control bitfields */
1137#define LINK_TOGGLE (0x1<<1)
1138
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001139/* Command completion event TRB */
1140struct xhci_event_cmd {
1141 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001142 __le64 cmd_trb;
1143 __le32 status;
1144 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001145};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001146
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001147/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001148
1149/* Address device - disable SetAddress */
1150#define TRB_BSR (1<<9)
1151enum xhci_setup_dev {
1152 SETUP_CONTEXT_ONLY,
1153 SETUP_CONTEXT_ADDRESS,
1154};
1155
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001156/* bits 16:23 are the virtual function ID */
1157/* bits 24:31 are the slot ID */
1158#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1159#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001160
Sarah Sharpae636742009-04-29 19:02:31 -07001161/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1162#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1163#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1164
Andiry Xube88fe42010-10-14 07:22:57 -07001165#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1166#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1167#define LAST_EP_INDEX 30
1168
Hans de Goede95241db2013-10-04 00:29:48 +02001169/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001170#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1171#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001172#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001173
Sarah Sharpae636742009-04-29 19:02:31 -07001174
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001175/* Port Status Change Event TRB fields */
1176/* Port ID - bits 31:24 */
1177#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1178
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001179/* Normal TRB fields */
1180/* transfer_len bitmasks - bits 0:16 */
1181#define TRB_LEN(p) ((p) & 0x1ffff)
Mathias Nymanc840d6c2015-10-09 13:30:08 +03001182/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1183#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001184/* Interrupter Target - which MSI-X vector to target the completion event at */
1185#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1186#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001187#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001188#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001189
1190/* Cycle bit - indicates TRB ownership by HC or HCD */
1191#define TRB_CYCLE (1<<0)
1192/*
1193 * Force next event data TRB to be evaluated before task switch.
1194 * Used to pass OS data back after a TD completes.
1195 */
1196#define TRB_ENT (1<<1)
1197/* Interrupt on short packet */
1198#define TRB_ISP (1<<2)
1199/* Set PCIe no snoop attribute */
1200#define TRB_NO_SNOOP (1<<3)
1201/* Chain multiple TRBs into a TD */
1202#define TRB_CHAIN (1<<4)
1203/* Interrupt on completion */
1204#define TRB_IOC (1<<5)
1205/* The buffer pointer contains immediate data */
1206#define TRB_IDT (1<<6)
1207
Andiry Xuad106f22011-05-05 18:14:02 +08001208/* Block Event Interrupt */
1209#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001210
1211/* Control transfer TRB specific fields */
1212#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001213#define TRB_TX_TYPE(p) ((p) << 16)
1214#define TRB_DATA_OUT 2
1215#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001216
Andiry Xu04e51902010-07-22 15:23:39 -07001217/* Isochronous TRB specific fields */
1218#define TRB_SIA (1<<31)
Lu Baolu79b80942015-08-06 19:24:00 +03001219#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
Andiry Xu04e51902010-07-22 15:23:39 -07001220
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001221struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001222 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001223};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001224
1225union xhci_trb {
1226 struct xhci_link_trb link;
1227 struct xhci_transfer_event trans_event;
1228 struct xhci_event_cmd event_cmd;
1229 struct xhci_generic_trb generic;
1230};
1231
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001232/* TRB bit mask */
1233#define TRB_TYPE_BITMASK (0xfc00)
1234#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001235#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001236/* TRB type IDs */
1237/* bulk, interrupt, isoc scatter/gather, and control data stage */
1238#define TRB_NORMAL 1
1239/* setup stage for control transfers */
1240#define TRB_SETUP 2
1241/* data stage for control transfers */
1242#define TRB_DATA 3
1243/* status stage for control transfers */
1244#define TRB_STATUS 4
1245/* isoc transfers */
1246#define TRB_ISOC 5
1247/* TRB for linking ring segments */
1248#define TRB_LINK 6
1249#define TRB_EVENT_DATA 7
1250/* Transfer Ring No-op (not for the command ring) */
1251#define TRB_TR_NOOP 8
1252/* Command TRBs */
1253/* Enable Slot Command */
1254#define TRB_ENABLE_SLOT 9
1255/* Disable Slot Command */
1256#define TRB_DISABLE_SLOT 10
1257/* Address Device Command */
1258#define TRB_ADDR_DEV 11
1259/* Configure Endpoint Command */
1260#define TRB_CONFIG_EP 12
1261/* Evaluate Context Command */
1262#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001263/* Reset Endpoint Command */
1264#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001265/* Stop Transfer Ring Command */
1266#define TRB_STOP_RING 15
1267/* Set Transfer Ring Dequeue Pointer Command */
1268#define TRB_SET_DEQ 16
1269/* Reset Device Command */
1270#define TRB_RESET_DEV 17
1271/* Force Event Command (opt) */
1272#define TRB_FORCE_EVENT 18
1273/* Negotiate Bandwidth Command (opt) */
1274#define TRB_NEG_BANDWIDTH 19
1275/* Set Latency Tolerance Value Command (opt) */
1276#define TRB_SET_LT 20
1277/* Get port bandwidth Command */
1278#define TRB_GET_BW 21
1279/* Force Header Command - generate a transaction or link management packet */
1280#define TRB_FORCE_HEADER 22
1281/* No-op Command - not for transfer rings */
1282#define TRB_CMD_NOOP 23
1283/* TRB IDs 24-31 reserved */
1284/* Event TRBS */
1285/* Transfer Event */
1286#define TRB_TRANSFER 32
1287/* Command Completion Event */
1288#define TRB_COMPLETION 33
1289/* Port Status Change Event */
1290#define TRB_PORT_STATUS 34
1291/* Bandwidth Request Event (opt) */
1292#define TRB_BANDWIDTH_EVENT 35
1293/* Doorbell Event (opt) */
1294#define TRB_DOORBELL 36
1295/* Host Controller Event */
1296#define TRB_HC_EVENT 37
1297/* Device Notification Event - device sent function wake notification */
1298#define TRB_DEV_NOTE 38
1299/* MFINDEX Wrap Event - microframe counter wrapped */
1300#define TRB_MFINDEX_WRAP 39
1301/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1302
Sarah Sharp02386342010-05-24 13:25:28 -07001303/* Nec vendor-specific command completion event. */
1304#define TRB_NEC_CMD_COMP 48
1305/* Get NEC firmware revision. */
1306#define TRB_NEC_GET_FW 49
1307
Matt Evansf5960b62011-06-01 10:22:55 +10001308#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1309/* Above, but for __le32 types -- can avoid work by swapping constants: */
1310#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1311 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1312#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1313 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1314
Sarah Sharp02386342010-05-24 13:25:28 -07001315#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1316#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1317
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001318/*
1319 * TRBS_PER_SEGMENT must be a multiple of 4,
1320 * since the command ring is 64-byte aligned.
1321 * It must also be greater than 16.
1322 */
Mathias Nyman18cc2f42015-04-30 17:16:03 +03001323#define TRBS_PER_SEGMENT 256
Sarah Sharp913a8a32009-09-04 10:53:13 -07001324/* Allow two commands + a link TRB, along with any reserved command TRBs */
1325#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001326#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1327#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001328/* TRB buffer pointers can't cross 64KB boundaries */
1329#define TRB_MAX_BUFF_SHIFT 16
1330#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001331
1332struct xhci_segment {
1333 union xhci_trb *trbs;
1334 /* private to HCD */
1335 struct xhci_segment *next;
1336 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001337};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001338
Sarah Sharpae636742009-04-29 19:02:31 -07001339struct xhci_td {
1340 struct list_head td_list;
1341 struct list_head cancelled_td_list;
1342 struct urb *urb;
1343 struct xhci_segment *start_seg;
1344 union xhci_trb *first_trb;
1345 union xhci_trb *last_trb;
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001346 /* actual_length of the URB has already been set */
1347 bool urb_length_set;
Sarah Sharpae636742009-04-29 19:02:31 -07001348};
1349
Elric Fu6e4468b2012-06-27 16:31:52 +08001350/* xHCI command default timeout value */
1351#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1352
Elric Fub92cc662012-06-27 16:31:12 +08001353/* command descriptor */
1354struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001355 struct xhci_command *command;
1356 union xhci_trb *cmd_trb;
1357};
1358
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001359struct xhci_dequeue_state {
1360 struct xhci_segment *new_deq_seg;
1361 union xhci_trb *new_deq_ptr;
1362 int new_cycle_state;
1363};
1364
Andiry Xu3b72fca2012-03-05 17:49:32 +08001365enum xhci_ring_type {
1366 TYPE_CTRL = 0,
1367 TYPE_ISOC,
1368 TYPE_BULK,
1369 TYPE_INTR,
1370 TYPE_STREAM,
1371 TYPE_COMMAND,
1372 TYPE_EVENT,
1373};
1374
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001375struct xhci_ring {
1376 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001377 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001378 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001379 struct xhci_segment *enq_seg;
1380 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001381 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001382 struct xhci_segment *deq_seg;
1383 unsigned int deq_updates;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001384 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001385 /*
1386 * Write the cycle state into the TRB cycle field to give ownership of
1387 * the TRB to the host controller (if we are the producer), or to check
1388 * if we own the TRB (if we are the consumer). See section 4.9.1.
1389 */
1390 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001391 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001392 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001393 unsigned int num_trbs_free;
1394 unsigned int num_trbs_free_temp;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001395 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001396 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001397 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001398};
1399
1400struct xhci_erst_entry {
1401 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001402 __le64 seg_addr;
1403 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001404 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001405 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001406};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001407
1408struct xhci_erst {
1409 struct xhci_erst_entry *entries;
1410 unsigned int num_entries;
1411 /* xhci->event_ring keeps track of segment dma addresses */
1412 dma_addr_t erst_dma_addr;
1413 /* Num entries the ERST can contain */
1414 unsigned int erst_size;
1415};
1416
John Youn254c80a2009-07-27 12:05:03 -07001417struct xhci_scratchpad {
1418 u64 *sp_array;
1419 dma_addr_t sp_dma;
1420 void **sp_buffers;
1421 dma_addr_t *sp_dma_buffers;
1422};
1423
Andiry Xu8e51adc2010-07-22 15:23:31 -07001424struct urb_priv {
1425 int length;
1426 int td_cnt;
1427 struct xhci_td *td[0];
1428};
1429
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001430/*
1431 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1432 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1433 * meaning 64 ring segments.
1434 * Initial allocated size of the ERST, in number of entries */
1435#define ERST_NUM_SEGS 1
1436/* Initial allocated size of the ERST, in number of entries */
1437#define ERST_SIZE 64
1438/* Initial number of event segment rings allocated */
1439#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001440/* Poll every 60 seconds */
1441#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001442/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1443#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001444/* XXX: Make these module parameters */
1445
Andiry Xu5535b1d52010-10-14 07:23:06 -07001446struct s3_save {
1447 u32 command;
1448 u32 dev_nt;
1449 u64 dcbaa_ptr;
1450 u32 config_reg;
1451 u32 irq_pending;
1452 u32 irq_control;
1453 u32 erst_size;
1454 u64 erst_base;
1455 u64 erst_dequeue;
1456};
Sarah Sharp74c68742009-04-27 19:52:22 -07001457
Andiry Xu95743232011-09-23 14:19:51 -07001458/* Use for lpm */
1459struct dev_info {
1460 u32 dev_id;
1461 struct list_head list;
1462};
1463
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001464struct xhci_bus_state {
1465 unsigned long bus_suspended;
1466 unsigned long next_statechange;
1467
1468 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1469 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1470 u32 port_c_suspend;
1471 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001472 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001473 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001474 /* which ports have started to resume */
1475 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001476 /* Which ports are waiting on RExit to U0 transition. */
1477 unsigned long rexit_ports;
1478 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001479};
1480
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001481
1482/*
1483 * It can take up to 20 ms to transition from RExit to U0 on the
1484 * Intel Lynx Point LP xHCI host.
1485 */
1486#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1487
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001488static inline unsigned int hcd_index(struct usb_hcd *hcd)
1489{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001490 if (hcd->speed == HCD_USB3)
1491 return 0;
1492 else
1493 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001494}
1495
Mathias Nyman47189092015-10-01 18:40:34 +03001496struct xhci_hub {
1497 u8 maj_rev;
1498 u8 min_rev;
1499 u32 *psi; /* array of protocol speed ID entries */
1500 u8 psi_count;
1501 u8 psi_uid_count;
1502};
1503
Sarah Sharp05103112011-06-28 15:50:19 -07001504/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001505struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001506 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001507 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001508 /* glue to PCI and HCD framework */
1509 struct xhci_cap_regs __iomem *cap_regs;
1510 struct xhci_op_regs __iomem *op_regs;
1511 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001512 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001513 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001514 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001515
1516 /* Cached register copies of read-only HC data */
1517 __u32 hcs_params1;
1518 __u32 hcs_params2;
1519 __u32 hcs_params3;
1520 __u32 hcc_params;
Lu Baolu04abb6d2015-10-01 18:40:31 +03001521 __u32 hcc_params2;
Sarah Sharp74c68742009-04-27 19:52:22 -07001522
1523 spinlock_t lock;
1524
1525 /* packed release number */
1526 u8 sbrn;
1527 u16 hci_version;
1528 u8 max_slots;
1529 u8 max_interrupters;
1530 u8 max_ports;
1531 u8 isoc_threshold;
1532 int event_ring_max;
1533 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001534 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001535 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001536 /* Valid values are 12 to 20, inclusive */
1537 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001538 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001539 int msix_count;
1540 struct msix_entry *msix_entries;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001541 /* optional clock */
1542 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001543 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001544 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001545 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001546 unsigned int cmd_ring_state;
1547#define CMD_RING_STATE_RUNNING (1 << 0)
1548#define CMD_RING_STATE_ABORTED (1 << 1)
1549#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001550 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001551 unsigned int cmd_ring_reserved_trbs;
Mathias Nymanc311e392014-05-08 19:26:03 +03001552 struct timer_list cmd_timer;
1553 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001554 struct xhci_ring *event_ring;
1555 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001556 /* Scratchpad */
1557 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001558 /* Store LPM test failed devices' information */
1559 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001560
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001561 /* slot enabling and address device helpers */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03001562 /* these are not thread safe so use mutex */
1563 struct mutex mutex;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001564 struct completion addr_dev;
1565 int slot_id;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001566 /* For USB 3.0 LPM enable/disable. */
1567 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001568 /* Internal mirror of the HW's dcbaa */
1569 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001570 /* For keeping track of bandwidth domains per roothub. */
1571 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001572
1573 /* DMA pools */
1574 struct dma_pool *device_pool;
1575 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001576 struct dma_pool *small_streams_pool;
1577 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001578
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001579 /* Host controller watchdog timer structures */
1580 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001581
Andiry Xu9777e3c2010-10-14 07:23:03 -07001582 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001583 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001584/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1585 *
1586 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1587 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1588 * that sees this status (other than the timer that set it) should stop touching
1589 * hardware immediately. Interrupt handlers should return immediately when
1590 * they see this status (any time they drop and re-acquire xhci->lock).
1591 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1592 * putting the TD on the canceled list, etc.
1593 *
1594 * There are no reports of xHCI host controllers that display this issue.
1595 */
1596#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001597#define XHCI_STATE_HALTED (1 << 1)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001598 /* Statistics */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001599 int error_bitmask;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001600 unsigned int quirks;
1601#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001602#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001603#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001604#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001605#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001606/*
1607 * Certain Intel host controllers have a limit to the number of endpoint
1608 * contexts they can handle. Ideally, they would signal that they can't handle
1609 * anymore endpoint contexts by returning a Resource Error for the Configure
1610 * Endpoint command, but they don't. Instead they expect software to keep track
1611 * of the number of active endpoints for them, across configure endpoint
1612 * commands, reset device commands, disable slot commands, and address device
1613 * commands.
1614 */
1615#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001616#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001617#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001618#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001619#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001620#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001621#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001622#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001623#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001624#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001625#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001626#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001627#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001628#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001629/* For controllers with a broken beyond repair streams implementation */
1630#define XHCI_BROKEN_STREAMS (1 << 19)
Mathias Nymanb8cb91e2015-03-06 17:23:19 +02001631#define XHCI_PME_STUCK_QUIRK (1 << 20)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001632 unsigned int num_active_eps;
1633 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001634 /* There are two roothubs to keep track of bus suspend info for */
1635 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001636 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1637 u8 *port_array;
1638 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001639 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001640 unsigned int num_usb3_ports;
1641 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001642 __le32 __iomem **usb2_ports;
Mathias Nyman47189092015-10-01 18:40:34 +03001643 struct xhci_hub usb2_rhub;
1644 struct xhci_hub usb3_rhub;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001645 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001646 /* support xHCI 0.96 spec USB2 software LPM */
1647 unsigned sw_lpm_support:1;
1648 /* support xHCI 1.0 spec USB2 hardware LPM */
1649 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001650 /* cached usb2 extened protocol capabilites */
1651 u32 *ext_caps;
1652 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001653 /* Compliance Mode Recovery Data */
1654 struct timer_list comp_mode_recovery_timer;
1655 u32 port_status_u0;
1656/* Compliance Mode Timer Triggered every 2 seconds */
1657#define COMP_MODE_RCVRY_MSECS 2000
Sarah Sharp74c68742009-04-27 19:52:22 -07001658};
1659
Roger Quadroscd33a322015-05-29 17:01:46 +03001660/* Platform specific overrides to generic XHCI hc_driver ops */
1661struct xhci_driver_overrides {
1662 size_t extra_priv_size;
1663 int (*reset)(struct usb_hcd *hcd);
1664 int (*start)(struct usb_hcd *hcd);
1665};
1666
Lu Baolu79b80942015-08-06 19:24:00 +03001667#define XHCI_CFC_DELAY 10
1668
Sarah Sharp74c68742009-04-27 19:52:22 -07001669/* convert between an HCD pointer and the corresponding EHCI_HCD */
1670static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1671{
Roger Quadroscd33a322015-05-29 17:01:46 +03001672 struct usb_hcd *primary_hcd;
1673
1674 if (usb_hcd_is_primary_hcd(hcd))
1675 primary_hcd = hcd;
1676 else
1677 primary_hcd = hcd->primary_hcd;
1678
1679 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
Sarah Sharp74c68742009-04-27 19:52:22 -07001680}
1681
1682static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1683{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001684 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001685}
1686
Sarah Sharp74c68742009-04-27 19:52:22 -07001687#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001688 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001689#define xhci_err(xhci, fmt, args...) \
1690 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1691#define xhci_warn(xhci, fmt, args...) \
1692 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001693#define xhci_warn_ratelimited(xhci, fmt, args...) \
1694 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001695#define xhci_info(xhci, fmt, args...) \
1696 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001697
Sarah Sharp477632d2014-01-29 14:02:00 -08001698/*
1699 * Registers should always be accessed with double word or quad word accesses.
1700 *
1701 * Some xHCI implementations may support 64-bit address pointers. Registers
1702 * with 64-bit address pointers should be written to with dword accesses by
1703 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1704 * xHCI implementations that do not support 64-bit address pointers will ignore
1705 * the high dword, and write order is irrelevant.
1706 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001707static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1708 __le64 __iomem *regs)
1709{
1710 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1711 u64 val_lo = readl(ptr);
1712 u64 val_hi = readl(ptr + 1);
1713 return val_lo + (val_hi << 32);
1714}
Sarah Sharp477632d2014-01-29 14:02:00 -08001715static inline void xhci_write_64(struct xhci_hcd *xhci,
1716 const u64 val, __le64 __iomem *regs)
1717{
1718 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1719 u32 val_lo = lower_32_bits(val);
1720 u32 val_hi = upper_32_bits(val);
1721
1722 writel(val_lo, ptr);
1723 writel(val_hi, ptr + 1);
1724}
1725
Sarah Sharpb0567b32009-08-07 14:04:36 -07001726static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1727{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001728 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001729}
1730
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001731/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001732void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001733void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001734void xhci_dbg_regs(struct xhci_hcd *xhci);
1735void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001736void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1737void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001738void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001739void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1740void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1741void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001742void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001743void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001744char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001745 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001746void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1747 unsigned int slot_id, unsigned int ep_index,
1748 struct xhci_virt_ep *ep);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001749void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1750 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001751
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001752/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001753void xhci_mem_cleanup(struct xhci_hcd *xhci);
1754int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001755void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1756int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1757int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001758void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1759 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001760unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001761unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001762unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001763unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1764unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001765void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001766void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1767 struct xhci_bw_info *ep_bw,
1768 struct xhci_interval_bw_table *bw_table,
1769 struct usb_device *udev,
1770 struct xhci_virt_ep *virt_ep,
1771 struct xhci_tt_bw_info *tt_info);
1772void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1773 struct xhci_virt_device *virt_dev,
1774 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001775void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1776void xhci_update_bw_info(struct xhci_hcd *xhci,
1777 struct xhci_container_ctx *in_ctx,
1778 struct xhci_input_control_ctx *ctrl_ctx,
1779 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001780void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001781 struct xhci_container_ctx *in_ctx,
1782 struct xhci_container_ctx *out_ctx,
1783 unsigned int ep_index);
1784void xhci_slot_copy(struct xhci_hcd *xhci,
1785 struct xhci_container_ctx *in_ctx,
1786 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001787int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1788 struct usb_device *udev, struct usb_host_endpoint *ep,
1789 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001790void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001791int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1792 unsigned int num_trbs, gfp_t flags);
Sarah Sharp412566b2009-12-09 15:59:01 -08001793void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1794 struct xhci_virt_device *virt_dev,
1795 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001796struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1797 unsigned int num_stream_ctxs,
1798 unsigned int num_streams, gfp_t flags);
1799void xhci_free_stream_info(struct xhci_hcd *xhci,
1800 struct xhci_stream_info *stream_info);
1801void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1802 struct xhci_ep_ctx *ep_ctx,
1803 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001804void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001805 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001806void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1807 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001808struct xhci_ring *xhci_dma_to_transfer_ring(
1809 struct xhci_virt_ep *ep,
1810 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001811struct xhci_ring *xhci_stream_id_to_ring(
1812 struct xhci_virt_device *dev,
1813 unsigned int ep_index,
1814 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001815struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001816 bool allocate_in_ctx, bool allocate_completion,
1817 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02001818void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001819void xhci_free_command(struct xhci_hcd *xhci,
1820 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001821
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001822/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001823typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02001824int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001825void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001826int xhci_halt(struct xhci_hcd *xhci);
1827int xhci_reset(struct xhci_hcd *xhci);
1828int xhci_init(struct usb_hcd *hcd);
1829int xhci_run(struct usb_hcd *hcd);
1830void xhci_stop(struct usb_hcd *hcd);
1831void xhci_shutdown(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001832int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Roger Quadroscd33a322015-05-29 17:01:46 +03001833void xhci_init_driver(struct hc_driver *drv,
1834 const struct xhci_driver_overrides *over);
Sarah Sharp436a3892010-10-15 14:59:15 -07001835
1836#ifdef CONFIG_PM
Lu Baolua1377e52014-11-18 11:27:14 +02001837int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001838int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001839#else
1840#define xhci_suspend NULL
1841#define xhci_resume NULL
1842#endif
1843
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001844int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001845irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08001846irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001847int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1848void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001849int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1850 struct xhci_virt_device *virt_dev,
1851 struct usb_device *hdev,
1852 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001853int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1854 struct usb_host_endpoint **eps, unsigned int num_eps,
1855 unsigned int num_streams, gfp_t mem_flags);
1856int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1857 struct usb_host_endpoint **eps, unsigned int num_eps,
1858 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001859int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Dan Williams48fc7db2013-12-05 17:07:27 -08001860int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu95743232011-09-23 14:19:51 -07001861int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu65580b432011-09-23 14:19:52 -07001862int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1863 struct usb_device *udev, int enable);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001864int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1865 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001866int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1867int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001868int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1869int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001870void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001871int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001872int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1873void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001874
1875/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001876dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03001877struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1878 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1879 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001880int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001881void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001882int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1883 u32 trb_type, u32 slot_id);
1884int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1885 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1886int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07001887 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001888int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1889 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001890int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1891 int slot_id, unsigned int ep_index);
1892int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1893 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001894int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1895 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001896int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1897 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001898int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1899 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1900 bool command_must_succeed);
1901int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1902 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1903int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1904 int slot_id, unsigned int ep_index);
1905int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1906 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001907void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1908 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001909 unsigned int stream_id, struct xhci_td *cur_td,
1910 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001911void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001912 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001913 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001914 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001915void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02001916 unsigned int ep_index, struct xhci_td *td);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001917void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1918 unsigned int slot_id, unsigned int ep_index,
1919 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001920void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Mathias Nymanc311e392014-05-08 19:26:03 +03001921void xhci_handle_command_timeout(unsigned long data);
1922
Andiry Xube88fe42010-10-14 07:22:57 -07001923void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1924 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001925void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001926
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001927/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07001928void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1929 int port_id, u32 link_state);
Sarah Sharp3b3db022012-05-09 10:55:03 -07001930int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1931 struct usb_device *udev, enum usb3_link_state state);
1932int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1933 struct usb_device *udev, enum usb3_link_state state);
Andiry Xud2f52c92011-09-23 14:19:49 -07001934void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1935 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001936int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1937 char *buf, u16 wLength);
1938int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001939int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Sarah Sharp436a3892010-10-15 14:59:15 -07001940
1941#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001942int xhci_bus_suspend(struct usb_hcd *hcd);
1943int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001944#else
1945#define xhci_bus_suspend NULL
1946#define xhci_bus_resume NULL
1947#endif /* CONFIG_PM */
1948
Andiry Xu56192532010-10-14 07:23:00 -07001949u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001950int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1951 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001952void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001953
John Yound115b042009-07-27 12:05:15 -07001954/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02001955struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07001956struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1957struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1958
Sarah Sharp74c68742009-04-27 19:52:22 -07001959#endif /* __LINUX_XHCI_HCD_H */