blob: 1f6847b107e48104a51922773d86bdb28b89d663 [file] [log] [blame]
Kumar Gala10b35d92005-09-23 14:08:58 -05001#ifndef __ASM_POWERPC_CPUTABLE_H
2#define __ASM_POWERPC_CPUTABLE_H
3
Adrian Bunkd1cdcf22008-06-24 03:48:21 +10004
Michael Ellerman6574ba92016-07-27 13:35:15 +10005#include <linux/types.h>
Adrian Bunkd1cdcf22008-06-24 03:48:21 +10006#include <asm/asm-compat.h>
Michael Ellermanc5157e52008-06-24 11:32:39 +10007#include <asm/feature-fixups.h>
David Howellsc3617f72012-10-09 09:47:26 +01008#include <uapi/asm/cputable.h>
Adrian Bunkd1cdcf22008-06-24 03:48:21 +10009
Kumar Gala10b35d92005-09-23 14:08:58 -050010#ifndef __ASSEMBLY__
11
12/* This structure can grow, it's real size is used by head.S code
13 * via the mkdefs mechanism.
14 */
15struct cpu_spec;
Kumar Gala10b35d92005-09-23 14:08:58 -050016
Kumar Gala10b35d92005-09-23 14:08:58 -050017typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
Olof Johanssonf39b7a52006-08-11 00:07:08 -050018typedef void (*cpu_restore_t)(void);
Kumar Gala10b35d92005-09-23 14:08:58 -050019
Anton Blanchard32a33992006-01-09 15:41:31 +110020enum powerpc_oprofile_type {
Andy Whitcroft7a45fb12006-01-13 12:35:49 +000021 PPC_OPROFILE_INVALID = 0,
22 PPC_OPROFILE_RS64 = 1,
23 PPC_OPROFILE_POWER4 = 2,
24 PPC_OPROFILE_G4 = 3,
Andy Fleming39aef682008-02-04 18:27:55 -060025 PPC_OPROFILE_FSL_EMB = 4,
Maynard Johnson18f21902006-11-20 18:45:16 +010026 PPC_OPROFILE_CELL = 5,
Olof Johansson25fc5302007-04-18 16:38:21 +100027 PPC_OPROFILE_PA6T = 6,
Anton Blanchard32a33992006-01-09 15:41:31 +110028};
29
Olof Johansson1bd2e5a2007-01-28 21:23:54 -060030enum powerpc_pmc_type {
31 PPC_PMC_DEFAULT = 0,
32 PPC_PMC_IBM = 1,
33 PPC_PMC_PA6T = 2,
Benjamin Herrenschmidtb950bdd2008-08-18 14:23:51 +100034 PPC_PMC_G4 = 3,
Olof Johansson1bd2e5a2007-01-28 21:23:54 -060035};
36
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +110037struct pt_regs;
38
39extern int machine_check_generic(struct pt_regs *regs);
40extern int machine_check_4xx(struct pt_regs *regs);
41extern int machine_check_440A(struct pt_regs *regs);
Scott Woodfe04b112010-04-08 00:38:22 -050042extern int machine_check_e500mc(struct pt_regs *regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +110043extern int machine_check_e500(struct pt_regs *regs);
44extern int machine_check_e200(struct pt_regs *regs);
Dave Kleikampfc5e7092010-03-05 03:43:18 +000045extern int machine_check_47x(struct pt_regs *regs);
Christophe Leroye627f8d2016-09-16 10:23:11 +020046int machine_check_8xx(struct pt_regs *regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +110047
chenhui zhaoe7affb12015-11-20 17:13:58 +080048extern void cpu_down_flush_e500v2(void);
49extern void cpu_down_flush_e500mc(void);
50extern void cpu_down_flush_e5500(void);
51extern void cpu_down_flush_e6500(void);
52
Paul Mackerras87a72f92007-10-04 14:18:01 +100053/* NOTE WELL: Update identify_cpu() if fields are added or removed! */
Kumar Gala10b35d92005-09-23 14:08:58 -050054struct cpu_spec {
55 /* CPU is matched via (PVR & pvr_mask) == pvr_value */
56 unsigned int pvr_mask;
57 unsigned int pvr_value;
58
59 char *cpu_name;
60 unsigned long cpu_features; /* Kernel features */
61 unsigned int cpu_user_features; /* Userland features */
Michael Neuling21713642013-04-17 17:33:11 +000062 unsigned int cpu_user_features2; /* Userland features v2 */
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000063 unsigned int mmu_features; /* MMU features */
Kumar Gala10b35d92005-09-23 14:08:58 -050064
65 /* cache line sizes */
66 unsigned int icache_bsize;
67 unsigned int dcache_bsize;
68
chenhui zhaoe7affb12015-11-20 17:13:58 +080069 /* flush caches inside the current cpu */
70 void (*cpu_down_flush)(void);
71
Kumar Gala10b35d92005-09-23 14:08:58 -050072 /* number of performance monitor counters */
73 unsigned int num_pmcs;
Olof Johansson1bd2e5a2007-01-28 21:23:54 -060074 enum powerpc_pmc_type pmc_type;
Kumar Gala10b35d92005-09-23 14:08:58 -050075
76 /* this is called to initialize various CPU bits like L1 cache,
77 * BHT, SPD, etc... from head.S before branching to identify_machine
78 */
79 cpu_setup_t cpu_setup;
Olof Johanssonf39b7a52006-08-11 00:07:08 -050080 /* Used to restore cpu setup on secondary processors and at resume */
81 cpu_restore_t cpu_restore;
Kumar Gala10b35d92005-09-23 14:08:58 -050082
83 /* Used by oprofile userspace to select the right counters */
84 char *oprofile_cpu_type;
85
86 /* Processor specific oprofile operations */
Anton Blanchard32a33992006-01-09 15:41:31 +110087 enum powerpc_oprofile_type oprofile_type;
Paul Mackerras80f15dc2006-01-14 10:11:39 +110088
Michael Neulinge78dbc82006-06-08 14:42:34 +100089 /* Bit locations inside the mmcra change */
90 unsigned long oprofile_mmcra_sihv;
91 unsigned long oprofile_mmcra_sipr;
92
93 /* Bits to clear during an oprofile exception */
94 unsigned long oprofile_mmcra_clear;
95
Paul Mackerras80f15dc2006-01-14 10:11:39 +110096 /* Name of processor class, for the ELF AT_PLATFORM entry */
97 char *platform;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +110098
99 /* Processor specific machine check handling. Return negative
100 * if the error is fatal, 1 if it was fully recovered and 0 to
101 * pass up (not CPU originated) */
102 int (*machine_check)(struct pt_regs *regs);
Mahesh Salgaonkar4c703412013-10-30 20:04:40 +0530103
104 /*
105 * Processor specific early machine check handler which is
106 * called in real mode to handle SLB and TLB errors.
107 */
108 long (*machine_check_early)(struct pt_regs *regs);
109
Mahesh Salgaonkar04407052013-10-30 20:04:56 +0530110 /*
111 * Processor specific routine to flush tlbs.
112 */
Mahesh Salgaonkar45706bb2014-12-19 08:41:05 +0530113 void (*flush_tlb)(unsigned int action);
Mahesh Salgaonkar04407052013-10-30 20:04:56 +0530114
Kumar Gala10b35d92005-09-23 14:08:58 -0500115};
116
Kumar Gala10b35d92005-09-23 14:08:58 -0500117extern struct cpu_spec *cur_cpu_spec;
Kumar Gala10b35d92005-09-23 14:08:58 -0500118
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000119extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
120
Paul Mackerras974a76f2006-11-10 20:38:53 +1100121extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
Benjamin Herrenschmidt0909c8c2006-10-20 11:47:18 +1000122extern void do_feature_fixups(unsigned long value, void *fixup_start,
123 void *fixup_end);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000124
Nathan Lynch9115d132008-07-16 09:58:51 +1000125extern const char *powerpc_base_platform;
126
Kevin Hao4db73272016-07-23 14:42:41 +0530127#ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
128extern void cpu_feature_keys_init(void);
129#else
130static inline void cpu_feature_keys_init(void) { }
131#endif
132
Mahesh Salgaonkar45706bb2014-12-19 08:41:05 +0530133/* TLB flush actions. Used as argument to cpu_spec.flush_tlb() hook */
134enum {
135 TLB_INVAL_SCOPE_GLOBAL = 0, /* invalidate all TLBs */
136 TLB_INVAL_SCOPE_LPID = 1, /* invalidate TLBs for current LPID */
137};
138
Kumar Gala10b35d92005-09-23 14:08:58 -0500139#endif /* __ASSEMBLY__ */
140
141/* CPU kernel features */
142
143/* Retain the 32b definitions all use bottom half of word */
Michael Neulingcde4d492012-12-20 14:06:39 +0000144#define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x00000001)
145#define CPU_FTR_L2CR ASM_CONST(0x00000002)
146#define CPU_FTR_SPEC7450 ASM_CONST(0x00000004)
147#define CPU_FTR_ALTIVEC ASM_CONST(0x00000008)
148#define CPU_FTR_TAU ASM_CONST(0x00000010)
149#define CPU_FTR_CAN_DOZE ASM_CONST(0x00000020)
150#define CPU_FTR_USE_TB ASM_CONST(0x00000040)
151#define CPU_FTR_L2CSR ASM_CONST(0x00000080)
152#define CPU_FTR_601 ASM_CONST(0x00000100)
153#define CPU_FTR_DBELL ASM_CONST(0x00000200)
154#define CPU_FTR_CAN_NAP ASM_CONST(0x00000400)
155#define CPU_FTR_L3CR ASM_CONST(0x00000800)
156#define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x00001000)
157#define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x00002000)
158#define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x00004000)
159#define CPU_FTR_NO_DPM ASM_CONST(0x00008000)
160#define CPU_FTR_476_DD2 ASM_CONST(0x00010000)
161#define CPU_FTR_NEED_COHERENT ASM_CONST(0x00020000)
162#define CPU_FTR_NO_BTIC ASM_CONST(0x00040000)
163#define CPU_FTR_DEBUG_LVL_EXC ASM_CONST(0x00080000)
164#define CPU_FTR_NODSISRALIGN ASM_CONST(0x00100000)
165#define CPU_FTR_PPC_LE ASM_CONST(0x00200000)
166#define CPU_FTR_REAL_LE ASM_CONST(0x00400000)
167#define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x00800000)
168#define CPU_FTR_UNIFIED_ID_CACHE ASM_CONST(0x01000000)
169#define CPU_FTR_SPE ASM_CONST(0x02000000)
170#define CPU_FTR_NEED_PAIRED_STWCX ASM_CONST(0x04000000)
171#define CPU_FTR_LWSYNC ASM_CONST(0x08000000)
172#define CPU_FTR_NOEXECUTE ASM_CONST(0x10000000)
173#define CPU_FTR_INDEXED_DCR ASM_CONST(0x20000000)
174#define CPU_FTR_EMB_HV ASM_CONST(0x40000000)
Kumar Gala10b35d92005-09-23 14:08:58 -0500175
Paul Mackerras3965f8c2006-06-28 13:50:39 +1000176/*
177 * Add the 64-bit processor unique features in the top half of the word;
178 * on 32-bit, make the names available but defined to be 0.
179 */
Kumar Gala10b35d92005-09-23 14:08:58 -0500180#ifdef __powerpc64__
Paul Mackerras3965f8c2006-06-28 13:50:39 +1000181#define LONG_ASM_CONST(x) ASM_CONST(x)
Kumar Gala10b35d92005-09-23 14:08:58 -0500182#else
Paul Mackerras3965f8c2006-06-28 13:50:39 +1000183#define LONG_ASM_CONST(x) 0
Kumar Gala10b35d92005-09-23 14:08:58 -0500184#endif
185
Michael Neuling1580b3b2012-12-20 14:06:40 +0000186#define CPU_FTR_HVMODE LONG_ASM_CONST(0x0000000100000000)
187#define CPU_FTR_ARCH_201 LONG_ASM_CONST(0x0000000200000000)
188#define CPU_FTR_ARCH_206 LONG_ASM_CONST(0x0000000400000000)
Michael Ellerman1de2bd42013-04-30 20:17:02 +0000189#define CPU_FTR_ARCH_207S LONG_ASM_CONST(0x0000000800000000)
Michael Neulingc3ab3002016-02-19 11:16:24 +1100190#define CPU_FTR_ARCH_300 LONG_ASM_CONST(0x0000001000000000)
Michael Neuling1580b3b2012-12-20 14:06:40 +0000191#define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000002000000000)
192#define CPU_FTR_CTRL LONG_ASM_CONST(0x0000004000000000)
193#define CPU_FTR_SMT LONG_ASM_CONST(0x0000008000000000)
194#define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000010000000000)
195#define CPU_FTR_PURR LONG_ASM_CONST(0x0000020000000000)
196#define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000040000000000)
197#define CPU_FTR_SPURR LONG_ASM_CONST(0x0000080000000000)
198#define CPU_FTR_DSCR LONG_ASM_CONST(0x0000100000000000)
199#define CPU_FTR_VSX LONG_ASM_CONST(0x0000200000000000)
200#define CPU_FTR_SAO LONG_ASM_CONST(0x0000400000000000)
201#define CPU_FTR_CP_USE_DCBTZ LONG_ASM_CONST(0x0000800000000000)
202#define CPU_FTR_UNALIGNED_LD_STD LONG_ASM_CONST(0x0001000000000000)
203#define CPU_FTR_ASYM_SMT LONG_ASM_CONST(0x0002000000000000)
204#define CPU_FTR_STCX_CHECKS_ADDRESS LONG_ASM_CONST(0x0004000000000000)
205#define CPU_FTR_POPCNTB LONG_ASM_CONST(0x0008000000000000)
206#define CPU_FTR_POPCNTD LONG_ASM_CONST(0x0010000000000000)
207#define CPU_FTR_ICSWX LONG_ASM_CONST(0x0020000000000000)
208#define CPU_FTR_VMX_COPY LONG_ASM_CONST(0x0040000000000000)
209#define CPU_FTR_TM LONG_ASM_CONST(0x0080000000000000)
Michael Ellerman1de2bd42013-04-30 20:17:02 +0000210#define CPU_FTR_CFAR LONG_ASM_CONST(0x0100000000000000)
Michael Neuling1580b3b2012-12-20 14:06:40 +0000211#define CPU_FTR_HAS_PPR LONG_ASM_CONST(0x0200000000000000)
Michael Neuling79879c12012-12-20 14:06:42 +0000212#define CPU_FTR_DAWR LONG_ASM_CONST(0x0400000000000000)
Michael Neuling82a9f162013-05-16 20:27:31 +0000213#define CPU_FTR_DABRX LONG_ASM_CONST(0x0800000000000000)
Michael Ellerman68f2f0d2014-03-14 16:00:28 +1100214#define CPU_FTR_PMAO_BUG LONG_ASM_CONST(0x1000000000000000)
Michael Neulingce5732a2016-02-19 11:16:22 +1100215#define CPU_FTR_SUBCORE LONG_ASM_CONST(0x2000000000000000)
Aneesh Kumar K.V7dccfbc2016-08-24 15:03:36 +0530216#define CPU_FTR_POWER9_DD1 LONG_ASM_CONST(0x4000000000000000)
Paul Mackerras3965f8c2006-06-28 13:50:39 +1000217
Kumar Gala10b35d92005-09-23 14:08:58 -0500218#ifndef __ASSEMBLY__
219
Matt Evans44ae3ab2011-04-06 19:48:50 +0000220#define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)
221
Michael Ellerman13b3d132014-07-10 12:29:20 +1000222#define MMU_FTR_PPCAS_ARCH_V2 (MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
Kumar Gala10b35d92005-09-23 14:08:58 -0500223
224/* We only set the altivec features if the kernel was compiled with altivec
225 * support
226 */
227#ifdef CONFIG_ALTIVEC
228#define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
229#define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
230#else
231#define CPU_FTR_ALTIVEC_COMP 0
232#define PPC_FEATURE_HAS_ALTIVEC_COMP 0
233#endif
234
Michael Neulingb962ce92008-06-25 14:07:18 +1000235/* We only set the VSX features if the kernel was compiled with VSX
236 * support
237 */
238#ifdef CONFIG_VSX
239#define CPU_FTR_VSX_COMP CPU_FTR_VSX
240#define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
241#else
242#define CPU_FTR_VSX_COMP 0
243#define PPC_FEATURE_HAS_VSX_COMP 0
244#endif
245
Kumar Gala5e14d212007-09-13 01:44:20 -0500246/* We only set the spe features if the kernel was compiled with spe
247 * support
248 */
249#ifdef CONFIG_SPE
250#define CPU_FTR_SPE_COMP CPU_FTR_SPE
251#define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
252#define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
253#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
254#else
255#define CPU_FTR_SPE_COMP 0
256#define PPC_FEATURE_HAS_SPE_COMP 0
257#define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
258#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
259#endif
260
Michael Neuling6a6d5412013-02-13 16:21:29 +0000261/* We only set the TM feature if the kernel was compiled with TM supprt */
262#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Sam bobroffb4b56f92015-06-12 11:06:32 +1000263#define CPU_FTR_TM_COMP CPU_FTR_TM
264#define PPC_FEATURE2_HTM_COMP PPC_FEATURE2_HTM
265#define PPC_FEATURE2_HTM_NOSC_COMP PPC_FEATURE2_HTM_NOSC
Michael Neuling6a6d5412013-02-13 16:21:29 +0000266#else
Sam bobroffb4b56f92015-06-12 11:06:32 +1000267#define CPU_FTR_TM_COMP 0
268#define PPC_FEATURE2_HTM_COMP 0
269#define PPC_FEATURE2_HTM_NOSC_COMP 0
Michael Neuling6a6d5412013-02-13 16:21:29 +0000270#endif
271
Scott Wood11af1192007-09-14 15:32:14 -0500272/* We need to mark all pages as being coherent if we're SMP or we have a
273 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
274 * require it for PCI "streaming/prefetch" to work properly.
Piotr Ziecikc9310922009-03-17 09:17:50 -0600275 * This is also required by 52xx family.
Kumar Gala10b35d92005-09-23 14:08:58 -0500276 */
Kumar Gala1775dbb2006-02-22 09:46:02 -0600277#if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
Piotr Ziecikc9310922009-03-17 09:17:50 -0600278 || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
279 || defined(CONFIG_PPC_MPC52xx)
Kumar Gala10b35d92005-09-23 14:08:58 -0500280#define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
281#else
282#define CPU_FTR_COMMON 0
283#endif
284
285/* The powersave features NAP & DOZE seems to confuse BDI when
286 debugging. So if a BDI is used, disable theses
287 */
288#ifndef CONFIG_BDI_SWITCH
289#define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
290#define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
291#else
292#define CPU_FTR_MAYBE_CAN_DOZE 0
293#define CPU_FTR_MAYBE_CAN_NAP 0
294#endif
295
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000296#define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | \
David Gibson4508dc22007-06-13 14:52:57 +1000297 CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
298#define CPU_FTRS_603 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100299 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000300 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000301#define CPU_FTRS_604 (CPU_FTR_COMMON | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000302 CPU_FTR_USE_TB | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000303#define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100304 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000305 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000306#define CPU_FTRS_740 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100307 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000308 CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000309 CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000310#define CPU_FTRS_750 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100311 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000312 CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000313 CPU_FTR_PPC_LE)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000314#define CPU_FTRS_750CL (CPU_FTRS_750)
Josh Boyerb6f41cc2007-07-03 02:06:53 +1000315#define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
316#define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000317#define CPU_FTRS_750FX (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
Josh Boyerb6f41cc2007-07-03 02:06:53 +1000318#define CPU_FTRS_750GX (CPU_FTRS_750FX)
David Gibson4508dc22007-06-13 14:52:57 +1000319#define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100320 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000321 CPU_FTR_ALTIVEC_COMP | \
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000322 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000323#define CPU_FTRS_7400 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100324 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000325 CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000326 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000327#define CPU_FTRS_7450_20 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100328 CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000329 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100330 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000331#define CPU_FTRS_7450_21 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100332 CPU_FTR_USE_TB | \
333 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000334 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100335 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100336 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000337#define CPU_FTRS_7450_23 (CPU_FTR_COMMON | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100338 CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100339 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000340 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000341 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000342#define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100343 CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100344 CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000345 CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000346#define CPU_FTRS_7455_20 (CPU_FTR_COMMON | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100347 CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100348 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000349 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100350 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000351 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
David Gibson4508dc22007-06-13 14:52:57 +1000352#define CPU_FTRS_7455 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100353 CPU_FTR_USE_TB | \
354 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000355 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100356 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000357#define CPU_FTRS_7447_10 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100358 CPU_FTR_USE_TB | \
359 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000360 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100361 CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
362 CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000363#define CPU_FTRS_7447 (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100364 CPU_FTR_USE_TB | \
365 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000366 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100367 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000368#define CPU_FTRS_7447A (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100369 CPU_FTR_USE_TB | \
370 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000371 CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100372 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000373#define CPU_FTRS_7448 (CPU_FTR_COMMON | \
James.Yang3d372542007-05-02 16:34:43 -0500374 CPU_FTR_USE_TB | \
375 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000376 CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
Becky Bruceb64f87c2007-11-10 09:17:49 +1100377 CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
David Gibson4508dc22007-06-13 14:52:57 +1000378#define CPU_FTRS_82XX (CPU_FTR_COMMON | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100379 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
Scott Wood11af1192007-09-14 15:32:14 -0500380#define CPU_FTRS_G2_LE (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000381 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP)
David Gibson4508dc22007-06-13 14:52:57 +1000382#define CPU_FTRS_E300 (CPU_FTR_MAYBE_CAN_DOZE | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000383 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100384 CPU_FTR_COMMON)
David Gibson4508dc22007-06-13 14:52:57 +1000385#define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000386 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
Kim Phillipsaa42c692006-12-08 02:43:30 -0600387 CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000388#define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON | CPU_FTR_USE_TB)
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200389#define CPU_FTRS_8XX (CPU_FTR_USE_TB | CPU_FTR_NOEXECUTE)
Benjamin Herrenschmidt8309ce722008-12-12 17:33:25 +1100390#define CPU_FTRS_40X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
391#define CPU_FTRS_44X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
Benjamin Herrenschmidt6d2170b2008-12-18 19:13:22 +0000392#define CPU_FTRS_440x6 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
393 CPU_FTR_INDEXED_DCR)
Dave Kleikampe7f75ad2010-03-05 10:43:12 +0000394#define CPU_FTRS_47X (CPU_FTRS_440x6)
Kumar Gala5e14d212007-09-13 01:44:20 -0500395#define CPU_FTRS_E200 (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
396 CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
Scott Wood52b066f2011-12-20 15:34:12 +0000397 CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \
398 CPU_FTR_DEBUG_LVL_EXC)
Kumar Galafc4033b2008-06-18 16:26:52 -0500399#define CPU_FTRS_E500 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
Benjamin Herrenschmidt8309ce722008-12-12 17:33:25 +1100400 CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
401 CPU_FTR_NOEXECUTE)
Kumar Galafc4033b2008-06-18 16:26:52 -0500402#define CPU_FTRS_E500_2 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000403 CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
Benjamin Herrenschmidt8309ce722008-12-12 17:33:25 +1100404 CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
Scott Woodd51ad912010-05-27 17:35:12 -0500405#define CPU_FTRS_E500MC (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
Kumar Gala620165f2009-02-12 13:54:53 +0000406 CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
Scott Wood73196cd32011-12-20 15:34:47 +0000407 CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
Scott Woodd52459c2013-07-23 20:21:11 -0500408/*
409 * e5500/e6500 erratum A-006958 is a timebase bug that can use the
410 * same workaround as CPU_FTR_CELL_TB_BUG.
411 */
Kumar Gala11ed0db2011-04-06 00:11:06 -0500412#define CPU_FTRS_E5500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
413 CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
Kumar Galad36b4c42011-04-06 00:18:48 -0500414 CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
Scott Woodd52459c2013-07-23 20:21:11 -0500415 CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
Kumar Gala10241842011-11-06 11:51:07 -0600416#define CPU_FTRS_E6500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
417 CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
418 CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
Scott Woodd52459c2013-07-23 20:21:11 -0500419 CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
Andy Fleminge16c8762011-12-08 01:20:27 -0600420 CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
Stephen Rothwell7c929432006-03-23 17:36:59 +1100421#define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
Michael Ellerman0b8e2e12006-11-23 00:46:46 +0100422
423/* 64-bit CPUs */
Kumar Gala2d1b2022008-07-02 01:16:40 +1000424#define CPU_FTRS_POWER4 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000425 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
Anton Blanchardf89451f2010-08-11 01:40:27 +0000426 CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \
427 CPU_FTR_STCX_CHECKS_ADDRESS)
Kumar Gala2d1b2022008-07-02 01:16:40 +1000428#define CPU_FTRS_PPC970 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Paul Mackerras969391c2011-06-29 00:26:11 +0000429 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_201 | \
Mark Nelson2a929432008-08-22 14:36:19 +1000430 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
Paul Mackerras969391c2011-06-29 00:26:11 +0000431 CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
Michael Neuling82a9f162013-05-16 20:27:31 +0000432 CPU_FTR_HVMODE | CPU_FTR_DABRX)
Kumar Gala2d1b2022008-07-02 01:16:40 +1000433#define CPU_FTRS_POWER5 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000434 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100435 CPU_FTR_MMCRA | CPU_FTR_SMT | \
Matt Evans44ae3ab2011-04-06 19:48:50 +0000436 CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
Michael Neuling82a9f162013-05-16 20:27:31 +0000437 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
Kumar Gala2d1b2022008-07-02 01:16:40 +1000438#define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000439 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
Anton Blanchard03054d52006-04-29 09:51:06 +1000440 CPU_FTR_MMCRA | CPU_FTR_SMT | \
Matt Evans44ae3ab2011-04-06 19:48:50 +0000441 CPU_FTR_COHERENT_ICACHE | \
Anton Blanchard4c1985572006-12-08 17:46:58 +1100442 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
Anton Blanchardf89451f2010-08-11 01:40:27 +0000443 CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
Michael Neuling82a9f162013-05-16 20:27:31 +0000444 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
445 CPU_FTR_DABRX)
Kumar Gala2d1b2022008-07-02 01:16:40 +1000446#define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Paul Mackerras969391c2011-06-29 00:26:11 +0000447 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
Michael Neulinge952e6c2008-06-18 10:47:26 +1000448 CPU_FTR_MMCRA | CPU_FTR_SMT | \
Matt Evans44ae3ab2011-04-06 19:48:50 +0000449 CPU_FTR_COHERENT_ICACHE | \
Michael Neulinge952e6c2008-06-18 10:47:26 +1000450 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
Anton Blanchardf89451f2010-08-11 01:40:27 +0000451 CPU_FTR_DSCR | CPU_FTR_SAO | CPU_FTR_ASYM_SMT | \
Tseng-Hui (Frank) Lin851d2e22011-05-02 20:43:04 +0000452 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
Haren Mynenid26138682012-12-06 21:47:42 +0000453 CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | \
Michael Neuling82a9f162013-05-16 20:27:31 +0000454 CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX)
Michael Neuling71e18492012-10-30 19:34:15 +0000455#define CPU_FTRS_POWER8 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
456 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
457 CPU_FTR_MMCRA | CPU_FTR_SMT | \
458 CPU_FTR_COHERENT_ICACHE | \
459 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
460 CPU_FTR_DSCR | CPU_FTR_SAO | \
461 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
Ian Munsiee5e84f02012-11-14 18:49:50 +0000462 CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
Michael Ellerman1de2bd42013-04-30 20:17:02 +0000463 CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
Michael Neulingce5732a2016-02-19 11:16:22 +1100464 CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_SUBCORE)
Michael Ellerman68f2f0d2014-03-14 16:00:28 +1100465#define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
Joel Stanleybd6ba352014-07-18 11:41:37 +0930466#define CPU_FTRS_POWER8_DD1 (CPU_FTRS_POWER8 & ~CPU_FTR_DBELL)
Michael Neulingc3ab3002016-02-19 11:16:24 +1100467#define CPU_FTRS_POWER9 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
468 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
469 CPU_FTR_MMCRA | CPU_FTR_SMT | \
470 CPU_FTR_COHERENT_ICACHE | \
471 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
472 CPU_FTR_DSCR | CPU_FTR_SAO | \
473 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
Nicholas Piggin2384d2d2017-04-19 12:27:37 +1000474 CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
Michael Neulingc3ab3002016-02-19 11:16:24 +1100475 CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
476 CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_ARCH_300)
Nicholas Pigginca80d5d2017-04-19 12:27:38 +1000477#define CPU_FTRS_POWER9_DD1 ((CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD1) & \
478 (~CPU_FTR_SAO))
Kumar Gala2d1b2022008-07-02 01:16:40 +1000479#define CPU_FTRS_CELL (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000480 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
Stephen Rothwell7c929432006-03-23 17:36:59 +1100481 CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
Matt Evans44ae3ab2011-04-06 19:48:50 +0000482 CPU_FTR_PAUSE_ZERO | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
Michael Neuling82a9f162013-05-16 20:27:31 +0000483 CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
Kumar Gala2d1b2022008-07-02 01:16:40 +1000484#define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
Matt Evans44ae3ab2011-04-06 19:48:50 +0000485 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
Michael Neuling82a9f162013-05-16 20:27:31 +0000486 CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000487#define CPU_FTRS_COMPATIBLE (CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2)
Kumar Gala10b35d92005-09-23 14:08:58 -0500488
Anton Blanchard2406f602005-12-13 07:45:33 +1100489#ifdef __powerpc64__
Kumar Gala11ed0db2011-04-06 00:11:06 -0500490#ifdef CONFIG_PPC_BOOK3E
Michael Ellerman90029642014-08-06 18:26:28 +1000491#define CPU_FTRS_POSSIBLE (CPU_FTRS_E6500 | CPU_FTRS_E5500)
Kumar Gala11ed0db2011-04-06 00:11:06 -0500492#else
Stephen Rothwell7c929432006-03-23 17:36:59 +1100493#define CPU_FTRS_POSSIBLE \
Michael Ellerman468a3302014-07-10 12:29:18 +1000494 (CPU_FTRS_POWER4 | CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
495 CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
Michael Ellerman3609e092014-08-06 15:42:17 +1000496 CPU_FTRS_POWER8 | CPU_FTRS_POWER8_DD1 | CPU_FTRS_CELL | \
Aneesh Kumar K.V7dccfbc2016-08-24 15:03:36 +0530497 CPU_FTRS_PA6T | CPU_FTR_VSX | CPU_FTRS_POWER9 | CPU_FTRS_POWER9_DD1)
Kumar Gala11ed0db2011-04-06 00:11:06 -0500498#endif
Anton Blanchard2406f602005-12-13 07:45:33 +1100499#else
Stephen Rothwell7c929432006-03-23 17:36:59 +1100500enum {
501 CPU_FTRS_POSSIBLE =
Michael Ellerman1e07a0a2014-07-10 12:29:26 +1000502#ifdef CONFIG_PPC_BOOK3S_32
Kumar Gala10b35d92005-09-23 14:08:58 -0500503 CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
504 CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
505 CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
506 CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
507 CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
508 CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
509 CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
Kim Phillipsaa42c692006-12-08 02:43:30 -0600510 CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
511 CPU_FTRS_CLASSIC32 |
Kumar Gala10b35d92005-09-23 14:08:58 -0500512#else
513 CPU_FTRS_GENERIC_32 |
514#endif
Kumar Gala10b35d92005-09-23 14:08:58 -0500515#ifdef CONFIG_8xx
516 CPU_FTRS_8XX |
517#endif
518#ifdef CONFIG_40x
519 CPU_FTRS_40X |
520#endif
521#ifdef CONFIG_44x
Benjamin Herrenschmidt6d2170b2008-12-18 19:13:22 +0000522 CPU_FTRS_44X | CPU_FTRS_440x6 |
Kumar Gala10b35d92005-09-23 14:08:58 -0500523#endif
Dave Kleikampe7f75ad2010-03-05 10:43:12 +0000524#ifdef CONFIG_PPC_47x
Dave Kleikampc48d0db2011-01-26 06:17:58 +0000525 CPU_FTRS_47X | CPU_FTR_476_DD2 |
Dave Kleikampe7f75ad2010-03-05 10:43:12 +0000526#endif
Kumar Gala10b35d92005-09-23 14:08:58 -0500527#ifdef CONFIG_E200
528 CPU_FTRS_E200 |
529#endif
530#ifdef CONFIG_E500
Scott Wood06aae862011-12-20 15:34:14 +0000531 CPU_FTRS_E500 | CPU_FTRS_E500_2 |
532#endif
533#ifdef CONFIG_PPC_E500MC
534 CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
Kumar Gala10b35d92005-09-23 14:08:58 -0500535#endif
Kumar Gala10b35d92005-09-23 14:08:58 -0500536 0,
Stephen Rothwell7c929432006-03-23 17:36:59 +1100537};
538#endif /* __powerpc64__ */
Kumar Gala10b35d92005-09-23 14:08:58 -0500539
Anton Blanchard2406f602005-12-13 07:45:33 +1100540#ifdef __powerpc64__
Kumar Gala11ed0db2011-04-06 00:11:06 -0500541#ifdef CONFIG_PPC_BOOK3E
Michael Ellerman90029642014-08-06 18:26:28 +1000542#define CPU_FTRS_ALWAYS (CPU_FTRS_E6500 & CPU_FTRS_E5500)
Kumar Gala11ed0db2011-04-06 00:11:06 -0500543#else
Stephen Rothwell7c929432006-03-23 17:36:59 +1100544#define CPU_FTRS_ALWAYS \
Michael Ellerman468a3302014-07-10 12:29:18 +1000545 (CPU_FTRS_POWER4 & CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
546 CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
Michael Ellerman3609e092014-08-06 15:42:17 +1000547 CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
Michael Neulingc3ab3002016-02-19 11:16:24 +1100548 CPU_FTRS_POWER8_DD1 & ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & \
549 CPU_FTRS_POWER9)
Kumar Gala11ed0db2011-04-06 00:11:06 -0500550#endif
Anton Blanchard2406f602005-12-13 07:45:33 +1100551#else
Stephen Rothwell7c929432006-03-23 17:36:59 +1100552enum {
553 CPU_FTRS_ALWAYS =
Michael Ellerman1e07a0a2014-07-10 12:29:26 +1000554#ifdef CONFIG_PPC_BOOK3S_32
Kumar Gala10b35d92005-09-23 14:08:58 -0500555 CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
556 CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
557 CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
558 CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
559 CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
560 CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
561 CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
Kim Phillipsaa42c692006-12-08 02:43:30 -0600562 CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
563 CPU_FTRS_CLASSIC32 &
Kumar Gala10b35d92005-09-23 14:08:58 -0500564#else
565 CPU_FTRS_GENERIC_32 &
566#endif
Kumar Gala10b35d92005-09-23 14:08:58 -0500567#ifdef CONFIG_8xx
568 CPU_FTRS_8XX &
569#endif
570#ifdef CONFIG_40x
571 CPU_FTRS_40X &
572#endif
573#ifdef CONFIG_44x
Benjamin Herrenschmidt6d2170b2008-12-18 19:13:22 +0000574 CPU_FTRS_44X & CPU_FTRS_440x6 &
Kumar Gala10b35d92005-09-23 14:08:58 -0500575#endif
576#ifdef CONFIG_E200
577 CPU_FTRS_E200 &
578#endif
579#ifdef CONFIG_E500
Scott Wood06aae862011-12-20 15:34:14 +0000580 CPU_FTRS_E500 & CPU_FTRS_E500_2 &
581#endif
582#ifdef CONFIG_PPC_E500MC
583 CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
Kumar Gala10b35d92005-09-23 14:08:58 -0500584#endif
Scott Wood73196cd32011-12-20 15:34:47 +0000585 ~CPU_FTR_EMB_HV & /* can be removed at runtime */
Kumar Gala10b35d92005-09-23 14:08:58 -0500586 CPU_FTRS_POSSIBLE,
587};
Stephen Rothwell7c929432006-03-23 17:36:59 +1100588#endif /* __powerpc64__ */
Kumar Gala10b35d92005-09-23 14:08:58 -0500589
K.Prasad5aae8a52010-06-15 11:35:19 +0530590#define HBP_NUM 1
K.Prasad5aae8a52010-06-15 11:35:19 +0530591
Kumar Gala10b35d92005-09-23 14:08:58 -0500592#endif /* !__ASSEMBLY__ */
593
Kumar Gala10b35d92005-09-23 14:08:58 -0500594#endif /* __ASM_POWERPC_CPUTABLE_H */