Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | #include "drmP.h" |
| 32 | #include "drm.h" |
| 33 | #include "i915_drm.h" |
| 34 | #include "i915_drv.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 38 | #include <linux/module.h> |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 39 | #include "drm_crtc_helper.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 40 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 41 | static int i915_modeset __read_mostly = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | module_param_named(modeset, i915_modeset, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 43 | MODULE_PARM_DESC(modeset, |
| 44 | "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, " |
| 45 | "1=on, -1=force vga console preference [default])"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 46 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 47 | unsigned int i915_fbpercrtc __always_unused = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 48 | module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 50 | int i915_panel_ignore_lid __read_mostly = 0; |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 51 | module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 52 | MODULE_PARM_DESC(panel_ignore_lid, |
| 53 | "Override lid status (0=autodetect [default], 1=lid open, " |
| 54 | "-1=lid closed)"); |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 55 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 56 | unsigned int i915_powersave __read_mostly = 1; |
Chris Wilson | 0aa9927 | 2010-11-02 09:20:50 +0000 | [diff] [blame] | 57 | module_param_named(powersave, i915_powersave, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 58 | MODULE_PARM_DESC(powersave, |
| 59 | "Enable powersavings, fbc, downclocking, etc. (default: true)"); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 60 | |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 61 | int i915_semaphores __read_mostly = -1; |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 62 | module_param_named(semaphores, i915_semaphores, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 63 | MODULE_PARM_DESC(semaphores, |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 64 | "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))"); |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 65 | |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 66 | int i915_enable_rc6 __read_mostly = -1; |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 67 | module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 68 | MODULE_PARM_DESC(i915_enable_rc6, |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 69 | "Enable power-saving render C-state 6. " |
| 70 | "Different stages can be selected via bitmask values " |
| 71 | "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). " |
| 72 | "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. " |
| 73 | "default: -1 (use per-chip default)"); |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 74 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 75 | int i915_enable_fbc __read_mostly = -1; |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 76 | module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 77 | MODULE_PARM_DESC(i915_enable_fbc, |
| 78 | "Enable frame buffer compression for power savings " |
Keith Packard | cd0de03 | 2011-09-19 21:34:19 -0700 | [diff] [blame] | 79 | "(default: -1 (use per-chip default))"); |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 80 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 81 | unsigned int i915_lvds_downclock __read_mostly = 0; |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 82 | module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 83 | MODULE_PARM_DESC(lvds_downclock, |
| 84 | "Use panel (LVDS/eDP) downclocking for power savings " |
| 85 | "(default: false)"); |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 86 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 87 | int i915_panel_use_ssc __read_mostly = -1; |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 88 | module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 89 | MODULE_PARM_DESC(lvds_use_ssc, |
| 90 | "Use Spread Spectrum Clock with panels [LVDS/eDP] " |
Keith Packard | 72bbe58 | 2011-09-26 16:09:45 -0700 | [diff] [blame] | 91 | "(default: auto from VBT)"); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 92 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 93 | int i915_vbt_sdvo_panel_type __read_mostly = -1; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 94 | module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 95 | MODULE_PARM_DESC(vbt_sdvo_panel_type, |
| 96 | "Override selection of SDVO panel mode in the VBT " |
| 97 | "(default: auto)"); |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 98 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 99 | static bool i915_try_reset __read_mostly = true; |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 100 | module_param_named(reset, i915_try_reset, bool, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 101 | MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)"); |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 102 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 103 | bool i915_enable_hangcheck __read_mostly = true; |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 104 | module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 105 | MODULE_PARM_DESC(enable_hangcheck, |
| 106 | "Periodically check GPU activity for detecting hangs. " |
| 107 | "WARNING: Disabling this can cause system wide hangs. " |
| 108 | "(default: true)"); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 109 | |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 110 | int i915_enable_ppgtt __read_mostly = -1; |
| 111 | module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 112 | MODULE_PARM_DESC(i915_enable_ppgtt, |
| 113 | "Enable PPGTT (default: true)"); |
| 114 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 115 | static struct drm_driver driver; |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 116 | extern int intel_agp_enabled; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 117 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 118 | #define INTEL_VGA_DEVICE(id, info) { \ |
Daniel Vetter | 80a2901 | 2011-10-11 10:59:05 +0200 | [diff] [blame] | 119 | .class = PCI_BASE_CLASS_DISPLAY << 16, \ |
Chris Wilson | 934f992c | 2011-01-20 13:09:12 +0000 | [diff] [blame] | 120 | .class_mask = 0xff0000, \ |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 121 | .vendor = 0x8086, \ |
| 122 | .device = id, \ |
| 123 | .subvendor = PCI_ANY_ID, \ |
| 124 | .subdevice = PCI_ANY_ID, \ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 125 | .driver_data = (unsigned long) info } |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 126 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 127 | static const struct intel_device_info intel_i830_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 128 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 129 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 130 | }; |
| 131 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 132 | static const struct intel_device_info intel_845g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 133 | .gen = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 134 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 135 | }; |
| 136 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 137 | static const struct intel_device_info intel_i85x_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 138 | .gen = 2, .is_i85x = 1, .is_mobile = 1, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 139 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 140 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 141 | }; |
| 142 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 143 | static const struct intel_device_info intel_i865g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 144 | .gen = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 145 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 146 | }; |
| 147 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 148 | static const struct intel_device_info intel_i915g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 149 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 150 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 151 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 152 | static const struct intel_device_info intel_i915gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 153 | .gen = 3, .is_mobile = 1, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 154 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 155 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 156 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 157 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 158 | static const struct intel_device_info intel_i945g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 159 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 160 | .has_overlay = 1, .overlay_needs_physical = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 161 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 162 | static const struct intel_device_info intel_i945gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 163 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 164 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 165 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 166 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 167 | }; |
| 168 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 169 | static const struct intel_device_info intel_i965g_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 170 | .gen = 4, .is_broadwater = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 171 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 172 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 173 | }; |
| 174 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 175 | static const struct intel_device_info intel_i965gm_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 176 | .gen = 4, .is_crestline = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 177 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 178 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 179 | .supports_tv = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 180 | }; |
| 181 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 182 | static const struct intel_device_info intel_g33_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 183 | .gen = 3, .is_g33 = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 184 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 185 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 186 | }; |
| 187 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 188 | static const struct intel_device_info intel_g45_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 189 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 190 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 191 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 192 | }; |
| 193 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 194 | static const struct intel_device_info intel_gm45_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 195 | .gen = 4, .is_g4x = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 196 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 197 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 198 | .supports_tv = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 199 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 200 | }; |
| 201 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 202 | static const struct intel_device_info intel_pineview_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 203 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 204 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 205 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 206 | }; |
| 207 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 208 | static const struct intel_device_info intel_ironlake_d_info = { |
Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 209 | .gen = 5, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 210 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 211 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 212 | }; |
| 213 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 214 | static const struct intel_device_info intel_ironlake_m_info = { |
Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 215 | .gen = 5, .is_mobile = 1, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 216 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 217 | .has_fbc = 1, |
Xiang, Haihao | 92f49d9 | 2010-09-16 10:43:10 +0800 | [diff] [blame] | 218 | .has_bsd_ring = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 219 | }; |
| 220 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 221 | static const struct intel_device_info intel_sandybridge_d_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 222 | .gen = 6, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 223 | .need_gfx_hws = 1, .has_hotplug = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 224 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 225 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 226 | .has_llc = 1, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 227 | }; |
| 228 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 229 | static const struct intel_device_info intel_sandybridge_m_info = { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 230 | .gen = 6, .is_mobile = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 231 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 232 | .has_fbc = 1, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 233 | .has_bsd_ring = 1, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 234 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 235 | .has_llc = 1, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 236 | }; |
| 237 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 238 | static const struct intel_device_info intel_ivybridge_d_info = { |
| 239 | .is_ivybridge = 1, .gen = 7, |
| 240 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 241 | .has_bsd_ring = 1, |
| 242 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 243 | .has_llc = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 244 | }; |
| 245 | |
| 246 | static const struct intel_device_info intel_ivybridge_m_info = { |
| 247 | .is_ivybridge = 1, .gen = 7, .is_mobile = 1, |
| 248 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 249 | .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */ |
| 250 | .has_bsd_ring = 1, |
| 251 | .has_blt_ring = 1, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 252 | .has_llc = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 253 | }; |
| 254 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 255 | static const struct pci_device_id pciidlist[] = { /* aka */ |
| 256 | INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */ |
| 257 | INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */ |
| 258 | INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */ |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 259 | INTEL_VGA_DEVICE(0x358e, &intel_i85x_info), |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 260 | INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */ |
| 261 | INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */ |
| 262 | INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */ |
| 263 | INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */ |
| 264 | INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */ |
| 265 | INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */ |
| 266 | INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */ |
| 267 | INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */ |
| 268 | INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */ |
| 269 | INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */ |
| 270 | INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */ |
| 271 | INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */ |
| 272 | INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */ |
| 273 | INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */ |
| 274 | INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */ |
| 275 | INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */ |
| 276 | INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */ |
| 277 | INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */ |
| 278 | INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */ |
| 279 | INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */ |
| 280 | INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */ |
| 281 | INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */ |
Chris Wilson | 41a5142 | 2010-09-17 08:22:30 +0100 | [diff] [blame] | 282 | INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */ |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 283 | INTEL_VGA_DEVICE(0xa001, &intel_pineview_info), |
| 284 | INTEL_VGA_DEVICE(0xa011, &intel_pineview_info), |
| 285 | INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info), |
| 286 | INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info), |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 287 | INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 288 | INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info), |
| 289 | INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info), |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 290 | INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 291 | INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info), |
Zhenyu Wang | 4fefe43 | 2010-08-19 09:46:16 +0800 | [diff] [blame] | 292 | INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info), |
Zhenyu Wang | 8554048 | 2010-09-07 13:45:32 +0800 | [diff] [blame] | 293 | INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info), |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 294 | INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */ |
| 295 | INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */ |
| 296 | INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */ |
| 297 | INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */ |
| 298 | INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */ |
Eugeni Dodonov | cc22a93 | 2012-03-29 20:55:48 -0300 | [diff] [blame] | 299 | INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */ |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 300 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | }; |
| 302 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 303 | #if defined(CONFIG_DRM_I915_KMS) |
| 304 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 305 | #endif |
| 306 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 307 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 308 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 309 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 310 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 311 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 312 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 313 | { |
| 314 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 315 | struct pci_dev *pch; |
| 316 | |
| 317 | /* |
| 318 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 319 | * make graphics device passthrough work easy for VMM, that only |
| 320 | * need to expose ISA bridge to let driver know the real hardware |
| 321 | * underneath. This is a requirement from virtualization team. |
| 322 | */ |
| 323 | pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL); |
| 324 | if (pch) { |
| 325 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
| 326 | int id; |
| 327 | id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
| 328 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 329 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 330 | dev_priv->pch_type = PCH_IBX; |
| 331 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
| 332 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 333 | dev_priv->pch_type = PCH_CPT; |
| 334 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 335 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 336 | /* PantherPoint is CPT compatible */ |
| 337 | dev_priv->pch_type = PCH_CPT; |
| 338 | DRM_DEBUG_KMS("Found PatherPoint PCH\n"); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 339 | } |
| 340 | } |
| 341 | pci_dev_put(pch); |
| 342 | } |
| 343 | } |
| 344 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 345 | void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv) |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 346 | { |
| 347 | int count; |
| 348 | |
| 349 | count = 0; |
| 350 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1)) |
| 351 | udelay(10); |
| 352 | |
| 353 | I915_WRITE_NOTRACE(FORCEWAKE, 1); |
| 354 | POSTING_READ(FORCEWAKE); |
| 355 | |
| 356 | count = 0; |
| 357 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0) |
| 358 | udelay(10); |
| 359 | } |
| 360 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 361 | void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv) |
| 362 | { |
| 363 | int count; |
| 364 | |
| 365 | count = 0; |
| 366 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1)) |
| 367 | udelay(10); |
| 368 | |
| 369 | I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1); |
| 370 | POSTING_READ(FORCEWAKE_MT); |
| 371 | |
| 372 | count = 0; |
| 373 | while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0) |
| 374 | udelay(10); |
| 375 | } |
| 376 | |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 377 | /* |
| 378 | * Generally this is called implicitly by the register read function. However, |
| 379 | * if some sequence requires the GT to not power down then this function should |
| 380 | * be called at the beginning of the sequence followed by a call to |
| 381 | * gen6_gt_force_wake_put() at the end of the sequence. |
| 382 | */ |
| 383 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv) |
| 384 | { |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 385 | unsigned long irqflags; |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 386 | |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 387 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
| 388 | if (dev_priv->forcewake_count++ == 0) |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 389 | dev_priv->display.force_wake_get(dev_priv); |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 390 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 391 | } |
| 392 | |
Ben Widawsky | ee64cbd | 2012-02-09 10:15:19 +0100 | [diff] [blame] | 393 | static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv) |
| 394 | { |
| 395 | u32 gtfifodbg; |
| 396 | gtfifodbg = I915_READ_NOTRACE(GTFIFODBG); |
| 397 | if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK, |
| 398 | "MMIO read or write has been dropped %x\n", gtfifodbg)) |
| 399 | I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK); |
| 400 | } |
| 401 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 402 | void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv) |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 403 | { |
| 404 | I915_WRITE_NOTRACE(FORCEWAKE, 0); |
Ben Widawsky | ee64cbd | 2012-02-09 10:15:19 +0100 | [diff] [blame] | 405 | /* The below doubles as a POSTING_READ */ |
| 406 | gen6_gt_check_fifodbg(dev_priv); |
Chris Wilson | eb43f4a | 2010-12-08 17:32:24 +0000 | [diff] [blame] | 407 | } |
| 408 | |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 409 | void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv) |
| 410 | { |
| 411 | I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0); |
Ben Widawsky | ee64cbd | 2012-02-09 10:15:19 +0100 | [diff] [blame] | 412 | /* The below doubles as a POSTING_READ */ |
| 413 | gen6_gt_check_fifodbg(dev_priv); |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 414 | } |
| 415 | |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 416 | /* |
| 417 | * see gen6_gt_force_wake_get() |
| 418 | */ |
| 419 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv) |
| 420 | { |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 421 | unsigned long irqflags; |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 422 | |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 423 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
| 424 | if (--dev_priv->forcewake_count == 0) |
Keith Packard | 8d715f0 | 2011-11-18 20:39:01 -0800 | [diff] [blame] | 425 | dev_priv->display.force_wake_put(dev_priv); |
Daniel Vetter | 9f1f46a | 2011-12-14 13:57:03 +0100 | [diff] [blame] | 426 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 427 | } |
| 428 | |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 429 | int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv) |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 430 | { |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 431 | int ret = 0; |
| 432 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 433 | if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) { |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 434 | int loop = 500; |
| 435 | u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 436 | while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) { |
| 437 | udelay(10); |
| 438 | fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 439 | } |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 440 | if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES)) |
| 441 | ++ret; |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 442 | dev_priv->gt_fifo_count = fifo; |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 443 | } |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 444 | dev_priv->gt_fifo_count--; |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 445 | |
| 446 | return ret; |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 447 | } |
| 448 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 449 | static int i915_drm_freeze(struct drm_device *dev) |
| 450 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 451 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 452 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 453 | drm_kms_helper_poll_disable(dev); |
| 454 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 455 | pci_save_state(dev->pdev); |
| 456 | |
| 457 | /* If KMS is active, we do the leavevt stuff here */ |
| 458 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 459 | int error = i915_gem_idle(dev); |
| 460 | if (error) { |
| 461 | dev_err(&dev->pdev->dev, |
| 462 | "GEM idle failed, resume might fail\n"); |
| 463 | return error; |
| 464 | } |
| 465 | drm_irq_uninstall(dev); |
| 466 | } |
| 467 | |
| 468 | i915_save_state(dev); |
| 469 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 470 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 471 | |
| 472 | /* Modeset on resume, not lid events */ |
| 473 | dev_priv->modeset_on_lid = 0; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 474 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 475 | console_lock(); |
| 476 | intel_fbdev_set_suspend(dev, 1); |
| 477 | console_unlock(); |
| 478 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 479 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 480 | } |
| 481 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 482 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 483 | { |
| 484 | int error; |
| 485 | |
| 486 | if (!dev || !dev->dev_private) { |
| 487 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 488 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 489 | return -ENODEV; |
| 490 | } |
| 491 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 492 | if (state.event == PM_EVENT_PRETHAW) |
| 493 | return 0; |
| 494 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 495 | |
| 496 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 497 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 498 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 499 | error = i915_drm_freeze(dev); |
| 500 | if (error) |
| 501 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 502 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 503 | if (state.event == PM_EVENT_SUSPEND) { |
| 504 | /* Shut down the device */ |
| 505 | pci_disable_device(dev->pdev); |
| 506 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 507 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 508 | |
| 509 | return 0; |
| 510 | } |
| 511 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 512 | static int i915_drm_thaw(struct drm_device *dev) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 513 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 514 | struct drm_i915_private *dev_priv = dev->dev_private; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 515 | int error = 0; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 516 | |
Chris Wilson | d1c3b17 | 2010-12-08 14:26:19 +0000 | [diff] [blame] | 517 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 518 | mutex_lock(&dev->struct_mutex); |
| 519 | i915_gem_restore_gtt_mappings(dev); |
| 520 | mutex_unlock(&dev->struct_mutex); |
| 521 | } |
| 522 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 523 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 524 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 525 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 526 | /* KMS EnterVT equivalent */ |
| 527 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
| 528 | mutex_lock(&dev->struct_mutex); |
| 529 | dev_priv->mm.suspended = 0; |
| 530 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 531 | error = i915_gem_init_hw(dev); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 532 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 533 | |
Keith Packard | 9fb526d | 2011-09-26 22:24:57 -0700 | [diff] [blame] | 534 | if (HAS_PCH_SPLIT(dev)) |
| 535 | ironlake_init_pch_refclk(dev); |
| 536 | |
Chris Wilson | 500f714 | 2011-01-24 15:14:41 +0000 | [diff] [blame] | 537 | drm_mode_config_reset(dev); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 538 | drm_irq_install(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 539 | |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 540 | /* Resume the modeset for every activated CRTC */ |
Sean Paul | 927a2f1 | 2012-03-23 08:52:58 -0400 | [diff] [blame^] | 541 | mutex_lock(&dev->mode_config.mutex); |
Zhao Yakui | 354ff96 | 2009-07-08 14:13:12 +0800 | [diff] [blame] | 542 | drm_helper_resume_force_mode(dev); |
Sean Paul | 927a2f1 | 2012-03-23 08:52:58 -0400 | [diff] [blame^] | 543 | mutex_unlock(&dev->mode_config.mutex); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 544 | |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 545 | if (IS_IRONLAKE_M(dev)) |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 546 | ironlake_enable_rc6(dev); |
| 547 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 548 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 549 | intel_opregion_init(dev); |
| 550 | |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 551 | dev_priv->modeset_on_lid = 0; |
Jesse Barnes | 06891e2 | 2009-09-14 10:58:48 -0700 | [diff] [blame] | 552 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 553 | console_lock(); |
| 554 | intel_fbdev_set_suspend(dev, 0); |
| 555 | console_unlock(); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 556 | return error; |
| 557 | } |
| 558 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 559 | int i915_resume(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 560 | { |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 561 | int ret; |
| 562 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 563 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 564 | return 0; |
| 565 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 566 | if (pci_enable_device(dev->pdev)) |
| 567 | return -EIO; |
| 568 | |
| 569 | pci_set_master(dev->pdev); |
| 570 | |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 571 | ret = i915_drm_thaw(dev); |
| 572 | if (ret) |
| 573 | return ret; |
| 574 | |
| 575 | drm_kms_helper_poll_enable(dev); |
| 576 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 577 | } |
| 578 | |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 579 | static int i8xx_do_reset(struct drm_device *dev, u8 flags) |
| 580 | { |
| 581 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 582 | |
| 583 | if (IS_I85X(dev)) |
| 584 | return -ENODEV; |
| 585 | |
| 586 | I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830); |
| 587 | POSTING_READ(D_STATE); |
| 588 | |
| 589 | if (IS_I830(dev) || IS_845G(dev)) { |
| 590 | I915_WRITE(DEBUG_RESET_I830, |
| 591 | DEBUG_RESET_DISPLAY | |
| 592 | DEBUG_RESET_RENDER | |
| 593 | DEBUG_RESET_FULL); |
| 594 | POSTING_READ(DEBUG_RESET_I830); |
| 595 | msleep(1); |
| 596 | |
| 597 | I915_WRITE(DEBUG_RESET_I830, 0); |
| 598 | POSTING_READ(DEBUG_RESET_I830); |
| 599 | } |
| 600 | |
| 601 | msleep(1); |
| 602 | |
| 603 | I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830); |
| 604 | POSTING_READ(D_STATE); |
| 605 | |
| 606 | return 0; |
| 607 | } |
| 608 | |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 609 | static int i965_reset_complete(struct drm_device *dev) |
| 610 | { |
| 611 | u8 gdrst; |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 612 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 613 | return gdrst & 0x1; |
| 614 | } |
| 615 | |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 616 | static int i965_do_reset(struct drm_device *dev, u8 flags) |
| 617 | { |
| 618 | u8 gdrst; |
| 619 | |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 620 | /* |
| 621 | * Set the domains we want to reset (GRDOM/bits 2 and 3) as |
| 622 | * well as the reset bit (GR/bit 0). Setting the GR bit |
| 623 | * triggers the reset; when done, the hardware will clear it. |
| 624 | */ |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 625 | pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst); |
| 626 | pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1); |
| 627 | |
| 628 | return wait_for(i965_reset_complete(dev), 500); |
| 629 | } |
| 630 | |
| 631 | static int ironlake_do_reset(struct drm_device *dev, u8 flags) |
| 632 | { |
| 633 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 634 | u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR); |
| 635 | I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1); |
| 636 | return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | } |
| 638 | |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 639 | static int gen6_do_reset(struct drm_device *dev, u8 flags) |
| 640 | { |
| 641 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 642 | int ret; |
| 643 | unsigned long irqflags; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 644 | |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 645 | /* Hold gt_lock across reset to prevent any register access |
| 646 | * with forcewake not set correctly |
| 647 | */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 648 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 649 | |
| 650 | /* Reset the chip */ |
| 651 | |
| 652 | /* GEN6_GDRST is not in the gt power well, no need to check |
| 653 | * for fifo space for the write or forcewake the chip for |
| 654 | * the read |
| 655 | */ |
| 656 | I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL); |
| 657 | |
| 658 | /* Spin waiting for the device to ack the reset request */ |
| 659 | ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500); |
| 660 | |
| 661 | /* If reset with a user forcewake, try to restore, otherwise turn it off */ |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 662 | if (dev_priv->forcewake_count) |
| 663 | dev_priv->display.force_wake_get(dev_priv); |
Keith Packard | 286fed4 | 2012-01-06 11:44:11 -0800 | [diff] [blame] | 664 | else |
| 665 | dev_priv->display.force_wake_put(dev_priv); |
| 666 | |
| 667 | /* Restore fifo count */ |
| 668 | dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES); |
| 669 | |
Keith Packard | b6e45f8 | 2012-01-06 11:34:04 -0800 | [diff] [blame] | 670 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); |
| 671 | return ret; |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 672 | } |
| 673 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 674 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 675 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 676 | * @dev: drm device to reset |
| 677 | * @flags: reset domains |
| 678 | * |
| 679 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 680 | * reset or otherwise an error code. |
| 681 | * |
| 682 | * Procedure is fairly simple: |
| 683 | * - reset the chip using the reset reg |
| 684 | * - re-init context state |
| 685 | * - re-init hardware status page |
| 686 | * - re-init ring buffer |
| 687 | * - re-init interrupt state |
| 688 | * - re-init display |
| 689 | */ |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 690 | int i915_reset(struct drm_device *dev, u8 flags) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 691 | { |
| 692 | drm_i915_private_t *dev_priv = dev->dev_private; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 693 | /* |
| 694 | * We really should only reset the display subsystem if we actually |
| 695 | * need to |
| 696 | */ |
| 697 | bool need_display = true; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 698 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 699 | |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 700 | if (!i915_try_reset) |
| 701 | return 0; |
| 702 | |
Chris Wilson | 340479a | 2010-12-04 18:17:15 +0000 | [diff] [blame] | 703 | if (!mutex_trylock(&dev->struct_mutex)) |
| 704 | return -EBUSY; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 705 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 706 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 707 | |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 708 | ret = -ENODEV; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 709 | if (get_seconds() - dev_priv->last_gpu_reset < 5) { |
| 710 | DRM_ERROR("GPU hanging too fast, declaring wedged!\n"); |
| 711 | } else switch (INTEL_INFO(dev)->gen) { |
Kenneth Graunke | 1083694 | 2011-07-07 15:33:26 -0700 | [diff] [blame] | 712 | case 7: |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 713 | case 6: |
| 714 | ret = gen6_do_reset(dev, flags); |
| 715 | break; |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 716 | case 5: |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 717 | ret = ironlake_do_reset(dev, flags); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 718 | break; |
| 719 | case 4: |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 720 | ret = i965_do_reset(dev, flags); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 721 | break; |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 722 | case 2: |
| 723 | ret = i8xx_do_reset(dev, flags); |
| 724 | break; |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 725 | } |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 726 | dev_priv->last_gpu_reset = get_seconds(); |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 727 | if (ret) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 728 | DRM_ERROR("Failed to reset chip.\n"); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 729 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 730 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 731 | } |
| 732 | |
| 733 | /* Ok, now get things going again... */ |
| 734 | |
| 735 | /* |
| 736 | * Everything depends on having the GTT running, so we need to start |
| 737 | * there. Fortunately we don't need to do this unless we reset the |
| 738 | * chip at a PCI level. |
| 739 | * |
| 740 | * Next we need to restore the context, but we don't use those |
| 741 | * yet either... |
| 742 | * |
| 743 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 744 | * was running at the time of the reset (i.e. we weren't VT |
| 745 | * switched away). |
| 746 | */ |
| 747 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 748 | !dev_priv->mm.suspended) { |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 749 | dev_priv->mm.suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 750 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 751 | i915_gem_init_swizzling(dev); |
| 752 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 753 | dev_priv->ring[RCS].init(&dev_priv->ring[RCS]); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 754 | if (HAS_BSD(dev)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 755 | dev_priv->ring[VCS].init(&dev_priv->ring[VCS]); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 756 | if (HAS_BLT(dev)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 757 | dev_priv->ring[BCS].init(&dev_priv->ring[BCS]); |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 758 | |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 759 | i915_gem_init_ppgtt(dev); |
| 760 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 761 | mutex_unlock(&dev->struct_mutex); |
| 762 | drm_irq_uninstall(dev); |
Chris Wilson | 500f714 | 2011-01-24 15:14:41 +0000 | [diff] [blame] | 763 | drm_mode_config_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 764 | drm_irq_install(dev); |
| 765 | mutex_lock(&dev->struct_mutex); |
| 766 | } |
| 767 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 768 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 9fd9814 | 2010-09-18 08:08:06 +0100 | [diff] [blame] | 769 | |
| 770 | /* |
| 771 | * Perform a full modeset as on later generations, e.g. Ironlake, we may |
| 772 | * need to retrain the display link and cannot just restore the register |
| 773 | * values. |
| 774 | */ |
| 775 | if (need_display) { |
| 776 | mutex_lock(&dev->mode_config.mutex); |
| 777 | drm_helper_resume_force_mode(dev); |
| 778 | mutex_unlock(&dev->mode_config.mutex); |
| 779 | } |
| 780 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 781 | return 0; |
| 782 | } |
| 783 | |
| 784 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 785 | static int __devinit |
| 786 | i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
| 787 | { |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 788 | /* Only bind to function 0 of the device. Early generations |
| 789 | * used function 1 as a placeholder for multi-head. This causes |
| 790 | * us confusion instead, especially on the systems where both |
| 791 | * functions have the same PCI-ID! |
| 792 | */ |
| 793 | if (PCI_FUNC(pdev->devfn)) |
| 794 | return -ENODEV; |
| 795 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 796 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 797 | } |
| 798 | |
| 799 | static void |
| 800 | i915_pci_remove(struct pci_dev *pdev) |
| 801 | { |
| 802 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 803 | |
| 804 | drm_put_dev(dev); |
| 805 | } |
| 806 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 807 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 808 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 809 | struct pci_dev *pdev = to_pci_dev(dev); |
| 810 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 811 | int error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 812 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 813 | if (!drm_dev || !drm_dev->dev_private) { |
| 814 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 815 | return -ENODEV; |
| 816 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 817 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 818 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 819 | return 0; |
| 820 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 821 | error = i915_drm_freeze(drm_dev); |
| 822 | if (error) |
| 823 | return error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 824 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 825 | pci_disable_device(pdev); |
| 826 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 827 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 828 | return 0; |
| 829 | } |
| 830 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 831 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 832 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 833 | struct pci_dev *pdev = to_pci_dev(dev); |
| 834 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 835 | |
| 836 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 837 | } |
| 838 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 839 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 840 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 841 | struct pci_dev *pdev = to_pci_dev(dev); |
| 842 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 843 | |
| 844 | if (!drm_dev || !drm_dev->dev_private) { |
| 845 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 846 | return -ENODEV; |
| 847 | } |
| 848 | |
| 849 | return i915_drm_freeze(drm_dev); |
| 850 | } |
| 851 | |
| 852 | static int i915_pm_thaw(struct device *dev) |
| 853 | { |
| 854 | struct pci_dev *pdev = to_pci_dev(dev); |
| 855 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 856 | |
| 857 | return i915_drm_thaw(drm_dev); |
| 858 | } |
| 859 | |
| 860 | static int i915_pm_poweroff(struct device *dev) |
| 861 | { |
| 862 | struct pci_dev *pdev = to_pci_dev(dev); |
| 863 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 864 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 865 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 866 | } |
| 867 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 868 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 869 | .suspend = i915_pm_suspend, |
| 870 | .resume = i915_pm_resume, |
| 871 | .freeze = i915_pm_freeze, |
| 872 | .thaw = i915_pm_thaw, |
| 873 | .poweroff = i915_pm_poweroff, |
| 874 | .restore = i915_pm_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 875 | }; |
| 876 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 877 | static struct vm_operations_struct i915_gem_vm_ops = { |
| 878 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 879 | .open = drm_gem_vm_open, |
| 880 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 881 | }; |
| 882 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 883 | static const struct file_operations i915_driver_fops = { |
| 884 | .owner = THIS_MODULE, |
| 885 | .open = drm_open, |
| 886 | .release = drm_release, |
| 887 | .unlocked_ioctl = drm_ioctl, |
| 888 | .mmap = drm_gem_mmap, |
| 889 | .poll = drm_poll, |
| 890 | .fasync = drm_fasync, |
| 891 | .read = drm_read, |
| 892 | #ifdef CONFIG_COMPAT |
| 893 | .compat_ioctl = i915_compat_ioctl, |
| 894 | #endif |
| 895 | .llseek = noop_llseek, |
| 896 | }; |
| 897 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 898 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 899 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 900 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 901 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 902 | .driver_features = |
| 903 | DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/ |
| 904 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 905 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 906 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 907 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 908 | .lastclose = i915_driver_lastclose, |
| 909 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 910 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 911 | |
| 912 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 913 | .suspend = i915_suspend, |
| 914 | .resume = i915_resume, |
| 915 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 916 | .device_is_agp = i915_driver_device_is_agp, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 917 | .reclaim_buffers = drm_core_reclaim_buffers, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 918 | .master_create = i915_master_create, |
| 919 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 920 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 921 | .debugfs_init = i915_debugfs_init, |
| 922 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 923 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 924 | .gem_init_object = i915_gem_init_object, |
| 925 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 926 | .gem_vm_ops = &i915_gem_vm_ops, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 927 | .dumb_create = i915_gem_dumb_create, |
| 928 | .dumb_map_offset = i915_gem_mmap_gtt, |
| 929 | .dumb_destroy = i915_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 930 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 931 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 932 | .name = DRIVER_NAME, |
| 933 | .desc = DRIVER_DESC, |
| 934 | .date = DRIVER_DATE, |
| 935 | .major = DRIVER_MAJOR, |
| 936 | .minor = DRIVER_MINOR, |
| 937 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 938 | }; |
| 939 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 940 | static struct pci_driver i915_pci_driver = { |
| 941 | .name = DRIVER_NAME, |
| 942 | .id_table = pciidlist, |
| 943 | .probe = i915_pci_probe, |
| 944 | .remove = i915_pci_remove, |
| 945 | .driver.pm = &i915_pm_ops, |
| 946 | }; |
| 947 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 948 | static int __init i915_init(void) |
| 949 | { |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 950 | if (!intel_agp_enabled) { |
| 951 | DRM_ERROR("drm/i915 can't work without intel_agp module!\n"); |
| 952 | return -ENODEV; |
| 953 | } |
| 954 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 956 | |
| 957 | /* |
| 958 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 959 | * explicitly disabled with the module pararmeter. |
| 960 | * |
| 961 | * Otherwise, just follow the parameter (defaulting to off). |
| 962 | * |
| 963 | * Allow optional vga_text_mode_force boot option to override |
| 964 | * the default behavior. |
| 965 | */ |
| 966 | #if defined(CONFIG_DRM_I915_KMS) |
| 967 | if (i915_modeset != 0) |
| 968 | driver.driver_features |= DRIVER_MODESET; |
| 969 | #endif |
| 970 | if (i915_modeset == 1) |
| 971 | driver.driver_features |= DRIVER_MODESET; |
| 972 | |
| 973 | #ifdef CONFIG_VGA_CONSOLE |
| 974 | if (vgacon_text_force() && i915_modeset == -1) |
| 975 | driver.driver_features &= ~DRIVER_MODESET; |
| 976 | #endif |
| 977 | |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 978 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 979 | driver.get_vblank_timestamp = NULL; |
| 980 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 981 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 982 | } |
| 983 | |
| 984 | static void __exit i915_exit(void) |
| 985 | { |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 986 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 987 | } |
| 988 | |
| 989 | module_init(i915_init); |
| 990 | module_exit(i915_exit); |
| 991 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 992 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 993 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 994 | MODULE_LICENSE("GPL and additional rights"); |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 995 | |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 996 | #define __i915_read(x, y) \ |
| 997 | u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \ |
| 998 | u##x val = 0; \ |
| 999 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1000 | unsigned long irqflags; \ |
| 1001 | spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \ |
| 1002 | if (dev_priv->forcewake_count == 0) \ |
| 1003 | dev_priv->display.force_wake_get(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1004 | val = read##y(dev_priv->regs + reg); \ |
Keith Packard | c937504 | 2012-01-06 11:48:38 -0800 | [diff] [blame] | 1005 | if (dev_priv->forcewake_count == 0) \ |
| 1006 | dev_priv->display.force_wake_put(dev_priv); \ |
| 1007 | spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1008 | } else { \ |
| 1009 | val = read##y(dev_priv->regs + reg); \ |
| 1010 | } \ |
| 1011 | trace_i915_reg_rw(false, reg, val, sizeof(val)); \ |
| 1012 | return val; \ |
| 1013 | } |
| 1014 | |
| 1015 | __i915_read(8, b) |
| 1016 | __i915_read(16, w) |
| 1017 | __i915_read(32, l) |
| 1018 | __i915_read(64, q) |
| 1019 | #undef __i915_read |
| 1020 | |
| 1021 | #define __i915_write(x, y) \ |
| 1022 | void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1023 | u32 __fifo_ret = 0; \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1024 | trace_i915_reg_rw(true, reg, val, sizeof(val)); \ |
| 1025 | if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1026 | __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1027 | } \ |
| 1028 | write##y(val, dev_priv->regs + reg); \ |
Ben Widawsky | 67a3744 | 2012-02-09 10:15:20 +0100 | [diff] [blame] | 1029 | if (unlikely(__fifo_ret)) { \ |
| 1030 | gen6_gt_check_fifodbg(dev_priv); \ |
| 1031 | } \ |
Andi Kleen | f700088 | 2011-10-13 16:08:51 -0700 | [diff] [blame] | 1032 | } |
| 1033 | __i915_write(8, b) |
| 1034 | __i915_write(16, w) |
| 1035 | __i915_write(32, l) |
| 1036 | __i915_write(64, q) |
| 1037 | #undef __i915_write |