blob: 8dabffa82ef810842e8961b60e9812b3384c326a [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01006 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08008 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07009 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010011 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020012 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010013 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000014 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000015 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000016 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000017 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000018 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010019 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000020 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010021 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000022 select ARM_GIC_V3_ITS if PCI_MSI
Will Deaconadace892013-05-08 17:29:24 +010023 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000024 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070025 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000026 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000027 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010028 select EDAC_SUPPORT
Laura Abbottd4932f92014-10-09 15:26:44 -070029 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010030 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010031 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000032 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070033 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_IRQ_PROBE
35 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010036 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010037 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070038 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000040 select GENERIC_STRNCPY_FROM_USER
41 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010042 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010043 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010045 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010046 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010047 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080048 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000049 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000050 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070052 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010053 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010054 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_CMPXCHG_DOUBLE
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070056 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070057 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010058 select HAVE_DMA_API_DEBUG
59 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000060 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010061 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000062 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010063 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090064 select HAVE_FUNCTION_TRACER
65 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000069 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010071 select HAVE_PERF_REGS
72 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070073 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010074 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010075 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020076 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010077 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select NO_BOOTMEM
79 select OF
80 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010081 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000083 select POWER_RESET
84 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select RTC_LIB
86 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070087 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070088 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 help
90 ARM 64-bit (AArch64) Linux support.
91
92config 64BIT
93 def_bool y
94
95config ARCH_PHYS_ADDR_T_64BIT
96 def_bool y
97
98config MMU
99 def_bool y
100
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700101config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100102 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103
104config STACKTRACE_SUPPORT
105 def_bool y
106
107config LOCKDEP_SUPPORT
108 def_bool y
109
110config TRACE_IRQFLAGS_SUPPORT
111 def_bool y
112
Will Deaconc209f792014-03-14 17:47:05 +0000113config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 def_bool y
115
Dave P Martin9fb74102015-07-24 16:37:48 +0100116config GENERIC_BUG
117 def_bool y
118 depends on BUG
119
120config GENERIC_BUG_RELATIVE_POINTERS
121 def_bool y
122 depends on GENERIC_BUG
123
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124config GENERIC_HWEIGHT
125 def_bool y
126
127config GENERIC_CSUM
128 def_bool y
129
130config GENERIC_CALIBRATE_DELAY
131 def_bool y
132
Catalin Marinas19e76402014-02-27 12:09:22 +0000133config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100134 def_bool y
135
Steve Capper29e56942014-10-09 15:29:25 -0700136config HAVE_GENERIC_RCU_GUP
137 def_bool y
138
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100139config ARCH_DMA_ADDR_T_64BIT
140 def_bool y
141
142config NEED_DMA_MAP_STATE
143 def_bool y
144
145config NEED_SG_DMA_LENGTH
146 def_bool y
147
Will Deacon4b3dc962015-05-29 18:28:44 +0100148config SMP
149 def_bool y
150
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100151config SWIOTLB
152 def_bool y
153
154config IOMMU_HELPER
155 def_bool SWIOTLB
156
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100157config KERNEL_MODE_NEON
158 def_bool y
159
Rob Herring92cc15f2014-04-18 17:19:59 -0500160config FIX_EARLYCON_MEM
161 def_bool y
162
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700163config PGTABLE_LEVELS
164 int
165 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
166 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
167 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
168 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
169
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170source "init/Kconfig"
171
172source "kernel/Kconfig.freezer"
173
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100174menu "Platform selection"
175
Alim Akhtar6f56eef2014-11-22 22:41:52 +0900176config ARCH_EXYNOS
177 bool
178 help
179 This enables support for Samsung Exynos SoC family
180
181config ARCH_EXYNOS7
182 bool "ARMv8 based Samsung Exynos7"
183 select ARCH_EXYNOS
184 select COMMON_CLK_SAMSUNG
185 select HAVE_S3C2410_WATCHDOG if WATCHDOG
186 select HAVE_S3C_RTC if RTC_CLASS
187 select PINCTRL
188 select PINCTRL_EXYNOS
189
190 help
191 This enables support for Samsung Exynos7 SoC family
192
Olof Johansson5118a6a2015-01-27 16:19:11 -0800193config ARCH_FSL_LS2085A
194 bool "Freescale LS2085A SOC"
195 help
196 This enables support for Freescale LS2085A SOC.
197
Bintian Wang85fe9462015-01-06 09:30:36 +0800198config ARCH_HISI
199 bool "Hisilicon SoC Family"
200 help
201 This enables support for Hisilicon ARMv8 SoC family
202
Eddie Huang4727a6f2015-12-01 10:14:00 +0100203config ARCH_MEDIATEK
204 bool "Mediatek MT65xx & MT81xx ARMv8 SoC"
205 select ARM_GIC
Yingjoe Chen0a233cd2015-03-06 14:24:50 +0800206 select PINCTRL
Eddie Huang4727a6f2015-12-01 10:14:00 +0100207 help
208 Support for Mediatek MT65xx & MT81xx ARMv8 SoCs
209
Abhimanyu Kapurd7f64a42013-10-15 21:11:09 -0700210config ARCH_QCOM
211 bool "Qualcomm Platforms"
212 select PINCTRL
213 help
214 This enables support for the ARMv8 based Qualcomm chipsets.
215
Suravee Suthikulpanit41904362014-11-26 11:51:09 +0700216config ARCH_SEATTLE
217 bool "AMD Seattle SoC Family"
218 help
219 This enables support for AMD Seattle SOC Family
220
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700221config ARCH_TEGRA
222 bool "NVIDIA Tegra SoC Family"
223 select ARCH_HAS_RESET_CONTROLLER
224 select ARCH_REQUIRE_GPIOLIB
225 select CLKDEV_LOOKUP
226 select CLKSRC_MMIO
227 select CLKSRC_OF
228 select GENERIC_CLOCKEVENTS
229 select HAVE_CLK
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700230 select PINCTRL
231 select RESET_CONTROLLER
232 help
233 This enables support for the NVIDIA Tegra SoC family.
234
235config ARCH_TEGRA_132_SOC
236 bool "NVIDIA Tegra132 SoC"
237 depends on ARCH_TEGRA
238 select PINCTRL_TEGRA124
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700239 select USB_ULPI if USB_PHY
240 select USB_ULPI_VIEWPORT if USB_PHY
241 help
242 Enable support for NVIDIA Tegra132 SoC, based on the Denver
243 ARMv8 CPU. The Tegra132 SoC is similar to the Tegra124 SoC,
244 but contains an NVIDIA Denver CPU complex in place of
245 Tegra124's "4+1" Cortex-A15 CPU complex.
246
Zhizhou Zhangc4bb7992015-03-11 02:27:08 +0000247config ARCH_SPRD
248 bool "Spreadtrum SoC platform"
249 help
250 Support for Spreadtrum ARM based SoCs
251
Radha Mohan Chintakuntla28f74202014-04-08 18:47:51 +0530252config ARCH_THUNDER
253 bool "Cavium Inc. Thunder SoC Family"
254 help
255 This enables support for Cavium's Thunder Family of SoCs.
256
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100257config ARCH_VEXPRESS
258 bool "ARMv8 software model (Versatile Express)"
259 select ARCH_REQUIRE_GPIOLIB
260 select COMMON_CLK_VERSATILE
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000261 select POWER_RESET_VEXPRESS
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100262 select VEXPRESS_CONFIG
263 help
264 This enables support for the ARMv8 software model (Versatile
265 Express).
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100266
Vinayak Kale15942852013-04-24 10:06:57 +0100267config ARCH_XGENE
268 bool "AppliedMicro X-Gene SOC Family"
269 help
270 This enables support for AppliedMicro X-Gene SOC Family
271
Michal Simek5d1b79d2015-03-09 09:41:04 +0100272config ARCH_ZYNQMP
273 bool "Xilinx ZynqMP Family"
274 help
275 This enables support for Xilinx ZynqMP Family
276
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100277endmenu
278
279menu "Bus support"
280
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100281config PCI
282 bool "PCI support"
283 help
284 This feature enables support for PCI bus system. If you say Y
285 here, the kernel will include drivers and infrastructure code
286 to support PCI bus devices.
287
288config PCI_DOMAINS
289 def_bool PCI
290
291config PCI_DOMAINS_GENERIC
292 def_bool PCI
293
294config PCI_SYSCALL
295 def_bool PCI
296
297source "drivers/pci/Kconfig"
298source "drivers/pci/pcie/Kconfig"
299source "drivers/pci/hotplug/Kconfig"
300
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100301endmenu
302
303menu "Kernel Features"
304
Andre Przywarac0a01b82014-11-14 15:54:12 +0000305menu "ARM errata workarounds via the alternatives framework"
306
307config ARM64_ERRATUM_826319
308 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
309 default y
310 help
311 This option adds an alternative code sequence to work around ARM
312 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
313 AXI master interface and an L2 cache.
314
315 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
316 and is unable to accept a certain write via this interface, it will
317 not progress on read data presented on the read data channel and the
318 system can deadlock.
319
320 The workaround promotes data cache clean instructions to
321 data cache clean-and-invalidate.
322 Please note that this does not necessarily enable the workaround,
323 as it depends on the alternative framework, which will only patch
324 the kernel if an affected CPU is detected.
325
326 If unsure, say Y.
327
328config ARM64_ERRATUM_827319
329 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
330 default y
331 help
332 This option adds an alternative code sequence to work around ARM
333 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
334 master interface and an L2 cache.
335
336 Under certain conditions this erratum can cause a clean line eviction
337 to occur at the same time as another transaction to the same address
338 on the AMBA 5 CHI interface, which can cause data corruption if the
339 interconnect reorders the two transactions.
340
341 The workaround promotes data cache clean instructions to
342 data cache clean-and-invalidate.
343 Please note that this does not necessarily enable the workaround,
344 as it depends on the alternative framework, which will only patch
345 the kernel if an affected CPU is detected.
346
347 If unsure, say Y.
348
349config ARM64_ERRATUM_824069
350 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
351 default y
352 help
353 This option adds an alternative code sequence to work around ARM
354 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
355 to a coherent interconnect.
356
357 If a Cortex-A53 processor is executing a store or prefetch for
358 write instruction at the same time as a processor in another
359 cluster is executing a cache maintenance operation to the same
360 address, then this erratum might cause a clean cache line to be
361 incorrectly marked as dirty.
362
363 The workaround promotes data cache clean instructions to
364 data cache clean-and-invalidate.
365 Please note that this option does not necessarily enable the
366 workaround, as it depends on the alternative framework, which will
367 only patch the kernel if an affected CPU is detected.
368
369 If unsure, say Y.
370
371config ARM64_ERRATUM_819472
372 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
373 default y
374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377 present when it is connected to a coherent interconnect.
378
379 If the processor is executing a load and store exclusive sequence at
380 the same time as a processor in another cluster is executing a cache
381 maintenance operation to the same address, then this erratum might
382 cause data corruption.
383
384 The workaround promotes data cache clean instructions to
385 data cache clean-and-invalidate.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394 default y
395 help
396 This option adds an alternative code sequence to work around ARM
397 erratum 832075 on Cortex-A57 parts up to r1p2.
398
399 Affected Cortex-A57 parts might deadlock when exclusive load/store
400 instructions to Write-Back memory are mixed with Device loads.
401
402 The workaround is to promote device loads to use Load-Acquire
403 semantics.
404 Please note that this does not necessarily enable the workaround,
405 as it depends on the alternative framework, which will only patch
406 the kernel if an affected CPU is detected.
407
408 If unsure, say Y.
409
Will Deacon905e8c52015-03-23 19:07:02 +0000410config ARM64_ERRATUM_845719
411 bool "Cortex-A53: 845719: a load might read incorrect data"
412 depends on COMPAT
413 default y
414 help
415 This option adds an alternative code sequence to work around ARM
416 erratum 845719 on Cortex-A53 parts up to r0p4.
417
418 When running a compat (AArch32) userspace on an affected Cortex-A53
419 part, a load at EL0 from a virtual address that matches the bottom 32
420 bits of the virtual address used by a recent load at (AArch64) EL1
421 might return incorrect data.
422
423 The workaround is to write the contextidr_el1 register on exception
424 return to a 32-bit task.
425 Please note that this does not necessarily enable the workaround,
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
Andre Przywarac0a01b82014-11-14 15:54:12 +0000431endmenu
432
433
Jungseok Leee41ceed2014-05-12 10:40:38 +0100434choice
435 prompt "Page size"
436 default ARM64_4K_PAGES
437 help
438 Page size (translation granule) configuration.
439
440config ARM64_4K_PAGES
441 bool "4KB"
442 help
443 This feature enables 4KB pages support.
444
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100445config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100446 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100447 help
448 This feature enables 64KB pages support (4KB by default)
449 allowing only two levels of page tables and faster TLB
450 look-up. AArch32 emulation is not available when this feature
451 is enabled.
452
Jungseok Leee41ceed2014-05-12 10:40:38 +0100453endchoice
454
455choice
456 prompt "Virtual address space size"
457 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
458 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
459 help
460 Allows choosing one of multiple possible virtual address
461 space sizes. The level of translation table is determined by
462 a combination of page size and virtual address space size.
463
464config ARM64_VA_BITS_39
465 bool "39-bit"
466 depends on ARM64_4K_PAGES
467
468config ARM64_VA_BITS_42
469 bool "42-bit"
470 depends on ARM64_64K_PAGES
471
Jungseok Leec79b954b2014-05-12 18:40:51 +0900472config ARM64_VA_BITS_48
473 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900474
Jungseok Leee41ceed2014-05-12 10:40:38 +0100475endchoice
476
477config ARM64_VA_BITS
478 int
479 default 39 if ARM64_VA_BITS_39
480 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b954b2014-05-12 18:40:51 +0900481 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100482
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100483config ARM64_HW_AFDBM
484 bool "Support for hardware updates of the Access and Dirty page flags"
485 default y
486 help
487 The ARMv8.1 architecture extensions introduce support for
488 hardware updates of the access and dirty information in page
489 table entries. When enabled in TCR_EL1 (HA and HD bits) on
490 capable processors, accesses to pages with PTE_AF cleared will
491 set this bit instead of raising an access flag fault.
492 Similarly, writes to read-only pages with the DBM bit set will
493 clear the read-only bit (AP[2]) instead of raising a
494 permission fault.
495
496 Kernels built with this configuration option enabled continue
497 to work on pre-ARMv8.1 hardware and the performance impact is
498 minimal. If unsure, say Y.
499
Will Deacona8720132013-10-11 14:52:19 +0100500config CPU_BIG_ENDIAN
501 bool "Build big-endian kernel"
502 help
503 Say Y if you plan on running a kernel in big-endian mode.
504
Mark Brownf6e763b2014-03-04 07:51:17 +0000505config SCHED_MC
506 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000507 help
508 Multi-core scheduler support improves the CPU scheduler's decision
509 making when dealing with multi-core CPU chips at a cost of slightly
510 increased overhead in some places. If unsure say N here.
511
512config SCHED_SMT
513 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000514 help
515 Improves the CPU scheduler's decision making when dealing with
516 MultiThreading at a cost of slightly increased overhead in some
517 places. If unsure say N here.
518
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100519config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000520 int "Maximum number of CPUs (2-4096)"
521 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100522 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100523 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100524
Mark Rutland9327e2c2013-10-24 20:30:18 +0100525config HOTPLUG_CPU
526 bool "Support for hot-pluggable CPUs"
Mark Rutland9327e2c2013-10-24 20:30:18 +0100527 help
528 Say Y here to experiment with turning CPUs off and on. CPUs
529 can be controlled through /sys/devices/system/cpu.
530
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100531source kernel/Kconfig.preempt
532
533config HZ
534 int
535 default 100
536
537config ARCH_HAS_HOLES_MEMORYMODEL
538 def_bool y if SPARSEMEM
539
540config ARCH_SPARSEMEM_ENABLE
541 def_bool y
542 select SPARSEMEM_VMEMMAP_ENABLE
543
544config ARCH_SPARSEMEM_DEFAULT
545 def_bool ARCH_SPARSEMEM_ENABLE
546
547config ARCH_SELECT_MEMORY_MODEL
548 def_bool ARCH_SPARSEMEM_ENABLE
549
550config HAVE_ARCH_PFN_VALID
551 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
552
553config HW_PERF_EVENTS
554 bool "Enable hardware performance counter support for perf events"
555 depends on PERF_EVENTS
556 default y
557 help
558 Enable hardware performance counter support for perf events. If
559 disabled, perf events will use software events only.
560
Steve Capper084bd292013-04-10 13:48:00 +0100561config SYS_SUPPORTS_HUGETLBFS
562 def_bool y
563
564config ARCH_WANT_GENERAL_HUGETLB
565 def_bool y
566
567config ARCH_WANT_HUGE_PMD_SHARE
568 def_bool y if !ARM64_64K_PAGES
569
Steve Capperaf074842013-04-19 16:23:57 +0100570config HAVE_ARCH_TRANSPARENT_HUGEPAGE
571 def_bool y
572
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100573config ARCH_HAS_CACHE_LINE_SIZE
574 def_bool y
575
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100576source "mm/Kconfig"
577
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000578config SECCOMP
579 bool "Enable seccomp to safely compute untrusted bytecode"
580 ---help---
581 This kernel feature is useful for number crunching applications
582 that may need to compute untrusted bytecode during their
583 execution. By using pipes or other transports made available to
584 the process as file descriptors supporting the read/write
585 syscalls, it's possible to isolate those applications in
586 their own address space using seccomp. Once seccomp is
587 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
588 and the task is only allowed to execute a few safe syscalls
589 defined by each seccomp mode.
590
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000591config XEN_DOM0
592 def_bool y
593 depends on XEN
594
595config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700596 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000597 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000598 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000599 help
600 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
601
Steve Capperd03bb142013-04-25 15:19:21 +0100602config FORCE_MAX_ZONEORDER
603 int
604 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
605 default "11"
606
James Morse338d4f42015-07-22 19:05:54 +0100607config ARM64_PAN
608 bool "Enable support for Privileged Access Never (PAN)"
609 default y
610 help
611 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
612 prevents the kernel or hypervisor from accessing user-space (EL0)
613 memory directly.
614
615 Choosing this option will cause any unprotected (not using
616 copy_to_user et al) memory access to fail with a permission fault.
617
618 The feature is detected at runtime, and will remain as a 'nop'
619 instruction if the cpu does not implement the feature.
620
Will Deaconc0385b22015-02-03 12:39:03 +0000621config ARM64_LSE_ATOMICS
622 bool "ARMv8.1 atomic instructions"
623 help
624 As part of the Large System Extensions, ARMv8.1 introduces new
625 atomic instructions that are designed specifically to scale in
626 very large systems.
627
628 Say Y here to make use of these instructions for the in-kernel
629 atomic routines. This incurs a small overhead on CPUs that do
630 not support these instructions and requires the kernel to be
631 built with binutils >= 2.25.
632
Will Deacon1b907f42014-11-20 16:51:10 +0000633menuconfig ARMV8_DEPRECATED
634 bool "Emulate deprecated/obsolete ARMv8 instructions"
635 depends on COMPAT
636 help
637 Legacy software support may require certain instructions
638 that have been deprecated or obsoleted in the architecture.
639
640 Enable this config to enable selective emulation of these
641 features.
642
643 If unsure, say Y
644
645if ARMV8_DEPRECATED
646
647config SWP_EMULATION
648 bool "Emulate SWP/SWPB instructions"
649 help
650 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
651 they are always undefined. Say Y here to enable software
652 emulation of these instructions for userspace using LDXR/STXR.
653
654 In some older versions of glibc [<=2.8] SWP is used during futex
655 trylock() operations with the assumption that the code will not
656 be preempted. This invalid assumption may be more likely to fail
657 with SWP emulation enabled, leading to deadlock of the user
658 application.
659
660 NOTE: when accessing uncached shared regions, LDXR/STXR rely
661 on an external transaction monitoring block called a global
662 monitor to maintain update atomicity. If your system does not
663 implement a global monitor, this option can cause programs that
664 perform SWP operations to uncached memory to deadlock.
665
666 If unsure, say Y
667
668config CP15_BARRIER_EMULATION
669 bool "Emulate CP15 Barrier instructions"
670 help
671 The CP15 barrier instructions - CP15ISB, CP15DSB, and
672 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
673 strongly recommended to use the ISB, DSB, and DMB
674 instructions instead.
675
676 Say Y here to enable software emulation of these
677 instructions for AArch32 userspace code. When this option is
678 enabled, CP15 barrier usage is traced which can help
679 identify software that needs updating.
680
681 If unsure, say Y
682
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000683config SETEND_EMULATION
684 bool "Emulate SETEND instruction"
685 help
686 The SETEND instruction alters the data-endianness of the
687 AArch32 EL0, and is deprecated in ARMv8.
688
689 Say Y here to enable software emulation of the instruction
690 for AArch32 userspace code.
691
692 Note: All the cpus on the system must have mixed endian support at EL0
693 for this feature to be enabled. If a new CPU - which doesn't support mixed
694 endian - is hotplugged in after this feature has been enabled, there could
695 be unexpected results in the applications.
696
697 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000698endif
699
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100700endmenu
701
702menu "Boot options"
703
704config CMDLINE
705 string "Default kernel command string"
706 default ""
707 help
708 Provide a set of default command-line options at build time by
709 entering them here. As a minimum, you should specify the the
710 root device (e.g. root=/dev/nfs).
711
712config CMDLINE_FORCE
713 bool "Always use the default kernel command string"
714 help
715 Always use the default kernel command string, even if the boot
716 loader passes other arguments to the kernel.
717 This is useful if you cannot or don't want to change the
718 command-line options your boot loader passes to the kernel.
719
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200720config EFI_STUB
721 bool
722
Mark Salterf84d0272014-04-15 21:59:30 -0400723config EFI
724 bool "UEFI runtime support"
725 depends on OF && !CPU_BIG_ENDIAN
726 select LIBFDT
727 select UCS2_STRING
728 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200729 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200730 select EFI_STUB
731 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400732 default y
733 help
734 This option provides support for runtime services provided
735 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400736 clock, and platform reset). A UEFI stub is also provided to
737 allow the kernel to be booted as an EFI application. This
738 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400739
Yi Lid1ae8c02014-10-04 23:46:43 +0800740config DMI
741 bool "Enable support for SMBIOS (DMI) tables"
742 depends on EFI
743 default y
744 help
745 This enables SMBIOS/DMI feature for systems.
746
747 This option is only useful on systems that have UEFI firmware.
748 However, even with this option, the resultant kernel should
749 continue to boot on existing non-UEFI platforms.
750
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100751endmenu
752
753menu "Userspace binary formats"
754
755source "fs/Kconfig.binfmt"
756
757config COMPAT
758 bool "Kernel support for 32-bit EL0"
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000759 depends on !ARM64_64K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100760 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700761 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500762 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500763 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100764 help
765 This option enables support for a 32-bit EL0 running under a 64-bit
766 kernel at EL1. AArch32-specific components such as system calls,
767 the user helper functions, VFP support and the ptrace interface are
768 handled appropriately by the kernel.
769
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000770 If you also enabled CONFIG_ARM64_64K_PAGES, please be aware that you
771 will only be able to execute AArch32 binaries that were compiled with
772 64k aligned segments.
773
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100774 If you want to execute 32-bit userspace applications, say Y.
775
776config SYSVIPC_COMPAT
777 def_bool y
778 depends on COMPAT && SYSVIPC
779
780endmenu
781
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000782menu "Power management options"
783
784source "kernel/power/Kconfig"
785
786config ARCH_SUSPEND_POSSIBLE
787 def_bool y
788
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000789endmenu
790
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100791menu "CPU Power Management"
792
793source "drivers/cpuidle/Kconfig"
794
Rob Herring52e7e812014-02-24 11:27:57 +0900795source "drivers/cpufreq/Kconfig"
796
797endmenu
798
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100799source "net/Kconfig"
800
801source "drivers/Kconfig"
802
Mark Salterf84d0272014-04-15 21:59:30 -0400803source "drivers/firmware/Kconfig"
804
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000805source "drivers/acpi/Kconfig"
806
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100807source "fs/Kconfig"
808
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100809source "arch/arm64/kvm/Kconfig"
810
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100811source "arch/arm64/Kconfig.debug"
812
813source "security/Kconfig"
814
815source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800816if CRYPTO
817source "arch/arm64/crypto/Kconfig"
818endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100819
820source "lib/Kconfig"