Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/assembler.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996-2000 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This file contains arm architecture specific defines |
| 11 | * for the different processors. |
| 12 | * |
| 13 | * Do not include any C declarations in this file - it is included by |
| 14 | * assembler source. |
| 15 | */ |
Magnus Damm | 2bc58a6 | 2011-06-13 06:46:44 +0100 | [diff] [blame] | 16 | #ifndef __ASM_ASSEMBLER_H__ |
| 17 | #define __ASM_ASSEMBLER_H__ |
| 18 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #ifndef __ASSEMBLY__ |
| 20 | #error "Only include this from assembly code" |
| 21 | #endif |
| 22 | |
| 23 | #include <asm/ptrace.h> |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 24 | #include <asm/domain.h> |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 25 | #include <asm/opcodes-virt.h> |
Catalin Marinas | 0b1f68e | 2014-04-02 10:57:49 +0100 | [diff] [blame] | 26 | #include <asm/asm-offsets.h> |
Andrey Ryabinin | 9a2b51b | 2014-06-18 16:12:40 +0100 | [diff] [blame] | 27 | #include <asm/page.h> |
| 28 | #include <asm/thread_info.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Rob Herring | 6f6f6a7 | 2012-03-10 10:30:31 -0600 | [diff] [blame] | 30 | #define IOMEM(x) (x) |
| 31 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | /* |
| 33 | * Endian independent macros for shifting bytes within registers. |
| 34 | */ |
| 35 | #ifndef __ARMEB__ |
Victor Kamensky | d98b90e | 2014-02-25 08:41:09 +0100 | [diff] [blame] | 36 | #define lspull lsr |
| 37 | #define lspush lsl |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | #define get_byte_0 lsl #0 |
| 39 | #define get_byte_1 lsr #8 |
| 40 | #define get_byte_2 lsr #16 |
| 41 | #define get_byte_3 lsr #24 |
| 42 | #define put_byte_0 lsl #0 |
| 43 | #define put_byte_1 lsl #8 |
| 44 | #define put_byte_2 lsl #16 |
| 45 | #define put_byte_3 lsl #24 |
| 46 | #else |
Victor Kamensky | d98b90e | 2014-02-25 08:41:09 +0100 | [diff] [blame] | 47 | #define lspull lsl |
| 48 | #define lspush lsr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #define get_byte_0 lsr #24 |
| 50 | #define get_byte_1 lsr #16 |
| 51 | #define get_byte_2 lsr #8 |
| 52 | #define get_byte_3 lsl #0 |
| 53 | #define put_byte_0 lsl #24 |
| 54 | #define put_byte_1 lsl #16 |
| 55 | #define put_byte_2 lsl #8 |
| 56 | #define put_byte_3 lsl #0 |
| 57 | #endif |
| 58 | |
Ben Dooks | 457c240 | 2013-02-12 18:59:57 +0000 | [diff] [blame] | 59 | /* Select code for any configuration running in BE8 mode */ |
| 60 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 61 | #define ARM_BE8(code...) code |
| 62 | #else |
| 63 | #define ARM_BE8(code...) |
| 64 | #endif |
| 65 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | /* |
| 67 | * Data preload for architectures that support it |
| 68 | */ |
| 69 | #if __LINUX_ARM_ARCH__ >= 5 |
| 70 | #define PLD(code...) code |
| 71 | #else |
| 72 | #define PLD(code...) |
| 73 | #endif |
| 74 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | /* |
Nicolas Pitre | 2239aff | 2008-03-31 12:38:31 -0400 | [diff] [blame] | 76 | * This can be used to enable code to cacheline align the destination |
| 77 | * pointer when bulk writing to memory. Experiments on StrongARM and |
| 78 | * XScale didn't show this a worthwhile thing to do when the cache is not |
| 79 | * set to write-allocate (this would need further testing on XScale when WA |
| 80 | * is used). |
| 81 | * |
| 82 | * On Feroceon there is much to gain however, regardless of cache mode. |
| 83 | */ |
| 84 | #ifdef CONFIG_CPU_FEROCEON |
| 85 | #define CALGN(code...) code |
| 86 | #else |
| 87 | #define CALGN(code...) |
| 88 | #endif |
| 89 | |
Arnd Bergmann | ffa47aa | 2017-06-30 18:03:59 +0200 | [diff] [blame] | 90 | #define IMM12_MASK 0xfff |
| 91 | |
Nicolas Pitre | 2239aff | 2008-03-31 12:38:31 -0400 | [diff] [blame] | 92 | /* |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 93 | * Enable and disable interrupts |
| 94 | */ |
| 95 | #if __LINUX_ARM_ARCH__ >= 6 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 96 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 97 | cpsid i |
| 98 | .endm |
| 99 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 100 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 101 | cpsie i |
| 102 | .endm |
| 103 | #else |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 104 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 105 | msr cpsr_c, #PSR_I_BIT | SVC_MODE |
| 106 | .endm |
| 107 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 108 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 109 | msr cpsr_c, #SVC_MODE |
| 110 | .endm |
| 111 | #endif |
| 112 | |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 113 | .macro asm_trace_hardirqs_off, save=1 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 114 | #if defined(CONFIG_TRACE_IRQFLAGS) |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 115 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 116 | stmdb sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 117 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 118 | bl trace_hardirqs_off |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 119 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 120 | ldmia sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 121 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 122 | #endif |
| 123 | .endm |
| 124 | |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 125 | .macro asm_trace_hardirqs_on, cond=al, save=1 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 126 | #if defined(CONFIG_TRACE_IRQFLAGS) |
| 127 | /* |
| 128 | * actually the registers should be pushed and pop'd conditionally, but |
| 129 | * after bl the flags are certainly clobbered |
| 130 | */ |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 131 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 132 | stmdb sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 133 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 134 | bl\cond trace_hardirqs_on |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 135 | .if \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 136 | ldmia sp!, {r0-r3, ip, lr} |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 137 | .endif |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 138 | #endif |
| 139 | .endm |
| 140 | |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 141 | .macro disable_irq, save=1 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 142 | disable_irq_notrace |
Russell King | 3302cad | 2015-08-20 16:13:37 +0100 | [diff] [blame] | 143 | asm_trace_hardirqs_off \save |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 144 | .endm |
| 145 | |
| 146 | .macro enable_irq |
| 147 | asm_trace_hardirqs_on |
| 148 | enable_irq_notrace |
| 149 | .endm |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 150 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | * Save the current IRQ state and disable IRQs. Note that this macro |
| 152 | * assumes FIQs are enabled, and that the processor is in SVC mode. |
| 153 | */ |
Russell King | 59d1ff3 | 2005-11-09 15:04:22 +0000 | [diff] [blame] | 154 | .macro save_and_disable_irqs, oldcpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 155 | #ifdef CONFIG_CPU_V7M |
| 156 | mrs \oldcpsr, primask |
| 157 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | mrs \oldcpsr, cpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 159 | #endif |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 160 | disable_irq |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | .endm |
| 162 | |
Rabin Vincent | 8e43a90 | 2012-02-15 16:01:42 +0100 | [diff] [blame] | 163 | .macro save_and_disable_irqs_notrace, oldcpsr |
Vladimir Murzin | b2bf482 | 2016-08-30 17:28:43 +0100 | [diff] [blame] | 164 | #ifdef CONFIG_CPU_V7M |
| 165 | mrs \oldcpsr, primask |
| 166 | #else |
Rabin Vincent | 8e43a90 | 2012-02-15 16:01:42 +0100 | [diff] [blame] | 167 | mrs \oldcpsr, cpsr |
Vladimir Murzin | b2bf482 | 2016-08-30 17:28:43 +0100 | [diff] [blame] | 168 | #endif |
Rabin Vincent | 8e43a90 | 2012-02-15 16:01:42 +0100 | [diff] [blame] | 169 | disable_irq_notrace |
| 170 | .endm |
| 171 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | /* |
| 173 | * Restore interrupt state previously stored in a register. We don't |
| 174 | * guarantee that this will preserve the flags. |
| 175 | */ |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 176 | .macro restore_irqs_notrace, oldcpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 177 | #ifdef CONFIG_CPU_V7M |
| 178 | msr primask, \oldcpsr |
| 179 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | msr cpsr_c, \oldcpsr |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 181 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | .endm |
| 183 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 184 | .macro restore_irqs, oldcpsr |
| 185 | tst \oldcpsr, #PSR_I_BIT |
Russell King | 01e09a2 | 2015-08-20 14:22:48 +0100 | [diff] [blame] | 186 | asm_trace_hardirqs_on cond=eq |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 187 | restore_irqs_notrace \oldcpsr |
| 188 | .endm |
| 189 | |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 190 | /* |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 191 | * Assembly version of "adr rd, BSYM(sym)". This should only be used to |
| 192 | * reference local symbols in the same assembly file which are to be |
| 193 | * resolved by the assembler. Other usage is undefined. |
| 194 | */ |
| 195 | .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo |
| 196 | .macro badr\c, rd, sym |
| 197 | #ifdef CONFIG_THUMB2_KERNEL |
| 198 | adr\c \rd, \sym + 1 |
| 199 | #else |
| 200 | adr\c \rd, \sym |
| 201 | #endif |
| 202 | .endm |
| 203 | .endr |
| 204 | |
| 205 | /* |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 206 | * Get current thread_info. |
| 207 | */ |
| 208 | .macro get_thread_info, rd |
Andrey Ryabinin | 9a2b51b | 2014-06-18 16:12:40 +0100 | [diff] [blame] | 209 | ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT ) |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 210 | THUMB( mov \rd, sp ) |
Andrey Ryabinin | 9a2b51b | 2014-06-18 16:12:40 +0100 | [diff] [blame] | 211 | THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT ) |
| 212 | mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT |
Catalin Marinas | 39ad04c | 2014-04-02 10:57:48 +0100 | [diff] [blame] | 213 | .endm |
| 214 | |
Catalin Marinas | 0b1f68e | 2014-04-02 10:57:49 +0100 | [diff] [blame] | 215 | /* |
| 216 | * Increment/decrement the preempt count. |
| 217 | */ |
| 218 | #ifdef CONFIG_PREEMPT_COUNT |
| 219 | .macro inc_preempt_count, ti, tmp |
| 220 | ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count |
| 221 | add \tmp, \tmp, #1 @ increment it |
| 222 | str \tmp, [\ti, #TI_PREEMPT] |
| 223 | .endm |
| 224 | |
| 225 | .macro dec_preempt_count, ti, tmp |
| 226 | ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count |
| 227 | sub \tmp, \tmp, #1 @ decrement it |
| 228 | str \tmp, [\ti, #TI_PREEMPT] |
| 229 | .endm |
| 230 | |
| 231 | .macro dec_preempt_count_ti, ti, tmp |
| 232 | get_thread_info \ti |
| 233 | dec_preempt_count \ti, \tmp |
| 234 | .endm |
| 235 | #else |
| 236 | .macro inc_preempt_count, ti, tmp |
| 237 | .endm |
| 238 | |
| 239 | .macro dec_preempt_count, ti, tmp |
| 240 | .endm |
| 241 | |
| 242 | .macro dec_preempt_count_ti, ti, tmp |
| 243 | .endm |
| 244 | #endif |
| 245 | |
Vincent Whitchurch | f441882 | 2018-11-09 10:09:48 +0100 | [diff] [blame] | 246 | #define USERL(l, x...) \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | 9999: x; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 248 | .pushsection __ex_table,"a"; \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | .align 3; \ |
Vincent Whitchurch | f441882 | 2018-11-09 10:09:48 +0100 | [diff] [blame] | 250 | .long 9999b,l; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 251 | .popsection |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 252 | |
Vincent Whitchurch | f441882 | 2018-11-09 10:09:48 +0100 | [diff] [blame] | 253 | #define USER(x...) USERL(9001f, x) |
| 254 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 255 | #ifdef CONFIG_SMP |
| 256 | #define ALT_SMP(instr...) \ |
| 257 | 9998: instr |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 258 | /* |
| 259 | * Note: if you get assembler errors from ALT_UP() when building with |
| 260 | * CONFIG_THUMB2_KERNEL, you almost certainly need to use |
| 261 | * ALT_SMP( W(instr) ... ) |
| 262 | */ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 263 | #define ALT_UP(instr...) \ |
| 264 | .pushsection ".alt.smp.init", "a" ;\ |
| 265 | .long 9998b ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 266 | 9997: instr ;\ |
Russell King | 89c6bc5 | 2015-04-09 12:59:35 +0100 | [diff] [blame] | 267 | .if . - 9997b == 2 ;\ |
| 268 | nop ;\ |
| 269 | .endif ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 270 | .if . - 9997b != 4 ;\ |
| 271 | .error "ALT_UP() content must assemble to exactly 4 bytes";\ |
| 272 | .endif ;\ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 273 | .popsection |
| 274 | #define ALT_UP_B(label) \ |
| 275 | .equ up_b_offset, label - 9998b ;\ |
| 276 | .pushsection ".alt.smp.init", "a" ;\ |
| 277 | .long 9998b ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 278 | W(b) . + up_b_offset ;\ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 279 | .popsection |
| 280 | #else |
| 281 | #define ALT_SMP(instr...) |
| 282 | #define ALT_UP(instr...) instr |
| 283 | #define ALT_UP_B(label) b label |
| 284 | #endif |
| 285 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 286 | /* |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 287 | * Instruction barrier |
| 288 | */ |
| 289 | .macro instr_sync |
| 290 | #if __LINUX_ARM_ARCH__ >= 7 |
| 291 | isb |
| 292 | #elif __LINUX_ARM_ARCH__ == 6 |
| 293 | mcr p15, 0, r0, c7, c5, 4 |
| 294 | #endif |
| 295 | .endm |
| 296 | |
| 297 | /* |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 298 | * SMP data memory barrier |
| 299 | */ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 300 | .macro smp_dmb mode |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 301 | #ifdef CONFIG_SMP |
| 302 | #if __LINUX_ARM_ARCH__ >= 7 |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 303 | .ifeqs "\mode","arm" |
Will Deacon | 3ea1280 | 2013-05-10 18:07:19 +0100 | [diff] [blame] | 304 | ALT_SMP(dmb ish) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 305 | .else |
Will Deacon | 3ea1280 | 2013-05-10 18:07:19 +0100 | [diff] [blame] | 306 | ALT_SMP(W(dmb) ish) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 307 | .endif |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 308 | #elif __LINUX_ARM_ARCH__ == 6 |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 309 | ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb |
| 310 | #else |
| 311 | #error Incompatible SMP platform |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 312 | #endif |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 313 | .ifeqs "\mode","arm" |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 314 | ALT_UP(nop) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 315 | .else |
| 316 | ALT_UP(W(nop)) |
| 317 | .endif |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 318 | #endif |
| 319 | .endm |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 320 | |
Catalin Marinas | 55bdd69 | 2010-05-21 18:06:41 +0100 | [diff] [blame] | 321 | #if defined(CONFIG_CPU_V7M) |
| 322 | /* |
| 323 | * setmode is used to assert to be in svc mode during boot. For v7-M |
| 324 | * this is done in __v7m_setup, so setmode can be empty here. |
| 325 | */ |
| 326 | .macro setmode, mode, reg |
| 327 | .endm |
| 328 | #elif defined(CONFIG_THUMB2_KERNEL) |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 329 | .macro setmode, mode, reg |
| 330 | mov \reg, #\mode |
| 331 | msr cpsr_c, \reg |
| 332 | .endm |
| 333 | #else |
| 334 | .macro setmode, mode, reg |
| 335 | msr cpsr_c, #\mode |
| 336 | .endm |
| 337 | #endif |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 338 | |
| 339 | /* |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 340 | * Helper macro to enter SVC mode cleanly and mask interrupts. reg is |
| 341 | * a scratch register for the macro to overwrite. |
| 342 | * |
| 343 | * This macro is intended for forcing the CPU into SVC mode at boot time. |
| 344 | * you cannot return to the original mode. |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 345 | */ |
| 346 | .macro safe_svcmode_maskall reg:req |
Lorenzo Pieralisi | 0e0779d | 2014-05-08 17:31:40 +0100 | [diff] [blame] | 347 | #if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M) |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 348 | mrs \reg , cpsr |
Russell King | 8e9c24a | 2012-12-03 15:39:43 +0000 | [diff] [blame] | 349 | eor \reg, \reg, #HYP_MODE |
| 350 | tst \reg, #MODE_MASK |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 351 | bic \reg , \reg , #MODE_MASK |
Russell King | 8e9c24a | 2012-12-03 15:39:43 +0000 | [diff] [blame] | 352 | orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 353 | THUMB( orr \reg , \reg , #PSR_T_BIT ) |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 354 | bne 1f |
Marc Zyngier | 2a552d5 | 2012-10-06 17:03:17 +0100 | [diff] [blame] | 355 | orr \reg, \reg, #PSR_A_BIT |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 356 | badr lr, 2f |
Marc Zyngier | 2a552d5 | 2012-10-06 17:03:17 +0100 | [diff] [blame] | 357 | msr spsr_cxsf, \reg |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 358 | __MSR_ELR_HYP(14) |
| 359 | __ERET |
Marc Zyngier | 2a552d5 | 2012-10-06 17:03:17 +0100 | [diff] [blame] | 360 | 1: msr cpsr_c, \reg |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 361 | 2: |
Dave Martin | 1ecec69 | 2012-12-10 18:35:22 +0100 | [diff] [blame] | 362 | #else |
| 363 | /* |
| 364 | * workaround for possibly broken pre-v6 hardware |
| 365 | * (akita, Sharp Zaurus C-1000, PXA270-based) |
| 366 | */ |
| 367 | setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg |
| 368 | #endif |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 369 | .endm |
| 370 | |
| 371 | /* |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 372 | * STRT/LDRT access macros with ARM and Thumb-2 variants |
| 373 | */ |
| 374 | #ifdef CONFIG_THUMB2_KERNEL |
| 375 | |
Catalin Marinas | 4e7682d | 2012-01-25 11:38:13 +0100 | [diff] [blame] | 376 | .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER() |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 377 | 9999: |
| 378 | .if \inc == 1 |
Stefan Agner | c001899 | 2019-02-18 00:56:58 +0100 | [diff] [blame^] | 379 | \instr\()b\t\cond\().w \reg, [\ptr, #\off] |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 380 | .elseif \inc == 4 |
Stefan Agner | c001899 | 2019-02-18 00:56:58 +0100 | [diff] [blame^] | 381 | \instr\t\cond\().w \reg, [\ptr, #\off] |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 382 | .else |
| 383 | .error "Unsupported inc macro argument" |
| 384 | .endif |
| 385 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 386 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 387 | .align 3 |
| 388 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 389 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 390 | .endm |
| 391 | |
| 392 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort |
| 393 | @ explicit IT instruction needed because of the label |
| 394 | @ introduced by the USER macro |
| 395 | .ifnc \cond,al |
| 396 | .if \rept == 1 |
| 397 | itt \cond |
| 398 | .elseif \rept == 2 |
| 399 | ittt \cond |
| 400 | .else |
| 401 | .error "Unsupported rept macro argument" |
| 402 | .endif |
| 403 | .endif |
| 404 | |
| 405 | @ Slightly optimised to avoid incrementing the pointer twice |
| 406 | usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort |
| 407 | .if \rept == 2 |
Will Deacon | 1142b71 | 2010-11-19 13:18:31 +0100 | [diff] [blame] | 408 | usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 409 | .endif |
| 410 | |
| 411 | add\cond \ptr, #\rept * \inc |
| 412 | .endm |
| 413 | |
| 414 | #else /* !CONFIG_THUMB2_KERNEL */ |
| 415 | |
Catalin Marinas | 4e7682d | 2012-01-25 11:38:13 +0100 | [diff] [blame] | 416 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER() |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 417 | .rept \rept |
| 418 | 9999: |
| 419 | .if \inc == 1 |
Stefan Agner | c001899 | 2019-02-18 00:56:58 +0100 | [diff] [blame^] | 420 | \instr\()b\t\cond \reg, [\ptr], #\inc |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 421 | .elseif \inc == 4 |
Stefan Agner | c001899 | 2019-02-18 00:56:58 +0100 | [diff] [blame^] | 422 | \instr\t\cond \reg, [\ptr], #\inc |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 423 | .else |
| 424 | .error "Unsupported inc macro argument" |
| 425 | .endif |
| 426 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 427 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 428 | .align 3 |
| 429 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 430 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 431 | .endr |
| 432 | .endm |
| 433 | |
| 434 | #endif /* CONFIG_THUMB2_KERNEL */ |
| 435 | |
| 436 | .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 437 | usracc str, \reg, \ptr, \inc, \cond, \rept, \abort |
| 438 | .endm |
| 439 | |
| 440 | .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 441 | usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort |
| 442 | .endm |
Dave Martin | 8f51965 | 2011-06-23 17:10:05 +0100 | [diff] [blame] | 443 | |
| 444 | /* Utility macro for declaring string literals */ |
| 445 | .macro string name:req, string |
| 446 | .type \name , #object |
| 447 | \name: |
| 448 | .asciz "\string" |
| 449 | .size \name , . - \name |
| 450 | .endm |
| 451 | |
Russell King | a78d156 | 2018-05-11 11:15:29 +0100 | [diff] [blame] | 452 | .macro csdb |
| 453 | #ifdef CONFIG_THUMB2_KERNEL |
| 454 | .inst.w 0xf3af8014 |
| 455 | #else |
| 456 | .inst 0xe320f014 |
| 457 | #endif |
| 458 | .endm |
| 459 | |
Russell King | 8404663 | 2012-09-07 18:22:28 +0100 | [diff] [blame] | 460 | .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req |
| 461 | #ifndef CONFIG_CPU_USE_DOMAINS |
| 462 | adds \tmp, \addr, #\size - 1 |
Stefan Agner | c001899 | 2019-02-18 00:56:58 +0100 | [diff] [blame^] | 463 | sbcscc \tmp, \tmp, \limit |
Russell King | 8404663 | 2012-09-07 18:22:28 +0100 | [diff] [blame] | 464 | bcs \bad |
Russell King | a3c0f847 | 2018-05-14 09:40:24 +0100 | [diff] [blame] | 465 | #ifdef CONFIG_CPU_SPECTRE |
| 466 | movcs \addr, #0 |
| 467 | csdb |
| 468 | #endif |
Russell King | 8404663 | 2012-09-07 18:22:28 +0100 | [diff] [blame] | 469 | #endif |
| 470 | .endm |
| 471 | |
Julien Thierry | afaf683 | 2018-09-11 10:14:50 +0100 | [diff] [blame] | 472 | .macro uaccess_mask_range_ptr, addr:req, size:req, limit:req, tmp:req |
| 473 | #ifdef CONFIG_CPU_SPECTRE |
| 474 | sub \tmp, \limit, #1 |
| 475 | subs \tmp, \tmp, \addr @ tmp = limit - 1 - addr |
| 476 | addhs \tmp, \tmp, #1 @ if (tmp >= 0) { |
Stefan Agner | c001899 | 2019-02-18 00:56:58 +0100 | [diff] [blame^] | 477 | subshs \tmp, \tmp, \size @ tmp = limit - (addr + size) } |
Julien Thierry | afaf683 | 2018-09-11 10:14:50 +0100 | [diff] [blame] | 478 | movlo \addr, #0 @ if (tmp < 0) addr = NULL |
| 479 | csdb |
| 480 | #endif |
| 481 | .endm |
| 482 | |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 483 | .macro uaccess_disable, tmp, isb=1 |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 484 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
| 485 | /* |
| 486 | * Whenever we re-enter userspace, the domains should always be |
| 487 | * set appropriately. |
| 488 | */ |
| 489 | mov \tmp, #DACR_UACCESS_DISABLE |
| 490 | mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register |
| 491 | .if \isb |
| 492 | instr_sync |
| 493 | .endif |
| 494 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 495 | .endm |
| 496 | |
| 497 | .macro uaccess_enable, tmp, isb=1 |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 498 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
| 499 | /* |
| 500 | * Whenever we re-enter userspace, the domains should always be |
| 501 | * set appropriately. |
| 502 | */ |
| 503 | mov \tmp, #DACR_UACCESS_ENABLE |
| 504 | mcr p15, 0, \tmp, c3, c0, 0 |
| 505 | .if \isb |
| 506 | instr_sync |
| 507 | .endif |
| 508 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 509 | .endm |
| 510 | |
| 511 | .macro uaccess_save, tmp |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 512 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
| 513 | mrc p15, 0, \tmp, c3, c0, 0 |
Russell King | e6a9dc6 | 2016-05-13 10:22:38 +0100 | [diff] [blame] | 514 | str \tmp, [sp, #SVC_DACR] |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 515 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 516 | .endm |
| 517 | |
| 518 | .macro uaccess_restore |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 519 | #ifdef CONFIG_CPU_SW_DOMAIN_PAN |
Russell King | e6a9dc6 | 2016-05-13 10:22:38 +0100 | [diff] [blame] | 520 | ldr r0, [sp, #SVC_DACR] |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 521 | mcr p15, 0, r0, c3, c0, 0 |
| 522 | #endif |
Russell King | 2190fed | 2015-08-20 10:32:02 +0100 | [diff] [blame] | 523 | .endm |
| 524 | |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 525 | .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo |
| 526 | .macro ret\c, reg |
| 527 | #if __LINUX_ARM_ARCH__ < 6 |
| 528 | mov\c pc, \reg |
| 529 | #else |
| 530 | .ifeqs "\reg", "lr" |
| 531 | bx\c \reg |
| 532 | .else |
| 533 | mov\c pc, \reg |
| 534 | .endif |
| 535 | #endif |
| 536 | .endm |
| 537 | .endr |
| 538 | |
| 539 | .macro ret.w, reg |
| 540 | ret \reg |
| 541 | #ifdef CONFIG_THUMB2_KERNEL |
| 542 | nop |
| 543 | #endif |
| 544 | .endm |
| 545 | |
Russell King | 8bafae2 | 2017-11-24 23:49:34 +0000 | [diff] [blame] | 546 | .macro bug, msg, line |
| 547 | #ifdef CONFIG_THUMB2_KERNEL |
| 548 | 1: .inst 0xde02 |
| 549 | #else |
| 550 | 1: .inst 0xe7f001f2 |
| 551 | #endif |
| 552 | #ifdef CONFIG_DEBUG_BUGVERBOSE |
| 553 | .pushsection .rodata.str, "aMS", %progbits, 1 |
| 554 | 2: .asciz "\msg" |
| 555 | .popsection |
| 556 | .pushsection __bug_table, "aw" |
| 557 | .align 2 |
| 558 | .word 1b, 2b |
| 559 | .hword \line |
| 560 | .popsection |
| 561 | #endif |
| 562 | .endm |
| 563 | |
Masami Hiramatsu | 0d73c3f | 2018-05-13 05:04:29 +0100 | [diff] [blame] | 564 | #ifdef CONFIG_KPROBES |
| 565 | #define _ASM_NOKPROBE(entry) \ |
| 566 | .pushsection "_kprobe_blacklist", "aw" ; \ |
| 567 | .balign 4 ; \ |
| 568 | .long entry; \ |
| 569 | .popsection |
| 570 | #else |
| 571 | #define _ASM_NOKPROBE(entry) |
| 572 | #endif |
| 573 | |
Magnus Damm | 2bc58a6 | 2011-06-13 06:46:44 +0100 | [diff] [blame] | 574 | #endif /* __ASM_ASSEMBLER_H__ */ |