blob: b59921a560da3ea0fb72baa5194a1aced4239c6e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/assembler.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains arm architecture specific defines
11 * for the different processors.
12 *
13 * Do not include any C declarations in this file - it is included by
14 * assembler source.
15 */
Magnus Damm2bc58a62011-06-13 06:46:44 +010016#ifndef __ASM_ASSEMBLER_H__
17#define __ASM_ASSEMBLER_H__
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#ifndef __ASSEMBLY__
20#error "Only include this from assembly code"
21#endif
22
23#include <asm/ptrace.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010024#include <asm/domain.h>
Dave Martin80c59da2012-02-09 08:47:17 -080025#include <asm/opcodes-virt.h>
Catalin Marinas0b1f68e2014-04-02 10:57:49 +010026#include <asm/asm-offsets.h>
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +010027#include <asm/page.h>
28#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Rob Herring6f6f6a72012-03-10 10:30:31 -060030#define IOMEM(x) (x)
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/*
33 * Endian independent macros for shifting bytes within registers.
34 */
35#ifndef __ARMEB__
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010036#define lspull lsr
37#define lspush lsl
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define get_byte_0 lsl #0
39#define get_byte_1 lsr #8
40#define get_byte_2 lsr #16
41#define get_byte_3 lsr #24
42#define put_byte_0 lsl #0
43#define put_byte_1 lsl #8
44#define put_byte_2 lsl #16
45#define put_byte_3 lsl #24
46#else
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010047#define lspull lsl
48#define lspush lsr
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#define get_byte_0 lsr #24
50#define get_byte_1 lsr #16
51#define get_byte_2 lsr #8
52#define get_byte_3 lsl #0
53#define put_byte_0 lsl #24
54#define put_byte_1 lsl #16
55#define put_byte_2 lsl #8
56#define put_byte_3 lsl #0
57#endif
58
Ben Dooks457c2402013-02-12 18:59:57 +000059/* Select code for any configuration running in BE8 mode */
60#ifdef CONFIG_CPU_ENDIAN_BE8
61#define ARM_BE8(code...) code
62#else
63#define ARM_BE8(code...)
64#endif
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/*
67 * Data preload for architectures that support it
68 */
69#if __LINUX_ARM_ARCH__ >= 5
70#define PLD(code...) code
71#else
72#define PLD(code...)
73#endif
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/*
Nicolas Pitre2239aff2008-03-31 12:38:31 -040076 * This can be used to enable code to cacheline align the destination
77 * pointer when bulk writing to memory. Experiments on StrongARM and
78 * XScale didn't show this a worthwhile thing to do when the cache is not
79 * set to write-allocate (this would need further testing on XScale when WA
80 * is used).
81 *
82 * On Feroceon there is much to gain however, regardless of cache mode.
83 */
84#ifdef CONFIG_CPU_FEROCEON
85#define CALGN(code...) code
86#else
87#define CALGN(code...)
88#endif
89
Arnd Bergmannffa47aa2017-06-30 18:03:59 +020090#define IMM12_MASK 0xfff
91
Nicolas Pitre2239aff2008-03-31 12:38:31 -040092/*
Russell King9c429542006-03-23 16:59:37 +000093 * Enable and disable interrupts
94 */
95#if __LINUX_ARM_ARCH__ >= 6
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020096 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000097 cpsid i
98 .endm
99
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200100 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000101 cpsie i
102 .endm
103#else
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200104 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000105 msr cpsr_c, #PSR_I_BIT | SVC_MODE
106 .endm
107
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200108 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000109 msr cpsr_c, #SVC_MODE
110 .endm
111#endif
112
Russell King3302cad2015-08-20 16:13:37 +0100113 .macro asm_trace_hardirqs_off, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200114#if defined(CONFIG_TRACE_IRQFLAGS)
Russell King3302cad2015-08-20 16:13:37 +0100115 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200116 stmdb sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100117 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200118 bl trace_hardirqs_off
Russell King3302cad2015-08-20 16:13:37 +0100119 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200120 ldmia sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100121 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200122#endif
123 .endm
124
Russell King3302cad2015-08-20 16:13:37 +0100125 .macro asm_trace_hardirqs_on, cond=al, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200126#if defined(CONFIG_TRACE_IRQFLAGS)
127 /*
128 * actually the registers should be pushed and pop'd conditionally, but
129 * after bl the flags are certainly clobbered
130 */
Russell King3302cad2015-08-20 16:13:37 +0100131 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200132 stmdb sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100133 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200134 bl\cond trace_hardirqs_on
Russell King3302cad2015-08-20 16:13:37 +0100135 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200136 ldmia sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100137 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200138#endif
139 .endm
140
Russell King3302cad2015-08-20 16:13:37 +0100141 .macro disable_irq, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200142 disable_irq_notrace
Russell King3302cad2015-08-20 16:13:37 +0100143 asm_trace_hardirqs_off \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200144 .endm
145
146 .macro enable_irq
147 asm_trace_hardirqs_on
148 enable_irq_notrace
149 .endm
Russell King9c429542006-03-23 16:59:37 +0000150/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 * Save the current IRQ state and disable IRQs. Note that this macro
152 * assumes FIQs are enabled, and that the processor is in SVC mode.
153 */
Russell King59d1ff32005-11-09 15:04:22 +0000154 .macro save_and_disable_irqs, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100155#ifdef CONFIG_CPU_V7M
156 mrs \oldcpsr, primask
157#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 mrs \oldcpsr, cpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100159#endif
Russell King9c429542006-03-23 16:59:37 +0000160 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 .endm
162
Rabin Vincent8e43a902012-02-15 16:01:42 +0100163 .macro save_and_disable_irqs_notrace, oldcpsr
Vladimir Murzinb2bf4822016-08-30 17:28:43 +0100164#ifdef CONFIG_CPU_V7M
165 mrs \oldcpsr, primask
166#else
Rabin Vincent8e43a902012-02-15 16:01:42 +0100167 mrs \oldcpsr, cpsr
Vladimir Murzinb2bf4822016-08-30 17:28:43 +0100168#endif
Rabin Vincent8e43a902012-02-15 16:01:42 +0100169 disable_irq_notrace
170 .endm
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/*
173 * Restore interrupt state previously stored in a register. We don't
174 * guarantee that this will preserve the flags.
175 */
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200176 .macro restore_irqs_notrace, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100177#ifdef CONFIG_CPU_V7M
178 msr primask, \oldcpsr
179#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 msr cpsr_c, \oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100181#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 .endm
183
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200184 .macro restore_irqs, oldcpsr
185 tst \oldcpsr, #PSR_I_BIT
Russell King01e09a22015-08-20 14:22:48 +0100186 asm_trace_hardirqs_on cond=eq
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200187 restore_irqs_notrace \oldcpsr
188 .endm
189
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100190/*
Russell King14327c62015-04-21 14:17:25 +0100191 * Assembly version of "adr rd, BSYM(sym)". This should only be used to
192 * reference local symbols in the same assembly file which are to be
193 * resolved by the assembler. Other usage is undefined.
194 */
195 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
196 .macro badr\c, rd, sym
197#ifdef CONFIG_THUMB2_KERNEL
198 adr\c \rd, \sym + 1
199#else
200 adr\c \rd, \sym
201#endif
202 .endm
203 .endr
204
205/*
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100206 * Get current thread_info.
207 */
208 .macro get_thread_info, rd
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100209 ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT )
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100210 THUMB( mov \rd, sp )
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100211 THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT )
212 mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100213 .endm
214
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100215/*
216 * Increment/decrement the preempt count.
217 */
218#ifdef CONFIG_PREEMPT_COUNT
219 .macro inc_preempt_count, ti, tmp
220 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
221 add \tmp, \tmp, #1 @ increment it
222 str \tmp, [\ti, #TI_PREEMPT]
223 .endm
224
225 .macro dec_preempt_count, ti, tmp
226 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
227 sub \tmp, \tmp, #1 @ decrement it
228 str \tmp, [\ti, #TI_PREEMPT]
229 .endm
230
231 .macro dec_preempt_count_ti, ti, tmp
232 get_thread_info \ti
233 dec_preempt_count \ti, \tmp
234 .endm
235#else
236 .macro inc_preempt_count, ti, tmp
237 .endm
238
239 .macro dec_preempt_count, ti, tmp
240 .endm
241
242 .macro dec_preempt_count_ti, ti, tmp
243 .endm
244#endif
245
Vincent Whitchurchf4418822018-11-09 10:09:48 +0100246#define USERL(l, x...) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479999: x; \
Russell King42604152010-04-19 10:15:03 +0100248 .pushsection __ex_table,"a"; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 .align 3; \
Vincent Whitchurchf4418822018-11-09 10:09:48 +0100250 .long 9999b,l; \
Russell King42604152010-04-19 10:15:03 +0100251 .popsection
Russell Kingbac4e962009-05-25 20:58:00 +0100252
Vincent Whitchurchf4418822018-11-09 10:09:48 +0100253#define USER(x...) USERL(9001f, x)
254
Russell Kingf00ec482010-09-04 10:47:48 +0100255#ifdef CONFIG_SMP
256#define ALT_SMP(instr...) \
2579998: instr
Dave Martined3768a2010-12-01 15:39:23 +0100258/*
259 * Note: if you get assembler errors from ALT_UP() when building with
260 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
261 * ALT_SMP( W(instr) ... )
262 */
Russell Kingf00ec482010-09-04 10:47:48 +0100263#define ALT_UP(instr...) \
264 .pushsection ".alt.smp.init", "a" ;\
265 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +01002669997: instr ;\
Russell King89c6bc52015-04-09 12:59:35 +0100267 .if . - 9997b == 2 ;\
268 nop ;\
269 .endif ;\
Dave Martined3768a2010-12-01 15:39:23 +0100270 .if . - 9997b != 4 ;\
271 .error "ALT_UP() content must assemble to exactly 4 bytes";\
272 .endif ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100273 .popsection
274#define ALT_UP_B(label) \
275 .equ up_b_offset, label - 9998b ;\
276 .pushsection ".alt.smp.init", "a" ;\
277 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +0100278 W(b) . + up_b_offset ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100279 .popsection
280#else
281#define ALT_SMP(instr...)
282#define ALT_UP(instr...) instr
283#define ALT_UP_B(label) b label
284#endif
285
Russell Kingbac4e962009-05-25 20:58:00 +0100286/*
Will Deacond675d0b2011-11-22 17:30:28 +0000287 * Instruction barrier
288 */
289 .macro instr_sync
290#if __LINUX_ARM_ARCH__ >= 7
291 isb
292#elif __LINUX_ARM_ARCH__ == 6
293 mcr p15, 0, r0, c7, c5, 4
294#endif
295 .endm
296
297/*
Russell Kingbac4e962009-05-25 20:58:00 +0100298 * SMP data memory barrier
299 */
Dave Martined3768a2010-12-01 15:39:23 +0100300 .macro smp_dmb mode
Russell Kingbac4e962009-05-25 20:58:00 +0100301#ifdef CONFIG_SMP
302#if __LINUX_ARM_ARCH__ >= 7
Dave Martined3768a2010-12-01 15:39:23 +0100303 .ifeqs "\mode","arm"
Will Deacon3ea12802013-05-10 18:07:19 +0100304 ALT_SMP(dmb ish)
Dave Martined3768a2010-12-01 15:39:23 +0100305 .else
Will Deacon3ea12802013-05-10 18:07:19 +0100306 ALT_SMP(W(dmb) ish)
Dave Martined3768a2010-12-01 15:39:23 +0100307 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100308#elif __LINUX_ARM_ARCH__ == 6
Russell Kingf00ec482010-09-04 10:47:48 +0100309 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
310#else
311#error Incompatible SMP platform
Russell Kingbac4e962009-05-25 20:58:00 +0100312#endif
Dave Martined3768a2010-12-01 15:39:23 +0100313 .ifeqs "\mode","arm"
Russell Kingf00ec482010-09-04 10:47:48 +0100314 ALT_UP(nop)
Dave Martined3768a2010-12-01 15:39:23 +0100315 .else
316 ALT_UP(W(nop))
317 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100318#endif
319 .endm
Catalin Marinasb86040a2009-07-24 12:32:54 +0100320
Catalin Marinas55bdd692010-05-21 18:06:41 +0100321#if defined(CONFIG_CPU_V7M)
322 /*
323 * setmode is used to assert to be in svc mode during boot. For v7-M
324 * this is done in __v7m_setup, so setmode can be empty here.
325 */
326 .macro setmode, mode, reg
327 .endm
328#elif defined(CONFIG_THUMB2_KERNEL)
Catalin Marinasb86040a2009-07-24 12:32:54 +0100329 .macro setmode, mode, reg
330 mov \reg, #\mode
331 msr cpsr_c, \reg
332 .endm
333#else
334 .macro setmode, mode, reg
335 msr cpsr_c, #\mode
336 .endm
337#endif
Catalin Marinas8b592782009-07-24 12:32:57 +0100338
339/*
Dave Martin80c59da2012-02-09 08:47:17 -0800340 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
341 * a scratch register for the macro to overwrite.
342 *
343 * This macro is intended for forcing the CPU into SVC mode at boot time.
344 * you cannot return to the original mode.
Dave Martin80c59da2012-02-09 08:47:17 -0800345 */
346.macro safe_svcmode_maskall reg:req
Lorenzo Pieralisi0e0779d2014-05-08 17:31:40 +0100347#if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
Dave Martin80c59da2012-02-09 08:47:17 -0800348 mrs \reg , cpsr
Russell King8e9c24a2012-12-03 15:39:43 +0000349 eor \reg, \reg, #HYP_MODE
350 tst \reg, #MODE_MASK
Dave Martin80c59da2012-02-09 08:47:17 -0800351 bic \reg , \reg , #MODE_MASK
Russell King8e9c24a2012-12-03 15:39:43 +0000352 orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
Dave Martin80c59da2012-02-09 08:47:17 -0800353THUMB( orr \reg , \reg , #PSR_T_BIT )
Dave Martin80c59da2012-02-09 08:47:17 -0800354 bne 1f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100355 orr \reg, \reg, #PSR_A_BIT
Russell King14327c62015-04-21 14:17:25 +0100356 badr lr, 2f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100357 msr spsr_cxsf, \reg
Dave Martin80c59da2012-02-09 08:47:17 -0800358 __MSR_ELR_HYP(14)
359 __ERET
Marc Zyngier2a552d52012-10-06 17:03:17 +01003601: msr cpsr_c, \reg
Dave Martin80c59da2012-02-09 08:47:17 -08003612:
Dave Martin1ecec692012-12-10 18:35:22 +0100362#else
363/*
364 * workaround for possibly broken pre-v6 hardware
365 * (akita, Sharp Zaurus C-1000, PXA270-based)
366 */
367 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
368#endif
Dave Martin80c59da2012-02-09 08:47:17 -0800369.endm
370
371/*
Catalin Marinas8b592782009-07-24 12:32:57 +0100372 * STRT/LDRT access macros with ARM and Thumb-2 variants
373 */
374#ifdef CONFIG_THUMB2_KERNEL
375
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100376 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +01003779999:
378 .if \inc == 1
Stefan Agnerc0018992019-02-18 00:56:58 +0100379 \instr\()b\t\cond\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100380 .elseif \inc == 4
Stefan Agnerc0018992019-02-18 00:56:58 +0100381 \instr\t\cond\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100382 .else
383 .error "Unsupported inc macro argument"
384 .endif
385
Russell King42604152010-04-19 10:15:03 +0100386 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100387 .align 3
388 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100389 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100390 .endm
391
392 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
393 @ explicit IT instruction needed because of the label
394 @ introduced by the USER macro
395 .ifnc \cond,al
396 .if \rept == 1
397 itt \cond
398 .elseif \rept == 2
399 ittt \cond
400 .else
401 .error "Unsupported rept macro argument"
402 .endif
403 .endif
404
405 @ Slightly optimised to avoid incrementing the pointer twice
406 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
407 .if \rept == 2
Will Deacon1142b712010-11-19 13:18:31 +0100408 usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
Catalin Marinas8b592782009-07-24 12:32:57 +0100409 .endif
410
411 add\cond \ptr, #\rept * \inc
412 .endm
413
414#else /* !CONFIG_THUMB2_KERNEL */
415
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100416 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +0100417 .rept \rept
4189999:
419 .if \inc == 1
Stefan Agnerc0018992019-02-18 00:56:58 +0100420 \instr\()b\t\cond \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100421 .elseif \inc == 4
Stefan Agnerc0018992019-02-18 00:56:58 +0100422 \instr\t\cond \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100423 .else
424 .error "Unsupported inc macro argument"
425 .endif
426
Russell King42604152010-04-19 10:15:03 +0100427 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100428 .align 3
429 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100430 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100431 .endr
432 .endm
433
434#endif /* CONFIG_THUMB2_KERNEL */
435
436 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
437 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
438 .endm
439
440 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
441 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
442 .endm
Dave Martin8f519652011-06-23 17:10:05 +0100443
444/* Utility macro for declaring string literals */
445 .macro string name:req, string
446 .type \name , #object
447\name:
448 .asciz "\string"
449 .size \name , . - \name
450 .endm
451
Russell Kinga78d1562018-05-11 11:15:29 +0100452 .macro csdb
453#ifdef CONFIG_THUMB2_KERNEL
454 .inst.w 0xf3af8014
455#else
456 .inst 0xe320f014
457#endif
458 .endm
459
Russell King84046632012-09-07 18:22:28 +0100460 .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
461#ifndef CONFIG_CPU_USE_DOMAINS
462 adds \tmp, \addr, #\size - 1
Stefan Agnerc0018992019-02-18 00:56:58 +0100463 sbcscc \tmp, \tmp, \limit
Russell King84046632012-09-07 18:22:28 +0100464 bcs \bad
Russell Kinga3c0f8472018-05-14 09:40:24 +0100465#ifdef CONFIG_CPU_SPECTRE
466 movcs \addr, #0
467 csdb
468#endif
Russell King84046632012-09-07 18:22:28 +0100469#endif
470 .endm
471
Julien Thierryafaf6832018-09-11 10:14:50 +0100472 .macro uaccess_mask_range_ptr, addr:req, size:req, limit:req, tmp:req
473#ifdef CONFIG_CPU_SPECTRE
474 sub \tmp, \limit, #1
475 subs \tmp, \tmp, \addr @ tmp = limit - 1 - addr
476 addhs \tmp, \tmp, #1 @ if (tmp >= 0) {
Stefan Agnerc0018992019-02-18 00:56:58 +0100477 subshs \tmp, \tmp, \size @ tmp = limit - (addr + size) }
Julien Thierryafaf6832018-09-11 10:14:50 +0100478 movlo \addr, #0 @ if (tmp < 0) addr = NULL
479 csdb
480#endif
481 .endm
482
Russell King2190fed2015-08-20 10:32:02 +0100483 .macro uaccess_disable, tmp, isb=1
Russell Kinga5e090a2015-08-19 20:40:41 +0100484#ifdef CONFIG_CPU_SW_DOMAIN_PAN
485 /*
486 * Whenever we re-enter userspace, the domains should always be
487 * set appropriately.
488 */
489 mov \tmp, #DACR_UACCESS_DISABLE
490 mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register
491 .if \isb
492 instr_sync
493 .endif
494#endif
Russell King2190fed2015-08-20 10:32:02 +0100495 .endm
496
497 .macro uaccess_enable, tmp, isb=1
Russell Kinga5e090a2015-08-19 20:40:41 +0100498#ifdef CONFIG_CPU_SW_DOMAIN_PAN
499 /*
500 * Whenever we re-enter userspace, the domains should always be
501 * set appropriately.
502 */
503 mov \tmp, #DACR_UACCESS_ENABLE
504 mcr p15, 0, \tmp, c3, c0, 0
505 .if \isb
506 instr_sync
507 .endif
508#endif
Russell King2190fed2015-08-20 10:32:02 +0100509 .endm
510
511 .macro uaccess_save, tmp
Russell Kinga5e090a2015-08-19 20:40:41 +0100512#ifdef CONFIG_CPU_SW_DOMAIN_PAN
513 mrc p15, 0, \tmp, c3, c0, 0
Russell Kinge6a9dc62016-05-13 10:22:38 +0100514 str \tmp, [sp, #SVC_DACR]
Russell Kinga5e090a2015-08-19 20:40:41 +0100515#endif
Russell King2190fed2015-08-20 10:32:02 +0100516 .endm
517
518 .macro uaccess_restore
Russell Kinga5e090a2015-08-19 20:40:41 +0100519#ifdef CONFIG_CPU_SW_DOMAIN_PAN
Russell Kinge6a9dc62016-05-13 10:22:38 +0100520 ldr r0, [sp, #SVC_DACR]
Russell Kinga5e090a2015-08-19 20:40:41 +0100521 mcr p15, 0, r0, c3, c0, 0
522#endif
Russell King2190fed2015-08-20 10:32:02 +0100523 .endm
524
Russell King6ebbf2c2014-06-30 16:29:12 +0100525 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
526 .macro ret\c, reg
527#if __LINUX_ARM_ARCH__ < 6
528 mov\c pc, \reg
529#else
530 .ifeqs "\reg", "lr"
531 bx\c \reg
532 .else
533 mov\c pc, \reg
534 .endif
535#endif
536 .endm
537 .endr
538
539 .macro ret.w, reg
540 ret \reg
541#ifdef CONFIG_THUMB2_KERNEL
542 nop
543#endif
544 .endm
545
Russell King8bafae22017-11-24 23:49:34 +0000546 .macro bug, msg, line
547#ifdef CONFIG_THUMB2_KERNEL
5481: .inst 0xde02
549#else
5501: .inst 0xe7f001f2
551#endif
552#ifdef CONFIG_DEBUG_BUGVERBOSE
553 .pushsection .rodata.str, "aMS", %progbits, 1
5542: .asciz "\msg"
555 .popsection
556 .pushsection __bug_table, "aw"
557 .align 2
558 .word 1b, 2b
559 .hword \line
560 .popsection
561#endif
562 .endm
563
Masami Hiramatsu0d73c3f2018-05-13 05:04:29 +0100564#ifdef CONFIG_KPROBES
565#define _ASM_NOKPROBE(entry) \
566 .pushsection "_kprobe_blacklist", "aw" ; \
567 .balign 4 ; \
568 .long entry; \
569 .popsection
570#else
571#define _ASM_NOKPROBE(entry)
572#endif
573
Magnus Damm2bc58a62011-06-13 06:46:44 +0100574#endif /* __ASM_ASSEMBLER_H__ */