Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/assembler.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996-2000 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This file contains arm architecture specific defines |
| 11 | * for the different processors. |
| 12 | * |
| 13 | * Do not include any C declarations in this file - it is included by |
| 14 | * assembler source. |
| 15 | */ |
Magnus Damm | 2bc58a6 | 2011-06-13 06:46:44 +0100 | [diff] [blame] | 16 | #ifndef __ASM_ASSEMBLER_H__ |
| 17 | #define __ASM_ASSEMBLER_H__ |
| 18 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #ifndef __ASSEMBLY__ |
| 20 | #error "Only include this from assembly code" |
| 21 | #endif |
| 22 | |
| 23 | #include <asm/ptrace.h> |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 24 | #include <asm/domain.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
Rob Herring | 6f6f6a7 | 2012-03-10 10:30:31 -0600 | [diff] [blame^] | 26 | #define IOMEM(x) (x) |
| 27 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | /* |
| 29 | * Endian independent macros for shifting bytes within registers. |
| 30 | */ |
| 31 | #ifndef __ARMEB__ |
| 32 | #define pull lsr |
| 33 | #define push lsl |
| 34 | #define get_byte_0 lsl #0 |
| 35 | #define get_byte_1 lsr #8 |
| 36 | #define get_byte_2 lsr #16 |
| 37 | #define get_byte_3 lsr #24 |
| 38 | #define put_byte_0 lsl #0 |
| 39 | #define put_byte_1 lsl #8 |
| 40 | #define put_byte_2 lsl #16 |
| 41 | #define put_byte_3 lsl #24 |
| 42 | #else |
| 43 | #define pull lsl |
| 44 | #define push lsr |
| 45 | #define get_byte_0 lsr #24 |
| 46 | #define get_byte_1 lsr #16 |
| 47 | #define get_byte_2 lsr #8 |
| 48 | #define get_byte_3 lsl #0 |
| 49 | #define put_byte_0 lsl #24 |
| 50 | #define put_byte_1 lsl #16 |
| 51 | #define put_byte_2 lsl #8 |
| 52 | #define put_byte_3 lsl #0 |
| 53 | #endif |
| 54 | |
| 55 | /* |
| 56 | * Data preload for architectures that support it |
| 57 | */ |
| 58 | #if __LINUX_ARM_ARCH__ >= 5 |
| 59 | #define PLD(code...) code |
| 60 | #else |
| 61 | #define PLD(code...) |
| 62 | #endif |
| 63 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | /* |
Nicolas Pitre | 2239aff | 2008-03-31 12:38:31 -0400 | [diff] [blame] | 65 | * This can be used to enable code to cacheline align the destination |
| 66 | * pointer when bulk writing to memory. Experiments on StrongARM and |
| 67 | * XScale didn't show this a worthwhile thing to do when the cache is not |
| 68 | * set to write-allocate (this would need further testing on XScale when WA |
| 69 | * is used). |
| 70 | * |
| 71 | * On Feroceon there is much to gain however, regardless of cache mode. |
| 72 | */ |
| 73 | #ifdef CONFIG_CPU_FEROCEON |
| 74 | #define CALGN(code...) code |
| 75 | #else |
| 76 | #define CALGN(code...) |
| 77 | #endif |
| 78 | |
| 79 | /* |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 80 | * Enable and disable interrupts |
| 81 | */ |
| 82 | #if __LINUX_ARM_ARCH__ >= 6 |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 83 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 84 | cpsid i |
| 85 | .endm |
| 86 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 87 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 88 | cpsie i |
| 89 | .endm |
| 90 | #else |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 91 | .macro disable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 92 | msr cpsr_c, #PSR_I_BIT | SVC_MODE |
| 93 | .endm |
| 94 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 95 | .macro enable_irq_notrace |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 96 | msr cpsr_c, #SVC_MODE |
| 97 | .endm |
| 98 | #endif |
| 99 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 100 | .macro asm_trace_hardirqs_off |
| 101 | #if defined(CONFIG_TRACE_IRQFLAGS) |
| 102 | stmdb sp!, {r0-r3, ip, lr} |
| 103 | bl trace_hardirqs_off |
| 104 | ldmia sp!, {r0-r3, ip, lr} |
| 105 | #endif |
| 106 | .endm |
| 107 | |
| 108 | .macro asm_trace_hardirqs_on_cond, cond |
| 109 | #if defined(CONFIG_TRACE_IRQFLAGS) |
| 110 | /* |
| 111 | * actually the registers should be pushed and pop'd conditionally, but |
| 112 | * after bl the flags are certainly clobbered |
| 113 | */ |
| 114 | stmdb sp!, {r0-r3, ip, lr} |
| 115 | bl\cond trace_hardirqs_on |
| 116 | ldmia sp!, {r0-r3, ip, lr} |
| 117 | #endif |
| 118 | .endm |
| 119 | |
| 120 | .macro asm_trace_hardirqs_on |
| 121 | asm_trace_hardirqs_on_cond al |
| 122 | .endm |
| 123 | |
| 124 | .macro disable_irq |
| 125 | disable_irq_notrace |
| 126 | asm_trace_hardirqs_off |
| 127 | .endm |
| 128 | |
| 129 | .macro enable_irq |
| 130 | asm_trace_hardirqs_on |
| 131 | enable_irq_notrace |
| 132 | .endm |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 133 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | * Save the current IRQ state and disable IRQs. Note that this macro |
| 135 | * assumes FIQs are enabled, and that the processor is in SVC mode. |
| 136 | */ |
Russell King | 59d1ff3 | 2005-11-09 15:04:22 +0000 | [diff] [blame] | 137 | .macro save_and_disable_irqs, oldcpsr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | mrs \oldcpsr, cpsr |
Russell King | 9c42954 | 2006-03-23 16:59:37 +0000 | [diff] [blame] | 139 | disable_irq |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | .endm |
| 141 | |
| 142 | /* |
| 143 | * Restore interrupt state previously stored in a register. We don't |
| 144 | * guarantee that this will preserve the flags. |
| 145 | */ |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 146 | .macro restore_irqs_notrace, oldcpsr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | msr cpsr_c, \oldcpsr |
| 148 | .endm |
| 149 | |
Uwe Kleine-König | 0d928b0 | 2009-08-13 20:38:17 +0200 | [diff] [blame] | 150 | .macro restore_irqs, oldcpsr |
| 151 | tst \oldcpsr, #PSR_I_BIT |
| 152 | asm_trace_hardirqs_on_cond eq |
| 153 | restore_irqs_notrace \oldcpsr |
| 154 | .endm |
| 155 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | #define USER(x...) \ |
| 157 | 9999: x; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 158 | .pushsection __ex_table,"a"; \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | .align 3; \ |
| 160 | .long 9999b,9001f; \ |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 161 | .popsection |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 162 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 163 | #ifdef CONFIG_SMP |
| 164 | #define ALT_SMP(instr...) \ |
| 165 | 9998: instr |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 166 | /* |
| 167 | * Note: if you get assembler errors from ALT_UP() when building with |
| 168 | * CONFIG_THUMB2_KERNEL, you almost certainly need to use |
| 169 | * ALT_SMP( W(instr) ... ) |
| 170 | */ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 171 | #define ALT_UP(instr...) \ |
| 172 | .pushsection ".alt.smp.init", "a" ;\ |
| 173 | .long 9998b ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 174 | 9997: instr ;\ |
| 175 | .if . - 9997b != 4 ;\ |
| 176 | .error "ALT_UP() content must assemble to exactly 4 bytes";\ |
| 177 | .endif ;\ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 178 | .popsection |
| 179 | #define ALT_UP_B(label) \ |
| 180 | .equ up_b_offset, label - 9998b ;\ |
| 181 | .pushsection ".alt.smp.init", "a" ;\ |
| 182 | .long 9998b ;\ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 183 | W(b) . + up_b_offset ;\ |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 184 | .popsection |
| 185 | #else |
| 186 | #define ALT_SMP(instr...) |
| 187 | #define ALT_UP(instr...) instr |
| 188 | #define ALT_UP_B(label) b label |
| 189 | #endif |
| 190 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 191 | /* |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 192 | * Instruction barrier |
| 193 | */ |
| 194 | .macro instr_sync |
| 195 | #if __LINUX_ARM_ARCH__ >= 7 |
| 196 | isb |
| 197 | #elif __LINUX_ARM_ARCH__ == 6 |
| 198 | mcr p15, 0, r0, c7, c5, 4 |
| 199 | #endif |
| 200 | .endm |
| 201 | |
| 202 | /* |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 203 | * SMP data memory barrier |
| 204 | */ |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 205 | .macro smp_dmb mode |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 206 | #ifdef CONFIG_SMP |
| 207 | #if __LINUX_ARM_ARCH__ >= 7 |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 208 | .ifeqs "\mode","arm" |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 209 | ALT_SMP(dmb) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 210 | .else |
| 211 | ALT_SMP(W(dmb)) |
| 212 | .endif |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 213 | #elif __LINUX_ARM_ARCH__ == 6 |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 214 | ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb |
| 215 | #else |
| 216 | #error Incompatible SMP platform |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 217 | #endif |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 218 | .ifeqs "\mode","arm" |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 219 | ALT_UP(nop) |
Dave Martin | ed3768a | 2010-12-01 15:39:23 +0100 | [diff] [blame] | 220 | .else |
| 221 | ALT_UP(W(nop)) |
| 222 | .endif |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 223 | #endif |
| 224 | .endm |
Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 225 | |
| 226 | #ifdef CONFIG_THUMB2_KERNEL |
| 227 | .macro setmode, mode, reg |
| 228 | mov \reg, #\mode |
| 229 | msr cpsr_c, \reg |
| 230 | .endm |
| 231 | #else |
| 232 | .macro setmode, mode, reg |
| 233 | msr cpsr_c, #\mode |
| 234 | .endm |
| 235 | #endif |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 236 | |
| 237 | /* |
| 238 | * STRT/LDRT access macros with ARM and Thumb-2 variants |
| 239 | */ |
| 240 | #ifdef CONFIG_THUMB2_KERNEL |
| 241 | |
Catalin Marinas | 4e7682d | 2012-01-25 11:38:13 +0100 | [diff] [blame] | 242 | .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER() |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 243 | 9999: |
| 244 | .if \inc == 1 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 245 | \instr\cond\()b\()\t\().w \reg, [\ptr, #\off] |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 246 | .elseif \inc == 4 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 247 | \instr\cond\()\t\().w \reg, [\ptr, #\off] |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 248 | .else |
| 249 | .error "Unsupported inc macro argument" |
| 250 | .endif |
| 251 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 252 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 253 | .align 3 |
| 254 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 255 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 256 | .endm |
| 257 | |
| 258 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort |
| 259 | @ explicit IT instruction needed because of the label |
| 260 | @ introduced by the USER macro |
| 261 | .ifnc \cond,al |
| 262 | .if \rept == 1 |
| 263 | itt \cond |
| 264 | .elseif \rept == 2 |
| 265 | ittt \cond |
| 266 | .else |
| 267 | .error "Unsupported rept macro argument" |
| 268 | .endif |
| 269 | .endif |
| 270 | |
| 271 | @ Slightly optimised to avoid incrementing the pointer twice |
| 272 | usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort |
| 273 | .if \rept == 2 |
Will Deacon | 1142b71 | 2010-11-19 13:18:31 +0100 | [diff] [blame] | 274 | usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 275 | .endif |
| 276 | |
| 277 | add\cond \ptr, #\rept * \inc |
| 278 | .endm |
| 279 | |
| 280 | #else /* !CONFIG_THUMB2_KERNEL */ |
| 281 | |
Catalin Marinas | 4e7682d | 2012-01-25 11:38:13 +0100 | [diff] [blame] | 282 | .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER() |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 283 | .rept \rept |
| 284 | 9999: |
| 285 | .if \inc == 1 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 286 | \instr\cond\()b\()\t \reg, [\ptr], #\inc |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 287 | .elseif \inc == 4 |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 288 | \instr\cond\()\t \reg, [\ptr], #\inc |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 289 | .else |
| 290 | .error "Unsupported inc macro argument" |
| 291 | .endif |
| 292 | |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 293 | .pushsection __ex_table,"a" |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 294 | .align 3 |
| 295 | .long 9999b, \abort |
Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 296 | .popsection |
Catalin Marinas | 8b59278 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 297 | .endr |
| 298 | .endm |
| 299 | |
| 300 | #endif /* CONFIG_THUMB2_KERNEL */ |
| 301 | |
| 302 | .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 303 | usracc str, \reg, \ptr, \inc, \cond, \rept, \abort |
| 304 | .endm |
| 305 | |
| 306 | .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f |
| 307 | usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort |
| 308 | .endm |
Dave Martin | 8f51965 | 2011-06-23 17:10:05 +0100 | [diff] [blame] | 309 | |
| 310 | /* Utility macro for declaring string literals */ |
| 311 | .macro string name:req, string |
| 312 | .type \name , #object |
| 313 | \name: |
| 314 | .asciz "\string" |
| 315 | .size \name , . - \name |
| 316 | .endm |
| 317 | |
Magnus Damm | 2bc58a6 | 2011-06-13 06:46:44 +0100 | [diff] [blame] | 318 | #endif /* __ASM_ASSEMBLER_H__ */ |