blob: fe99231cbde5910bae9f768ead874effd33794c1 [file] [log] [blame]
R Sricharan6e58b8f2013-08-14 19:08:20 +05301/*
2 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
10#include <dt-bindings/interrupt-controller/arm-gic.h>
11#include <dt-bindings/pinctrl/dra.h>
12
13#include "skeleton.dtsi"
14
R Sricharana46631c2014-06-26 12:55:31 +053015#define MAX_SOURCES 400
R Sricharana46631c2014-06-26 12:55:31 +053016
R Sricharan6e58b8f2013-08-14 19:08:20 +053017/ {
18 #address-cells = <1>;
19 #size-cells = <1>;
20
21 compatible = "ti,dra7xx";
Marc Zyngier783d3182015-03-11 15:43:44 +000022 interrupt-parent = <&crossbar_mpu>;
R Sricharan6e58b8f2013-08-14 19:08:20 +053023
24 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050025 i2c0 = &i2c1;
26 i2c1 = &i2c2;
27 i2c2 = &i2c3;
28 i2c3 = &i2c4;
29 i2c4 = &i2c5;
R Sricharan6e58b8f2013-08-14 19:08:20 +053030 serial0 = &uart1;
31 serial1 = &uart2;
32 serial2 = &uart3;
33 serial3 = &uart4;
34 serial4 = &uart5;
35 serial5 = &uart6;
Nishanth Menon065bd7f2014-10-21 11:18:15 -050036 serial6 = &uart7;
37 serial7 = &uart8;
38 serial8 = &uart9;
39 serial9 = &uart10;
Mugunthan V Nef9c5b62014-10-21 15:31:00 +053040 ethernet0 = &cpsw_emac0;
41 ethernet1 = &cpsw_emac1;
Roger Quadros9ec49b92014-08-15 16:08:36 +030042 d_can0 = &dcan1;
43 d_can1 = &dcan2;
R Sricharan6e58b8f2013-08-14 19:08:20 +053044 };
45
R Sricharan6e58b8f2013-08-14 19:08:20 +053046 timer {
47 compatible = "arm,armv7-timer";
48 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
49 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
50 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
51 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
Marc Zyngier783d3182015-03-11 15:43:44 +000052 interrupt-parent = <&gic>;
R Sricharan6e58b8f2013-08-14 19:08:20 +053053 };
54
55 gic: interrupt-controller@48211000 {
56 compatible = "arm,cortex-a15-gic";
57 interrupt-controller;
58 #interrupt-cells = <3>;
59 reg = <0x48211000 0x1000>,
60 <0x48212000 0x1000>,
61 <0x48214000 0x2000>,
62 <0x48216000 0x2000>;
63 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
Marc Zyngier783d3182015-03-11 15:43:44 +000064 interrupt-parent = <&gic>;
R Sricharan6e58b8f2013-08-14 19:08:20 +053065 };
66
Marc Zyngier7136d452015-03-11 15:43:49 +000067 wakeupgen: interrupt-controller@48281000 {
68 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
69 interrupt-controller;
70 #interrupt-cells = <3>;
71 reg = <0x48281000 0x1000>;
72 interrupt-parent = <&gic>;
R Sricharan6e58b8f2013-08-14 19:08:20 +053073 };
74
75 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010076 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6e58b8f2013-08-14 19:08:20 +053077 * that are not memory mapped in the MPU view or for the MPU itself.
78 */
79 soc {
80 compatible = "ti,omap-infra";
81 mpu {
82 compatible = "ti,omap5-mpu";
83 ti,hwmods = "mpu";
84 };
85 };
86
87 /*
88 * XXX: Use a flat representation of the SOC interconnect.
89 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +010090 * Since it will not bring real advantage to represent that in DT for
R Sricharan6e58b8f2013-08-14 19:08:20 +053091 * the moment, just use a fake OCP bus entry to represent the whole bus
92 * hierarchy.
93 */
94 ocp {
Rajendra Nayakfba387a2014-04-10 11:34:32 -050095 compatible = "ti,dra7-l3-noc", "simple-bus";
R Sricharan6e58b8f2013-08-14 19:08:20 +053096 #address-cells = <1>;
97 #size-cells = <1>;
98 ranges;
99 ti,hwmods = "l3_main_1", "l3_main_2";
Rajendra Nayakfba387a2014-04-10 11:34:32 -0500100 reg = <0x44000000 0x1000000>,
101 <0x45000000 0x1000>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000102 interrupts-extended = <&crossbar_mpu GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
Marc Zyngier7136d452015-03-11 15:43:49 +0000103 <&wakeupgen GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530104
Tero Kristod9195012015-02-12 11:37:13 +0200105 l4_cfg: l4@4a000000 {
106 compatible = "ti,dra7-l4-cfg", "simple-bus";
107 #address-cells = <1>;
108 #size-cells = <1>;
109 ranges = <0 0x4a000000 0x22c000>;
Tero Kristoee6c7502013-07-18 17:18:33 +0300110
Tero Kristod9195012015-02-12 11:37:13 +0200111 scm: scm@2000 {
112 compatible = "ti,dra7-scm-core", "simple-bus";
113 reg = <0x2000 0x2000>;
Tero Kristoee6c7502013-07-18 17:18:33 +0300114 #address-cells = <1>;
Tero Kristod9195012015-02-12 11:37:13 +0200115 #size-cells = <1>;
116 ranges = <0 0x2000 0x2000>;
117
118 scm_conf: scm_conf@0 {
Kishon Vijay Abraham Icd455672015-07-27 17:46:41 +0530119 compatible = "syscon", "simple-bus";
Tero Kristod9195012015-02-12 11:37:13 +0200120 reg = <0x0 0x1400>;
121 #address-cells = <1>;
122 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530123 ranges = <0 0x0 0x1400>;
Tero Kristod9195012015-02-12 11:37:13 +0200124
125 pbias_regulator: pbias_regulator {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530126 compatible = "ti,pbias-dra7", "ti,pbias-omap";
Tero Kristod9195012015-02-12 11:37:13 +0200127 reg = <0xe00 0x4>;
128 syscon = <&scm_conf>;
129 pbias_mmc_reg: pbias_mmc_omap5 {
130 regulator-name = "pbias_mmc_omap5";
131 regulator-min-microvolt = <1800000>;
132 regulator-max-microvolt = <3000000>;
133 };
134 };
Tomi Valkeinen2d5a3c82015-02-23 12:53:56 +0200135
136 scm_conf_clocks: clocks {
137 #address-cells = <1>;
138 #size-cells = <0>;
139 };
Tero Kristod9195012015-02-12 11:37:13 +0200140 };
141
142 dra7_pmx_core: pinmux@1400 {
143 compatible = "ti,dra7-padconf",
144 "pinctrl-single";
Roger Quadros1c5cb6f2015-07-27 13:27:29 +0300145 reg = <0x1400 0x0468>;
Tero Kristod9195012015-02-12 11:37:13 +0200146 #address-cells = <1>;
147 #size-cells = <0>;
148 #interrupt-cells = <1>;
149 interrupt-controller;
150 pinctrl-single,register-width = <32>;
151 pinctrl-single,function-mask = <0x3fffffff>;
152 };
Roger Quadros33cb3a12015-08-04 12:10:14 +0300153
154 scm_conf1: scm_conf@1c04 {
155 compatible = "syscon";
156 reg = <0x1c04 0x0020>;
157 };
Tero Kristoee6c7502013-07-18 17:18:33 +0300158 };
159
Tero Kristod9195012015-02-12 11:37:13 +0200160 cm_core_aon: cm_core_aon@5000 {
161 compatible = "ti,dra7-cm-core-aon";
162 reg = <0x5000 0x2000>;
163
164 cm_core_aon_clocks: clocks {
165 #address-cells = <1>;
166 #size-cells = <0>;
167 };
168
169 cm_core_aon_clockdomains: clockdomains {
170 };
171 };
172
173 cm_core: cm_core@8000 {
174 compatible = "ti,dra7-cm-core";
175 reg = <0x8000 0x3000>;
176
177 cm_core_clocks: clocks {
178 #address-cells = <1>;
179 #size-cells = <0>;
180 };
181
182 cm_core_clockdomains: clockdomains {
183 };
184 };
185 };
186
187 l4_wkup: l4@4ae00000 {
188 compatible = "ti,dra7-l4-wkup", "simple-bus";
189 #address-cells = <1>;
190 #size-cells = <1>;
191 ranges = <0 0x4ae00000 0x3f000>;
192
193 counter32k: counter@4000 {
194 compatible = "ti,omap-counter32k";
195 reg = <0x4000 0x40>;
196 ti,hwmods = "counter_32k";
197 };
198
199 prm: prm@6000 {
200 compatible = "ti,dra7-prm";
201 reg = <0x6000 0x3000>;
202 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
203
204 prm_clocks: clocks {
205 #address-cells = <1>;
206 #size-cells = <0>;
207 };
208
209 prm_clockdomains: clockdomains {
210 };
Tero Kristoee6c7502013-07-18 17:18:33 +0300211 };
212 };
213
Kishon Vijay Abraham I18dcd792014-07-14 16:12:23 +0530214 axi@0 {
215 compatible = "simple-bus";
216 #size-cells = <1>;
217 #address-cells = <1>;
218 ranges = <0x51000000 0x51000000 0x3000
219 0x0 0x20000000 0x10000000>;
Kishon Vijay Abraham I73c8f0c2015-07-28 19:09:10 +0530220 pcie1: pcie@51000000 {
Kishon Vijay Abraham I18dcd792014-07-14 16:12:23 +0530221 compatible = "ti,dra7-pcie";
222 reg = <0x51000000 0x2000>, <0x51002000 0x14c>, <0x1000 0x2000>;
223 reg-names = "rc_dbics", "ti_conf", "config";
224 interrupts = <0 232 0x4>, <0 233 0x4>;
225 #address-cells = <3>;
226 #size-cells = <2>;
227 device_type = "pci";
228 ranges = <0x81000000 0 0 0x03000 0 0x00010000
229 0x82000000 0 0x20013000 0x13000 0 0xffed000>;
230 #interrupt-cells = <1>;
231 num-lanes = <1>;
232 ti,hwmods = "pcie1";
233 phys = <&pcie1_phy>;
234 phy-names = "pcie-phy0";
235 interrupt-map-mask = <0 0 0 7>;
236 interrupt-map = <0 0 0 1 &pcie1_intc 1>,
237 <0 0 0 2 &pcie1_intc 2>,
238 <0 0 0 3 &pcie1_intc 3>,
239 <0 0 0 4 &pcie1_intc 4>;
240 pcie1_intc: interrupt-controller {
241 interrupt-controller;
242 #address-cells = <0>;
243 #interrupt-cells = <1>;
244 };
245 };
246 };
247
248 axi@1 {
249 compatible = "simple-bus";
250 #size-cells = <1>;
251 #address-cells = <1>;
252 ranges = <0x51800000 0x51800000 0x3000
253 0x0 0x30000000 0x10000000>;
254 status = "disabled";
255 pcie@51000000 {
256 compatible = "ti,dra7-pcie";
257 reg = <0x51800000 0x2000>, <0x51802000 0x14c>, <0x1000 0x2000>;
258 reg-names = "rc_dbics", "ti_conf", "config";
259 interrupts = <0 355 0x4>, <0 356 0x4>;
260 #address-cells = <3>;
261 #size-cells = <2>;
262 device_type = "pci";
263 ranges = <0x81000000 0 0 0x03000 0 0x00010000
264 0x82000000 0 0x30013000 0x13000 0 0xffed000>;
265 #interrupt-cells = <1>;
266 num-lanes = <1>;
267 ti,hwmods = "pcie2";
268 phys = <&pcie2_phy>;
269 phy-names = "pcie-phy0";
270 interrupt-map-mask = <0 0 0 7>;
271 interrupt-map = <0 0 0 1 &pcie2_intc 1>,
272 <0 0 0 2 &pcie2_intc 2>,
273 <0 0 0 3 &pcie2_intc 3>,
274 <0 0 0 4 &pcie2_intc 4>;
275 pcie2_intc: interrupt-controller {
276 interrupt-controller;
277 #address-cells = <0>;
278 #interrupt-cells = <1>;
279 };
280 };
281 };
282
Keerthyf7397ed2015-03-23 14:39:38 -0500283 bandgap: bandgap@4a0021e0 {
284 reg = <0x4a0021e0 0xc
285 0x4a00232c 0xc
286 0x4a002380 0x2c
287 0x4a0023C0 0x3c
288 0x4a002564 0x8
289 0x4a002574 0x50>;
290 compatible = "ti,dra752-bandgap";
291 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
292 #thermal-sensor-cells = <1>;
293 };
294
Suman Anna99639ac2015-10-02 18:23:22 -0500295 dsp1_system: dsp_system@40d00000 {
296 compatible = "syscon";
297 reg = <0x40d00000 0x100>;
298 };
299
R Sricharan6e58b8f2013-08-14 19:08:20 +0530300 sdma: dma-controller@4a056000 {
301 compatible = "ti,omap4430-sdma";
302 reg = <0x4a056000 0x1000>;
R Sricharana46631c2014-06-26 12:55:31 +0530303 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
304 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
305 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
306 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530307 #dma-cells = <1>;
Peter Ujfalusi08d9b322015-02-20 15:42:06 +0200308 dma-channels = <32>;
309 dma-requests = <127>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530310 };
311
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300312 sdma_xbar: dma-router@4a002b78 {
313 compatible = "ti,dra7-dma-crossbar";
314 reg = <0x4a002b78 0xfc>;
315 #dma-cells = <1>;
316 dma-requests = <205>;
317 ti,dma-safe-map = <0>;
318 dma-masters = <&sdma>;
319 };
320
R Sricharan6e58b8f2013-08-14 19:08:20 +0530321 gpio1: gpio@4ae10000 {
322 compatible = "ti,omap4-gpio";
323 reg = <0x4ae10000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530324 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530325 ti,hwmods = "gpio1";
326 gpio-controller;
327 #gpio-cells = <2>;
328 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700329 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530330 };
331
332 gpio2: gpio@48055000 {
333 compatible = "ti,omap4-gpio";
334 reg = <0x48055000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530335 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530336 ti,hwmods = "gpio2";
337 gpio-controller;
338 #gpio-cells = <2>;
339 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700340 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530341 };
342
343 gpio3: gpio@48057000 {
344 compatible = "ti,omap4-gpio";
345 reg = <0x48057000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530346 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530347 ti,hwmods = "gpio3";
348 gpio-controller;
349 #gpio-cells = <2>;
350 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700351 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530352 };
353
354 gpio4: gpio@48059000 {
355 compatible = "ti,omap4-gpio";
356 reg = <0x48059000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530357 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530358 ti,hwmods = "gpio4";
359 gpio-controller;
360 #gpio-cells = <2>;
361 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700362 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530363 };
364
365 gpio5: gpio@4805b000 {
366 compatible = "ti,omap4-gpio";
367 reg = <0x4805b000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530368 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530369 ti,hwmods = "gpio5";
370 gpio-controller;
371 #gpio-cells = <2>;
372 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700373 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530374 };
375
376 gpio6: gpio@4805d000 {
377 compatible = "ti,omap4-gpio";
378 reg = <0x4805d000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530379 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530380 ti,hwmods = "gpio6";
381 gpio-controller;
382 #gpio-cells = <2>;
383 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700384 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530385 };
386
387 gpio7: gpio@48051000 {
388 compatible = "ti,omap4-gpio";
389 reg = <0x48051000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530390 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530391 ti,hwmods = "gpio7";
392 gpio-controller;
393 #gpio-cells = <2>;
394 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700395 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530396 };
397
398 gpio8: gpio@48053000 {
399 compatible = "ti,omap4-gpio";
400 reg = <0x48053000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +0530401 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530402 ti,hwmods = "gpio8";
403 gpio-controller;
404 #gpio-cells = <2>;
405 interrupt-controller;
Nishanth Menone49d519c2014-08-25 16:15:34 -0700406 #interrupt-cells = <2>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530407 };
408
409 uart1: serial@4806a000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530410 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530411 reg = <0x4806a000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000412 interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530413 ti,hwmods = "uart1";
414 clock-frequency = <48000000>;
415 status = "disabled";
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300416 dmas = <&sdma_xbar 49>, <&sdma_xbar 50>;
Sebastian Andrzej Siewiorf0199a22014-09-29 20:06:47 +0200417 dma-names = "tx", "rx";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530418 };
419
420 uart2: serial@4806c000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530421 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530422 reg = <0x4806c000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000423 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530424 ti,hwmods = "uart2";
425 clock-frequency = <48000000>;
426 status = "disabled";
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300427 dmas = <&sdma_xbar 51>, <&sdma_xbar 52>;
Sebastian Andrzej Siewiorf0199a22014-09-29 20:06:47 +0200428 dma-names = "tx", "rx";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530429 };
430
431 uart3: serial@48020000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530432 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530433 reg = <0x48020000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000434 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530435 ti,hwmods = "uart3";
436 clock-frequency = <48000000>;
437 status = "disabled";
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300438 dmas = <&sdma_xbar 53>, <&sdma_xbar 54>;
Sebastian Andrzej Siewiorf0199a22014-09-29 20:06:47 +0200439 dma-names = "tx", "rx";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530440 };
441
442 uart4: serial@4806e000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530443 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530444 reg = <0x4806e000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000445 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530446 ti,hwmods = "uart4";
447 clock-frequency = <48000000>;
448 status = "disabled";
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300449 dmas = <&sdma_xbar 55>, <&sdma_xbar 56>;
Sebastian Andrzej Siewiorf0199a22014-09-29 20:06:47 +0200450 dma-names = "tx", "rx";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530451 };
452
453 uart5: serial@48066000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530454 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530455 reg = <0x48066000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000456 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530457 ti,hwmods = "uart5";
458 clock-frequency = <48000000>;
459 status = "disabled";
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300460 dmas = <&sdma_xbar 63>, <&sdma_xbar 64>;
Sebastian Andrzej Siewiorf0199a22014-09-29 20:06:47 +0200461 dma-names = "tx", "rx";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530462 };
463
464 uart6: serial@48068000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530465 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530466 reg = <0x48068000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000467 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530468 ti,hwmods = "uart6";
469 clock-frequency = <48000000>;
470 status = "disabled";
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300471 dmas = <&sdma_xbar 79>, <&sdma_xbar 80>;
Sebastian Andrzej Siewiorf0199a22014-09-29 20:06:47 +0200472 dma-names = "tx", "rx";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530473 };
474
475 uart7: serial@48420000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530476 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530477 reg = <0x48420000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000478 interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530479 ti,hwmods = "uart7";
480 clock-frequency = <48000000>;
481 status = "disabled";
482 };
483
484 uart8: serial@48422000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530485 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530486 reg = <0x48422000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000487 interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530488 ti,hwmods = "uart8";
489 clock-frequency = <48000000>;
490 status = "disabled";
491 };
492
493 uart9: serial@48424000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530494 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530495 reg = <0x48424000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000496 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530497 ti,hwmods = "uart9";
498 clock-frequency = <48000000>;
499 status = "disabled";
500 };
501
502 uart10: serial@4ae2b000 {
Sekhar Nori2a0e5ef2015-07-30 18:27:47 +0530503 compatible = "ti,dra742-uart", "ti,omap4-uart";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530504 reg = <0x4ae2b000 0x100>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000505 interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530506 ti,hwmods = "uart10";
507 clock-frequency = <48000000>;
508 status = "disabled";
509 };
510
Suman Anna38baefb2014-07-11 16:44:38 -0500511 mailbox1: mailbox@4a0f4000 {
512 compatible = "ti,omap4-mailbox";
513 reg = <0x4a0f4000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600514 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
515 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
516 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500517 ti,hwmods = "mailbox1";
Suman Anna24df0452014-11-03 17:07:35 -0600518 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500519 ti,mbox-num-users = <3>;
520 ti,mbox-num-fifos = <8>;
521 status = "disabled";
522 };
523
524 mailbox2: mailbox@4883a000 {
525 compatible = "ti,omap4-mailbox";
526 reg = <0x4883a000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600527 interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>,
528 <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
529 <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>,
530 <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500531 ti,hwmods = "mailbox2";
Suman Anna24df0452014-11-03 17:07:35 -0600532 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500533 ti,mbox-num-users = <4>;
534 ti,mbox-num-fifos = <12>;
535 status = "disabled";
536 };
537
538 mailbox3: mailbox@4883c000 {
539 compatible = "ti,omap4-mailbox";
540 reg = <0x4883c000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600541 interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>,
542 <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
543 <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
544 <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500545 ti,hwmods = "mailbox3";
Suman Anna24df0452014-11-03 17:07:35 -0600546 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500547 ti,mbox-num-users = <4>;
548 ti,mbox-num-fifos = <12>;
549 status = "disabled";
550 };
551
552 mailbox4: mailbox@4883e000 {
553 compatible = "ti,omap4-mailbox";
554 reg = <0x4883e000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600555 interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
556 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
557 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
558 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500559 ti,hwmods = "mailbox4";
Suman Anna24df0452014-11-03 17:07:35 -0600560 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500561 ti,mbox-num-users = <4>;
562 ti,mbox-num-fifos = <12>;
563 status = "disabled";
564 };
565
566 mailbox5: mailbox@48840000 {
567 compatible = "ti,omap4-mailbox";
568 reg = <0x48840000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600569 interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
570 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
571 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
572 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500573 ti,hwmods = "mailbox5";
Suman Anna24df0452014-11-03 17:07:35 -0600574 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500575 ti,mbox-num-users = <4>;
576 ti,mbox-num-fifos = <12>;
577 status = "disabled";
578 };
579
580 mailbox6: mailbox@48842000 {
581 compatible = "ti,omap4-mailbox";
582 reg = <0x48842000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600583 interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
584 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
585 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
586 <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500587 ti,hwmods = "mailbox6";
Suman Anna24df0452014-11-03 17:07:35 -0600588 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500589 ti,mbox-num-users = <4>;
590 ti,mbox-num-fifos = <12>;
591 status = "disabled";
592 };
593
594 mailbox7: mailbox@48844000 {
595 compatible = "ti,omap4-mailbox";
596 reg = <0x48844000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600597 interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
598 <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
599 <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
600 <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500601 ti,hwmods = "mailbox7";
Suman Anna24df0452014-11-03 17:07:35 -0600602 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500603 ti,mbox-num-users = <4>;
604 ti,mbox-num-fifos = <12>;
605 status = "disabled";
606 };
607
608 mailbox8: mailbox@48846000 {
609 compatible = "ti,omap4-mailbox";
610 reg = <0x48846000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600611 interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
612 <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
613 <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
614 <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500615 ti,hwmods = "mailbox8";
Suman Anna24df0452014-11-03 17:07:35 -0600616 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500617 ti,mbox-num-users = <4>;
618 ti,mbox-num-fifos = <12>;
619 status = "disabled";
620 };
621
622 mailbox9: mailbox@4885e000 {
623 compatible = "ti,omap4-mailbox";
624 reg = <0x4885e000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600625 interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
626 <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
627 <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
628 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500629 ti,hwmods = "mailbox9";
Suman Anna24df0452014-11-03 17:07:35 -0600630 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500631 ti,mbox-num-users = <4>;
632 ti,mbox-num-fifos = <12>;
633 status = "disabled";
634 };
635
636 mailbox10: mailbox@48860000 {
637 compatible = "ti,omap4-mailbox";
638 reg = <0x48860000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600639 interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
640 <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>,
641 <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>,
642 <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500643 ti,hwmods = "mailbox10";
Suman Anna24df0452014-11-03 17:07:35 -0600644 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500645 ti,mbox-num-users = <4>;
646 ti,mbox-num-fifos = <12>;
647 status = "disabled";
648 };
649
650 mailbox11: mailbox@48862000 {
651 compatible = "ti,omap4-mailbox";
652 reg = <0x48862000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600653 interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
654 <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
655 <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
656 <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500657 ti,hwmods = "mailbox11";
Suman Anna24df0452014-11-03 17:07:35 -0600658 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500659 ti,mbox-num-users = <4>;
660 ti,mbox-num-fifos = <12>;
661 status = "disabled";
662 };
663
664 mailbox12: mailbox@48864000 {
665 compatible = "ti,omap4-mailbox";
666 reg = <0x48864000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600667 interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
668 <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>,
669 <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
670 <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500671 ti,hwmods = "mailbox12";
Suman Anna24df0452014-11-03 17:07:35 -0600672 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500673 ti,mbox-num-users = <4>;
674 ti,mbox-num-fifos = <12>;
675 status = "disabled";
676 };
677
678 mailbox13: mailbox@48802000 {
679 compatible = "ti,omap4-mailbox";
680 reg = <0x48802000 0x200>;
Suman Annab46a6ae2014-11-03 17:07:34 -0600681 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>,
682 <GIC_SPI 380 IRQ_TYPE_LEVEL_HIGH>,
683 <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>,
684 <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>;
Suman Anna38baefb2014-07-11 16:44:38 -0500685 ti,hwmods = "mailbox13";
Suman Anna24df0452014-11-03 17:07:35 -0600686 #mbox-cells = <1>;
Suman Anna38baefb2014-07-11 16:44:38 -0500687 ti,mbox-num-users = <4>;
688 ti,mbox-num-fifos = <12>;
689 status = "disabled";
690 };
691
R Sricharan6e58b8f2013-08-14 19:08:20 +0530692 timer1: timer@4ae18000 {
693 compatible = "ti,omap5430-timer";
694 reg = <0x4ae18000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530695 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530696 ti,hwmods = "timer1";
697 ti,timer-alwon;
698 };
699
700 timer2: timer@48032000 {
701 compatible = "ti,omap5430-timer";
702 reg = <0x48032000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530703 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530704 ti,hwmods = "timer2";
705 };
706
707 timer3: timer@48034000 {
708 compatible = "ti,omap5430-timer";
709 reg = <0x48034000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530710 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530711 ti,hwmods = "timer3";
712 };
713
714 timer4: timer@48036000 {
715 compatible = "ti,omap5430-timer";
716 reg = <0x48036000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530717 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530718 ti,hwmods = "timer4";
719 };
720
721 timer5: timer@48820000 {
722 compatible = "ti,omap5430-timer";
723 reg = <0x48820000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530724 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530725 ti,hwmods = "timer5";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530726 };
727
728 timer6: timer@48822000 {
729 compatible = "ti,omap5430-timer";
730 reg = <0x48822000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530731 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530732 ti,hwmods = "timer6";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530733 };
734
735 timer7: timer@48824000 {
736 compatible = "ti,omap5430-timer";
737 reg = <0x48824000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530738 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530739 ti,hwmods = "timer7";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530740 };
741
742 timer8: timer@48826000 {
743 compatible = "ti,omap5430-timer";
744 reg = <0x48826000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530745 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530746 ti,hwmods = "timer8";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530747 };
748
749 timer9: timer@4803e000 {
750 compatible = "ti,omap5430-timer";
751 reg = <0x4803e000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530752 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530753 ti,hwmods = "timer9";
754 };
755
756 timer10: timer@48086000 {
757 compatible = "ti,omap5430-timer";
758 reg = <0x48086000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530759 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530760 ti,hwmods = "timer10";
761 };
762
763 timer11: timer@48088000 {
764 compatible = "ti,omap5430-timer";
765 reg = <0x48088000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530766 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530767 ti,hwmods = "timer11";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530768 };
769
770 timer13: timer@48828000 {
771 compatible = "ti,omap5430-timer";
772 reg = <0x48828000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530773 interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530774 ti,hwmods = "timer13";
775 status = "disabled";
776 };
777
778 timer14: timer@4882a000 {
779 compatible = "ti,omap5430-timer";
780 reg = <0x4882a000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530781 interrupts = <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530782 ti,hwmods = "timer14";
783 status = "disabled";
784 };
785
786 timer15: timer@4882c000 {
787 compatible = "ti,omap5430-timer";
788 reg = <0x4882c000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530789 interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530790 ti,hwmods = "timer15";
791 status = "disabled";
792 };
793
794 timer16: timer@4882e000 {
795 compatible = "ti,omap5430-timer";
796 reg = <0x4882e000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530797 interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530798 ti,hwmods = "timer16";
799 status = "disabled";
800 };
801
802 wdt2: wdt@4ae14000 {
Lokesh Vutlabe668832014-11-12 10:54:15 +0530803 compatible = "ti,omap3-wdt";
R Sricharan6e58b8f2013-08-14 19:08:20 +0530804 reg = <0x4ae14000 0x80>;
R Sricharana46631c2014-06-26 12:55:31 +0530805 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530806 ti,hwmods = "wd_timer2";
807 };
808
Suman Annadbd7c192014-01-13 18:26:46 -0600809 hwspinlock: spinlock@4a0f6000 {
810 compatible = "ti,omap4-hwspinlock";
811 reg = <0x4a0f6000 0x1000>;
812 ti,hwmods = "spinlock";
813 #hwlock-cells = <1>;
814 };
815
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530816 dmm@4e000000 {
817 compatible = "ti,omap5-dmm";
818 reg = <0x4e000000 0x800>;
R Sricharana46631c2014-06-26 12:55:31 +0530819 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530820 ti,hwmods = "dmm";
821 };
822
R Sricharan6e58b8f2013-08-14 19:08:20 +0530823 i2c1: i2c@48070000 {
824 compatible = "ti,omap4-i2c";
825 reg = <0x48070000 0x100>;
R Sricharana46631c2014-06-26 12:55:31 +0530826 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530827 #address-cells = <1>;
828 #size-cells = <0>;
829 ti,hwmods = "i2c1";
830 status = "disabled";
831 };
832
833 i2c2: i2c@48072000 {
834 compatible = "ti,omap4-i2c";
835 reg = <0x48072000 0x100>;
R Sricharana46631c2014-06-26 12:55:31 +0530836 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530837 #address-cells = <1>;
838 #size-cells = <0>;
839 ti,hwmods = "i2c2";
840 status = "disabled";
841 };
842
843 i2c3: i2c@48060000 {
844 compatible = "ti,omap4-i2c";
845 reg = <0x48060000 0x100>;
R Sricharana46631c2014-06-26 12:55:31 +0530846 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530847 #address-cells = <1>;
848 #size-cells = <0>;
849 ti,hwmods = "i2c3";
850 status = "disabled";
851 };
852
853 i2c4: i2c@4807a000 {
854 compatible = "ti,omap4-i2c";
855 reg = <0x4807a000 0x100>;
R Sricharana46631c2014-06-26 12:55:31 +0530856 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530857 #address-cells = <1>;
858 #size-cells = <0>;
859 ti,hwmods = "i2c4";
860 status = "disabled";
861 };
862
863 i2c5: i2c@4807c000 {
864 compatible = "ti,omap4-i2c";
865 reg = <0x4807c000 0x100>;
R Sricharana46631c2014-06-26 12:55:31 +0530866 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530867 #address-cells = <1>;
868 #size-cells = <0>;
869 ti,hwmods = "i2c5";
870 status = "disabled";
871 };
872
873 mmc1: mmc@4809c000 {
874 compatible = "ti,omap4-hsmmc";
875 reg = <0x4809c000 0x400>;
R Sricharana46631c2014-06-26 12:55:31 +0530876 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530877 ti,hwmods = "mmc1";
878 ti,dual-volt;
879 ti,needs-special-reset;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300880 dmas = <&sdma_xbar 61>, <&sdma_xbar 62>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530881 dma-names = "tx", "rx";
882 status = "disabled";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530883 pbias-supply = <&pbias_mmc_reg>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530884 };
885
886 mmc2: mmc@480b4000 {
887 compatible = "ti,omap4-hsmmc";
888 reg = <0x480b4000 0x400>;
R Sricharana46631c2014-06-26 12:55:31 +0530889 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530890 ti,hwmods = "mmc2";
891 ti,needs-special-reset;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300892 dmas = <&sdma_xbar 47>, <&sdma_xbar 48>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530893 dma-names = "tx", "rx";
894 status = "disabled";
895 };
896
897 mmc3: mmc@480ad000 {
898 compatible = "ti,omap4-hsmmc";
899 reg = <0x480ad000 0x400>;
R Sricharana46631c2014-06-26 12:55:31 +0530900 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530901 ti,hwmods = "mmc3";
902 ti,needs-special-reset;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300903 dmas = <&sdma_xbar 77>, <&sdma_xbar 78>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530904 dma-names = "tx", "rx";
905 status = "disabled";
906 };
907
908 mmc4: mmc@480d1000 {
909 compatible = "ti,omap4-hsmmc";
910 reg = <0x480d1000 0x400>;
R Sricharana46631c2014-06-26 12:55:31 +0530911 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530912 ti,hwmods = "mmc4";
913 ti,needs-special-reset;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +0300914 dmas = <&sdma_xbar 57>, <&sdma_xbar 58>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530915 dma-names = "tx", "rx";
916 status = "disabled";
917 };
918
Suman Anna2c7e07c52015-10-02 18:23:24 -0500919 mmu0_dsp1: mmu@40d01000 {
920 compatible = "ti,dra7-dsp-iommu";
921 reg = <0x40d01000 0x100>;
922 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
923 ti,hwmods = "mmu0_dsp1";
924 #iommu-cells = <0>;
925 ti,syscon-mmuconfig = <&dsp1_system 0x0>;
926 status = "disabled";
927 };
928
929 mmu1_dsp1: mmu@40d02000 {
930 compatible = "ti,dra7-dsp-iommu";
931 reg = <0x40d02000 0x100>;
932 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
933 ti,hwmods = "mmu1_dsp1";
934 #iommu-cells = <0>;
935 ti,syscon-mmuconfig = <&dsp1_system 0x1>;
936 status = "disabled";
937 };
938
939 mmu_ipu1: mmu@58882000 {
940 compatible = "ti,dra7-iommu";
941 reg = <0x58882000 0x100>;
942 interrupts = <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>;
943 ti,hwmods = "mmu_ipu1";
944 #iommu-cells = <0>;
945 ti,iommu-bus-err-back;
946 status = "disabled";
947 };
948
949 mmu_ipu2: mmu@55082000 {
950 compatible = "ti,dra7-iommu";
951 reg = <0x55082000 0x100>;
952 interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
953 ti,hwmods = "mmu_ipu2";
954 #iommu-cells = <0>;
955 ti,iommu-bus-err-back;
956 status = "disabled";
957 };
958
Nishanth Menona1b8ee12014-03-03 20:20:23 +0530959 abb_mpu: regulator-abb-mpu {
960 compatible = "ti,abb-v3";
961 regulator-name = "abb_mpu";
962 #address-cells = <0>;
963 #size-cells = <0>;
964 clocks = <&sys_clkin1>;
965 ti,settling-time = <50>;
966 ti,clock-cycles = <16>;
967
968 reg = <0x4ae07ddc 0x4>, <0x4ae07de0 0x4>,
Nishanth Menon18227342015-04-16 16:56:33 -0500969 <0x4ae06014 0x4>, <0x4a003b20 0xc>,
Nishanth Menona1b8ee12014-03-03 20:20:23 +0530970 <0x4ae0c158 0x4>;
971 reg-names = "setup-address", "control-address",
972 "int-address", "efuse-address",
973 "ldo-address";
974 ti,tranxdone-status-mask = <0x80>;
975 /* LDOVBBMPU_FBB_MUX_CTRL */
976 ti,ldovbb-override-mask = <0x400>;
977 /* LDOVBBMPU_FBB_VSET_OUT */
978 ti,ldovbb-vset-mask = <0x1F>;
979
980 /*
981 * NOTE: only FBB mode used but actual vset will
982 * determine final biasing
983 */
984 ti,abb_info = <
985 /*uV ABB efuse rbb_m fbb_m vset_m*/
986 1060000 0 0x0 0 0x02000000 0x01F00000
987 1160000 0 0x4 0 0x02000000 0x01F00000
988 1210000 0 0x8 0 0x02000000 0x01F00000
989 >;
990 };
991
992 abb_ivahd: regulator-abb-ivahd {
993 compatible = "ti,abb-v3";
994 regulator-name = "abb_ivahd";
995 #address-cells = <0>;
996 #size-cells = <0>;
997 clocks = <&sys_clkin1>;
998 ti,settling-time = <50>;
999 ti,clock-cycles = <16>;
1000
1001 reg = <0x4ae07e34 0x4>, <0x4ae07e24 0x4>,
Nishanth Menon18227342015-04-16 16:56:33 -05001002 <0x4ae06010 0x4>, <0x4a0025cc 0xc>,
Nishanth Menona1b8ee12014-03-03 20:20:23 +05301003 <0x4a002470 0x4>;
1004 reg-names = "setup-address", "control-address",
1005 "int-address", "efuse-address",
1006 "ldo-address";
1007 ti,tranxdone-status-mask = <0x40000000>;
1008 /* LDOVBBIVA_FBB_MUX_CTRL */
1009 ti,ldovbb-override-mask = <0x400>;
1010 /* LDOVBBIVA_FBB_VSET_OUT */
1011 ti,ldovbb-vset-mask = <0x1F>;
1012
1013 /*
1014 * NOTE: only FBB mode used but actual vset will
1015 * determine final biasing
1016 */
1017 ti,abb_info = <
1018 /*uV ABB efuse rbb_m fbb_m vset_m*/
1019 1055000 0 0x0 0 0x02000000 0x01F00000
1020 1150000 0 0x4 0 0x02000000 0x01F00000
1021 1250000 0 0x8 0 0x02000000 0x01F00000
1022 >;
1023 };
1024
1025 abb_dspeve: regulator-abb-dspeve {
1026 compatible = "ti,abb-v3";
1027 regulator-name = "abb_dspeve";
1028 #address-cells = <0>;
1029 #size-cells = <0>;
1030 clocks = <&sys_clkin1>;
1031 ti,settling-time = <50>;
1032 ti,clock-cycles = <16>;
1033
1034 reg = <0x4ae07e30 0x4>, <0x4ae07e20 0x4>,
Nishanth Menon18227342015-04-16 16:56:33 -05001035 <0x4ae06010 0x4>, <0x4a0025e0 0xc>,
Nishanth Menona1b8ee12014-03-03 20:20:23 +05301036 <0x4a00246c 0x4>;
1037 reg-names = "setup-address", "control-address",
1038 "int-address", "efuse-address",
1039 "ldo-address";
1040 ti,tranxdone-status-mask = <0x20000000>;
1041 /* LDOVBBDSPEVE_FBB_MUX_CTRL */
1042 ti,ldovbb-override-mask = <0x400>;
1043 /* LDOVBBDSPEVE_FBB_VSET_OUT */
1044 ti,ldovbb-vset-mask = <0x1F>;
1045
1046 /*
1047 * NOTE: only FBB mode used but actual vset will
1048 * determine final biasing
1049 */
1050 ti,abb_info = <
1051 /*uV ABB efuse rbb_m fbb_m vset_m*/
1052 1055000 0 0x0 0 0x02000000 0x01F00000
1053 1150000 0 0x4 0 0x02000000 0x01F00000
1054 1250000 0 0x8 0 0x02000000 0x01F00000
1055 >;
1056 };
1057
1058 abb_gpu: regulator-abb-gpu {
1059 compatible = "ti,abb-v3";
1060 regulator-name = "abb_gpu";
1061 #address-cells = <0>;
1062 #size-cells = <0>;
1063 clocks = <&sys_clkin1>;
1064 ti,settling-time = <50>;
1065 ti,clock-cycles = <16>;
1066
1067 reg = <0x4ae07de4 0x4>, <0x4ae07de8 0x4>,
Nishanth Menon18227342015-04-16 16:56:33 -05001068 <0x4ae06010 0x4>, <0x4a003b08 0xc>,
Nishanth Menona1b8ee12014-03-03 20:20:23 +05301069 <0x4ae0c154 0x4>;
1070 reg-names = "setup-address", "control-address",
1071 "int-address", "efuse-address",
1072 "ldo-address";
1073 ti,tranxdone-status-mask = <0x10000000>;
1074 /* LDOVBBGPU_FBB_MUX_CTRL */
1075 ti,ldovbb-override-mask = <0x400>;
1076 /* LDOVBBGPU_FBB_VSET_OUT */
1077 ti,ldovbb-vset-mask = <0x1F>;
1078
1079 /*
1080 * NOTE: only FBB mode used but actual vset will
1081 * determine final biasing
1082 */
1083 ti,abb_info = <
1084 /*uV ABB efuse rbb_m fbb_m vset_m*/
1085 1090000 0 0x0 0 0x02000000 0x01F00000
1086 1210000 0 0x4 0 0x02000000 0x01F00000
1087 1280000 0 0x8 0 0x02000000 0x01F00000
1088 >;
1089 };
1090
R Sricharan6e58b8f2013-08-14 19:08:20 +05301091 mcspi1: spi@48098000 {
1092 compatible = "ti,omap4-mcspi";
1093 reg = <0x48098000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +05301094 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301095 #address-cells = <1>;
1096 #size-cells = <0>;
1097 ti,hwmods = "mcspi1";
1098 ti,spi-num-cs = <4>;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +03001099 dmas = <&sdma_xbar 35>,
1100 <&sdma_xbar 36>,
1101 <&sdma_xbar 37>,
1102 <&sdma_xbar 38>,
1103 <&sdma_xbar 39>,
1104 <&sdma_xbar 40>,
1105 <&sdma_xbar 41>,
1106 <&sdma_xbar 42>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301107 dma-names = "tx0", "rx0", "tx1", "rx1",
1108 "tx2", "rx2", "tx3", "rx3";
1109 status = "disabled";
1110 };
1111
1112 mcspi2: spi@4809a000 {
1113 compatible = "ti,omap4-mcspi";
1114 reg = <0x4809a000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +05301115 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301116 #address-cells = <1>;
1117 #size-cells = <0>;
1118 ti,hwmods = "mcspi2";
1119 ti,spi-num-cs = <2>;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +03001120 dmas = <&sdma_xbar 43>,
1121 <&sdma_xbar 44>,
1122 <&sdma_xbar 45>,
1123 <&sdma_xbar 46>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301124 dma-names = "tx0", "rx0", "tx1", "rx1";
1125 status = "disabled";
1126 };
1127
1128 mcspi3: spi@480b8000 {
1129 compatible = "ti,omap4-mcspi";
1130 reg = <0x480b8000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +05301131 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301132 #address-cells = <1>;
1133 #size-cells = <0>;
1134 ti,hwmods = "mcspi3";
1135 ti,spi-num-cs = <2>;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +03001136 dmas = <&sdma_xbar 15>, <&sdma_xbar 16>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301137 dma-names = "tx0", "rx0";
1138 status = "disabled";
1139 };
1140
1141 mcspi4: spi@480ba000 {
1142 compatible = "ti,omap4-mcspi";
1143 reg = <0x480ba000 0x200>;
R Sricharana46631c2014-06-26 12:55:31 +05301144 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301145 #address-cells = <1>;
1146 #size-cells = <0>;
1147 ti,hwmods = "mcspi4";
1148 ti,spi-num-cs = <1>;
Peter Ujfalusi3a0830d2015-04-09 12:35:54 +03001149 dmas = <&sdma_xbar 70>, <&sdma_xbar 71>;
R Sricharan6e58b8f2013-08-14 19:08:20 +05301150 dma-names = "tx0", "rx0";
1151 status = "disabled";
1152 };
Sourav Poddardc2dd5b2014-05-06 16:37:24 +05301153
1154 qspi: qspi@4b300000 {
1155 compatible = "ti,dra7xxx-qspi";
1156 reg = <0x4b300000 0x100>;
1157 reg-names = "qspi_base";
1158 #address-cells = <1>;
1159 #size-cells = <0>;
1160 ti,hwmods = "qspi";
1161 clocks = <&qspi_gfclk_div>;
1162 clock-names = "fck";
1163 num-cs = <4>;
R Sricharana46631c2014-06-26 12:55:31 +05301164 interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddardc2dd5b2014-05-06 16:37:24 +05301165 status = "disabled";
1166 };
Balaji T K7be80562014-05-07 14:58:58 +03001167
1168 omap_control_sata: control-phy@4a002374 {
1169 compatible = "ti,control-phy-pipe3";
1170 reg = <0x4a002374 0x4>;
1171 reg-names = "power";
1172 clocks = <&sys_clkin1>;
1173 clock-names = "sysclk";
1174 };
1175
1176 /* OCP2SCP3 */
1177 ocp2scp@4a090000 {
1178 compatible = "ti,omap-ocp2scp";
1179 #address-cells = <1>;
1180 #size-cells = <1>;
1181 ranges;
1182 reg = <0x4a090000 0x20>;
1183 ti,hwmods = "ocp2scp3";
1184 sata_phy: phy@4A096000 {
1185 compatible = "ti,phy-pipe3-sata";
1186 reg = <0x4A096000 0x80>, /* phy_rx */
1187 <0x4A096400 0x64>, /* phy_tx */
1188 <0x4A096800 0x40>; /* pll_ctrl */
1189 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
1190 ctrl-module = <&omap_control_sata>;
Roger Quadros773c5a02015-01-13 14:23:21 +02001191 clocks = <&sys_clkin1>, <&sata_ref_clk>;
1192 clock-names = "sysclk", "refclk";
Roger Quadros257d5d9a2015-07-17 16:47:23 +03001193 syscon-pllreset = <&scm_conf 0x3fc>;
Balaji T K7be80562014-05-07 14:58:58 +03001194 #phy-cells = <0>;
1195 };
Kishon Vijay Abraham I692df0e2014-07-14 16:12:22 +05301196
1197 pcie1_phy: pciephy@4a094000 {
1198 compatible = "ti,phy-pipe3-pcie";
1199 reg = <0x4a094000 0x80>, /* phy_rx */
1200 <0x4a094400 0x64>; /* phy_tx */
1201 reg-names = "phy_rx", "phy_tx";
1202 ctrl-module = <&omap_control_pcie1phy>;
1203 clocks = <&dpll_pcie_ref_ck>,
1204 <&dpll_pcie_ref_m2ldo_ck>,
1205 <&optfclk_pciephy1_32khz>,
1206 <&optfclk_pciephy1_clk>,
1207 <&optfclk_pciephy1_div_clk>,
1208 <&optfclk_pciephy_div>;
1209 clock-names = "dpll_ref", "dpll_ref_m2",
1210 "wkupclk", "refclk",
1211 "div-clk", "phy-div";
1212 #phy-cells = <0>;
Kishon Vijay Abraham I692df0e2014-07-14 16:12:22 +05301213 };
1214
1215 pcie2_phy: pciephy@4a095000 {
1216 compatible = "ti,phy-pipe3-pcie";
1217 reg = <0x4a095000 0x80>, /* phy_rx */
1218 <0x4a095400 0x64>; /* phy_tx */
1219 reg-names = "phy_rx", "phy_tx";
1220 ctrl-module = <&omap_control_pcie2phy>;
1221 clocks = <&dpll_pcie_ref_ck>,
1222 <&dpll_pcie_ref_m2ldo_ck>,
1223 <&optfclk_pciephy2_32khz>,
1224 <&optfclk_pciephy2_clk>,
1225 <&optfclk_pciephy2_div_clk>,
1226 <&optfclk_pciephy_div>;
1227 clock-names = "dpll_ref", "dpll_ref_m2",
1228 "wkupclk", "refclk",
1229 "div-clk", "phy-div";
1230 #phy-cells = <0>;
Kishon Vijay Abraham I692df0e2014-07-14 16:12:22 +05301231 status = "disabled";
1232 };
Balaji T K7be80562014-05-07 14:58:58 +03001233 };
1234
1235 sata: sata@4a141100 {
1236 compatible = "snps,dwc-ahci";
1237 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
R Sricharana46631c2014-06-26 12:55:31 +05301238 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K7be80562014-05-07 14:58:58 +03001239 phys = <&sata_phy>;
1240 phy-names = "sata-phy";
1241 clocks = <&sata_ref_clk>;
1242 ti,hwmods = "sata";
1243 };
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001244
Kishon Vijay Abraham Id1ff66b2014-07-14 16:12:21 +05301245 omap_control_pcie1phy: control-phy@0x4a003c40 {
1246 compatible = "ti,control-phy-pcie";
1247 reg = <0x4a003c40 0x4>, <0x4a003c14 0x4>, <0x4a003c34 0x4>;
1248 reg-names = "power", "control_sma", "pcie_pcs";
1249 clocks = <&sys_clkin1>;
1250 clock-names = "sysclk";
1251 };
1252
1253 omap_control_pcie2phy: control-pcie@0x4a003c44 {
1254 compatible = "ti,control-phy-pcie";
1255 reg = <0x4a003c44 0x4>, <0x4a003c14 0x4>, <0x4a003c34 0x4>;
1256 reg-names = "power", "control_sma", "pcie_pcs";
1257 clocks = <&sys_clkin1>;
1258 clock-names = "sysclk";
1259 status = "disabled";
1260 };
1261
Nishanth Menon00edd312015-04-08 18:56:27 -05001262 rtc: rtc@48838000 {
Lokesh Vutlabc078312014-11-19 17:53:08 +05301263 compatible = "ti,am3352-rtc";
1264 reg = <0x48838000 0x100>;
1265 interrupts = <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
1266 <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>;
1267 ti,hwmods = "rtcss";
1268 clocks = <&sys_32k_ck>;
1269 };
1270
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001271 omap_control_usb2phy1: control-phy@4a002300 {
1272 compatible = "ti,control-phy-usb2";
1273 reg = <0x4a002300 0x4>;
1274 reg-names = "power";
1275 };
1276
1277 omap_control_usb3phy1: control-phy@4a002370 {
1278 compatible = "ti,control-phy-pipe3";
1279 reg = <0x4a002370 0x4>;
1280 reg-names = "power";
1281 };
1282
1283 omap_control_usb2phy2: control-phy@0x4a002e74 {
1284 compatible = "ti,control-phy-usb2-dra7";
1285 reg = <0x4a002e74 0x4>;
1286 reg-names = "power";
1287 };
1288
1289 /* OCP2SCP1 */
1290 ocp2scp@4a080000 {
1291 compatible = "ti,omap-ocp2scp";
1292 #address-cells = <1>;
1293 #size-cells = <1>;
1294 ranges;
1295 reg = <0x4a080000 0x20>;
1296 ti,hwmods = "ocp2scp1";
1297
1298 usb2_phy1: phy@4a084000 {
1299 compatible = "ti,omap-usb2";
1300 reg = <0x4a084000 0x400>;
1301 ctrl-module = <&omap_control_usb2phy1>;
1302 clocks = <&usb_phy1_always_on_clk32k>,
1303 <&usb_otg_ss1_refclk960m>;
1304 clock-names = "wkupclk",
1305 "refclk";
1306 #phy-cells = <0>;
1307 };
1308
1309 usb2_phy2: phy@4a085000 {
1310 compatible = "ti,omap-usb2";
1311 reg = <0x4a085000 0x400>;
1312 ctrl-module = <&omap_control_usb2phy2>;
1313 clocks = <&usb_phy2_always_on_clk32k>,
1314 <&usb_otg_ss2_refclk960m>;
1315 clock-names = "wkupclk",
1316 "refclk";
1317 #phy-cells = <0>;
1318 };
1319
1320 usb3_phy1: phy@4a084400 {
1321 compatible = "ti,omap-usb3";
1322 reg = <0x4a084400 0x80>,
1323 <0x4a084800 0x64>,
1324 <0x4a084c00 0x40>;
1325 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
1326 ctrl-module = <&omap_control_usb3phy1>;
1327 clocks = <&usb_phy3_always_on_clk32k>,
1328 <&sys_clkin1>,
1329 <&usb_otg_ss1_refclk960m>;
1330 clock-names = "wkupclk",
1331 "sysclk",
1332 "refclk";
1333 #phy-cells = <0>;
1334 };
1335 };
1336
Felipe Balbi4f6dec72014-11-03 10:28:42 -06001337 omap_dwc3_1: omap_dwc3_1@48880000 {
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001338 compatible = "ti,dwc3";
1339 ti,hwmods = "usb_otg_ss1";
1340 reg = <0x48880000 0x10000>;
R Sricharana46631c2014-06-26 12:55:31 +05301341 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001342 #address-cells = <1>;
1343 #size-cells = <1>;
1344 utmi-mode = <2>;
1345 ranges;
1346 usb1: usb@48890000 {
1347 compatible = "snps,dwc3";
1348 reg = <0x48890000 0x17000>;
Roger Quadros964927f2015-07-08 13:42:32 +03001349 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
1350 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
1351 <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1352 interrupt-names = "peripheral",
1353 "host",
1354 "otg";
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001355 phys = <&usb2_phy1>, <&usb3_phy1>;
1356 phy-names = "usb2-phy", "usb3-phy";
1357 tx-fifo-resize;
1358 maximum-speed = "super-speed";
1359 dr_mode = "otg";
Felipe Balbi8c606732015-01-15 09:38:03 -06001360 snps,dis_u3_susphy_quirk;
1361 snps,dis_u2_susphy_quirk;
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001362 };
1363 };
1364
Felipe Balbi4f6dec72014-11-03 10:28:42 -06001365 omap_dwc3_2: omap_dwc3_2@488c0000 {
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001366 compatible = "ti,dwc3";
1367 ti,hwmods = "usb_otg_ss2";
1368 reg = <0x488c0000 0x10000>;
R Sricharana46631c2014-06-26 12:55:31 +05301369 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001370 #address-cells = <1>;
1371 #size-cells = <1>;
1372 utmi-mode = <2>;
1373 ranges;
1374 usb2: usb@488d0000 {
1375 compatible = "snps,dwc3";
1376 reg = <0x488d0000 0x17000>;
Roger Quadros964927f2015-07-08 13:42:32 +03001377 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
1378 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
1379 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1380 interrupt-names = "peripheral",
1381 "host",
1382 "otg";
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001383 phys = <&usb2_phy2>;
1384 phy-names = "usb2-phy";
1385 tx-fifo-resize;
1386 maximum-speed = "high-speed";
1387 dr_mode = "otg";
Felipe Balbi8c606732015-01-15 09:38:03 -06001388 snps,dis_u3_susphy_quirk;
1389 snps,dis_u2_susphy_quirk;
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001390 };
1391 };
1392
1393 /* IRQ for DWC3_3 and DWC3_4 need IRQ crossbar */
Felipe Balbi4f6dec72014-11-03 10:28:42 -06001394 omap_dwc3_3: omap_dwc3_3@48900000 {
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001395 compatible = "ti,dwc3";
1396 ti,hwmods = "usb_otg_ss3";
1397 reg = <0x48900000 0x10000>;
R Sricharana46631c2014-06-26 12:55:31 +05301398 interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001399 #address-cells = <1>;
1400 #size-cells = <1>;
1401 utmi-mode = <2>;
1402 ranges;
1403 status = "disabled";
1404 usb3: usb@48910000 {
1405 compatible = "snps,dwc3";
1406 reg = <0x48910000 0x17000>;
Roger Quadros964927f2015-07-08 13:42:32 +03001407 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
1408 <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
1409 <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>;
1410 interrupt-names = "peripheral",
1411 "host",
1412 "otg";
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001413 tx-fifo-resize;
1414 maximum-speed = "high-speed";
1415 dr_mode = "otg";
Felipe Balbi8c606732015-01-15 09:38:03 -06001416 snps,dis_u3_susphy_quirk;
1417 snps,dis_u2_susphy_quirk;
Roger Quadrosfbf3e552014-05-05 12:54:45 +03001418 };
1419 };
1420
Minal Shahff66a3c2014-05-19 14:45:47 +05301421 elm: elm@48078000 {
1422 compatible = "ti,am3352-elm";
1423 reg = <0x48078000 0xfc0>; /* device IO registers */
R Sricharana46631c2014-06-26 12:55:31 +05301424 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
Minal Shahff66a3c2014-05-19 14:45:47 +05301425 ti,hwmods = "elm";
1426 status = "disabled";
1427 };
1428
1429 gpmc: gpmc@50000000 {
1430 compatible = "ti,am3352-gpmc";
1431 ti,hwmods = "gpmc";
1432 reg = <0x50000000 0x37c>; /* device IO registers */
R Sricharana46631c2014-06-26 12:55:31 +05301433 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Minal Shahff66a3c2014-05-19 14:45:47 +05301434 gpmc,num-cs = <8>;
1435 gpmc,num-waitpins = <2>;
1436 #address-cells = <2>;
1437 #size-cells = <1>;
1438 status = "disabled";
1439 };
Peter Ujfalusi2ca09452014-05-07 13:20:48 +03001440
1441 atl: atl@4843c000 {
1442 compatible = "ti,dra7-atl";
1443 reg = <0x4843c000 0x3ff>;
1444 ti,hwmods = "atl";
1445 ti,provided-clocks = <&atl_clkin0_ck>, <&atl_clkin1_ck>,
1446 <&atl_clkin2_ck>, <&atl_clkin3_ck>;
1447 clocks = <&atl_gfclk_mux>;
1448 clock-names = "fck";
1449 status = "disabled";
1450 };
Olof Johansson412a9bb2014-07-18 22:16:15 -07001451
Peter Ujfalusi026d4d62015-08-24 10:19:58 +03001452 mcasp3: mcasp@48468000 {
1453 compatible = "ti,dra7-mcasp-audio";
1454 ti,hwmods = "mcasp3";
1455 reg = <0x48468000 0x2000>;
1456 reg-names = "mpu";
1457 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
1458 <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
1459 interrupt-names = "tx", "rx";
1460 dmas = <&sdma_xbar 133>, <&sdma_xbar 132>;
1461 dma-names = "tx", "rx";
Peter Ujfalusibf05c2c2015-11-12 09:32:57 +02001462 clocks = <&mcasp3_aux_gfclk_mux>, <&mcasp3_ahclkx_mux>;
1463 clock-names = "fck", "ahclkx";
Peter Ujfalusi026d4d62015-08-24 10:19:58 +03001464 status = "disabled";
1465 };
1466
Marc Zyngier783d3182015-03-11 15:43:44 +00001467 crossbar_mpu: crossbar@4a002a48 {
R Sricharana46631c2014-06-26 12:55:31 +05301468 compatible = "ti,irq-crossbar";
1469 reg = <0x4a002a48 0x130>;
Marc Zyngier783d3182015-03-11 15:43:44 +00001470 interrupt-controller;
Marc Zyngier7136d452015-03-11 15:43:49 +00001471 interrupt-parent = <&wakeupgen>;
Marc Zyngier783d3182015-03-11 15:43:44 +00001472 #interrupt-cells = <3>;
R Sricharana46631c2014-06-26 12:55:31 +05301473 ti,max-irqs = <160>;
1474 ti,max-crossbar-sources = <MAX_SOURCES>;
1475 ti,reg-size = <2>;
1476 ti,irqs-reserved = <0 1 2 3 5 6 131 132>;
1477 ti,irqs-skip = <10 133 139 140>;
1478 ti,irqs-safe-map = <0>;
1479 };
Mugunthan V Nef9c5b62014-10-21 15:31:00 +05301480
Vishal Mahaveerc263a5b2015-08-25 13:57:49 -05001481 mac: ethernet@48484000 {
Mugunthan V Ne2095312015-08-12 15:22:54 +05301482 compatible = "ti,dra7-cpsw","ti,cpsw";
Mugunthan V Nef9c5b62014-10-21 15:31:00 +05301483 ti,hwmods = "gmac";
1484 clocks = <&dpll_gmac_ck>, <&gmac_gmii_ref_clk_div>;
1485 clock-names = "fck", "cpts";
1486 cpdma_channels = <8>;
1487 ale_entries = <1024>;
1488 bd_ram_size = <0x2000>;
1489 no_bd_ram = <0>;
1490 rx_descs = <64>;
1491 mac_control = <0x20>;
1492 slaves = <2>;
1493 active_slave = <0>;
1494 cpts_clock_mult = <0x80000000>;
1495 cpts_clock_shift = <29>;
1496 reg = <0x48484000 0x1000
1497 0x48485200 0x2E00>;
1498 #address-cells = <1>;
1499 #size-cells = <1>;
1500 /*
1501 * rx_thresh_pend
1502 * rx_pend
1503 * tx_pend
1504 * misc_pend
1505 */
1506 interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1507 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
1508 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
1509 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>;
1510 ranges;
Mugunthan V Na084e132015-09-21 15:56:52 +05301511 syscon = <&scm_conf>;
Mugunthan V Nef9c5b62014-10-21 15:31:00 +05301512 status = "disabled";
1513
1514 davinci_mdio: mdio@48485000 {
1515 compatible = "ti,davinci_mdio";
1516 #address-cells = <1>;
1517 #size-cells = <0>;
1518 ti,hwmods = "davinci_mdio";
1519 bus_freq = <1000000>;
1520 reg = <0x48485000 0x100>;
1521 };
1522
1523 cpsw_emac0: slave@48480200 {
1524 /* Filled in by U-Boot */
1525 mac-address = [ 00 00 00 00 00 00 ];
1526 };
1527
1528 cpsw_emac1: slave@48480300 {
1529 /* Filled in by U-Boot */
1530 mac-address = [ 00 00 00 00 00 00 ];
1531 };
1532
1533 phy_sel: cpsw-phy-sel@4a002554 {
1534 compatible = "ti,dra7xx-cpsw-phy-sel";
1535 reg= <0x4a002554 0x4>;
1536 reg-names = "gmii-sel";
1537 };
1538 };
1539
Roger Quadros9ec49b92014-08-15 16:08:36 +03001540 dcan1: can@481cc000 {
1541 compatible = "ti,dra7-d_can";
1542 ti,hwmods = "dcan1";
1543 reg = <0x4ae3c000 0x2000>;
Tero Kristod9195012015-02-12 11:37:13 +02001544 syscon-raminit = <&scm_conf 0x558 0>;
Roger Quadros9ec49b92014-08-15 16:08:36 +03001545 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
1546 clocks = <&dcan1_sys_clk_mux>;
1547 status = "disabled";
1548 };
1549
1550 dcan2: can@481d0000 {
1551 compatible = "ti,dra7-d_can";
1552 ti,hwmods = "dcan2";
1553 reg = <0x48480000 0x2000>;
Tero Kristod9195012015-02-12 11:37:13 +02001554 syscon-raminit = <&scm_conf 0x558 1>;
Roger Quadros9ec49b92014-08-15 16:08:36 +03001555 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
1556 clocks = <&sys_clkin1>;
1557 status = "disabled";
1558 };
Tomi Valkeinen95c1cd12014-07-09 16:15:18 +05301559
1560 dss: dss@58000000 {
1561 compatible = "ti,dra7-dss";
1562 /* 'reg' defined in dra72x.dtsi and dra74x.dtsi */
1563 /* 'clocks' defined in dra72x.dtsi and dra74x.dtsi */
1564 status = "disabled";
1565 ti,hwmods = "dss_core";
1566 /* CTRL_CORE_DSS_PLL_CONTROL */
1567 syscon-pll-ctrl = <&scm_conf 0x538>;
1568 #address-cells = <1>;
1569 #size-cells = <1>;
1570 ranges;
1571
1572 dispc@58001000 {
1573 compatible = "ti,dra7-dispc";
1574 reg = <0x58001000 0x1000>;
1575 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1576 ti,hwmods = "dss_dispc";
1577 clocks = <&dss_dss_clk>;
1578 clock-names = "fck";
1579 /* CTRL_CORE_SMA_SW_1 */
1580 syscon-pol = <&scm_conf 0x534>;
1581 };
1582
1583 hdmi: encoder@58060000 {
1584 compatible = "ti,dra7-hdmi";
1585 reg = <0x58040000 0x200>,
1586 <0x58040200 0x80>,
1587 <0x58040300 0x80>,
1588 <0x58060000 0x19000>;
1589 reg-names = "wp", "pll", "phy", "core";
1590 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1591 status = "disabled";
1592 ti,hwmods = "dss_hdmi";
1593 clocks = <&dss_48mhz_clk>, <&dss_hdmi_clk>;
1594 clock-names = "fck", "sys_clk";
1595 };
1596 };
R Sricharan6e58b8f2013-08-14 19:08:20 +05301597 };
Keerthyf7397ed2015-03-23 14:39:38 -05001598
1599 thermal_zones: thermal-zones {
1600 #include "omap4-cpu-thermal.dtsi"
1601 #include "omap5-gpu-thermal.dtsi"
1602 #include "omap5-core-thermal.dtsi"
1603 };
1604
1605};
1606
1607&cpu_thermal {
1608 polling-delay = <500>; /* milliseconds */
R Sricharan6e58b8f2013-08-14 19:08:20 +05301609};
Tero Kristoee6c7502013-07-18 17:18:33 +03001610
1611/include/ "dra7xx-clocks.dtsi"