blob: 627518daf70e18703277670eb99dbe7b2cf683c6 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030069#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030071#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020072#include "xhci-mtk.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070078dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 union xhci_trb *trb)
80{
Sarah Sharp6071d832009-05-14 11:44:14 -070081 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082
Sarah Sharp6071d832009-05-14 11:44:14 -070083 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070085 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030087 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070089 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090}
91
Mathias Nyman0ce57492016-11-11 15:13:14 +020092static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
Mathias Nyman2d98ef42016-06-21 10:58:04 +030097static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
Mathias Nymand0c77d82016-06-21 10:58:07 +0300113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
Mathias Nyman2a721262016-11-11 15:13:24 +0200118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
122 return urb_priv->td_cnt == urb_priv->length;
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
129 urb_priv->td_cnt++;
130}
131
Sarah Sharpae636742009-04-29 19:02:31 -0700132/* Updates trb to point to the next TRB in the ring, and updates seg if the next
133 * TRB is in a new segment. This does not skip over link TRBs, and it does not
134 * effect the ring dequeue or enqueue pointers.
135 */
136static void next_trb(struct xhci_hcd *xhci,
137 struct xhci_ring *ring,
138 struct xhci_segment **seg,
139 union xhci_trb **trb)
140{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300141 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700142 *seg = (*seg)->next;
143 *trb = ((*seg)->trbs);
144 } else {
John Youna1669b22010-08-09 13:56:11 -0700145 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700146 }
147}
148
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700149/*
150 * See Cycle bit rules. SW is the consumer for the event ring only.
151 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
152 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800153static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700154{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700155 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800156
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300157 /* event ring doesn't have link trbs, check for last trb */
158 if (ring->type == TYPE_EVENT) {
159 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
Sarah Sharp50d02062012-07-26 12:03:59 -0700160 ring->dequeue++;
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300161 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700162 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300163 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
164 ring->cycle_state ^= 1;
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 return;
168 }
169
170 /* All other rings have link trbs */
171 if (!trb_is_link(ring->dequeue)) {
172 ring->dequeue++;
173 ring->num_trbs_free++;
174 }
175 while (trb_is_link(ring->dequeue)) {
176 ring->deq_seg = ring->deq_seg->next;
177 ring->dequeue = ring->deq_seg->trbs;
178 }
179 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700198 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800200 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700201{
202 u32 chain;
203 union xhci_trb *next;
204
Matt Evans28ccd292011-03-29 13:40:46 +1100205 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800206 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300207 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800208 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700209 next = ++(ring->enqueue);
210
211 ring->enq_updates++;
Mathias Nyman22511982016-06-21 10:58:03 +0300212 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300213 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700214
Mathias Nyman22511982016-06-21 10:58:03 +0300215 /*
216 * If the caller doesn't plan on enqueueing more TDs before
217 * ringing the doorbell, then we don't want to give the link TRB
218 * to the hardware just yet. We'll give the link TRB back in
219 * prepare_ring() just before we enqueue the TD at the top of
220 * the ring.
221 */
222 if (!chain && !more_trbs_coming)
223 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800224
Mathias Nyman22511982016-06-21 10:58:03 +0300225 /* If we're not dealing with 0.95 hardware or isoc rings on
226 * AMD 0.96 host, carry over the chain bit of the previous TRB
227 * (which may mean the chain bit is cleared).
228 */
229 if (!(ring->type == TYPE_ISOC &&
230 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
231 !xhci_link_trb_quirk(xhci)) {
232 next->link.control &= cpu_to_le32(~TRB_CHAIN);
233 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700234 }
Mathias Nyman22511982016-06-21 10:58:03 +0300235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
239 /* Toggle the cycle bit after the last ring segment. */
Mathias Nymand0c77d82016-06-21 10:58:07 +0300240 if (link_trb_toggles_cycle(next))
Mathias Nyman22511982016-06-21 10:58:03 +0300241 ring->cycle_state ^= 1;
242
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700243 ring->enq_seg = ring->enq_seg->next;
244 ring->enqueue = ring->enq_seg->trbs;
245 next = ring->enqueue;
246 }
247}
248
249/*
Andiry Xu085deb12012-03-05 17:49:40 +0800250 * Check to see if there's room to enqueue num_trbs on the ring and make sure
251 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700252 */
Andiry Xub008df62012-03-05 17:49:34 +0800253static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700254 unsigned int num_trbs)
255{
Andiry Xu085deb12012-03-05 17:49:40 +0800256 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800257
Andiry Xu085deb12012-03-05 17:49:40 +0800258 if (ring->num_trbs_free < num_trbs)
259 return 0;
260
261 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
262 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
263 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
264 return 0;
265 }
266
267 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700268}
269
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700270/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700271void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272{
Elric Fuc181bc52012-06-27 16:30:57 +0800273 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
274 return;
275
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700276 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200277 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700278 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200279 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700280}
281
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +0200282static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
283{
284 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
285}
286
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200287static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
288{
289 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
290 cmd_list);
291}
292
293/*
294 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
295 * If there are other commands waiting then restart the ring and kick the timer.
296 * This must be called with command ring stopped and xhci->lock held.
297 */
298static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
299 struct xhci_command *cur_cmd)
300{
301 struct xhci_command *i_cmd;
302 u32 cycle_state;
303
304 /* Turn all aborted commands in list to no-ops, then restart */
305 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
306
Felipe Balbi0b7c1052017-01-23 14:20:06 +0200307 if (i_cmd->status != COMP_COMMAND_ABORTED)
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200308 continue;
309
Felipe Balbi0b7c1052017-01-23 14:20:06 +0200310 i_cmd->status = COMP_STOPPED;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200311
312 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
313 i_cmd->command_trb);
314 /* get cycle state from the original cmd trb */
315 cycle_state = le32_to_cpu(
316 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
317 /* modify the command trb to no-op command */
318 i_cmd->command_trb->generic.field[0] = 0;
319 i_cmd->command_trb->generic.field[1] = 0;
320 i_cmd->command_trb->generic.field[2] = 0;
321 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
322 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
323
324 /*
325 * caller waiting for completion is called when command
326 * completion event is received for these no-op commands
327 */
328 }
329
330 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
331
332 /* ring command ring doorbell to restart the command ring */
333 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
334 !(xhci->xhc_state & XHCI_STATE_DYING)) {
335 xhci->current_cmd = cur_cmd;
336 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
337 xhci_ring_cmd_db(xhci);
338 }
339}
340
341/* Must be called with xhci->lock held, releases and aquires lock back */
342static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
Elric Fub92cc662012-06-27 16:31:12 +0800343{
344 u64 temp_64;
345 int ret;
346
347 xhci_dbg(xhci, "Abort command ring\n");
348
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200349 reinit_completion(&xhci->cmd_ring_stop_completion);
Mathias Nyman3425aa02016-06-01 18:09:08 +0300350
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200351 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp477632d2014-01-29 14:02:00 -0800352 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
353 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800354
355 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
356 * time the completion od all xHCI commands, including
357 * the Command Abort operation. If software doesn't see
358 * CRR negated in a timely manner (e.g. longer than 5
359 * seconds), then it should assume that the there are
360 * larger problems with the xHC and assert HCRST.
361 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200362 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800363 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
364 if (ret < 0) {
Lu Baolu1cc6d862017-01-23 14:19:55 +0200365 xhci_err(xhci,
366 "Stop command ring failed, maybe the host is dead\n");
367 xhci->xhc_state |= XHCI_STATE_DYING;
368 xhci_halt(xhci);
369 return -ESHUTDOWN;
Elric Fub92cc662012-06-27 16:31:12 +0800370 }
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200371 /*
372 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
373 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
374 * but the completion event in never sent. Wait 2 secs (arbitrary
375 * number) to handle those cases after negation of CMD_RING_RUNNING.
376 */
377 spin_unlock_irqrestore(&xhci->lock, flags);
378 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
379 msecs_to_jiffies(2000));
380 spin_lock_irqsave(&xhci->lock, flags);
381 if (!ret) {
382 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
383 xhci_cleanup_command_queue(xhci);
384 } else {
385 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
386 }
Elric Fub92cc662012-06-27 16:31:12 +0800387 return 0;
388}
389
Andiry Xube88fe42010-10-14 07:22:57 -0700390void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700391 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700392 unsigned int ep_index,
393 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700394{
Matt Evans28ccd292011-03-29 13:40:46 +1100395 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500396 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
397 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700398
Sarah Sharpae636742009-04-29 19:02:31 -0700399 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500400 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700401 * We don't want to restart any stream rings if there's a set dequeue
402 * pointer command pending because the device can choose to start any
403 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700404 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200405 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
Matthew Wilcox50d646762010-12-15 14:18:11 -0500406 (ep_state & EP_HALTED))
407 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200408 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500409 /* The CPU has better things to do at this point than wait for a
410 * write-posting flush. It'll get there soon enough.
411 */
Sarah Sharpae636742009-04-29 19:02:31 -0700412}
413
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700414/* Ring the doorbell for any rings with pending URBs */
415static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
416 unsigned int slot_id,
417 unsigned int ep_index)
418{
419 unsigned int stream_id;
420 struct xhci_virt_ep *ep;
421
422 ep = &xhci->devs[slot_id]->eps[ep_index];
423
424 /* A ring has pending URBs if its TD list is not empty */
425 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200426 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700427 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700428 return;
429 }
430
431 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
432 stream_id++) {
433 struct xhci_stream_info *stream_info = ep->stream_info;
434 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700435 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
436 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700437 }
438}
439
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300440/* Get the right ring for the given slot_id, ep_index and stream_id.
441 * If the endpoint supports streams, boundary check the URB's stream ID.
442 * If the endpoint doesn't support streams, return the singular endpoint ring.
443 */
444struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700445 unsigned int slot_id, unsigned int ep_index,
446 unsigned int stream_id)
447{
448 struct xhci_virt_ep *ep;
449
450 ep = &xhci->devs[slot_id]->eps[ep_index];
451 /* Common case: no streams */
452 if (!(ep->ep_state & EP_HAS_STREAMS))
453 return ep->ring;
454
455 if (stream_id == 0) {
456 xhci_warn(xhci,
457 "WARN: Slot ID %u, ep index %u has streams, "
458 "but URB has no stream ID.\n",
459 slot_id, ep_index);
460 return NULL;
461 }
462
463 if (stream_id < ep->stream_info->num_streams)
464 return ep->stream_info->stream_rings[stream_id];
465
466 xhci_warn(xhci,
467 "WARN: Slot ID %u, ep index %u has "
468 "stream IDs 1 to %u allocated, "
469 "but stream ID %u is requested.\n",
470 slot_id, ep_index,
471 ep->stream_info->num_streams - 1,
472 stream_id);
473 return NULL;
474}
475
Sarah Sharpae636742009-04-29 19:02:31 -0700476/*
477 * Move the xHC's endpoint ring dequeue pointer past cur_td.
478 * Record the new state of the xHC's endpoint ring dequeue segment,
479 * dequeue pointer, and new consumer cycle state in state.
480 * Update our internal representation of the ring's dequeue pointer.
481 *
482 * We do this in three jumps:
483 * - First we update our new ring state to be the same as when the xHC stopped.
484 * - Then we traverse the ring to find the segment that contains
485 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
486 * any link TRBs with the toggle cycle bit set.
487 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
488 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100489 *
490 * Some of the uses of xhci_generic_trb are grotty, but if they're done
491 * with correct __le32 accesses they should work fine. Only users of this are
492 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700493 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700494void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700495 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700496 unsigned int stream_id, struct xhci_td *cur_td,
497 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700498{
499 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200500 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700501 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300502 struct xhci_segment *new_seg;
503 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700504 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300505 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300506 bool cycle_found = false;
507 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700508
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700509 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
510 ep_index, stream_id);
511 if (!ep_ring) {
512 xhci_warn(xhci, "WARN can't find new dequeue state "
513 "for invalid stream ID %u.\n",
514 stream_id);
515 return;
516 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800517
Sarah Sharpae636742009-04-29 19:02:31 -0700518 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300519 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
520 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200521 /* 4.6.9 the css flag is written to the stream context for streams */
522 if (ep->ep_state & EP_HAS_STREAMS) {
523 struct xhci_stream_ctx *ctx =
524 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300525 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200526 } else {
527 struct xhci_ep_ctx *ep_ctx
528 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300529 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200530 }
Sarah Sharpae636742009-04-29 19:02:31 -0700531
Mathias Nyman365038d2014-08-19 15:17:58 +0300532 new_seg = ep_ring->deq_seg;
533 new_deq = ep_ring->dequeue;
534 state->new_cycle_state = hw_dequeue & 0x1;
535
536 /*
537 * We want to find the pointer, segment and cycle state of the new trb
538 * (the one after current TD's last_trb). We know the cycle state at
539 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
540 * found.
541 */
542 do {
543 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
544 == (dma_addr_t)(hw_dequeue & ~0xf)) {
545 cycle_found = true;
546 if (td_last_trb_found)
547 break;
548 }
549 if (new_deq == cur_td->last_trb)
550 td_last_trb_found = true;
551
Mathias Nyman3495e452016-11-11 15:13:13 +0200552 if (cycle_found && trb_is_link(new_deq) &&
553 link_trb_toggles_cycle(new_deq))
Mathias Nyman365038d2014-08-19 15:17:58 +0300554 state->new_cycle_state ^= 0x1;
555
556 next_trb(xhci, ep_ring, &new_seg, &new_deq);
557
558 /* Search wrapped around, bail out */
559 if (new_deq == ep->ring->dequeue) {
560 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
561 state->new_deq_seg = NULL;
562 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300563 return;
564 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300565
Mathias Nyman365038d2014-08-19 15:17:58 +0300566 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700567
Mathias Nyman365038d2014-08-19 15:17:58 +0300568 state->new_deq_seg = new_seg;
569 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700570
Julius Werner1f81b6d2014-04-25 19:20:13 +0300571 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300572 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
573 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800574
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300575 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
576 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700577 state->new_deq_seg);
578 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300579 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
580 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700581 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700582}
583
Sarah Sharp522989a2011-07-29 12:44:32 -0700584/* flip_cycle means flip the cycle bit of all but the first and last TRB.
585 * (The last TRB actually points to the ring enqueue pointer, which is not part
586 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
587 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700588static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200589 struct xhci_td *td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700590{
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200591 struct xhci_segment *seg = td->start_seg;
592 union xhci_trb *trb = td->first_trb;
Sarah Sharpae636742009-04-29 19:02:31 -0700593
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200594 while (1) {
595 if (trb_is_link(trb)) {
596 /* unchain chained link TRBs */
597 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharpae636742009-04-29 19:02:31 -0700598 } else {
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200599 trb->generic.field[0] = 0;
600 trb->generic.field[1] = 0;
601 trb->generic.field[2] = 0;
Sarah Sharpae636742009-04-29 19:02:31 -0700602 /* Preserve only the cycle bit of this TRB */
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200603 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
604 trb->generic.field[3] |= cpu_to_le32(
Matt Evans28ccd292011-03-29 13:40:46 +1100605 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharpae636742009-04-29 19:02:31 -0700606 }
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200607 /* flip cycle if asked to */
608 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
609 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
610
611 if (trb == td->last_trb)
Sarah Sharpae636742009-04-29 19:02:31 -0700612 break;
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200613
614 next_trb(xhci, ep_ring, &seg, &trb);
Sarah Sharpae636742009-04-29 19:02:31 -0700615 }
616}
617
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700618static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700619 struct xhci_virt_ep *ep)
620{
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200621 ep->ep_state &= ~EP_STOP_CMD_PENDING;
Mathias Nymanf9926592017-01-23 14:19:53 +0200622 /* Can't del_timer_sync in interrupt */
623 del_timer(&ep->stop_cmd_timer);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700624}
625
Mathias Nyman446b3142016-11-11 15:13:22 +0200626/*
Mathias Nyman2a721262016-11-11 15:13:24 +0200627 * Must be called with xhci->lock held in interrupt context,
628 * releases and re-acquires xhci->lock
Mathias Nyman446b3142016-11-11 15:13:22 +0200629 */
Mathias Nyman2a721262016-11-11 15:13:24 +0200630static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
631 struct xhci_td *cur_td, int status)
Mathias Nyman446b3142016-11-11 15:13:22 +0200632{
Mathias Nyman2a721262016-11-11 15:13:24 +0200633 struct urb *urb = cur_td->urb;
634 struct urb_priv *urb_priv = urb->hcpriv;
635 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
Mathias Nyman446b3142016-11-11 15:13:22 +0200636
Mathias Nyman2a721262016-11-11 15:13:24 +0200637 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
638 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
639 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
640 if (xhci->quirks & XHCI_AMD_PLL_FIX)
641 usb_amd_quirk_pll_enable();
642 }
643 }
Mathias Nyman446b3142016-11-11 15:13:22 +0200644 xhci_urb_free_priv(urb_priv);
Mathias Nyman2a721262016-11-11 15:13:24 +0200645 usb_hcd_unlink_urb_from_ep(hcd, urb);
Mathias Nyman446b3142016-11-11 15:13:22 +0200646 spin_unlock(&xhci->lock);
Mathias Nyman2a721262016-11-11 15:13:24 +0200647 usb_hcd_giveback_urb(hcd, urb, status);
Mathias Nyman446b3142016-11-11 15:13:22 +0200648 spin_lock(&xhci->lock);
649}
650
Wei Yongjun2d6d5762016-11-11 15:13:21 +0200651static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
652 struct xhci_ring *ring, struct xhci_td *td)
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300653{
654 struct device *dev = xhci_to_hcd(xhci)->self.controller;
655 struct xhci_segment *seg = td->bounce_seg;
656 struct urb *urb = td->urb;
657
658 if (!seg || !urb)
659 return;
660
661 if (usb_urb_dir_out(urb)) {
662 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
663 DMA_TO_DEVICE);
664 return;
665 }
666
667 /* for in tranfers we need to copy the data from bounce to sg */
668 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
669 seg->bounce_len, seg->bounce_offs);
670 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
671 DMA_FROM_DEVICE);
672 seg->bounce_len = 0;
673 seg->bounce_offs = 0;
674}
675
Sarah Sharpae636742009-04-29 19:02:31 -0700676/*
677 * When we get a command completion for a Stop Endpoint Command, we need to
678 * unlink any cancelled TDs from the ring. There are two ways to do that:
679 *
680 * 1. If the HW was in the middle of processing the TD that needs to be
681 * cancelled, then we must move the ring's dequeue pointer past the last TRB
682 * in the TD with a Set Dequeue Pointer Command.
683 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
684 * bit cleared) so that the HW will skip over them.
685 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300686static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700687 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700688{
Sarah Sharpae636742009-04-29 19:02:31 -0700689 unsigned int ep_index;
690 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 struct xhci_virt_ep *ep;
Randy Dunlap326b4812010-04-19 08:53:50 -0700692 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700693 struct xhci_td *last_unlinked_td;
694
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700695 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700696
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300697 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300698 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700699 xhci_warn(xhci, "Stop endpoint command "
700 "completion for disabled slot %u\n",
701 slot_id);
702 return;
703 }
704
Sarah Sharpae636742009-04-29 19:02:31 -0700705 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100706 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700707 ep = &xhci->devs[slot_id]->eps[ep_index];
Felipe Balbi04861f82017-01-23 14:20:09 +0200708 last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
709 struct xhci_td, cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700710
Sarah Sharp678539c2009-10-27 10:55:52 -0700711 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700712 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700713 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700714 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700715 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700716 }
Sarah Sharpae636742009-04-29 19:02:31 -0700717
718 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
719 * We have the xHCI lock, so nothing can modify this list until we drop
720 * it. We're also in the event handler, so we can't get re-interrupted
721 * if another Stop Endpoint command completes
722 */
Felipe Balbi04861f82017-01-23 14:20:09 +0200723 list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300724 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
725 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800726 (unsigned long long)xhci_trb_virt_to_dma(
727 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700728 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
729 if (!ep_ring) {
730 /* This shouldn't happen unless a driver is mucking
731 * with the stream ID after submission. This will
732 * leave the TD on the hardware ring, and the hardware
733 * will try to execute it, and may access a buffer
734 * that has already been freed. In the best case, the
735 * hardware will execute it, and the event handler will
736 * ignore the completion event for that TD, since it was
737 * removed from the td_list for that endpoint. In
738 * short, don't muck with the stream ID after
739 * submission.
740 */
741 xhci_warn(xhci, "WARN Cancelled URB %p "
742 "has invalid stream ID %u.\n",
743 cur_td->urb,
744 cur_td->urb->stream_id);
745 goto remove_finished_td;
746 }
Sarah Sharpae636742009-04-29 19:02:31 -0700747 /*
748 * If we stopped on the TD we need to cancel, then we have to
749 * move the xHC endpoint ring dequeue pointer past this TD.
750 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700751 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700752 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
753 cur_td->urb->stream_id,
754 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700755 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700756 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700757remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700758 /*
759 * The event handler won't see a completion for this TD anymore,
760 * so remove it from the endpoint ring's TD list. Keep it in
761 * the cancelled TD list for URB completion later.
762 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700763 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700764 }
Felipe Balbi04861f82017-01-23 14:20:09 +0200765
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700766 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700767
768 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
769 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300770 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
771 ep->stopped_td->urb->stream_id, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700772 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700773 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700774 /* Otherwise ring the doorbell(s) to restart queued transfers */
775 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700776 }
Florian Wolter526867c2013-08-14 10:33:16 +0200777
Mathias Nymand97b4f82014-11-27 18:19:16 +0200778 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700779
780 /*
781 * Drop the lock and complete the URBs in the cancelled TD list.
782 * New TDs to be cancelled might be added to the end of the list before
783 * we can complete all the URBs for the TDs we already unlinked.
784 * So stop when we've completed the URB for the last TD we unlinked.
785 */
786 do {
Felipe Balbi04861f82017-01-23 14:20:09 +0200787 cur_td = list_first_entry(&ep->cancelled_td_list,
Sarah Sharpae636742009-04-29 19:02:31 -0700788 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700789 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700790
791 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700792 /* Doesn't matter what we pass for status, since the core will
793 * just overwrite it (because the URB has been unlinked).
794 */
Arnd Bergmannf76a28a2016-06-30 14:26:17 +0200795 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300796 if (ep_ring && cur_td->bounce_seg)
797 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +0200798 inc_td_cnt(cur_td->urb);
799 if (last_td_in_urb(cur_td))
800 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700801
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700802 /* Stop processing the cancelled list if the watchdog timer is
803 * running.
804 */
805 if (xhci->xhc_state & XHCI_STATE_DYING)
806 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700807 } while (cur_td != last_unlinked_td);
808
809 /* Return to the event handler with xhci->lock re-acquired */
810}
811
Sarah Sharp50e87252014-02-21 09:27:30 -0800812static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
813{
814 struct xhci_td *cur_td;
815
816 while (!list_empty(&ring->td_list)) {
817 cur_td = list_first_entry(&ring->td_list,
818 struct xhci_td, td_list);
819 list_del_init(&cur_td->td_list);
820 if (!list_empty(&cur_td->cancelled_td_list))
821 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300822
823 if (cur_td->bounce_seg)
824 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +0200825
826 inc_td_cnt(cur_td->urb);
827 if (last_td_in_urb(cur_td))
828 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -0800829 }
830}
831
832static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
833 int slot_id, int ep_index)
834{
835 struct xhci_td *cur_td;
836 struct xhci_virt_ep *ep;
837 struct xhci_ring *ring;
838
839 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800840 if ((ep->ep_state & EP_HAS_STREAMS) ||
841 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
842 int stream_id;
843
844 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
845 stream_id++) {
846 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
847 "Killing URBs for slot ID %u, ep index %u, stream %u",
848 slot_id, ep_index, stream_id + 1);
849 xhci_kill_ring_urbs(xhci,
850 ep->stream_info->stream_rings[stream_id]);
851 }
852 } else {
853 ring = ep->ring;
854 if (!ring)
855 return;
856 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
857 "Killing URBs for slot ID %u, ep index %u",
858 slot_id, ep_index);
859 xhci_kill_ring_urbs(xhci, ring);
860 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800861 while (!list_empty(&ep->cancelled_td_list)) {
862 cur_td = list_first_entry(&ep->cancelled_td_list,
863 struct xhci_td, cancelled_td_list);
864 list_del_init(&cur_td->cancelled_td_list);
Mathias Nyman2a721262016-11-11 15:13:24 +0200865
866 inc_td_cnt(cur_td->urb);
867 if (last_td_in_urb(cur_td))
868 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -0800869 }
870}
871
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700872/* Watchdog timer function for when a stop endpoint command fails to complete.
873 * In this case, we assume the host controller is broken or dying or dead. The
874 * host may still be completing some other events, so we have to be careful to
875 * let the event ring handler and the URB dequeueing/enqueueing functions know
876 * through xhci->state.
877 *
878 * The timer may also fire if the host takes a very long time to respond to the
879 * command, and the stop endpoint command completion handler cannot delete the
880 * timer before the timer function is called. Another endpoint cancellation may
881 * sneak in before the timer function can grab the lock, and that may queue
882 * another stop endpoint command and add the timer back. So we cannot use a
883 * simple flag to say whether there is a pending stop endpoint command for a
884 * particular endpoint.
885 *
Mathias Nymanf9926592017-01-23 14:19:53 +0200886 * Instead we use a combination of that flag and checking if a new timer is
887 * pending.
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700888 */
889void xhci_stop_endpoint_command_watchdog(unsigned long arg)
890{
891 struct xhci_hcd *xhci;
892 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700893 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400894 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700895
896 ep = (struct xhci_virt_ep *) arg;
897 xhci = ep->xhci;
898
Don Zickusf43d6232011-10-20 23:52:14 -0400899 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700900
Mathias Nymanf9926592017-01-23 14:19:53 +0200901 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
902 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
903 timer_pending(&ep->stop_cmd_timer)) {
Don Zickusf43d6232011-10-20 23:52:14 -0400904 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanf9926592017-01-23 14:19:53 +0200905 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700906 return;
907 }
908
909 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
910 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
911 /* Oops, HC is dead or dying or at least not responding to the stop
912 * endpoint command.
913 */
Mathias Nymanf9926592017-01-23 14:19:53 +0200914
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700915 xhci->xhc_state |= XHCI_STATE_DYING;
Mathias Nymanf9926592017-01-23 14:19:53 +0200916 ep->ep_state &= ~EP_STOP_CMD_PENDING;
917
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700918 /* Disable interrupts from the host controller and start halting it */
919 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400920 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700921
922 ret = xhci_halt(xhci);
923
Don Zickusf43d6232011-10-20 23:52:14 -0400924 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700925 if (ret < 0) {
926 /* This is bad; the host is not responding to commands and it's
927 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800928 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700929 * disconnect all device drivers under this host. Those
930 * disconnect() methods will wait for all URBs to be unlinked,
931 * so we must complete them.
932 */
933 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
934 xhci_warn(xhci, "Completing active URBs anyway.\n");
935 /* We could turn all TDs on the rings to no-ops. This won't
936 * help if the host has cached part of the ring, and is slow if
937 * we want to preserve the cycle bit. Skip it and hope the host
938 * doesn't touch the memory.
939 */
940 }
941 for (i = 0; i < MAX_HC_SLOTS; i++) {
942 if (!xhci->devs[i])
943 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800944 for (j = 0; j < 31; j++)
945 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700946 }
Don Zickusf43d6232011-10-20 23:52:14 -0400947 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300948 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
949 "Calling usb_hc_died()");
Mathias Nymanbcf42aa2016-09-07 17:26:33 +0300950 usb_hc_died(xhci_to_hcd(xhci));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300951 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
952 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700953}
954
Andiry Xub008df62012-03-05 17:49:34 +0800955
956static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
957 struct xhci_virt_device *dev,
958 struct xhci_ring *ep_ring,
959 unsigned int ep_index)
960{
961 union xhci_trb *dequeue_temp;
962 int num_trbs_free_temp;
963 bool revert = false;
964
965 num_trbs_free_temp = ep_ring->num_trbs_free;
966 dequeue_temp = ep_ring->dequeue;
967
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700968 /* If we get two back-to-back stalls, and the first stalled transfer
969 * ends just before a link TRB, the dequeue pointer will be left on
970 * the link TRB by the code in the while loop. So we have to update
971 * the dequeue pointer one segment further, or we'll jump off
972 * the segment into la-la-land.
973 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300974 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700975 ep_ring->deq_seg = ep_ring->deq_seg->next;
976 ep_ring->dequeue = ep_ring->deq_seg->trbs;
977 }
978
Andiry Xub008df62012-03-05 17:49:34 +0800979 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
980 /* We have more usable TRBs */
981 ep_ring->num_trbs_free++;
982 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300983 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +0800984 if (ep_ring->dequeue ==
985 dev->eps[ep_index].queued_deq_ptr)
986 break;
987 ep_ring->deq_seg = ep_ring->deq_seg->next;
988 ep_ring->dequeue = ep_ring->deq_seg->trbs;
989 }
990 if (ep_ring->dequeue == dequeue_temp) {
991 revert = true;
992 break;
993 }
994 }
995
996 if (revert) {
997 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
998 ep_ring->num_trbs_free = num_trbs_free_temp;
999 }
1000}
1001
Sarah Sharpae636742009-04-29 19:02:31 -07001002/*
1003 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1004 * we need to clear the set deq pending flag in the endpoint ring state, so that
1005 * the TD queueing code can ring the doorbell again. We also need to ring the
1006 * endpoint doorbell to restart the ring, but only if there aren't more
1007 * cancellations pending.
1008 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001009static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001010 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001011{
Sarah Sharpae636742009-04-29 19:02:31 -07001012 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001013 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001014 struct xhci_ring *ep_ring;
1015 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001016 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001017 struct xhci_ep_ctx *ep_ctx;
1018 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001019
Matt Evans28ccd292011-03-29 13:40:46 +11001020 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1021 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001022 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +02001023 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001024
1025 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1026 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001027 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001028 stream_id);
1029 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +03001030 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001031 }
1032
John Yound115b042009-07-27 12:05:15 -07001033 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1034 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001035
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001036 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001037 unsigned int ep_state;
1038 unsigned int slot_state;
1039
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001040 switch (cmd_comp_code) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001041 case COMP_TRB_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001042 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001043 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001044 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001045 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001046 ep_state = GET_EP_CTX_STATE(ep_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001047 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001048 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001049 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1050 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001051 slot_state, ep_state);
1052 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001053 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001054 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1055 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001056 break;
1057 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001058 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1059 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001060 break;
1061 }
1062 /* OK what do we do now? The endpoint state is hosed, and we
1063 * should never get to this point if the synchronization between
1064 * queueing, and endpoint state are correct. This might happen
1065 * if the device gets disconnected after we've finished
1066 * cancelling URBs, which might not be an error...
1067 */
1068 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001069 u64 deq;
1070 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1071 if (ep->ep_state & EP_HAS_STREAMS) {
1072 struct xhci_stream_ctx *ctx =
1073 &ep->stream_info->stream_ctx_array[stream_id];
1074 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1075 } else {
1076 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1077 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001078 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001079 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1080 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1081 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001082 /* Update the ring's dequeue segment and dequeue pointer
1083 * to reflect the new position.
1084 */
Andiry Xub008df62012-03-05 17:49:34 +08001085 update_ring_for_set_deq_completion(xhci, dev,
1086 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001087 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001088 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001089 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001090 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001091 }
Sarah Sharpae636742009-04-29 19:02:31 -07001092 }
1093
Hans de Goede0d4976e2014-08-20 16:41:55 +03001094cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001095 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001096 dev->eps[ep_index].queued_deq_seg = NULL;
1097 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001098 /* Restart any rings with pending URBs */
1099 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001100}
1101
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001102static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001103 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001104{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001105 unsigned int ep_index;
1106
Matt Evans28ccd292011-03-29 13:40:46 +11001107 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001108 /* This command will only fail if the endpoint wasn't halted,
1109 * but we don't care.
1110 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001111 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001112 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001113
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001114 /* HW with the reset endpoint quirk needs to have a configure endpoint
1115 * command complete before the endpoint can be used. Queue that here
1116 * because the HW can't handle two commands being queued in a row.
1117 */
1118 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001119 struct xhci_command *command;
1120 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001121 if (!command) {
1122 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1123 return;
1124 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001125 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1126 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001127 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001128 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1129 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001130 xhci_ring_cmd_db(xhci);
1131 } else {
Mathias Nymanc3492db2014-11-18 11:27:11 +02001132 /* Clear our internal halted state */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001133 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001134 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001135}
Sarah Sharpae636742009-04-29 19:02:31 -07001136
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001137static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
Lu Baoluc2d3d492016-11-11 15:13:31 +02001138 struct xhci_command *command, u32 cmd_comp_code)
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001139{
1140 if (cmd_comp_code == COMP_SUCCESS)
Lu Baoluc2d3d492016-11-11 15:13:31 +02001141 command->slot_id = slot_id;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001142 else
Lu Baoluc2d3d492016-11-11 15:13:31 +02001143 command->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001144}
1145
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001146static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1147{
1148 struct xhci_virt_device *virt_dev;
1149
1150 virt_dev = xhci->devs[slot_id];
1151 if (!virt_dev)
1152 return;
1153 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1154 /* Delete default control endpoint resources */
1155 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1156 xhci_free_virt_device(xhci, slot_id);
1157}
1158
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001159static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1160 struct xhci_event_cmd *event, u32 cmd_comp_code)
1161{
1162 struct xhci_virt_device *virt_dev;
1163 struct xhci_input_control_ctx *ctrl_ctx;
1164 unsigned int ep_index;
1165 unsigned int ep_state;
1166 u32 add_flags, drop_flags;
1167
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001168 /*
1169 * Configure endpoint commands can come from the USB core
1170 * configuration or alt setting changes, or because the HW
1171 * needed an extra configure endpoint command after a reset
1172 * endpoint command or streams were being configured.
1173 * If the command was for a halted endpoint, the xHCI driver
1174 * is not waiting on the configure endpoint command.
1175 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001176 virt_dev = xhci->devs[slot_id];
Lin Wang4daf9df2015-01-09 16:06:31 +02001177 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001178 if (!ctrl_ctx) {
1179 xhci_warn(xhci, "Could not get input context, bad type.\n");
1180 return;
1181 }
1182
1183 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1184 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1185 /* Input ctx add_flags are the endpoint index plus one */
1186 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1187
1188 /* A usb_set_interface() call directly after clearing a halted
1189 * condition may race on this quirky hardware. Not worth
1190 * worrying about, since this is prototype hardware. Not sure
1191 * if this will work for streams, but streams support was
1192 * untested on this prototype.
1193 */
1194 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1195 ep_index != (unsigned int) -1 &&
1196 add_flags - SLOT_FLAG == drop_flags) {
1197 ep_state = virt_dev->eps[ep_index].ep_state;
1198 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001199 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001200 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1201 "Completed config ep cmd - "
1202 "last ep index = %d, state = %d",
1203 ep_index, ep_state);
1204 /* Clear internal halted state and restart ring(s) */
1205 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1206 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1207 return;
1208 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001209 return;
1210}
1211
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001212static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1213 struct xhci_event_cmd *event)
1214{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001215 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001216 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001217 xhci_warn(xhci, "Reset device command completion "
1218 "for disabled slot %u\n", slot_id);
1219}
1220
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001221static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1222 struct xhci_event_cmd *event)
1223{
1224 if (!(xhci->quirks & XHCI_NEC_HOST)) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02001225 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001226 return;
1227 }
1228 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1229 "NEC firmware version %2x.%02x",
1230 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1231 NEC_FW_MINOR(le32_to_cpu(event->status)));
1232}
1233
Mathias Nyman9ea18332014-05-08 19:26:02 +03001234static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001235{
1236 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001237
1238 if (cmd->completion) {
1239 cmd->status = status;
1240 complete(cmd->completion);
1241 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001242 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001243 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001244}
1245
1246void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1247{
1248 struct xhci_command *cur_cmd, *tmp_cmd;
1249 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001250 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001251}
1252
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001253void xhci_handle_command_timeout(struct work_struct *work)
Mathias Nymanc311e392014-05-08 19:26:03 +03001254{
1255 struct xhci_hcd *xhci;
1256 int ret;
1257 unsigned long flags;
1258 u64 hw_ring_state;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001259
1260 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001261
Mathias Nymanc311e392014-05-08 19:26:03 +03001262 spin_lock_irqsave(&xhci->lock, flags);
Lu Baolu2b985462017-01-03 18:28:46 +02001263
Mathias Nymana5a1b952017-01-03 18:28:48 +02001264 /*
1265 * If timeout work is pending, or current_cmd is NULL, it means we
1266 * raced with command completion. Command is handled so just return.
1267 */
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001268 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
Lu Baolu2b985462017-01-03 18:28:46 +02001269 spin_unlock_irqrestore(&xhci->lock, flags);
1270 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001271 }
Lu Baolu2b985462017-01-03 18:28:46 +02001272 /* mark this command to be cancelled */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001273 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
Lu Baolu2b985462017-01-03 18:28:46 +02001274
Mathias Nymanc311e392014-05-08 19:26:03 +03001275 /* Make sure command ring is running before aborting it */
1276 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1277 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1278 (hw_ring_state & CMD_RING_RUNNING)) {
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001279 /* Prevent new doorbell, and start command abort */
1280 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nymanc311e392014-05-08 19:26:03 +03001281 xhci_dbg(xhci, "Command timeout\n");
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001282 ret = xhci_abort_cmd_ring(xhci, flags);
Mathias Nymanc311e392014-05-08 19:26:03 +03001283 if (unlikely(ret == -ESHUTDOWN)) {
1284 xhci_err(xhci, "Abort command ring failed\n");
1285 xhci_cleanup_command_queue(xhci);
Lu Baolu4dea7072017-01-03 18:28:49 +02001286 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanc311e392014-05-08 19:26:03 +03001287 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1288 xhci_dbg(xhci, "xHCI host controller is dead.\n");
Lu Baolu4dea7072017-01-03 18:28:49 +02001289
1290 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001291 }
Lu Baolu4dea7072017-01-03 18:28:49 +02001292
1293 goto time_out_completed;
Mathias Nymanc311e392014-05-08 19:26:03 +03001294 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001295
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001296 /* host removed. Bail out */
1297 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1298 xhci_dbg(xhci, "host removed, ring start fail?\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +03001299 xhci_cleanup_command_queue(xhci);
Lu Baolu4dea7072017-01-03 18:28:49 +02001300
1301 goto time_out_completed;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001302 }
1303
Mathias Nymanc311e392014-05-08 19:26:03 +03001304 /* command timeout on stopped ring, ring can't be aborted */
1305 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1306 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
Lu Baolu4dea7072017-01-03 18:28:49 +02001307
1308time_out_completed:
Mathias Nymanc311e392014-05-08 19:26:03 +03001309 spin_unlock_irqrestore(&xhci->lock, flags);
1310 return;
1311}
1312
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001313static void handle_cmd_completion(struct xhci_hcd *xhci,
1314 struct xhci_event_cmd *event)
1315{
Matt Evans28ccd292011-03-29 13:40:46 +11001316 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001317 u64 cmd_dma;
1318 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001319 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001320 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001321 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001322 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001323
Matt Evans28ccd292011-03-29 13:40:46 +11001324 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001325 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001326 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001327 cmd_trb);
Lu Baoluf4c8f032016-11-11 15:13:25 +02001328 /*
1329 * Check whether the completion event is for our internal kept
1330 * command.
1331 */
1332 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1333 xhci_warn(xhci,
1334 "ERROR mismatched command completion event\n");
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001335 return;
1336 }
Elric Fub63f4052012-06-27 16:55:43 +08001337
Felipe Balbi04861f82017-01-23 14:20:09 +02001338 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001339
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001340 cancel_delayed_work(&xhci->cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001341
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001342 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001343
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001344 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001345
1346 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001347 if (cmd_comp_code == COMP_STOPPED) {
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001348 complete_all(&xhci->cmd_ring_stop_completion);
Mathias Nymanc311e392014-05-08 19:26:03 +03001349 return;
1350 }
Mathias Nyman33be1262016-08-16 10:18:03 +03001351
1352 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1353 xhci_err(xhci,
1354 "Command completion event does not match command\n");
1355 return;
1356 }
1357
Mathias Nymanc311e392014-05-08 19:26:03 +03001358 /*
1359 * Host aborted the command ring, check if the current command was
1360 * supposed to be aborted, otherwise continue normally.
1361 * The command ring is stopped now, but the xHC will issue a Command
1362 * Ring Stopped event which will cause us to restart it.
1363 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001364 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001365 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001366 if (cmd->status == COMP_COMMAND_ABORTED) {
Baolin Wang2a7cfdf2017-01-03 18:28:47 +02001367 if (xhci->current_cmd == cmd)
1368 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001369 goto event_handled;
Baolin Wang2a7cfdf2017-01-03 18:28:47 +02001370 }
Elric Fub63f4052012-06-27 16:55:43 +08001371 }
1372
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001373 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1374 switch (cmd_type) {
1375 case TRB_ENABLE_SLOT:
Lu Baoluc2d3d492016-11-11 15:13:31 +02001376 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001377 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001378 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001379 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001380 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001381 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001382 if (!cmd->completion)
1383 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1384 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001385 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001386 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001387 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001388 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001389 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001390 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001391 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1392 le32_to_cpu(cmd_trb->generic.field[3])));
1393 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001394 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001395 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001396 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1397 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001398 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001399 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001400 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001401 /* Is this an aborted command turned to NO-OP? */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001402 if (cmd->status == COMP_STOPPED)
1403 cmd_comp_code = COMP_STOPPED;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001404 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001405 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001406 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1407 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001408 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001409 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001410 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001411 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1412 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1413 */
1414 slot_id = TRB_TO_SLOT_ID(
1415 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001416 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001417 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001418 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001419 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001420 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001421 default:
1422 /* Skip over unknown commands on the event ring */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001423 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001424 break;
1425 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001426
Mathias Nymanc311e392014-05-08 19:26:03 +03001427 /* restart timer if this wasn't the last command */
Lu Baoludaa47f22017-01-23 14:20:02 +02001428 if (!list_is_singular(&xhci->cmd_list)) {
Felipe Balbi04861f82017-01-23 14:20:09 +02001429 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1430 struct xhci_command, cmd_list);
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001431 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Lu Baolu2b985462017-01-03 18:28:46 +02001432 } else if (xhci->current_cmd == cmd) {
1433 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001434 }
1435
1436event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001437 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001438
Andiry Xu3b72fca2012-03-05 17:49:32 +08001439 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001440}
1441
Sarah Sharp02386342010-05-24 13:25:28 -07001442static void handle_vendor_event(struct xhci_hcd *xhci,
1443 union xhci_trb *event)
1444{
1445 u32 trb_type;
1446
Matt Evans28ccd292011-03-29 13:40:46 +11001447 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001448 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1449 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1450 handle_cmd_completion(xhci, &event->event_cmd);
1451}
1452
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001453/* @port_id: the one-based port ID from the hardware (indexed from array of all
1454 * port registers -- USB 3.0 and USB 2.0).
1455 *
1456 * Returns a zero-based port number, which is suitable for indexing into each of
1457 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001458 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001459 */
1460static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1461 struct xhci_hcd *xhci, u32 port_id)
1462{
1463 unsigned int i;
1464 unsigned int num_similar_speed_ports = 0;
1465
1466 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1467 * and usb2_ports are 0-based indexes. Count the number of similar
1468 * speed ports, up to 1 port before this port.
1469 */
1470 for (i = 0; i < (port_id - 1); i++) {
1471 u8 port_speed = xhci->port_array[i];
1472
1473 /*
1474 * Skip ports that don't have known speeds, or have duplicate
1475 * Extended Capabilities port speed entries.
1476 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001477 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001478 continue;
1479
1480 /*
1481 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1482 * 1.1 ports are under the USB 2.0 hub. If the port speed
1483 * matches the device speed, it's a similar speed port.
1484 */
Mathias Nymanb50107b2015-10-01 18:40:38 +03001485 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001486 num_similar_speed_ports++;
1487 }
1488 return num_similar_speed_ports;
1489}
1490
Sarah Sharp623bef92011-11-11 14:57:33 -08001491static void handle_device_notification(struct xhci_hcd *xhci,
1492 union xhci_trb *event)
1493{
1494 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001495 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001496
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001497 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001498 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001499 xhci_warn(xhci, "Device Notification event for "
1500 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001501 return;
1502 }
1503
1504 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1505 slot_id);
1506 udev = xhci->devs[slot_id]->udev;
1507 if (udev && udev->parent)
1508 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001509}
1510
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001511static void handle_port_status(struct xhci_hcd *xhci,
1512 union xhci_trb *event)
1513{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001514 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001515 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001516 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001517 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001518 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001519 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001520 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001521 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001522 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001523 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001524
1525 /* Port status change events always have a successful completion code */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001526 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1527 xhci_warn(xhci,
1528 "WARN: xHC returned failed port status event\n");
1529
Matt Evans28ccd292011-03-29 13:40:46 +11001530 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001531 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1532
Sarah Sharp518e8482010-12-15 11:56:29 -08001533 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1534 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001535 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001536 inc_deq(xhci, xhci->event_ring);
1537 return;
Andiry Xu56192532010-10-14 07:23:00 -07001538 }
1539
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001540 /* Figure out which usb_hcd this port is attached to:
1541 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1542 */
1543 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001544
1545 /* Find the right roothub. */
1546 hcd = xhci_to_hcd(xhci);
Mathias Nymanb50107b2015-10-01 18:40:38 +03001547 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
Peter Chen09ce0c02013-03-20 09:30:00 +08001548 hcd = xhci->shared_hcd;
1549
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001550 if (major_revision == 0) {
1551 xhci_warn(xhci, "Event for port %u not in "
1552 "Extended Capabilities, ignoring.\n",
1553 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001554 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001555 goto cleanup;
1556 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001557 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001558 xhci_warn(xhci, "Event for port %u duplicated in"
1559 "Extended Capabilities, ignoring.\n",
1560 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001561 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001562 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001563 }
1564
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001565 /*
1566 * Hardware port IDs reported by a Port Status Change Event include USB
1567 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1568 * resume event, but we first need to translate the hardware port ID
1569 * into the index into the ports on the correct split roothub, and the
1570 * correct bus_state structure.
1571 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001572 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nymanb50107b2015-10-01 18:40:38 +03001573 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001574 port_array = xhci->usb3_ports;
1575 else
1576 port_array = xhci->usb2_ports;
1577 /* Find the faked port hub number */
1578 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1579 port_id);
1580
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001581 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001582 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001583 xhci_dbg(xhci, "resume root hub\n");
1584 usb_hcd_resume_root_hub(hcd);
1585 }
1586
Mathias Nymanb50107b2015-10-01 18:40:38 +03001587 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001588 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1589
Andiry Xu56192532010-10-14 07:23:00 -07001590 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1591 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1592
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001593 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001594 if (!(temp1 & CMD_RUN)) {
1595 xhci_warn(xhci, "xHC is not running.\n");
1596 goto cleanup;
1597 }
1598
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001599 if (DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001600 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001601 /* Set a flag to say the port signaled remote wakeup,
1602 * so we can tell the difference between the end of
1603 * device and host initiated resume.
1604 */
1605 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001606 xhci_test_and_clear_bit(xhci, port_array,
1607 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001608 xhci_set_link_state(xhci, port_array, faked_port_index,
1609 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001610 /* Need to wait until the next link state change
1611 * indicates the device is actually in U0.
1612 */
1613 bogus_port_status = true;
1614 goto cleanup;
Mathias Nymanf69115f2015-12-11 14:38:06 +02001615 } else if (!test_bit(faked_port_index,
1616 &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001617 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001618 bus_state->resume_done[faked_port_index] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001619 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Andiry Xuf370b992012-04-14 02:54:30 +08001620 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001621 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001622 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001623 /* Do the rest in GetPortStatus */
1624 }
1625 }
1626
Sarah Sharpd93814c2012-01-24 16:39:02 -08001627 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001628 DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001629 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001630 /* We've just brought the device into U0 through either the
1631 * Resume state after a device remote wakeup, or through the
1632 * U3Exit state after a host-initiated resume. If it's a device
1633 * initiated remote wake, don't pass up the link state change,
1634 * so the roothub behavior is consistent with external
1635 * USB 3.0 hub behavior.
1636 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001637 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1638 faked_port_index + 1);
1639 if (slot_id && xhci->devs[slot_id])
1640 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001641 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001642 bus_state->port_remote_wakeup &=
1643 ~(1 << faked_port_index);
1644 xhci_test_and_clear_bit(xhci, port_array,
1645 faked_port_index, PORT_PLC);
1646 usb_wakeup_notification(hcd->self.root_hub,
1647 faked_port_index + 1);
1648 bogus_port_status = true;
1649 goto cleanup;
1650 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001651 }
1652
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001653 /*
1654 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1655 * RExit to a disconnect state). If so, let the the driver know it's
1656 * out of the RExit state.
1657 */
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001658 if (!DEV_SUPERSPEED_ANY(temp) &&
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001659 test_and_clear_bit(faked_port_index,
1660 &bus_state->rexit_ports)) {
1661 complete(&bus_state->rexit_done[faked_port_index]);
1662 bogus_port_status = true;
1663 goto cleanup;
1664 }
1665
Mathias Nymanb50107b2015-10-01 18:40:38 +03001666 if (hcd->speed < HCD_USB3)
Andiry Xu6fd45622011-09-23 14:19:50 -07001667 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1668 PORT_PLC);
1669
Andiry Xu56192532010-10-14 07:23:00 -07001670cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001671 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001672 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001673
Sarah Sharp386139d2011-03-24 08:02:58 -07001674 /* Don't make the USB core poll the roothub if we got a bad port status
1675 * change event. Besides, at that point we can't tell which roothub
1676 * (USB 2.0 or USB 3.0) to kick.
1677 */
1678 if (bogus_port_status)
1679 return;
1680
Sarah Sharpc52804a2012-11-27 12:30:23 -08001681 /*
1682 * xHCI port-status-change events occur when the "or" of all the
1683 * status-change bits in the portsc register changes from 0 to 1.
1684 * New status changes won't cause an event if any other change
1685 * bits are still set. When an event occurs, switch over to
1686 * polling to avoid losing status changes.
1687 */
1688 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1689 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001690 spin_unlock(&xhci->lock);
1691 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001692 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001693 spin_lock(&xhci->lock);
1694}
1695
1696/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001697 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1698 * at end_trb, which may be in another segment. If the suspect DMA address is a
1699 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1700 * returns 0.
1701 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03001702struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1703 struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001704 union xhci_trb *start_trb,
1705 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03001706 dma_addr_t suspect_dma,
1707 bool debug)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001708{
1709 dma_addr_t start_dma;
1710 dma_addr_t end_seg_dma;
1711 dma_addr_t end_trb_dma;
1712 struct xhci_segment *cur_seg;
1713
Sarah Sharp23e3be12009-04-29 19:05:20 -07001714 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001715 cur_seg = start_seg;
1716
1717 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001718 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001719 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001720 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001721 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001722 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001723 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001724 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001725
Hans de Goedecffb9be2014-08-20 16:41:51 +03001726 if (debug)
1727 xhci_warn(xhci,
1728 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1729 (unsigned long long)suspect_dma,
1730 (unsigned long long)start_dma,
1731 (unsigned long long)end_trb_dma,
1732 (unsigned long long)cur_seg->dma,
1733 (unsigned long long)end_seg_dma);
1734
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001735 if (end_trb_dma > 0) {
1736 /* The end TRB is in this segment, so suspect should be here */
1737 if (start_dma <= end_trb_dma) {
1738 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1739 return cur_seg;
1740 } else {
1741 /* Case for one segment with
1742 * a TD wrapped around to the top
1743 */
1744 if ((suspect_dma >= start_dma &&
1745 suspect_dma <= end_seg_dma) ||
1746 (suspect_dma >= cur_seg->dma &&
1747 suspect_dma <= end_trb_dma))
1748 return cur_seg;
1749 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001750 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001751 } else {
1752 /* Might still be somewhere in this segment */
1753 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1754 return cur_seg;
1755 }
1756 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001757 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001758 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001759
Randy Dunlap326b4812010-04-19 08:53:50 -07001760 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001761}
1762
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001763static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1764 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001765 unsigned int stream_id,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001766 struct xhci_td *td, union xhci_trb *ep_trb)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001767{
1768 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001769 struct xhci_command *command;
1770 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1771 if (!command)
1772 return;
1773
Mathias Nymand0167ad2015-03-10 19:49:00 +02001774 ep->ep_state |= EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001775 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001776
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001777 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Mathias Nymand97b4f82014-11-27 18:19:16 +02001778 xhci_cleanup_stalled_ring(xhci, ep_index, td);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001779
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001780 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001781
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001782 xhci_ring_cmd_db(xhci);
1783}
1784
1785/* Check if an error has halted the endpoint ring. The class driver will
1786 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1787 * However, a babble and other errors also halt the endpoint ring, and the class
1788 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1789 * Ring Dequeue Pointer command manually.
1790 */
1791static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1792 struct xhci_ep_ctx *ep_ctx,
1793 unsigned int trb_comp_code)
1794{
1795 /* TRB completion codes that may require a manual halt cleanup */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001796 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1797 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1798 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05301799 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001800 * is not halted. The 0.96 spec says it is. Some HW
1801 * claims to be 0.95 compliant, but it halts the control
1802 * endpoint anyway. Check if a babble halted the
1803 * endpoint.
1804 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001805 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001806 return 1;
1807
1808 return 0;
1809}
1810
Sarah Sharpb45b5062009-12-09 15:59:06 -08001811int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1812{
1813 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1814 /* Vendor defined "informational" completion code,
1815 * treat as not-an-error.
1816 */
1817 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1818 trb_comp_code);
1819 xhci_dbg(xhci, "Treating code as success.\n");
1820 return 1;
1821 }
1822 return 0;
1823}
1824
Andiry Xu4422da62010-07-22 15:22:55 -07001825static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001826 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu4422da62010-07-22 15:22:55 -07001827 struct xhci_virt_ep *ep, int *status, bool skip)
1828{
1829 struct xhci_virt_device *xdev;
Andiry Xu4422da62010-07-22 15:22:55 -07001830 struct xhci_ep_ctx *ep_ctx;
Felipe Balbibe0f50c2017-01-23 14:20:10 +02001831 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001832 struct urb_priv *urb_priv;
Felipe Balbibe0f50c2017-01-23 14:20:10 +02001833 struct urb *urb = NULL;
1834 unsigned int slot_id;
Andiry Xu4422da62010-07-22 15:22:55 -07001835 u32 trb_comp_code;
Felipe Balbibe0f50c2017-01-23 14:20:10 +02001836 int ep_index;
Andiry Xu4422da62010-07-22 15:22:55 -07001837
Matt Evans28ccd292011-03-29 13:40:46 +11001838 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001839 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001840 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1841 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001842 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001843 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001844
1845 if (skip)
1846 goto td_cleanup;
1847
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001848 if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
1849 trb_comp_code == COMP_STOPPED ||
1850 trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
Andiry Xu4422da62010-07-22 15:22:55 -07001851 /* The Endpoint Stop Command completion will take care of any
1852 * stopped TDs. A stopped TD may be restarted, so don't update
1853 * the ring dequeue pointer or take this TD off any lists yet.
1854 */
1855 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001856 return 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001857 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001858 if (trb_comp_code == COMP_STALL_ERROR ||
Mathias Nyman69defe02014-11-27 18:19:14 +02001859 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1860 trb_comp_code)) {
1861 /* Issue a reset endpoint command to clear the host side
1862 * halt, followed by a set dequeue command to move the
1863 * dequeue pointer past the TD.
1864 * The class driver clears the device side halt later.
1865 */
1866 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001867 ep_ring->stream_id, td, ep_trb);
Andiry Xu4422da62010-07-22 15:22:55 -07001868 } else {
Mathias Nyman69defe02014-11-27 18:19:14 +02001869 /* Update ring dequeue pointer */
1870 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001871 inc_deq(xhci, ep_ring);
Mathias Nyman69defe02014-11-27 18:19:14 +02001872 inc_deq(xhci, ep_ring);
1873 }
Andiry Xu4422da62010-07-22 15:22:55 -07001874
1875td_cleanup:
Mathias Nyman69defe02014-11-27 18:19:14 +02001876 /* Clean up the endpoint's TD list */
1877 urb = td->urb;
1878 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001879
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001880 /* if a bounce buffer was used to align this td then unmap it */
1881 if (td->bounce_seg)
1882 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1883
Mathias Nyman69defe02014-11-27 18:19:14 +02001884 /* Do one last check of the actual transfer length.
1885 * If the host controller said we transferred more data than the buffer
1886 * length, urb->actual_length will be a very big number (since it's
1887 * unsigned). Play it safe and say we didn't transfer anything.
1888 */
1889 if (urb->actual_length > urb->transfer_buffer_length) {
Mathias Nyman2a721262016-11-11 15:13:24 +02001890 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1891 urb->transfer_buffer_length, urb->actual_length);
Mathias Nyman69defe02014-11-27 18:19:14 +02001892 urb->actual_length = 0;
Mathias Nyman2a721262016-11-11 15:13:24 +02001893 *status = 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001894 }
1895 list_del_init(&td->td_list);
1896 /* Was this TD slated to be cancelled but completed anyway? */
1897 if (!list_empty(&td->cancelled_td_list))
1898 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001899
Mathias Nyman2a721262016-11-11 15:13:24 +02001900 inc_td_cnt(urb);
Mathias Nyman69defe02014-11-27 18:19:14 +02001901 /* Giveback the urb when all the tds are completed */
Mathias Nyman2a721262016-11-11 15:13:24 +02001902 if (last_td_in_urb(td)) {
1903 if ((urb->actual_length != urb->transfer_buffer_length &&
1904 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1905 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1906 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1907 urb, urb->actual_length,
1908 urb->transfer_buffer_length, *status);
Andiry Xu4422da62010-07-22 15:22:55 -07001909
Mathias Nyman2a721262016-11-11 15:13:24 +02001910 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1911 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1912 *status = 0;
1913 xhci_giveback_urb_in_irq(xhci, td, *status);
1914 }
Mathias Nyman0c03d892016-11-11 15:13:23 +02001915 return 0;
Andiry Xu4422da62010-07-22 15:22:55 -07001916}
1917
Mathias Nyman30a65b42016-11-11 15:13:17 +02001918/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1919static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1920 union xhci_trb *stop_trb)
1921{
1922 u32 sum;
1923 union xhci_trb *trb = ring->dequeue;
1924 struct xhci_segment *seg = ring->deq_seg;
1925
1926 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1927 if (!trb_is_noop(trb) && !trb_is_link(trb))
1928 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1929 }
1930 return sum;
1931}
1932
Andiry Xu4422da62010-07-22 15:22:55 -07001933/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001934 * Process control tds, update urb status and actual_length.
1935 */
1936static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001937 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu8af56be2010-07-22 15:23:03 -07001938 struct xhci_virt_ep *ep, int *status)
1939{
1940 struct xhci_virt_device *xdev;
1941 struct xhci_ring *ep_ring;
1942 unsigned int slot_id;
1943 int ep_index;
1944 struct xhci_ep_ctx *ep_ctx;
1945 u32 trb_comp_code;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001946 u32 remaining, requested;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001947 u32 trb_type;
Andiry Xu8af56be2010-07-22 15:23:03 -07001948
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001949 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
Matt Evans28ccd292011-03-29 13:40:46 +11001950 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001951 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001952 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1953 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001954 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001955 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001956 requested = td->urb->transfer_buffer_length;
1957 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1958
Andiry Xu8af56be2010-07-22 15:23:03 -07001959 switch (trb_comp_code) {
1960 case COMP_SUCCESS:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001961 if (trb_type != TRB_STATUS) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001962 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001963 (trb_type == TRB_DATA) ? "data" : "setup");
Andiry Xu8af56be2010-07-22 15:23:03 -07001964 *status = -ESHUTDOWN;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001965 break;
Andiry Xu8af56be2010-07-22 15:23:03 -07001966 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001967 *status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001968 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001969 case COMP_SHORT_PACKET:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001970 *status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001971 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001972 case COMP_STOPPED_SHORT_PACKET:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001973 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001974 td->urb->actual_length = remaining;
Lu Baolu40a3b772015-08-06 19:24:01 +03001975 else
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001976 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1977 goto finish_td;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001978 case COMP_STOPPED:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001979 switch (trb_type) {
1980 case TRB_SETUP:
1981 td->urb->actual_length = 0;
1982 goto finish_td;
1983 case TRB_DATA:
1984 case TRB_NORMAL:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001985 td->urb->actual_length = requested - remaining;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02001986 goto finish_td;
1987 default:
1988 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
1989 trb_type);
1990 goto finish_td;
1991 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001992 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001993 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07001994 default:
1995 if (!xhci_requires_manual_halt_cleanup(xhci,
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001996 ep_ctx, trb_comp_code))
Andiry Xu8af56be2010-07-22 15:23:03 -07001997 break;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001998 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
1999 trb_comp_code, ep_index);
Andiry Xu8af56be2010-07-22 15:23:03 -07002000 /* else fall through */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002001 case COMP_STALL_ERROR:
Andiry Xu8af56be2010-07-22 15:23:03 -07002002 /* Did we transfer part of the data (middle) phase? */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002003 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002004 td->urb->actual_length = requested - remaining;
Mathias Nyman22ae47e2015-05-29 17:01:53 +03002005 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07002006 td->urb->actual_length = 0;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002007 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07002008 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002009
2010 /* stopped at setup stage, no data transferred */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002011 if (trb_type == TRB_SETUP)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002012 goto finish_td;
2013
Andiry Xu8af56be2010-07-22 15:23:03 -07002014 /*
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002015 * if on data stage then update the actual_length of the URB and flag it
2016 * as set, so it won't be overwritten in the event for the last TRB.
Andiry Xu8af56be2010-07-22 15:23:03 -07002017 */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002018 if (trb_type == TRB_DATA ||
2019 trb_type == TRB_NORMAL) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002020 td->urb_length_set = true;
2021 td->urb->actual_length = requested - remaining;
2022 xhci_dbg(xhci, "Waiting for status stage event\n");
2023 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002024 }
2025
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002026 /* at status stage */
2027 if (!td->urb_length_set)
2028 td->urb->actual_length = requested;
2029
2030finish_td:
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002031 return finish_td(xhci, td, ep_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002032}
2033
2034/*
Andiry Xu04e51902010-07-22 15:23:39 -07002035 * Process isochronous tds, update urb packet status and actual_length.
2036 */
2037static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002038 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu04e51902010-07-22 15:23:39 -07002039 struct xhci_virt_ep *ep, int *status)
2040{
2041 struct xhci_ring *ep_ring;
2042 struct urb_priv *urb_priv;
2043 int idx;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002044 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002045 u32 trb_comp_code;
Mathias Nyman36da3a12016-11-11 15:13:19 +02002046 bool sum_trbs_for_length = false;
2047 u32 remaining, requested, ep_trb_len;
2048 int short_framestatus;
Andiry Xu04e51902010-07-22 15:23:39 -07002049
Matt Evans28ccd292011-03-29 13:40:46 +11002050 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2051 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002052 urb_priv = td->urb->hcpriv;
2053 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002054 frame = &td->urb->iso_frame_desc[idx];
Mathias Nyman36da3a12016-11-11 15:13:19 +02002055 requested = frame->length;
2056 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2057 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2058 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2059 -EREMOTEIO : 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002060
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002061 /* handle completion code */
2062 switch (trb_comp_code) {
2063 case COMP_SUCCESS:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002064 if (remaining) {
2065 frame->status = short_framestatus;
2066 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2067 sum_trbs_for_length = true;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002068 break;
2069 }
Mathias Nyman36da3a12016-11-11 15:13:19 +02002070 frame->status = 0;
2071 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002072 case COMP_SHORT_PACKET:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002073 frame->status = short_framestatus;
2074 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002075 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002076 case COMP_BANDWIDTH_OVERRUN_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002077 frame->status = -ECOMM;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002078 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002079 case COMP_ISOCH_BUFFER_OVERRUN:
2080 case COMP_BABBLE_DETECTED_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002081 frame->status = -EOVERFLOW;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002082 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002083 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2084 case COMP_STALL_ERROR:
Mathias Nymand104d012015-04-30 17:16:02 +03002085 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002086 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002087 case COMP_USB_TRANSACTION_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002088 frame->status = -EPROTO;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002089 if (ep_trb != td->last_trb)
Mathias Nymand104d012015-04-30 17:16:02 +03002090 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002091 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002092 case COMP_STOPPED:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002093 sum_trbs_for_length = true;
2094 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002095 case COMP_STOPPED_SHORT_PACKET:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002096 /* field normally containing residue now contains tranferred */
2097 frame->status = short_framestatus;
2098 requested = remaining;
2099 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002100 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002101 requested = 0;
2102 remaining = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002103 break;
2104 default:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002105 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002106 frame->status = -1;
2107 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002108 }
2109
Mathias Nyman36da3a12016-11-11 15:13:19 +02002110 if (sum_trbs_for_length)
2111 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2112 ep_trb_len - remaining;
2113 else
2114 frame->actual_length = requested;
Andiry Xu04e51902010-07-22 15:23:39 -07002115
Mathias Nyman36da3a12016-11-11 15:13:19 +02002116 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002117
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002118 return finish_td(xhci, td, ep_trb, event, ep, status, false);
Andiry Xu04e51902010-07-22 15:23:39 -07002119}
2120
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002121static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2122 struct xhci_transfer_event *event,
2123 struct xhci_virt_ep *ep, int *status)
2124{
2125 struct xhci_ring *ep_ring;
2126 struct urb_priv *urb_priv;
2127 struct usb_iso_packet_descriptor *frame;
2128 int idx;
2129
Matt Evansf6975312011-06-01 13:01:01 +10002130 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002131 urb_priv = td->urb->hcpriv;
2132 idx = urb_priv->td_cnt;
2133 frame = &td->urb->iso_frame_desc[idx];
2134
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002135 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002136 frame->status = -EXDEV;
2137
2138 /* calc actual length */
2139 frame->actual_length = 0;
2140
2141 /* Update ring dequeue pointer */
2142 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002143 inc_deq(xhci, ep_ring);
2144 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002145
2146 return finish_td(xhci, td, NULL, event, ep, status, true);
2147}
2148
Andiry Xu04e51902010-07-22 15:23:39 -07002149/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002150 * Process bulk and interrupt tds, update urb status and actual_length.
2151 */
2152static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002153 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu22405ed2010-07-22 15:23:08 -07002154 struct xhci_virt_ep *ep, int *status)
2155{
2156 struct xhci_ring *ep_ring;
Andiry Xu22405ed2010-07-22 15:23:08 -07002157 u32 trb_comp_code;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002158 u32 remaining, requested, ep_trb_len;
Andiry Xu22405ed2010-07-22 15:23:08 -07002159
Matt Evans28ccd292011-03-29 13:40:46 +11002160 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2161 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002162 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002163 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002164 requested = td->urb->transfer_buffer_length;
Andiry Xu22405ed2010-07-22 15:23:08 -07002165
2166 switch (trb_comp_code) {
2167 case COMP_SUCCESS:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002168 /* handle success with untransferred data as short packet */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002169 if (ep_trb != td->last_trb || remaining) {
Mathias Nyman52ab8682016-11-11 15:13:15 +02002170 xhci_warn(xhci, "WARN Successful completion on short TX\n");
Mathias Nyman30a65b42016-11-11 15:13:17 +02002171 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2172 td->urb->ep->desc.bEndpointAddress,
2173 requested, remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002174 }
Mathias Nyman52ab8682016-11-11 15:13:15 +02002175 *status = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002176 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002177 case COMP_SHORT_PACKET:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002178 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2179 td->urb->ep->desc.bEndpointAddress,
2180 requested, remaining);
2181 *status = 0;
2182 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002183 case COMP_STOPPED_SHORT_PACKET:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002184 td->urb->actual_length = remaining;
2185 goto finish_td;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002186 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002187 /* stopped on ep trb with invalid length, exclude it */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002188 ep_trb_len = 0;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002189 remaining = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002190 break;
2191 default:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002192 /* do nothing */
Andiry Xu22405ed2010-07-22 15:23:08 -07002193 break;
2194 }
Mathias Nyman30a65b42016-11-11 15:13:17 +02002195
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002196 if (ep_trb == td->last_trb)
Mathias Nyman30a65b42016-11-11 15:13:17 +02002197 td->urb->actual_length = requested - remaining;
2198 else
Lu Baolu40a3b772015-08-06 19:24:01 +03002199 td->urb->actual_length =
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002200 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2201 ep_trb_len - remaining;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002202finish_td:
2203 if (remaining > requested) {
2204 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2205 remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002206 td->urb->actual_length = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002207 }
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002208 return finish_td(xhci, td, ep_trb, event, ep, status, false);
Andiry Xu22405ed2010-07-22 15:23:08 -07002209}
2210
2211/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002212 * If this function returns an error condition, it means it got a Transfer
2213 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2214 * At this point, the host controller is probably hosed and should be reset.
2215 */
2216static int handle_tx_event(struct xhci_hcd *xhci,
2217 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002218 __releases(&xhci->lock)
2219 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002220{
2221 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002222 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002223 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002224 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002225 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002226 struct xhci_td *td = NULL;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002227 dma_addr_t ep_trb_dma;
2228 struct xhci_segment *ep_seg;
2229 union xhci_trb *ep_trb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002230 int status = -EINPROGRESS;
John Yound115b042009-07-27 12:05:15 -07002231 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002232 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002233 u32 trb_comp_code;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002234 int td_num = 0;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002235 bool handling_skipped_tds = false;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002236
Matt Evans28ccd292011-03-29 13:40:46 +11002237 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002238 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002239 if (!xdev) {
2240 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002241 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002242 (unsigned long long) xhci_trb_virt_to_dma(
2243 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002244 xhci->event_ring->dequeue),
2245 lower_32_bits(le64_to_cpu(event->buffer)),
2246 upper_32_bits(le64_to_cpu(event->buffer)),
2247 le32_to_cpu(event->transfer_len),
2248 le32_to_cpu(event->flags));
2249 xhci_dbg(xhci, "Event ring:\n");
2250 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002251 return -ENODEV;
2252 }
2253
2254 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002255 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002256 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002257 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002258 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Mathias Nyman5071e6b2016-11-11 15:13:28 +02002259 if (!ep_ring || GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002260 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2261 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002262 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002263 (unsigned long long) xhci_trb_virt_to_dma(
2264 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002265 xhci->event_ring->dequeue),
2266 lower_32_bits(le64_to_cpu(event->buffer)),
2267 upper_32_bits(le64_to_cpu(event->buffer)),
2268 le32_to_cpu(event->transfer_len),
2269 le32_to_cpu(event->flags));
2270 xhci_dbg(xhci, "Event ring:\n");
2271 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002272 return -ENODEV;
2273 }
2274
Andiry Xuc2d7b492011-09-19 16:05:12 -07002275 /* Count current td numbers if ep->skip is set */
2276 if (ep->skip) {
2277 list_for_each(tmp, &ep_ring->td_list)
2278 td_num++;
2279 }
2280
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002281 ep_trb_dma = le64_to_cpu(event->buffer);
Matt Evans28ccd292011-03-29 13:40:46 +11002282 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002283 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002284 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002285 /* Skip codes that require special handling depending on
2286 * transfer type
2287 */
2288 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302289 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002290 break;
2291 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002292 trb_comp_code = COMP_SHORT_PACKET;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002293 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002294 xhci_warn_ratelimited(xhci,
2295 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002296 case COMP_SHORT_PACKET:
Sarah Sharpb10de142009-04-27 19:58:50 -07002297 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002298 case COMP_STOPPED:
Sarah Sharpae636742009-04-29 19:02:31 -07002299 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2300 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002301 case COMP_STOPPED_LENGTH_INVALID:
Sarah Sharpae636742009-04-29 19:02:31 -07002302 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2303 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002304 case COMP_STOPPED_SHORT_PACKET:
Lu Baolu40a3b772015-08-06 19:24:01 +03002305 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2306 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002307 case COMP_STALL_ERROR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002308 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002309 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002310 status = -EPIPE;
2311 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002312 case COMP_TRB_ERROR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002313 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2314 status = -EILSEQ;
2315 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002316 case COMP_SPLIT_TRANSACTION_ERROR:
2317 case COMP_USB_TRANSACTION_ERROR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002318 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002319 status = -EPROTO;
2320 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002321 case COMP_BABBLE_DETECTED_ERROR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002322 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002323 status = -EOVERFLOW;
2324 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002325 case COMP_DATA_BUFFER_ERROR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002326 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2327 status = -ENOSR;
2328 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002329 case COMP_BANDWIDTH_OVERRUN_ERROR:
Andiry Xu986a92d2010-07-22 15:23:20 -07002330 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2331 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002332 case COMP_ISOCH_BUFFER_OVERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002333 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2334 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002335 case COMP_RING_UNDERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002336 /*
2337 * When the Isoch ring is empty, the xHC will generate
2338 * a Ring Overrun Event for IN Isoch endpoint or Ring
2339 * Underrun Event for OUT Isoch endpoint.
2340 */
2341 xhci_dbg(xhci, "underrun event on endpoint\n");
2342 if (!list_empty(&ep_ring->td_list))
2343 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2344 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002345 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2346 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002347 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002348 case COMP_RING_OVERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002349 xhci_dbg(xhci, "overrun event on endpoint\n");
2350 if (!list_empty(&ep_ring->td_list))
2351 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2352 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002353 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2354 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002355 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002356 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Alex Hef6ba6fe2011-06-08 18:34:06 +08002357 xhci_warn(xhci, "WARN: detect an incompatible device");
2358 status = -EPROTO;
2359 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002360 case COMP_MISSED_SERVICE_ERROR:
Andiry Xud18240d2010-07-22 15:23:25 -07002361 /*
2362 * When encounter missed service error, one or more isoc tds
2363 * may be missed by xHC.
2364 * Set skip flag of the ep_ring; Complete the missed tds as
2365 * short transfer when process the ep_ring next time.
2366 */
2367 ep->skip = true;
2368 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2369 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002370 case COMP_NO_PING_RESPONSE_ERROR:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002371 ep->skip = true;
2372 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2373 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002374 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002375 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002376 status = 0;
2377 break;
2378 }
Mathias Nyman86cd7402015-01-09 16:06:32 +02002379 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2380 trb_comp_code);
Sarah Sharpb10de142009-04-27 19:58:50 -07002381 goto cleanup;
2382 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002383
Andiry Xud18240d2010-07-22 15:23:25 -07002384 do {
2385 /* This TRB should be in the TD at the head of this ring's
2386 * TD list.
2387 */
2388 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002389 /*
2390 * A stopped endpoint may generate an extra completion
2391 * event if the device was suspended. Don't print
2392 * warnings.
2393 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002394 if (!(trb_comp_code == COMP_STOPPED ||
2395 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002396 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2397 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2398 ep_index);
2399 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2400 (le32_to_cpu(event->flags) &
2401 TRB_TYPE_BITMASK)>>10);
2402 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2403 }
Andiry Xud18240d2010-07-22 15:23:25 -07002404 if (ep->skip) {
2405 ep->skip = false;
2406 xhci_dbg(xhci, "td_list is empty while skip "
2407 "flag set. Clear skip flag.\n");
2408 }
Andiry Xud18240d2010-07-22 15:23:25 -07002409 goto cleanup;
2410 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002411
Andiry Xuc2d7b492011-09-19 16:05:12 -07002412 /* We've skipped all the TDs on the ep ring when ep->skip set */
2413 if (ep->skip && td_num == 0) {
2414 ep->skip = false;
2415 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2416 "Clear skip flag.\n");
Andiry Xuc2d7b492011-09-19 16:05:12 -07002417 goto cleanup;
2418 }
2419
Felipe Balbi04861f82017-01-23 14:20:09 +02002420 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2421 td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002422 if (ep->skip)
2423 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002424
Andiry Xud18240d2010-07-22 15:23:25 -07002425 /* Is this a TRB in the currently executing TD? */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002426 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2427 td->last_trb, ep_trb_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002428
2429 /*
2430 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2431 * is not in the current TD pointed by ep_ring->dequeue because
2432 * that the hardware dequeue pointer still at the previous TRB
2433 * of the current TD. The previous TRB maybe a Link TD or the
2434 * last TRB of the previous TD. The command completion handle
2435 * will take care the rest.
2436 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002437 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2438 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002439 goto cleanup;
2440 }
2441
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002442 if (!ep_seg) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002443 if (!ep->skip ||
2444 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002445 /* Some host controllers give a spurious
2446 * successful event after a short transfer.
2447 * Ignore it.
2448 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002449 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002450 ep_ring->last_td_was_short) {
2451 ep_ring->last_td_was_short = false;
Sarah Sharpad808332011-05-25 10:43:56 -07002452 goto cleanup;
2453 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002454 /* HC is busted, give up! */
2455 xhci_err(xhci,
2456 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002457 "part of current TD ep_index %d "
2458 "comp_code %u\n", ep_index,
2459 trb_comp_code);
2460 trb_in_td(xhci, ep_ring->deq_seg,
2461 ep_ring->dequeue, td->last_trb,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002462 ep_trb_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002463 return -ESHUTDOWN;
2464 }
2465
Mathias Nyman0c03d892016-11-11 15:13:23 +02002466 skip_isoc_td(xhci, td, event, ep, &status);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002467 goto cleanup;
2468 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002469 if (trb_comp_code == COMP_SHORT_PACKET)
Sarah Sharpad808332011-05-25 10:43:56 -07002470 ep_ring->last_td_was_short = true;
2471 else
2472 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002473
2474 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002475 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2476 ep->skip = false;
2477 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002478
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002479 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2480 sizeof(*ep_trb)];
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002481 /*
2482 * No-op TRB should not trigger interrupts.
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002483 * If ep_trb is a no-op TRB, it means the
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002484 * corresponding TD has been cancelled. Just ignore
2485 * the TD.
2486 */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002487 if (trb_is_noop(ep_trb)) {
2488 xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n");
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002489 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002490 }
2491
Mathias Nyman0c03d892016-11-11 15:13:23 +02002492 /* update the urb's actual_length and give back to the core */
Andiry Xud18240d2010-07-22 15:23:25 -07002493 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
Mathias Nyman0c03d892016-11-11 15:13:23 +02002494 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002495 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
Mathias Nyman0c03d892016-11-11 15:13:23 +02002496 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002497 else
Mathias Nyman0c03d892016-11-11 15:13:23 +02002498 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2499 &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002500cleanup:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002501 handling_skipped_tds = ep->skip &&
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002502 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2503 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002504
Andiry Xud18240d2010-07-22 15:23:25 -07002505 /*
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002506 * Do not update event ring dequeue pointer if we're in a loop
2507 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002508 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002509 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002510 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002511
Andiry Xud18240d2010-07-22 15:23:25 -07002512 /*
2513 * If ep->skip is set, it means there are missed tds on the
2514 * endpoint ring need to take care of.
2515 * Process them as short transfer until reach the td pointed by
2516 * the event.
2517 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002518 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002519
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002520 return 0;
2521}
2522
2523/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002524 * This function handles all OS-owned events on the event ring. It may drop
2525 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002526 * Returns >0 for "possibly more events to process" (caller should call again),
2527 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002528 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002529static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002530{
2531 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002532 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002533 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002534
Lu Baoluf4c8f032016-11-11 15:13:25 +02002535 /* Event ring hasn't been allocated yet. */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002536 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02002537 xhci_err(xhci, "ERROR event ring not ready\n");
2538 return -ENOMEM;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002539 }
2540
2541 event = xhci->event_ring->dequeue;
2542 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002543 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
Lu Baoluf4c8f032016-11-11 15:13:25 +02002544 xhci->event_ring->cycle_state)
Matt Evans9dee9a22011-03-29 13:41:02 +11002545 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002546
Matt Evans92a3da42011-03-29 13:40:51 +11002547 /*
2548 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2549 * speculative reads of the event's flags/data below.
2550 */
2551 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002552 /* FIXME: Handle more event types. */
Lu Baoluf4c8f032016-11-11 15:13:25 +02002553 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002554 case TRB_TYPE(TRB_COMPLETION):
2555 handle_cmd_completion(xhci, &event->event_cmd);
2556 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002557 case TRB_TYPE(TRB_PORT_STATUS):
2558 handle_port_status(xhci, event);
2559 update_ptrs = 0;
2560 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002561 case TRB_TYPE(TRB_TRANSFER):
2562 ret = handle_tx_event(xhci, &event->trans_event);
Lu Baoluf4c8f032016-11-11 15:13:25 +02002563 if (ret >= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002564 update_ptrs = 0;
2565 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002566 case TRB_TYPE(TRB_DEV_NOTE):
2567 handle_device_notification(xhci, event);
2568 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002569 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002570 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2571 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002572 handle_vendor_event(xhci, event);
2573 else
Lu Baoluf4c8f032016-11-11 15:13:25 +02002574 xhci_warn(xhci, "ERROR unknown event type %d\n",
2575 TRB_FIELD_TO_TYPE(
2576 le32_to_cpu(event->event_cmd.flags)));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002577 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002578 /* Any of the above functions may drop and re-acquire the lock, so check
2579 * to make sure a watchdog timer didn't mark the host as non-responsive.
2580 */
2581 if (xhci->xhc_state & XHCI_STATE_DYING) {
2582 xhci_dbg(xhci, "xHCI host dying, returning from "
2583 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002584 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002585 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002586
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002587 if (update_ptrs)
2588 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002589 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002590
Matt Evans9dee9a22011-03-29 13:41:02 +11002591 /* Are there more items on the event ring? Caller will call us again to
2592 * check.
2593 */
2594 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002595}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002596
2597/*
2598 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2599 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2600 * indicators of an event TRB error, but we check the status *first* to be safe.
2601 */
2602irqreturn_t xhci_irq(struct usb_hcd *hcd)
2603{
2604 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002605 union xhci_trb *event_ring_deq;
Felipe Balbi76a35292017-01-23 14:20:07 +02002606 irqreturn_t ret = IRQ_NONE;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002607 dma_addr_t deq;
Felipe Balbi76a35292017-01-23 14:20:07 +02002608 u64 temp_64;
2609 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002610
2611 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002612 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002613 status = readl(&xhci->op_regs->status);
Felipe Balbi76a35292017-01-23 14:20:07 +02002614 if (status == 0xffffffff) {
2615 ret = IRQ_HANDLED;
2616 goto out;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002617 }
Felipe Balbi76a35292017-01-23 14:20:07 +02002618
2619 if (!(status & STS_EINT))
2620 goto out;
2621
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002622 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002623 xhci_warn(xhci, "WARNING: Host System Error\n");
2624 xhci_halt(xhci);
Felipe Balbi76a35292017-01-23 14:20:07 +02002625 ret = IRQ_HANDLED;
2626 goto out;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002627 }
2628
Sarah Sharpbda53142010-07-29 22:12:38 -07002629 /*
2630 * Clear the op reg interrupt status first,
2631 * so we can receive interrupts from other MSI-X interrupters.
2632 * Write 1 to clear the interrupt status.
2633 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002634 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002635 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002636 /* FIXME when MSI-X is supported and there are multiple vectors */
2637 /* Clear the MSI-X event interrupt status */
2638
Felipe Balbicd704692012-02-29 16:46:23 +02002639 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002640 u32 irq_pending;
2641 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002642 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002643 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002644 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002645 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002646
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03002647 if (xhci->xhc_state & XHCI_STATE_DYING ||
2648 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002649 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2650 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002651 /* Clear the event handler busy flag (RW1C);
2652 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002653 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002654 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002655 xhci_write_64(xhci, temp_64 | ERST_EHB,
2656 &xhci->ir_set->erst_dequeue);
Felipe Balbi76a35292017-01-23 14:20:07 +02002657 ret = IRQ_HANDLED;
2658 goto out;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002659 }
2660
2661 event_ring_deq = xhci->event_ring->dequeue;
2662 /* FIXME this should be a delayed service routine
2663 * that clears the EHB.
2664 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002665 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002666
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002667 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002668 /* If necessary, update the HW's version of the event ring deq ptr. */
2669 if (event_ring_deq != xhci->event_ring->dequeue) {
2670 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2671 xhci->event_ring->dequeue);
2672 if (deq == 0)
2673 xhci_warn(xhci, "WARN something wrong with SW event "
2674 "ring dequeue ptr.\n");
2675 /* Update HC event ring dequeue pointer */
2676 temp_64 &= ERST_PTR_MASK;
2677 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2678 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002679
2680 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002681 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002682 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Felipe Balbi76a35292017-01-23 14:20:07 +02002683 ret = IRQ_HANDLED;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002684
Felipe Balbi76a35292017-01-23 14:20:07 +02002685out:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002686 spin_unlock(&xhci->lock);
2687
Felipe Balbi76a35292017-01-23 14:20:07 +02002688 return ret;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002689}
2690
Alex Shi851ec162013-05-24 10:54:19 +08002691irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002692{
Alan Stern968b8222011-11-03 12:03:38 -04002693 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002694}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002695
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002696/**** Endpoint Ring Operations ****/
2697
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002698/*
2699 * Generic function for queueing a TRB on a ring.
2700 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002701 *
2702 * @more_trbs_coming: Will you enqueue more TRBs before calling
2703 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002704 */
2705static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002706 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002707 u32 field1, u32 field2, u32 field3, u32 field4)
2708{
2709 struct xhci_generic_trb *trb;
2710
2711 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002712 trb->field[0] = cpu_to_le32(field1);
2713 trb->field[1] = cpu_to_le32(field2);
2714 trb->field[2] = cpu_to_le32(field3);
2715 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002716 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002717}
2718
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002719/*
2720 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2721 * FIXME allocate segments if the ring is full.
2722 */
2723static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002724 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002725{
Andiry Xu8dfec612012-03-05 17:49:37 +08002726 unsigned int num_trbs_needed;
2727
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002728 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002729 switch (ep_state) {
2730 case EP_STATE_DISABLED:
2731 /*
2732 * USB core changed config/interfaces without notifying us,
2733 * or hardware is reporting the wrong state.
2734 */
2735 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2736 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002737 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002738 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002739 /* FIXME event handling code for error needs to clear it */
2740 /* XXX not sure if this should be -ENOENT or not */
2741 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002742 case EP_STATE_HALTED:
2743 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002744 case EP_STATE_STOPPED:
2745 case EP_STATE_RUNNING:
2746 break;
2747 default:
2748 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2749 /*
2750 * FIXME issue Configure Endpoint command to try to get the HC
2751 * back into a known state.
2752 */
2753 return -EINVAL;
2754 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002755
2756 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002757 if (room_on_ring(xhci, ep_ring, num_trbs))
2758 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002759
2760 if (ep_ring == xhci->cmd_ring) {
2761 xhci_err(xhci, "Do not support expand command ring\n");
2762 return -ENOMEM;
2763 }
2764
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002765 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2766 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002767 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2768 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2769 mem_flags)) {
2770 xhci_err(xhci, "Ring expansion failed\n");
2771 return -ENOMEM;
2772 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002773 }
John Youn6c12db92010-05-10 15:33:00 -07002774
Mathias Nymand0c77d82016-06-21 10:58:07 +03002775 while (trb_is_link(ep_ring->enqueue)) {
2776 /* If we're not dealing with 0.95 hardware or isoc rings
2777 * on AMD 0.96 host, clear the chain bit.
2778 */
2779 if (!xhci_link_trb_quirk(xhci) &&
2780 !(ep_ring->type == TYPE_ISOC &&
2781 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2782 ep_ring->enqueue->link.control &=
2783 cpu_to_le32(~TRB_CHAIN);
2784 else
2785 ep_ring->enqueue->link.control |=
2786 cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002787
Mathias Nymand0c77d82016-06-21 10:58:07 +03002788 wmb();
2789 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002790
Mathias Nymand0c77d82016-06-21 10:58:07 +03002791 /* Toggle the cycle bit after the last ring segment. */
2792 if (link_trb_toggles_cycle(ep_ring->enqueue))
2793 ep_ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07002794
Mathias Nymand0c77d82016-06-21 10:58:07 +03002795 ep_ring->enq_seg = ep_ring->enq_seg->next;
2796 ep_ring->enqueue = ep_ring->enq_seg->trbs;
John Youn6c12db92010-05-10 15:33:00 -07002797 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002798 return 0;
2799}
2800
Sarah Sharp23e3be12009-04-29 19:05:20 -07002801static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002802 struct xhci_virt_device *xdev,
2803 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002804 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002805 unsigned int num_trbs,
2806 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002807 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002808 gfp_t mem_flags)
2809{
2810 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002811 struct urb_priv *urb_priv;
2812 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002813 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002814 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002815
2816 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2817 if (!ep_ring) {
2818 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2819 stream_id);
2820 return -EINVAL;
2821 }
2822
Mathias Nyman5071e6b2016-11-11 15:13:28 +02002823 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08002824 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002825 if (ret)
2826 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002827
Andiry Xu8e51adc2010-07-22 15:23:31 -07002828 urb_priv = urb->hcpriv;
2829 td = urb_priv->td[td_index];
2830
2831 INIT_LIST_HEAD(&td->td_list);
2832 INIT_LIST_HEAD(&td->cancelled_td_list);
2833
2834 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002835 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002836 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002837 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002838 }
2839
Andiry Xu8e51adc2010-07-22 15:23:31 -07002840 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002841 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002842 list_add_tail(&td->td_list, &ep_ring->td_list);
2843 td->start_seg = ep_ring->enq_seg;
2844 td->first_trb = ep_ring->enqueue;
2845
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002846 return 0;
2847}
2848
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002849static unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002850{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002851 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002852
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002853 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2854 TRB_MAX_BUFF_SIZE);
2855 if (num_trbs == 0)
2856 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002857
Sarah Sharp8a96c052009-04-27 19:59:19 -07002858 return num_trbs;
2859}
2860
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002861static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002862{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002863 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2864}
2865
2866static unsigned int count_sg_trbs_needed(struct urb *urb)
2867{
2868 struct scatterlist *sg;
2869 unsigned int i, len, full_len, num_trbs = 0;
2870
2871 full_len = urb->transfer_buffer_length;
2872
2873 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2874 len = sg_dma_len(sg);
2875 num_trbs += count_trbs(sg_dma_address(sg), len);
2876 len = min_t(unsigned int, len, full_len);
2877 full_len -= len;
2878 if (full_len == 0)
2879 break;
2880 }
2881
2882 return num_trbs;
2883}
2884
2885static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2886{
2887 u64 addr, len;
2888
2889 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2890 len = urb->iso_frame_desc[i].length;
2891
2892 return count_trbs(addr, len);
2893}
2894
2895static void check_trb_math(struct urb *urb, int running_total)
2896{
2897 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08002898 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002899 "queued %#x (%d), asked for %#x (%d)\n",
2900 __func__,
2901 urb->ep->desc.bEndpointAddress,
2902 running_total, running_total,
2903 urb->transfer_buffer_length,
2904 urb->transfer_buffer_length);
2905}
2906
Sarah Sharp23e3be12009-04-29 19:05:20 -07002907static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002908 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002909 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002910{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002911 /*
2912 * Pass all the TRBs to the hardware at once and make sure this write
2913 * isn't reordered.
2914 */
2915 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002916 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002917 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002918 else
Matt Evans28ccd292011-03-29 13:40:46 +11002919 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002920 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002921}
2922
Alexandr Ivanov78140152016-04-22 13:17:11 +03002923static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
2924 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07002925{
Sarah Sharp624defa2009-09-02 12:14:28 -07002926 int xhci_interval;
2927 int ep_interval;
2928
Matt Evans28ccd292011-03-29 13:40:46 +11002929 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002930 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03002931
Sarah Sharp624defa2009-09-02 12:14:28 -07002932 /* Convert to microframes */
2933 if (urb->dev->speed == USB_SPEED_LOW ||
2934 urb->dev->speed == USB_SPEED_FULL)
2935 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03002936
Sarah Sharp624defa2009-09-02 12:14:28 -07002937 /* FIXME change this to a warning and a suggestion to use the new API
2938 * to set the polling interval (once the API is added).
2939 */
2940 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03002941 dev_dbg_ratelimited(&urb->dev->dev,
2942 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2943 ep_interval, ep_interval == 1 ? "" : "s",
2944 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07002945 urb->interval = xhci_interval;
2946 /* Convert back to frames for LS/FS devices */
2947 if (urb->dev->speed == USB_SPEED_LOW ||
2948 urb->dev->speed == USB_SPEED_FULL)
2949 urb->interval /= 8;
2950 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03002951}
2952
2953/*
2954 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2955 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2956 * (comprised of sg list entries) can take several service intervals to
2957 * transmit.
2958 */
2959int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2960 struct urb *urb, int slot_id, unsigned int ep_index)
2961{
2962 struct xhci_ep_ctx *ep_ctx;
2963
2964 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
2965 check_interval(xhci, urb, ep_ctx);
2966
Dan Carpenter3fc82062012-03-28 10:30:26 +03002967 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002968}
2969
Sarah Sharp04dd9502009-11-11 10:28:30 -08002970/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07002971 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
2972 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002973 *
2974 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07002975 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002976 *
2977 * Packets transferred up to and including this TRB = packets_transferred =
2978 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2979 *
2980 * TD size = total_packet_count - packets_transferred
2981 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002982 * For xHCI 0.96 and older, TD size field should be the remaining bytes
2983 * including this TRB, right shifted by 10
2984 *
2985 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
2986 * This is taken care of in the TRB_TD_SIZE() macro
2987 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07002988 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002989 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002990static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
2991 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03002992 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002993{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002994 u32 maxp, total_packet_count;
2995
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02002996 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
2997 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002998 return ((td_total_len - transferred) >> 10);
2999
Sarah Sharp48df4a62011-08-12 10:23:01 -07003000 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03003001 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003002 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07003003 return 0;
3004
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003005 /* for MTK xHCI, TD size doesn't include this TRB */
3006 if (xhci->quirks & XHCI_MTK_HOST)
3007 trb_buff_len = 0;
3008
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003009 maxp = usb_endpoint_maxp(&urb->ep->desc);
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003010 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3011
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003012 /* Queueing functions don't count the current TRB into transferred */
3013 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003014}
3015
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003016
Mathias Nyman474ed232016-06-21 10:58:01 +03003017static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003018 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003019{
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003020 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Mathias Nyman474ed232016-06-21 10:58:01 +03003021 unsigned int unalign;
3022 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003023 u32 new_buff_len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003024
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003025 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
Mathias Nyman474ed232016-06-21 10:58:01 +03003026 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3027
3028 /* we got lucky, last normal TRB data on segment is packet aligned */
3029 if (unalign == 0)
3030 return 0;
3031
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003032 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3033 unalign, *trb_buff_len);
3034
Mathias Nyman474ed232016-06-21 10:58:01 +03003035 /* is the last nornal TRB alignable by splitting it */
3036 if (*trb_buff_len > unalign) {
3037 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003038 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003039 return 0;
3040 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003041
3042 /*
3043 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3044 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3045 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3046 */
3047 new_buff_len = max_pkt - (enqd_len % max_pkt);
3048
3049 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3050 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3051
3052 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3053 if (usb_urb_dir_out(urb)) {
3054 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3055 seg->bounce_buf, new_buff_len, enqd_len);
3056 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3057 max_pkt, DMA_TO_DEVICE);
3058 } else {
3059 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3060 max_pkt, DMA_FROM_DEVICE);
3061 }
3062
3063 if (dma_mapping_error(dev, seg->bounce_dma)) {
3064 /* try without aligning. Some host controllers survive */
3065 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3066 return 0;
3067 }
3068 *trb_buff_len = new_buff_len;
3069 seg->bounce_len = new_buff_len;
3070 seg->bounce_offs = enqd_len;
3071
3072 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3073
Mathias Nyman474ed232016-06-21 10:58:01 +03003074 return 1;
3075}
3076
Sarah Sharpb10de142009-04-27 19:58:50 -07003077/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003078int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003079 struct urb *urb, int slot_id, unsigned int ep_index)
3080{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003081 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003082 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003083 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003084 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003085 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003086 bool more_trbs_coming = true;
3087 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003088 bool first_trb = true;
3089 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003090 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003091 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003092 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003093 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003094 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003095
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003096 ring = xhci_urb_to_transfer_ring(xhci, urb);
3097 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003098 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003099
Mathias Nyman86065c22016-06-21 10:58:00 +03003100 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003101 /* If we have scatter/gather list, we use it. */
3102 if (urb->num_sgs) {
3103 num_sgs = urb->num_mapped_sgs;
3104 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003105 addr = (u64) sg_dma_address(sg);
3106 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003107 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003108 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003109 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003110 addr = (u64) urb->transfer_dma;
3111 block_len = full_len;
3112 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003113 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3114 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003115 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003116 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003117 return ret;
3118
Andiry Xu8e51adc2010-07-22 15:23:31 -07003119 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003120
3121 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman5a83f042016-06-21 10:57:58 +03003122 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3123 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003124
Andiry Xu8e51adc2010-07-22 15:23:31 -07003125 td = urb_priv->td[0];
3126
Sarah Sharpb10de142009-04-27 19:58:50 -07003127 /*
3128 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3129 * until we've finished creating all the other TRBs. The ring's cycle
3130 * state may change as we enqueue the other TRBs, so save it too.
3131 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003132 start_trb = &ring->enqueue->generic;
3133 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003134 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003135
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003136 /* Queue the TRBs, even if they are zero-length */
Alban Browaeys0d2daad2016-08-16 10:18:04 +03003137 for (enqd_len = 0; first_trb || enqd_len < full_len;
3138 enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003139 field = TRB_TYPE(TRB_NORMAL);
3140
Mathias Nyman86065c22016-06-21 10:58:00 +03003141 /* TRB buffer should not cross 64KB boundaries */
3142 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3143 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003144
Mathias Nyman86065c22016-06-21 10:58:00 +03003145 if (enqd_len + trb_buff_len > full_len)
3146 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003147
3148 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003149 if (first_trb) {
3150 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003151 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003152 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003153 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003154 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003155
3156 /* Chain all the TRBs together; clear the chain bit in the last
3157 * TRB to indicate it's the last TRB in the chain.
3158 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003159 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003160 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003161 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003162 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003163 &trb_buff_len,
3164 ring->enq_seg)) {
3165 send_addr = ring->enq_seg->bounce_dma;
3166 /* assuming TD won't span 2 segs */
3167 td->bounce_seg = ring->enq_seg;
3168 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003169 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003170 }
3171 if (enqd_len + trb_buff_len >= full_len) {
3172 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003173 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003174 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003175 td->last_trb = ring->enqueue;
Sarah Sharpb10de142009-04-27 19:58:50 -07003176 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003177
3178 /* Only set interrupt on short packet for IN endpoints */
3179 if (usb_urb_dir_in(urb))
3180 field |= TRB_ISP;
3181
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003182 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003183 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3184 full_len, urb, more_trbs_coming);
3185
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003186 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003187 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003188 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003189
Mathias Nyman124c3932016-06-21 10:57:59 +03003190 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003191 lower_32_bits(send_addr),
3192 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003193 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003194 field);
3195
Sarah Sharpb10de142009-04-27 19:58:50 -07003196 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003197 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003198
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003199 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003200 /* New sg entry */
3201 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003202 sent_len -= block_len;
Mathias Nyman86065c22016-06-21 10:58:00 +03003203 if (num_sgs != 0) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003204 sg = sg_next(sg);
Mathias Nyman86065c22016-06-21 10:58:00 +03003205 block_len = sg_dma_len(sg);
3206 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003207 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003208 }
3209 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003210 block_len -= sent_len;
3211 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003212 }
3213
Mathias Nyman5a83f042016-06-21 10:57:58 +03003214 if (need_zero_pkt) {
3215 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3216 ep_index, urb->stream_id,
3217 1, urb, 1, mem_flags);
3218 urb_priv->td[1]->last_trb = ring->enqueue;
3219 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3220 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3221 }
3222
Mathias Nyman86065c22016-06-21 10:58:00 +03003223 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003224 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003225 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003226 return 0;
3227}
3228
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003229/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003230int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003231 struct urb *urb, int slot_id, unsigned int ep_index)
3232{
3233 struct xhci_ring *ep_ring;
3234 int num_trbs;
3235 int ret;
3236 struct usb_ctrlrequest *setup;
3237 struct xhci_generic_trb *start_trb;
3238 int start_cycle;
Lu Baolufb79a6d2017-01-23 14:20:01 +02003239 u32 field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003240 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003241 struct xhci_td *td;
3242
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003243 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3244 if (!ep_ring)
3245 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003246
3247 /*
3248 * Need to copy setup packet into setup TRB, so we can't use the setup
3249 * DMA address.
3250 */
3251 if (!urb->setup_packet)
3252 return -EINVAL;
3253
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003254 /* 1 TRB for setup, 1 for status */
3255 num_trbs = 2;
3256 /*
3257 * Don't need to check if we need additional event data and normal TRBs,
3258 * since data in control transfers will never get bigger than 16MB
3259 * XXX: can we get a buffer that crosses 64KB boundaries?
3260 */
3261 if (urb->transfer_buffer_length > 0)
3262 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003263 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3264 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003265 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003266 if (ret < 0)
3267 return ret;
3268
Andiry Xu8e51adc2010-07-22 15:23:31 -07003269 urb_priv = urb->hcpriv;
3270 td = urb_priv->td[0];
3271
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003272 /*
3273 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3274 * until we've finished creating all the other TRBs. The ring's cycle
3275 * state may change as we enqueue the other TRBs, so save it too.
3276 */
3277 start_trb = &ep_ring->enqueue->generic;
3278 start_cycle = ep_ring->cycle_state;
3279
3280 /* Queue setup TRB - see section 6.4.1.2.1 */
3281 /* FIXME better way to translate setup_packet into two u32 fields? */
3282 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003283 field = 0;
3284 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3285 if (start_cycle == 0)
3286 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003287
Mathias Nymandca77942015-09-21 17:46:16 +03003288 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003289 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003290 if (urb->transfer_buffer_length > 0) {
3291 if (setup->bRequestType & USB_DIR_IN)
3292 field |= TRB_TX_TYPE(TRB_DATA_IN);
3293 else
3294 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3295 }
3296 }
3297
Andiry Xu3b72fca2012-03-05 17:49:32 +08003298 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003299 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3300 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3301 TRB_LEN(8) | TRB_INTR_TARGET(0),
3302 /* Immediate data in pointer */
3303 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003304
3305 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003306 /* Only set interrupt on short packet for IN endpoints */
3307 if (usb_urb_dir_in(urb))
3308 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3309 else
3310 field = TRB_TYPE(TRB_DATA);
3311
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003312 if (urb->transfer_buffer_length > 0) {
Lu Baolufb79a6d2017-01-23 14:20:01 +02003313 u32 length_field, remainder;
3314
3315 remainder = xhci_td_remainder(xhci, 0,
3316 urb->transfer_buffer_length,
3317 urb->transfer_buffer_length,
3318 urb, 1);
3319 length_field = TRB_LEN(urb->transfer_buffer_length) |
3320 TRB_TD_SIZE(remainder) |
3321 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003322 if (setup->bRequestType & USB_DIR_IN)
3323 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003324 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003325 lower_32_bits(urb->transfer_dma),
3326 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003327 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003328 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003329 }
3330
3331 /* Save the DMA address of the last TRB in the TD */
3332 td->last_trb = ep_ring->enqueue;
3333
3334 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3335 /* If the device sent data, the status stage is an OUT transfer */
3336 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3337 field = 0;
3338 else
3339 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003340 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003341 0,
3342 0,
3343 TRB_INTR_TARGET(0),
3344 /* Event on completion */
3345 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3346
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003347 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003348 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003349 return 0;
3350}
3351
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003352/*
3353 * The transfer burst count field of the isochronous TRB defines the number of
3354 * bursts that are required to move all packets in this TD. Only SuperSpeed
3355 * devices can burst up to bMaxBurst number of packets per service interval.
3356 * This field is zero based, meaning a value of zero in the field means one
3357 * burst. Basically, for everything but SuperSpeed devices, this field will be
3358 * zero. Only xHCI 1.0 host controllers support this field.
3359 */
3360static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003361 struct urb *urb, unsigned int total_packet_count)
3362{
3363 unsigned int max_burst;
3364
Mathias Nyman09c352e2016-02-12 16:40:17 +02003365 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003366 return 0;
3367
3368 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003369 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003370}
3371
Sarah Sharpb61d3782011-04-19 17:43:33 -07003372/*
3373 * Returns the number of packets in the last "burst" of packets. This field is
3374 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3375 * the last burst packet count is equal to the total number of packets in the
3376 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3377 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3378 * contain 1 to (bMaxBurst + 1) packets.
3379 */
3380static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003381 struct urb *urb, unsigned int total_packet_count)
3382{
3383 unsigned int max_burst;
3384 unsigned int residue;
3385
3386 if (xhci->hci_version < 0x100)
3387 return 0;
3388
Mathias Nyman09c352e2016-02-12 16:40:17 +02003389 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003390 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3391 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3392 residue = total_packet_count % (max_burst + 1);
3393 /* If residue is zero, the last burst contains (max_burst + 1)
3394 * number of packets, but the TLBPC field is zero-based.
3395 */
3396 if (residue == 0)
3397 return max_burst;
3398 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003399 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003400 if (total_packet_count == 0)
3401 return 0;
3402 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003403}
3404
Lu Baolu79b80942015-08-06 19:24:00 +03003405/*
3406 * Calculates Frame ID field of the isochronous TRB identifies the
3407 * target frame that the Interval associated with this Isochronous
3408 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3409 *
3410 * Returns actual frame id on success, negative value on error.
3411 */
3412static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3413 struct urb *urb, int index)
3414{
3415 int start_frame, ist, ret = 0;
3416 int start_frame_id, end_frame_id, current_frame_id;
3417
3418 if (urb->dev->speed == USB_SPEED_LOW ||
3419 urb->dev->speed == USB_SPEED_FULL)
3420 start_frame = urb->start_frame + index * urb->interval;
3421 else
3422 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3423
3424 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3425 *
3426 * If bit [3] of IST is cleared to '0', software can add a TRB no
3427 * later than IST[2:0] Microframes before that TRB is scheduled to
3428 * be executed.
3429 * If bit [3] of IST is set to '1', software can add a TRB no later
3430 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3431 */
3432 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3433 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3434 ist <<= 3;
3435
3436 /* Software shall not schedule an Isoch TD with a Frame ID value that
3437 * is less than the Start Frame ID or greater than the End Frame ID,
3438 * where:
3439 *
3440 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3441 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3442 *
3443 * Both the End Frame ID and Start Frame ID values are calculated
3444 * in microframes. When software determines the valid Frame ID value;
3445 * The End Frame ID value should be rounded down to the nearest Frame
3446 * boundary, and the Start Frame ID value should be rounded up to the
3447 * nearest Frame boundary.
3448 */
3449 current_frame_id = readl(&xhci->run_regs->microframe_index);
3450 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3451 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3452
3453 start_frame &= 0x7ff;
3454 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3455 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3456
3457 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3458 __func__, index, readl(&xhci->run_regs->microframe_index),
3459 start_frame_id, end_frame_id, start_frame);
3460
3461 if (start_frame_id < end_frame_id) {
3462 if (start_frame > end_frame_id ||
3463 start_frame < start_frame_id)
3464 ret = -EINVAL;
3465 } else if (start_frame_id > end_frame_id) {
3466 if ((start_frame > end_frame_id &&
3467 start_frame < start_frame_id))
3468 ret = -EINVAL;
3469 } else {
3470 ret = -EINVAL;
3471 }
3472
3473 if (index == 0) {
3474 if (ret == -EINVAL || start_frame == start_frame_id) {
3475 start_frame = start_frame_id + 1;
3476 if (urb->dev->speed == USB_SPEED_LOW ||
3477 urb->dev->speed == USB_SPEED_FULL)
3478 urb->start_frame = start_frame;
3479 else
3480 urb->start_frame = start_frame << 3;
3481 ret = 0;
3482 }
3483 }
3484
3485 if (ret) {
3486 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3487 start_frame, current_frame_id, index,
3488 start_frame_id, end_frame_id);
3489 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3490 return ret;
3491 }
3492
3493 return start_frame;
3494}
3495
Andiry Xu04e51902010-07-22 15:23:39 -07003496/* This is for isoc transfer */
3497static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3498 struct urb *urb, int slot_id, unsigned int ep_index)
3499{
3500 struct xhci_ring *ep_ring;
3501 struct urb_priv *urb_priv;
3502 struct xhci_td *td;
3503 int num_tds, trbs_per_td;
3504 struct xhci_generic_trb *start_trb;
3505 bool first_trb;
3506 int start_cycle;
3507 u32 field, length_field;
3508 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3509 u64 start_addr, addr;
3510 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003511 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003512 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003513 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003514
Lu Baolu79b80942015-08-06 19:24:00 +03003515 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003516 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3517
3518 num_tds = urb->number_of_packets;
3519 if (num_tds < 1) {
3520 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3521 return -EINVAL;
3522 }
Andiry Xu04e51902010-07-22 15:23:39 -07003523 start_addr = (u64) urb->transfer_dma;
3524 start_trb = &ep_ring->enqueue->generic;
3525 start_cycle = ep_ring->cycle_state;
3526
Sarah Sharp522989a2011-07-29 12:44:32 -07003527 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003528 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07003529 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003530 unsigned int total_pkt_count, max_pkt;
3531 unsigned int burst_count, last_burst_pkt_count;
3532 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003533
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003534 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003535 running_total = 0;
3536 addr = start_addr + urb->iso_frame_desc[i].offset;
3537 td_len = urb->iso_frame_desc[i].length;
3538 td_remain_len = td_len;
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003539 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
Mathias Nyman09c352e2016-02-12 16:40:17 +02003540 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3541
Sarah Sharp48df4a62011-08-12 10:23:01 -07003542 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02003543 if (total_pkt_count == 0)
3544 total_pkt_count++;
3545 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3546 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3547 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003548
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003549 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003550
3551 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003552 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003553 if (ret < 0) {
3554 if (i == 0)
3555 return ret;
3556 goto cleanup;
3557 }
Andiry Xu04e51902010-07-22 15:23:39 -07003558 td = urb_priv->td[i];
Mathias Nyman09c352e2016-02-12 16:40:17 +02003559
3560 /* use SIA as default, if frame id is used overwrite it */
3561 sia_frame_id = TRB_SIA;
3562 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3563 HCC_CFC(xhci->hcc_params)) {
3564 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3565 if (frame_id >= 0)
3566 sia_frame_id = TRB_FRAME_ID(frame_id);
3567 }
3568 /*
3569 * Set isoc specific data for the first TRB in a TD.
3570 * Prevent HW from getting the TRBs by keeping the cycle state
3571 * inverted in the first TDs isoc TRB.
3572 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003573 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02003574 TRB_TLBPC(last_burst_pkt_count) |
3575 sia_frame_id |
3576 (i ? ep_ring->cycle_state : !start_cycle);
3577
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003578 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3579 if (!xep->use_extended_tbc)
3580 field |= TRB_TBC(burst_count);
3581
Mathias Nyman09c352e2016-02-12 16:40:17 +02003582 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07003583 for (j = 0; j < trbs_per_td; j++) {
3584 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003585
Mathias Nyman09c352e2016-02-12 16:40:17 +02003586 /* only first TRB is isoc, overwrite otherwise */
3587 if (!first_trb)
3588 field = TRB_TYPE(TRB_NORMAL) |
3589 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07003590
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003591 /* Only set interrupt on short packet for IN EPs */
3592 if (usb_urb_dir_in(urb))
3593 field |= TRB_ISP;
3594
Mathias Nyman09c352e2016-02-12 16:40:17 +02003595 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07003596 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08003597 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003598 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07003599 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003600 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003601 td->last_trb = ep_ring->enqueue;
3602 field |= TRB_IOC;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003603 /* set BEI, except for the last TD */
3604 if (xhci->hci_version >= 0x100 &&
3605 !(xhci->quirks & XHCI_AVOID_BEI) &&
3606 i < num_tds - 1)
3607 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07003608 }
Andiry Xu04e51902010-07-22 15:23:39 -07003609 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003610 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07003611 if (trb_buff_len > td_remain_len)
3612 trb_buff_len = td_remain_len;
3613
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003614 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003615 remainder = xhci_td_remainder(xhci, running_total,
3616 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003617 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003618
Andiry Xu04e51902010-07-22 15:23:39 -07003619 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07003620 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003621
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003622 /* xhci 1.1 with ETE uses TD Size field for TBC */
3623 if (first_trb && xep->use_extended_tbc)
3624 length_field |= TRB_TD_SIZE_TBC(burst_count);
3625 else
3626 length_field |= TRB_TD_SIZE(remainder);
3627 first_trb = false;
3628
Andiry Xu3b72fca2012-03-05 17:49:32 +08003629 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003630 lower_32_bits(addr),
3631 upper_32_bits(addr),
3632 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003633 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003634 running_total += trb_buff_len;
3635
3636 addr += trb_buff_len;
3637 td_remain_len -= trb_buff_len;
3638 }
3639
3640 /* Check TD length */
3641 if (running_total != td_len) {
3642 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003643 ret = -EINVAL;
3644 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003645 }
3646 }
3647
Lu Baolu79b80942015-08-06 19:24:00 +03003648 /* store the next frame id */
3649 if (HCC_CFC(xhci->hcc_params))
3650 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3651
Andiry Xuc41136b2011-03-22 17:08:14 +08003652 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3653 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3654 usb_amd_quirk_pll_disable();
3655 }
3656 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3657
Andiry Xue1eab2e2011-01-04 16:30:39 -08003658 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3659 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003660 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003661cleanup:
3662 /* Clean up a partially enqueued isoc transfer. */
3663
3664 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003665 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003666
3667 /* Use the first TD as a temporary variable to turn the TDs we've queued
3668 * into No-ops with a software-owned cycle bit. That way the hardware
3669 * won't accidentally start executing bogus TDs when we partially
3670 * overwrite them. td->first_trb and td->start_seg are already set.
3671 */
3672 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3673 /* Every TRB except the first & last will have its cycle bit flipped. */
3674 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3675
3676 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3677 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3678 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3679 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003680 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003681 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3682 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003683}
3684
3685/*
3686 * Check transfer ring to guarantee there is enough room for the urb.
3687 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03003688 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3689 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3690 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07003691 */
3692int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3693 struct urb *urb, int slot_id, unsigned int ep_index)
3694{
3695 struct xhci_virt_device *xdev;
3696 struct xhci_ring *ep_ring;
3697 struct xhci_ep_ctx *ep_ctx;
3698 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07003699 int num_tds, num_trbs, i;
3700 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03003701 struct xhci_virt_ep *xep;
3702 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07003703
3704 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03003705 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003706 ep_ring = xdev->eps[ep_index].ring;
3707 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3708
3709 num_trbs = 0;
3710 num_tds = urb->number_of_packets;
3711 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003712 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003713
3714 /* Check the ring to guarantee there is enough room for the whole urb.
3715 * Do not insert any td of the urb to the ring if the check failed.
3716 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003717 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08003718 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003719 if (ret)
3720 return ret;
3721
Lu Baolu79b80942015-08-06 19:24:00 +03003722 /*
3723 * Check interval value. This should be done before we start to
3724 * calculate the start frame value.
3725 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03003726 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03003727
3728 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02003729 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003730 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
Lu Baolu42df7212015-11-18 10:48:21 +02003731 urb->start_frame = xep->next_frame_id;
3732 goto skip_start_over;
3733 }
Lu Baolu79b80942015-08-06 19:24:00 +03003734 }
3735
3736 start_frame = readl(&xhci->run_regs->microframe_index);
3737 start_frame &= 0x3fff;
3738 /*
3739 * Round up to the next frame and consider the time before trb really
3740 * gets scheduled by hardare.
3741 */
3742 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3743 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3744 ist <<= 3;
3745 start_frame += ist + XHCI_CFC_DELAY;
3746 start_frame = roundup(start_frame, 8);
3747
3748 /*
3749 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3750 * is greate than 8 microframes.
3751 */
3752 if (urb->dev->speed == USB_SPEED_LOW ||
3753 urb->dev->speed == USB_SPEED_FULL) {
3754 start_frame = roundup(start_frame, urb->interval << 3);
3755 urb->start_frame = start_frame >> 3;
3756 } else {
3757 start_frame = roundup(start_frame, urb->interval);
3758 urb->start_frame = start_frame;
3759 }
3760
3761skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08003762 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3763
Dan Carpenter3fc82062012-03-28 10:30:26 +03003764 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003765}
3766
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003767/**** Command Ring Operations ****/
3768
Sarah Sharp913a8a32009-09-04 10:53:13 -07003769/* Generic function for queueing a command TRB on the command ring.
3770 * Check to make sure there's room on the command ring for one command TRB.
3771 * Also check that there's room reserved for commands that must not fail.
3772 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3773 * then only check for the number of reserved spots.
3774 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3775 * because the command event handler may want to resubmit a failed command.
3776 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003777static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3778 u32 field1, u32 field2,
3779 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003780{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003781 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003782 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003783
Mathias Nyman98d74f92016-04-08 16:25:10 +03003784 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3785 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003786 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003787 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003788 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003789
Sarah Sharp913a8a32009-09-04 10:53:13 -07003790 if (!command_must_succeed)
3791 reserved_trbs++;
3792
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003793 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003794 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003795 if (ret < 0) {
3796 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003797 if (command_must_succeed)
3798 xhci_err(xhci, "ERR: Reserved TRB counting for "
3799 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003800 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003801 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003802
3803 cmd->command_trb = xhci->cmd_ring->enqueue;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003804
Mathias Nymanc311e392014-05-08 19:26:03 +03003805 /* if there are no other commands queued we start the timeout timer */
Lu Baoludaa47f22017-01-23 14:20:02 +02003806 if (list_empty(&xhci->cmd_list)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003807 xhci->current_cmd = cmd;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02003808 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Mathias Nymanc311e392014-05-08 19:26:03 +03003809 }
3810
Lu Baoludaa47f22017-01-23 14:20:02 +02003811 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3812
Andiry Xu3b72fca2012-03-05 17:49:32 +08003813 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3814 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003815 return 0;
3816}
3817
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003818/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003819int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3820 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003821{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003822 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003823 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003824}
3825
3826/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003827int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3828 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003829{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003830 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003831 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003832 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3833 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003834}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003835
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003836int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003837 u32 field1, u32 field2, u32 field3, u32 field4)
3838{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003839 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003840}
3841
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003842/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003843int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3844 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003845{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003846 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003847 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3848 false);
3849}
3850
Sarah Sharpf94e01862009-04-27 19:58:38 -07003851/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003852int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3853 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003854 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003855{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003856 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003857 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003858 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3859 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003860}
Sarah Sharpae636742009-04-29 19:02:31 -07003861
Sarah Sharpf2217e82009-08-07 14:04:43 -07003862/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003863int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3864 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003865{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003866 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07003867 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003868 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003869 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003870}
3871
Andiry Xube88fe42010-10-14 07:22:57 -07003872/*
3873 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3874 * activity on an endpoint that is about to be suspended.
3875 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003876int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3877 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003878{
3879 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3880 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3881 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003882 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003883
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003884 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003885 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003886}
3887
Hans de Goeded3a43e62014-08-20 16:41:53 +03003888/* Set Transfer Ring Dequeue Pointer command */
3889void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3890 unsigned int slot_id, unsigned int ep_index,
3891 unsigned int stream_id,
3892 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07003893{
3894 dma_addr_t addr;
3895 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3896 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003897 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02003898 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07003899 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003900 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003901 struct xhci_command *cmd;
3902 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07003903
Hans de Goeded3a43e62014-08-20 16:41:53 +03003904 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3905 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3906 deq_state->new_deq_seg,
3907 (unsigned long long)deq_state->new_deq_seg->dma,
3908 deq_state->new_deq_ptr,
3909 (unsigned long long)xhci_trb_virt_to_dma(
3910 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3911 deq_state->new_cycle_state);
3912
3913 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3914 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003915 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003916 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003917 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03003918 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3919 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003920 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003921 ep = &xhci->devs[slot_id]->eps[ep_index];
3922 if ((ep->ep_state & SET_DEQ_PENDING)) {
3923 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3924 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03003925 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08003926 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03003927
3928 /* This function gets called from contexts where it cannot sleep */
3929 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3930 if (!cmd) {
3931 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03003932 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003933 }
3934
Hans de Goeded3a43e62014-08-20 16:41:53 +03003935 ep->queued_deq_seg = deq_state->new_deq_seg;
3936 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02003937 if (stream_id)
3938 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03003939 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03003940 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3941 upper_32_bits(addr), trb_stream_id,
3942 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03003943 if (ret < 0) {
3944 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03003945 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003946 }
3947
Hans de Goeded3a43e62014-08-20 16:41:53 +03003948 /* Stop the TD queueing code from ringing the doorbell until
3949 * this command completes. The HC won't set the dequeue pointer
3950 * if the ring is running, and ringing the doorbell starts the
3951 * ring running.
3952 */
3953 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07003954}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003955
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003956int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3957 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003958{
3959 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3960 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3961 u32 type = TRB_TYPE(TRB_RESET_EP);
3962
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003963 return queue_command(xhci, cmd, 0, 0, 0,
3964 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003965}