blob: 51c5109bbefc7f708a3a940f247445f1754b5dc9 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Mathias Nymanec7e43e2013-08-30 18:25:49 +0300126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
Sarah Sharpae636742009-04-29 19:02:31 -0700136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
John Youna1669b22010-08-09 13:56:11 -0700149 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700150 }
151}
152
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 /*
162 * If this is not event ring, and the dequeue pointer
163 * is not on a link TRB, there is one more usable TRB
164 */
Andiry Xub008df62012-03-05 17:49:34 +0800165 if (ring->type != TYPE_EVENT &&
166 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
167 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800168
Sarah Sharp50d02062012-07-26 12:03:59 -0700169 do {
170 /*
171 * Update the dequeue pointer further if that was a link TRB or
172 * we're at the end of an event ring segment (which doesn't have
173 * link TRBS)
174 */
175 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
176 if (ring->type == TYPE_EVENT &&
177 last_trb_on_last_seg(xhci, ring,
178 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700179 ring->cycle_state ^= 1;
Sarah Sharp50d02062012-07-26 12:03:59 -0700180 }
181 ring->deq_seg = ring->deq_seg->next;
182 ring->dequeue = ring->deq_seg->trbs;
183 } else {
184 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700185 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700186 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700187}
188
189/*
190 * See Cycle bit rules. SW is the consumer for the event ring only.
191 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
192 *
193 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
194 * chain bit is set), then set the chain bit in all the following link TRBs.
195 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
196 * have their chain bit cleared (so that each Link TRB is a separate TD).
197 *
198 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700199 * set, but other sections talk about dealing with the chain bit set. This was
200 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
201 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700202 *
203 * @more_trbs_coming: Will you enqueue more TRBs before calling
204 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700205 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800207 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208{
209 u32 chain;
210 union xhci_trb *next;
211
Matt Evans28ccd292011-03-29 13:40:46 +1100212 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800213 /* If this is not event ring, there is one less usable TRB */
214 if (ring->type != TYPE_EVENT &&
215 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
216 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700217 next = ++(ring->enqueue);
218
219 ring->enq_updates++;
220 /* Update the dequeue pointer further if that was a link TRB or we're at
221 * the end of an event ring segment (which doesn't have link TRBS)
222 */
223 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800224 if (ring->type != TYPE_EVENT) {
225 /*
226 * If the caller doesn't plan on enqueueing more
227 * TDs before ringing the doorbell, then we
228 * don't want to give the link TRB to the
229 * hardware just yet. We'll give the link TRB
230 * back in prepare_ring() just before we enqueue
231 * the TD at the top of the ring.
232 */
233 if (!chain && !more_trbs_coming)
234 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700235
Andiry Xu3b72fca2012-03-05 17:49:32 +0800236 /* If we're not dealing with 0.95 hardware or
237 * isoc rings on AMD 0.96 host,
238 * carry over the chain bit of the previous TRB
239 * (which may mean the chain bit is cleared).
240 */
241 if (!(ring->type == TYPE_ISOC &&
242 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700243 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 next->link.control &=
245 cpu_to_le32(~TRB_CHAIN);
246 next->link.control |=
247 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800249 /* Give this link TRB to the hardware */
250 wmb();
251 next->link.control ^= cpu_to_le32(TRB_CYCLE);
252
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 /* Toggle the cycle bit after the last ring segment. */
254 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
255 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700256 }
257 }
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
262}
263
264/*
Andiry Xu085deb12012-03-05 17:49:40 +0800265 * Check to see if there's room to enqueue num_trbs on the ring and make sure
266 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267 */
Andiry Xub008df62012-03-05 17:49:34 +0800268static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 unsigned int num_trbs)
270{
Andiry Xu085deb12012-03-05 17:49:40 +0800271 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800272
Andiry Xu085deb12012-03-05 17:49:40 +0800273 if (ring->num_trbs_free < num_trbs)
274 return 0;
275
276 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
277 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
278 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
279 return 0;
280 }
281
282 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283}
284
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700286void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287{
Elric Fuc181bc52012-06-27 16:30:57 +0800288 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
289 return;
290
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700291 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200292 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200294 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295}
296
Elric Fub92cc662012-06-27 16:31:12 +0800297static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
298{
299 u64 temp_64;
300 int ret;
301
302 xhci_dbg(xhci, "Abort command ring\n");
303
304 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
305 xhci_dbg(xhci, "The command ring isn't running, "
306 "Have the command ring been stopped?\n");
307 return 0;
308 }
309
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800310 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800311 if (!(temp_64 & CMD_RING_RUNNING)) {
312 xhci_dbg(xhci, "Command ring had been stopped\n");
313 return 0;
314 }
315 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Sarah Sharp477632d2014-01-29 14:02:00 -0800316 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
317 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800318
319 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
320 * time the completion od all xHCI commands, including
321 * the Command Abort operation. If software doesn't see
322 * CRR negated in a timely manner (e.g. longer than 5
323 * seconds), then it should assume that the there are
324 * larger problems with the xHC and assert HCRST.
325 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700326 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800327 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
328 if (ret < 0) {
329 xhci_err(xhci, "Stopped the command ring failed, "
330 "maybe the host is dead\n");
331 xhci->xhc_state |= XHCI_STATE_DYING;
332 xhci_quiesce(xhci);
333 xhci_halt(xhci);
334 return -ESHUTDOWN;
335 }
336
337 return 0;
338}
339
340static int xhci_queue_cd(struct xhci_hcd *xhci,
341 struct xhci_command *command,
342 union xhci_trb *cmd_trb)
343{
344 struct xhci_cd *cd;
345 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
346 if (!cd)
347 return -ENOMEM;
348 INIT_LIST_HEAD(&cd->cancel_cmd_list);
349
350 cd->command = command;
351 cd->cmd_trb = cmd_trb;
352 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
353
354 return 0;
355}
356
357/*
358 * Cancel the command which has issue.
359 *
360 * Some commands may hang due to waiting for acknowledgement from
361 * usb device. It is outside of the xHC's ability to control and
362 * will cause the command ring is blocked. When it occurs software
363 * should intervene to recover the command ring.
364 * See Section 4.6.1.1 and 4.6.1.2
365 */
366int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
367 union xhci_trb *cmd_trb)
368{
369 int retval = 0;
370 unsigned long flags;
371
372 spin_lock_irqsave(&xhci->lock, flags);
373
374 if (xhci->xhc_state & XHCI_STATE_DYING) {
375 xhci_warn(xhci, "Abort the command ring,"
376 " but the xHCI is dead.\n");
377 retval = -ESHUTDOWN;
378 goto fail;
379 }
380
381 /* queue the cmd desriptor to cancel_cmd_list */
382 retval = xhci_queue_cd(xhci, command, cmd_trb);
383 if (retval) {
384 xhci_warn(xhci, "Queuing command descriptor failed.\n");
385 goto fail;
386 }
387
388 /* abort command ring */
389 retval = xhci_abort_cmd_ring(xhci);
390 if (retval) {
391 xhci_err(xhci, "Abort command ring failed\n");
392 if (unlikely(retval == -ESHUTDOWN)) {
393 spin_unlock_irqrestore(&xhci->lock, flags);
394 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
395 xhci_dbg(xhci, "xHCI host controller is dead.\n");
396 return retval;
397 }
398 }
399
400fail:
401 spin_unlock_irqrestore(&xhci->lock, flags);
402 return retval;
403}
404
Andiry Xube88fe42010-10-14 07:22:57 -0700405void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700406 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700407 unsigned int ep_index,
408 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700409{
Matt Evans28ccd292011-03-29 13:40:46 +1100410 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500411 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
412 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700413
Sarah Sharpae636742009-04-29 19:02:31 -0700414 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500415 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700416 * We don't want to restart any stream rings if there's a set dequeue
417 * pointer command pending because the device can choose to start any
418 * stream once the endpoint is on the HW schedule.
419 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700420 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500421 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
422 (ep_state & EP_HALTED))
423 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200424 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500425 /* The CPU has better things to do at this point than wait for a
426 * write-posting flush. It'll get there soon enough.
427 */
Sarah Sharpae636742009-04-29 19:02:31 -0700428}
429
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700430/* Ring the doorbell for any rings with pending URBs */
431static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
432 unsigned int slot_id,
433 unsigned int ep_index)
434{
435 unsigned int stream_id;
436 struct xhci_virt_ep *ep;
437
438 ep = &xhci->devs[slot_id]->eps[ep_index];
439
440 /* A ring has pending URBs if its TD list is not empty */
441 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200442 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700443 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700444 return;
445 }
446
447 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
448 stream_id++) {
449 struct xhci_stream_info *stream_info = ep->stream_info;
450 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700451 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
452 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 }
454}
455
Sarah Sharpae636742009-04-29 19:02:31 -0700456/*
457 * Find the segment that trb is in. Start searching in start_seg.
458 * If we must move past a segment that has a link TRB with a toggle cycle state
459 * bit set, then we will toggle the value pointed at by cycle_state.
460 */
461static struct xhci_segment *find_trb_seg(
462 struct xhci_segment *start_seg,
463 union xhci_trb *trb, int *cycle_state)
464{
465 struct xhci_segment *cur_seg = start_seg;
466 struct xhci_generic_trb *generic_trb;
467
468 while (cur_seg->trbs > trb ||
469 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
470 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000471 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800472 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 cur_seg = cur_seg->next;
474 if (cur_seg == start_seg)
475 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700476 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700477 }
478 return cur_seg;
479}
480
Sarah Sharp021bff92010-07-29 22:12:20 -0700481
482static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
483 unsigned int slot_id, unsigned int ep_index,
484 unsigned int stream_id)
485{
486 struct xhci_virt_ep *ep;
487
488 ep = &xhci->devs[slot_id]->eps[ep_index];
489 /* Common case: no streams */
490 if (!(ep->ep_state & EP_HAS_STREAMS))
491 return ep->ring;
492
493 if (stream_id == 0) {
494 xhci_warn(xhci,
495 "WARN: Slot ID %u, ep index %u has streams, "
496 "but URB has no stream ID.\n",
497 slot_id, ep_index);
498 return NULL;
499 }
500
501 if (stream_id < ep->stream_info->num_streams)
502 return ep->stream_info->stream_rings[stream_id];
503
504 xhci_warn(xhci,
505 "WARN: Slot ID %u, ep index %u has "
506 "stream IDs 1 to %u allocated, "
507 "but stream ID %u is requested.\n",
508 slot_id, ep_index,
509 ep->stream_info->num_streams - 1,
510 stream_id);
511 return NULL;
512}
513
514/* Get the right ring for the given URB.
515 * If the endpoint supports streams, boundary check the URB's stream ID.
516 * If the endpoint doesn't support streams, return the singular endpoint ring.
517 */
518static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
519 struct urb *urb)
520{
521 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
522 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
523}
524
Sarah Sharpae636742009-04-29 19:02:31 -0700525/*
526 * Move the xHC's endpoint ring dequeue pointer past cur_td.
527 * Record the new state of the xHC's endpoint ring dequeue segment,
528 * dequeue pointer, and new consumer cycle state in state.
529 * Update our internal representation of the ring's dequeue pointer.
530 *
531 * We do this in three jumps:
532 * - First we update our new ring state to be the same as when the xHC stopped.
533 * - Then we traverse the ring to find the segment that contains
534 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
535 * any link TRBs with the toggle cycle bit set.
536 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
537 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100538 *
539 * Some of the uses of xhci_generic_trb are grotty, but if they're done
540 * with correct __le32 accesses they should work fine. Only users of this are
541 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700542 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700543void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700544 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 unsigned int stream_id, struct xhci_td *cur_td,
546 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700547{
548 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200549 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700551 struct xhci_generic_trb *trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700552 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700553
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
555 ep_index, stream_id);
556 if (!ep_ring) {
557 xhci_warn(xhci, "WARN can't find new dequeue state "
558 "for invalid stream ID %u.\n",
559 stream_id);
560 return;
561 }
Sarah Sharpae636742009-04-29 19:02:31 -0700562 state->new_cycle_state = 0;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300563 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
564 "Finding segment containing stopped TRB.");
Sarah Sharpae636742009-04-29 19:02:31 -0700565 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700566 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700567 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800568 if (!state->new_deq_seg) {
569 WARN_ON(1);
570 return;
571 }
572
Sarah Sharpae636742009-04-29 19:02:31 -0700573 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300574 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
575 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200576 /* 4.6.9 the css flag is written to the stream context for streams */
577 if (ep->ep_state & EP_HAS_STREAMS) {
578 struct xhci_stream_ctx *ctx =
579 &ep->stream_info->stream_ctx_array[stream_id];
580 state->new_cycle_state = 0x1 & le64_to_cpu(ctx->stream_ring);
581 } else {
582 struct xhci_ep_ctx *ep_ctx
583 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
584 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
585 }
Sarah Sharpae636742009-04-29 19:02:31 -0700586
587 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300588 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
589 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700590 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
591 state->new_deq_ptr,
592 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800593 if (!state->new_deq_seg) {
594 WARN_ON(1);
595 return;
596 }
Sarah Sharpae636742009-04-29 19:02:31 -0700597
598 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000599 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
600 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800601 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700602 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
603
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800604 /*
605 * If there is only one segment in a ring, find_trb_seg()'s while loop
606 * will not run, and it will return before it has a chance to see if it
607 * needs to toggle the cycle bit. It can't tell if the stalled transfer
608 * ended just before the link TRB on a one-segment ring, or if the TD
609 * wrapped around the top of the ring, because it doesn't have the TD in
610 * question. Look for the one-segment case where stalled TRB's address
611 * is greater than the new dequeue pointer address.
612 */
613 if (ep_ring->first_seg == ep_ring->first_seg->next &&
614 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
615 state->new_cycle_state ^= 0x1;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300616 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
617 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800618
Sarah Sharpae636742009-04-29 19:02:31 -0700619 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300620 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
621 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700622 state->new_deq_seg);
623 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300624 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
625 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700626 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700627}
628
Sarah Sharp522989a2011-07-29 12:44:32 -0700629/* flip_cycle means flip the cycle bit of all but the first and last TRB.
630 * (The last TRB actually points to the ring enqueue pointer, which is not part
631 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
632 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700633static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700634 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700635{
636 struct xhci_segment *cur_seg;
637 union xhci_trb *cur_trb;
638
639 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
640 true;
641 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000642 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700643 /* Unchain any chained Link TRBs, but
644 * leave the pointers intact.
645 */
Matt Evans28ccd292011-03-29 13:40:46 +1100646 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700647 /* Flip the cycle bit (link TRBs can't be the first
648 * or last TRB).
649 */
650 if (flip_cycle)
651 cur_trb->generic.field[3] ^=
652 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300653 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654 "Cancel (unchain) link TRB");
655 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
656 "Address = %p (0x%llx dma); "
657 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700658 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700659 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700660 cur_seg,
661 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700662 } else {
663 cur_trb->generic.field[0] = 0;
664 cur_trb->generic.field[1] = 0;
665 cur_trb->generic.field[2] = 0;
666 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100667 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700668 /* Flip the cycle bit except on the first or last TRB */
669 if (flip_cycle && cur_trb != cur_td->first_trb &&
670 cur_trb != cur_td->last_trb)
671 cur_trb->generic.field[3] ^=
672 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100673 cur_trb->generic.field[3] |= cpu_to_le32(
674 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300675 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
676 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800677 (unsigned long long)
678 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700679 }
680 if (cur_trb == cur_td->last_trb)
681 break;
682 }
683}
684
685static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700686 unsigned int ep_index, unsigned int stream_id,
687 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700688 union xhci_trb *deq_ptr, u32 cycle_state);
689
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700690void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700692 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700693 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700694{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700695 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
696
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300697 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
698 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
699 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700700 deq_state->new_deq_seg,
701 (unsigned long long)deq_state->new_deq_seg->dma,
702 deq_state->new_deq_ptr,
703 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
704 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700705 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700706 deq_state->new_deq_seg,
707 deq_state->new_deq_ptr,
708 (u32) deq_state->new_cycle_state);
709 /* Stop the TD queueing code from ringing the doorbell until
710 * this command completes. The HC won't set the dequeue pointer
711 * if the ring is running, and ringing the doorbell starts the
712 * ring running.
713 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700714 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700715}
716
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700717static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700718 struct xhci_virt_ep *ep)
719{
720 ep->ep_state &= ~EP_HALT_PENDING;
721 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
722 * timer is running on another CPU, we don't decrement stop_cmds_pending
723 * (since we didn't successfully stop the watchdog timer).
724 */
725 if (del_timer(&ep->stop_cmd_timer))
726 ep->stop_cmds_pending--;
727}
728
729/* Must be called with xhci->lock held in interrupt context */
730static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300731 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700732{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700733 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 struct urb *urb;
735 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700736
Andiry Xu8e51adc2010-07-22 15:23:31 -0700737 urb = cur_td->urb;
738 urb_priv = urb->hcpriv;
739 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700740 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700741
Andiry Xu8e51adc2010-07-22 15:23:31 -0700742 /* Only giveback urb when this is the last td in urb */
743 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800744 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
745 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
746 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
747 if (xhci->quirks & XHCI_AMD_PLL_FIX)
748 usb_amd_quirk_pll_enable();
749 }
750 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700751 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700752
753 spin_unlock(&xhci->lock);
754 usb_hcd_giveback_urb(hcd, urb, status);
755 xhci_urb_free_priv(xhci, urb_priv);
756 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700757 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700758}
759
Sarah Sharpae636742009-04-29 19:02:31 -0700760/*
761 * When we get a command completion for a Stop Endpoint Command, we need to
762 * unlink any cancelled TDs from the ring. There are two ways to do that:
763 *
764 * 1. If the HW was in the middle of processing the TD that needs to be
765 * cancelled, then we must move the ring's dequeue pointer past the last TRB
766 * in the TD with a Set Dequeue Pointer Command.
767 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
768 * bit cleared) so that the HW will skip over them.
769 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300770static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700771 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700772{
Sarah Sharpae636742009-04-29 19:02:31 -0700773 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700774 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700775 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700776 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700777 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700778 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700779 struct xhci_td *last_unlinked_td;
780
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700781 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700782
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300783 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700784 virt_dev = xhci->devs[slot_id];
785 if (virt_dev)
786 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
787 event);
788 else
789 xhci_warn(xhci, "Stop endpoint command "
790 "completion for disabled slot %u\n",
791 slot_id);
792 return;
793 }
794
Sarah Sharpae636742009-04-29 19:02:31 -0700795 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100796 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700797 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700798
Sarah Sharp678539c2009-10-27 10:55:52 -0700799 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700800 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700801 ep->stopped_td = NULL;
802 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700803 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700804 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700805 }
Sarah Sharpae636742009-04-29 19:02:31 -0700806
807 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
808 * We have the xHCI lock, so nothing can modify this list until we drop
809 * it. We're also in the event handler, so we can't get re-interrupted
810 * if another Stop Endpoint command completes
811 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700812 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700813 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300814 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
815 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800816 (unsigned long long)xhci_trb_virt_to_dma(
817 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700818 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
819 if (!ep_ring) {
820 /* This shouldn't happen unless a driver is mucking
821 * with the stream ID after submission. This will
822 * leave the TD on the hardware ring, and the hardware
823 * will try to execute it, and may access a buffer
824 * that has already been freed. In the best case, the
825 * hardware will execute it, and the event handler will
826 * ignore the completion event for that TD, since it was
827 * removed from the td_list for that endpoint. In
828 * short, don't muck with the stream ID after
829 * submission.
830 */
831 xhci_warn(xhci, "WARN Cancelled URB %p "
832 "has invalid stream ID %u.\n",
833 cur_td->urb,
834 cur_td->urb->stream_id);
835 goto remove_finished_td;
836 }
Sarah Sharpae636742009-04-29 19:02:31 -0700837 /*
838 * If we stopped on the TD we need to cancel, then we have to
839 * move the xHC endpoint ring dequeue pointer past this TD.
840 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700841 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700842 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
843 cur_td->urb->stream_id,
844 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700845 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700846 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700847remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700848 /*
849 * The event handler won't see a completion for this TD anymore,
850 * so remove it from the endpoint ring's TD list. Keep it in
851 * the cancelled TD list for URB completion later.
852 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700853 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700854 }
855 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700856 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700857
858 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
859 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700860 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700861 slot_id, ep_index,
862 ep->stopped_td->urb->stream_id,
863 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700864 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700865 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700866 /* Otherwise ring the doorbell(s) to restart queued transfers */
867 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700868 }
Florian Wolter526867c2013-08-14 10:33:16 +0200869
870 /* Clear stopped_td and stopped_trb if endpoint is not halted */
871 if (!(ep->ep_state & EP_HALTED)) {
872 ep->stopped_td = NULL;
873 ep->stopped_trb = NULL;
874 }
Sarah Sharpae636742009-04-29 19:02:31 -0700875
876 /*
877 * Drop the lock and complete the URBs in the cancelled TD list.
878 * New TDs to be cancelled might be added to the end of the list before
879 * we can complete all the URBs for the TDs we already unlinked.
880 * So stop when we've completed the URB for the last TD we unlinked.
881 */
882 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700883 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700884 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700885 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700886
887 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700888 /* Doesn't matter what we pass for status, since the core will
889 * just overwrite it (because the URB has been unlinked).
890 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300891 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700892
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700893 /* Stop processing the cancelled list if the watchdog timer is
894 * running.
895 */
896 if (xhci->xhc_state & XHCI_STATE_DYING)
897 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700898 } while (cur_td != last_unlinked_td);
899
900 /* Return to the event handler with xhci->lock re-acquired */
901}
902
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700903/* Watchdog timer function for when a stop endpoint command fails to complete.
904 * In this case, we assume the host controller is broken or dying or dead. The
905 * host may still be completing some other events, so we have to be careful to
906 * let the event ring handler and the URB dequeueing/enqueueing functions know
907 * through xhci->state.
908 *
909 * The timer may also fire if the host takes a very long time to respond to the
910 * command, and the stop endpoint command completion handler cannot delete the
911 * timer before the timer function is called. Another endpoint cancellation may
912 * sneak in before the timer function can grab the lock, and that may queue
913 * another stop endpoint command and add the timer back. So we cannot use a
914 * simple flag to say whether there is a pending stop endpoint command for a
915 * particular endpoint.
916 *
917 * Instead we use a combination of that flag and a counter for the number of
918 * pending stop endpoint commands. If the timer is the tail end of the last
919 * stop endpoint command, and the endpoint's command is still pending, we assume
920 * the host is dying.
921 */
922void xhci_stop_endpoint_command_watchdog(unsigned long arg)
923{
924 struct xhci_hcd *xhci;
925 struct xhci_virt_ep *ep;
926 struct xhci_virt_ep *temp_ep;
927 struct xhci_ring *ring;
928 struct xhci_td *cur_td;
929 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400930 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700931
932 ep = (struct xhci_virt_ep *) arg;
933 xhci = ep->xhci;
934
Don Zickusf43d6232011-10-20 23:52:14 -0400935 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700936
937 ep->stop_cmds_pending--;
938 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300939 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
940 "Stop EP timer ran, but another timer marked "
941 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400942 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700943 return;
944 }
945 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300946 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
947 "Stop EP timer ran, but no command pending, "
948 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400949 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700950 return;
951 }
952
953 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
954 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
955 /* Oops, HC is dead or dying or at least not responding to the stop
956 * endpoint command.
957 */
958 xhci->xhc_state |= XHCI_STATE_DYING;
959 /* Disable interrupts from the host controller and start halting it */
960 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400961 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700962
963 ret = xhci_halt(xhci);
964
Don Zickusf43d6232011-10-20 23:52:14 -0400965 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700966 if (ret < 0) {
967 /* This is bad; the host is not responding to commands and it's
968 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800969 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700970 * disconnect all device drivers under this host. Those
971 * disconnect() methods will wait for all URBs to be unlinked,
972 * so we must complete them.
973 */
974 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
975 xhci_warn(xhci, "Completing active URBs anyway.\n");
976 /* We could turn all TDs on the rings to no-ops. This won't
977 * help if the host has cached part of the ring, and is slow if
978 * we want to preserve the cycle bit. Skip it and hope the host
979 * doesn't touch the memory.
980 */
981 }
982 for (i = 0; i < MAX_HC_SLOTS; i++) {
983 if (!xhci->devs[i])
984 continue;
985 for (j = 0; j < 31; j++) {
986 temp_ep = &xhci->devs[i]->eps[j];
987 ring = temp_ep->ring;
988 if (!ring)
989 continue;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300990 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
991 "Killing URBs for slot ID %u, "
992 "ep index %u", i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700993 while (!list_empty(&ring->td_list)) {
994 cur_td = list_first_entry(&ring->td_list,
995 struct xhci_td,
996 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700997 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700998 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700999 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001000 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001001 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001002 }
1003 while (!list_empty(&temp_ep->cancelled_td_list)) {
1004 cur_td = list_first_entry(
1005 &temp_ep->cancelled_td_list,
1006 struct xhci_td,
1007 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -07001008 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001009 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001010 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001011 }
1012 }
1013 }
Don Zickusf43d6232011-10-20 23:52:14 -04001014 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001015 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1016 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001017 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001018 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1019 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001020}
1021
Andiry Xub008df62012-03-05 17:49:34 +08001022
1023static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1024 struct xhci_virt_device *dev,
1025 struct xhci_ring *ep_ring,
1026 unsigned int ep_index)
1027{
1028 union xhci_trb *dequeue_temp;
1029 int num_trbs_free_temp;
1030 bool revert = false;
1031
1032 num_trbs_free_temp = ep_ring->num_trbs_free;
1033 dequeue_temp = ep_ring->dequeue;
1034
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001035 /* If we get two back-to-back stalls, and the first stalled transfer
1036 * ends just before a link TRB, the dequeue pointer will be left on
1037 * the link TRB by the code in the while loop. So we have to update
1038 * the dequeue pointer one segment further, or we'll jump off
1039 * the segment into la-la-land.
1040 */
1041 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1042 ep_ring->deq_seg = ep_ring->deq_seg->next;
1043 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1044 }
1045
Andiry Xub008df62012-03-05 17:49:34 +08001046 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1047 /* We have more usable TRBs */
1048 ep_ring->num_trbs_free++;
1049 ep_ring->dequeue++;
1050 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1051 ep_ring->dequeue)) {
1052 if (ep_ring->dequeue ==
1053 dev->eps[ep_index].queued_deq_ptr)
1054 break;
1055 ep_ring->deq_seg = ep_ring->deq_seg->next;
1056 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1057 }
1058 if (ep_ring->dequeue == dequeue_temp) {
1059 revert = true;
1060 break;
1061 }
1062 }
1063
1064 if (revert) {
1065 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1066 ep_ring->num_trbs_free = num_trbs_free_temp;
1067 }
1068}
1069
Sarah Sharpae636742009-04-29 19:02:31 -07001070/*
1071 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1072 * we need to clear the set deq pending flag in the endpoint ring state, so that
1073 * the TD queueing code can ring the doorbell again. We also need to ring the
1074 * endpoint doorbell to restart the ring, but only if there aren't more
1075 * cancellations pending.
1076 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001077static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001078 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001079{
Sarah Sharpae636742009-04-29 19:02:31 -07001080 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001081 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001082 struct xhci_ring *ep_ring;
1083 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001084 struct xhci_ep_ctx *ep_ctx;
1085 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001086
Matt Evans28ccd292011-03-29 13:40:46 +11001087 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1088 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001089 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001090
1091 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1092 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001093 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001094 stream_id);
1095 /* XXX: Harmless??? */
1096 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1097 return;
1098 }
1099
John Yound115b042009-07-27 12:05:15 -07001100 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1101 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001102
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001103 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001104 unsigned int ep_state;
1105 unsigned int slot_state;
1106
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001107 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001108 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001109 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001110 break;
1111 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001112 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001113 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001114 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001115 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001116 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001117 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1118 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001119 slot_state, ep_state);
1120 break;
1121 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001122 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1123 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001124 break;
1125 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001126 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1127 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001128 break;
1129 }
1130 /* OK what do we do now? The endpoint state is hosed, and we
1131 * should never get to this point if the synchronization between
1132 * queueing, and endpoint state are correct. This might happen
1133 * if the device gets disconnected after we've finished
1134 * cancelling URBs, which might not be an error...
1135 */
1136 } else {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001137 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1138 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
Matt Evans28ccd292011-03-29 13:40:46 +11001139 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001140 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001141 dev->eps[ep_index].queued_deq_ptr) ==
1142 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001143 /* Update the ring's dequeue segment and dequeue pointer
1144 * to reflect the new position.
1145 */
Andiry Xub008df62012-03-05 17:49:34 +08001146 update_ring_for_set_deq_completion(xhci, dev,
1147 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001148 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001149 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001150 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1151 dev->eps[ep_index].queued_deq_seg,
1152 dev->eps[ep_index].queued_deq_ptr);
1153 }
Sarah Sharpae636742009-04-29 19:02:31 -07001154 }
1155
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001156 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001157 dev->eps[ep_index].queued_deq_seg = NULL;
1158 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001159 /* Restart any rings with pending URBs */
1160 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001161}
1162
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001163static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001164 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001165{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001166 unsigned int ep_index;
1167
Matt Evans28ccd292011-03-29 13:40:46 +11001168 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001169 /* This command will only fail if the endpoint wasn't halted,
1170 * but we don't care.
1171 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001172 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001173 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001174
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001175 /* HW with the reset endpoint quirk needs to have a configure endpoint
1176 * command complete before the endpoint can be used. Queue that here
1177 * because the HW can't handle two commands being queued in a row.
1178 */
1179 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001180 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1181 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001182 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001183 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1184 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001185 xhci_ring_cmd_db(xhci);
1186 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001187 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001188 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001189 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001190 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001191}
Sarah Sharpae636742009-04-29 19:02:31 -07001192
Elric Fub63f4052012-06-27 16:55:43 +08001193/* Complete the command and detele it from the devcie's command queue.
1194 */
1195static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1196 struct xhci_command *command, u32 status)
1197{
1198 command->status = status;
1199 list_del(&command->cmd_list);
1200 if (command->completion)
1201 complete(command->completion);
1202 else
1203 xhci_free_command(xhci, command);
1204}
1205
1206
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001207/* Check to see if a command in the device's command queue matches this one.
1208 * Signal the completion or free the command, and return 1. Return 0 if the
1209 * completed command isn't at the head of the command list.
1210 */
1211static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1212 struct xhci_virt_device *virt_dev,
1213 struct xhci_event_cmd *event)
1214{
1215 struct xhci_command *command;
1216
1217 if (list_empty(&virt_dev->cmd_list))
1218 return 0;
1219
1220 command = list_entry(virt_dev->cmd_list.next,
1221 struct xhci_command, cmd_list);
1222 if (xhci->cmd_ring->dequeue != command->command_trb)
1223 return 0;
1224
Elric Fub63f4052012-06-27 16:55:43 +08001225 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1226 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001227 return 1;
1228}
1229
Elric Fub63f4052012-06-27 16:55:43 +08001230/*
1231 * Finding the command trb need to be cancelled and modifying it to
1232 * NO OP command. And if the command is in device's command wait
1233 * list, finishing and freeing it.
1234 *
1235 * If we can't find the command trb, we think it had already been
1236 * executed.
1237 */
1238static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1239{
1240 struct xhci_segment *cur_seg;
1241 union xhci_trb *cmd_trb;
1242 u32 cycle_state;
1243
1244 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1245 return;
1246
1247 /* find the current segment of command ring */
1248 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1249 xhci->cmd_ring->dequeue, &cycle_state);
1250
Sarah Sharp43a09f72012-10-16 13:17:43 -07001251 if (!cur_seg) {
1252 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1253 xhci->cmd_ring->dequeue,
1254 (unsigned long long)
1255 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1256 xhci->cmd_ring->dequeue));
1257 xhci_debug_ring(xhci, xhci->cmd_ring);
1258 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1259 return;
1260 }
1261
Elric Fub63f4052012-06-27 16:55:43 +08001262 /* find the command trb matched by cd from command ring */
1263 for (cmd_trb = xhci->cmd_ring->dequeue;
1264 cmd_trb != xhci->cmd_ring->enqueue;
1265 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1266 /* If the trb is link trb, continue */
1267 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1268 continue;
1269
1270 if (cur_cd->cmd_trb == cmd_trb) {
1271
1272 /* If the command in device's command list, we should
1273 * finish it and free the command structure.
1274 */
1275 if (cur_cd->command)
1276 xhci_complete_cmd_in_cmd_wait_list(xhci,
1277 cur_cd->command, COMP_CMD_STOP);
1278
1279 /* get cycle state from the origin command trb */
1280 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1281 & TRB_CYCLE;
1282
1283 /* modify the command trb to NO OP command */
1284 cmd_trb->generic.field[0] = 0;
1285 cmd_trb->generic.field[1] = 0;
1286 cmd_trb->generic.field[2] = 0;
1287 cmd_trb->generic.field[3] = cpu_to_le32(
1288 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1289 break;
1290 }
1291 }
1292}
1293
1294static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1295{
1296 struct xhci_cd *cur_cd, *next_cd;
1297
1298 if (list_empty(&xhci->cancel_cmd_list))
1299 return;
1300
1301 list_for_each_entry_safe(cur_cd, next_cd,
1302 &xhci->cancel_cmd_list, cancel_cmd_list) {
1303 xhci_cmd_to_noop(xhci, cur_cd);
1304 list_del(&cur_cd->cancel_cmd_list);
1305 kfree(cur_cd);
1306 }
1307}
1308
1309/*
1310 * traversing the cancel_cmd_list. If the command descriptor according
1311 * to cmd_trb is found, the function free it and return 1, otherwise
1312 * return 0.
1313 */
1314static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1315 union xhci_trb *cmd_trb)
1316{
1317 struct xhci_cd *cur_cd, *next_cd;
1318
1319 if (list_empty(&xhci->cancel_cmd_list))
1320 return 0;
1321
1322 list_for_each_entry_safe(cur_cd, next_cd,
1323 &xhci->cancel_cmd_list, cancel_cmd_list) {
1324 if (cur_cd->cmd_trb == cmd_trb) {
1325 if (cur_cd->command)
1326 xhci_complete_cmd_in_cmd_wait_list(xhci,
1327 cur_cd->command, COMP_CMD_STOP);
1328 list_del(&cur_cd->cancel_cmd_list);
1329 kfree(cur_cd);
1330 return 1;
1331 }
1332 }
1333
1334 return 0;
1335}
1336
1337/*
1338 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1339 * trb pointed by the command ring dequeue pointer is the trb we want to
1340 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1341 * traverse the cancel_cmd_list to trun the all of the commands according
1342 * to command descriptor to NO-OP trb.
1343 */
1344static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1345 int cmd_trb_comp_code)
1346{
1347 int cur_trb_is_good = 0;
1348
1349 /* Searching the cmd trb pointed by the command ring dequeue
1350 * pointer in command descriptor list. If it is found, free it.
1351 */
1352 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1353 xhci->cmd_ring->dequeue);
1354
1355 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1356 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1357 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1358 /* traversing the cancel_cmd_list and canceling
1359 * the command according to command descriptor
1360 */
1361 xhci_cancel_cmd_in_cd_list(xhci);
1362
1363 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1364 /*
1365 * ring command ring doorbell again to restart the
1366 * command ring
1367 */
1368 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1369 xhci_ring_cmd_db(xhci);
1370 }
1371 return cur_trb_is_good;
1372}
1373
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001374static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1375 u32 cmd_comp_code)
1376{
1377 if (cmd_comp_code == COMP_SUCCESS)
1378 xhci->slot_id = slot_id;
1379 else
1380 xhci->slot_id = 0;
1381 complete(&xhci->addr_dev);
1382}
1383
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001384static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1385{
1386 struct xhci_virt_device *virt_dev;
1387
1388 virt_dev = xhci->devs[slot_id];
1389 if (!virt_dev)
1390 return;
1391 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1392 /* Delete default control endpoint resources */
1393 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1394 xhci_free_virt_device(xhci, slot_id);
1395}
1396
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001397static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1398 struct xhci_event_cmd *event, u32 cmd_comp_code)
1399{
1400 struct xhci_virt_device *virt_dev;
1401 struct xhci_input_control_ctx *ctrl_ctx;
1402 unsigned int ep_index;
1403 unsigned int ep_state;
1404 u32 add_flags, drop_flags;
1405
1406 virt_dev = xhci->devs[slot_id];
1407 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1408 return;
1409 /*
1410 * Configure endpoint commands can come from the USB core
1411 * configuration or alt setting changes, or because the HW
1412 * needed an extra configure endpoint command after a reset
1413 * endpoint command or streams were being configured.
1414 * If the command was for a halted endpoint, the xHCI driver
1415 * is not waiting on the configure endpoint command.
1416 */
1417 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1418 if (!ctrl_ctx) {
1419 xhci_warn(xhci, "Could not get input context, bad type.\n");
1420 return;
1421 }
1422
1423 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1424 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1425 /* Input ctx add_flags are the endpoint index plus one */
1426 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1427
1428 /* A usb_set_interface() call directly after clearing a halted
1429 * condition may race on this quirky hardware. Not worth
1430 * worrying about, since this is prototype hardware. Not sure
1431 * if this will work for streams, but streams support was
1432 * untested on this prototype.
1433 */
1434 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1435 ep_index != (unsigned int) -1 &&
1436 add_flags - SLOT_FLAG == drop_flags) {
1437 ep_state = virt_dev->eps[ep_index].ep_state;
1438 if (!(ep_state & EP_HALTED))
1439 goto bandwidth_change;
1440 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1441 "Completed config ep cmd - "
1442 "last ep index = %d, state = %d",
1443 ep_index, ep_state);
1444 /* Clear internal halted state and restart ring(s) */
1445 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1446 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1447 return;
1448 }
1449bandwidth_change:
1450 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1451 "Completed config ep cmd");
1452 virt_dev->cmd_status = cmd_comp_code;
1453 complete(&virt_dev->cmd_completion);
1454 return;
1455}
1456
Xenia Ragiadakou07948a82013-09-09 13:29:53 +03001457static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1458 struct xhci_event_cmd *event, u32 cmd_comp_code)
1459{
1460 struct xhci_virt_device *virt_dev;
1461
1462 virt_dev = xhci->devs[slot_id];
1463 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1464 return;
1465 virt_dev->cmd_status = cmd_comp_code;
1466 complete(&virt_dev->cmd_completion);
1467}
1468
Xenia Ragiadakou9b3103a2013-09-09 13:29:49 +03001469static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1470 u32 cmd_comp_code)
1471{
1472 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1473 complete(&xhci->addr_dev);
1474}
1475
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001476static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1477 struct xhci_event_cmd *event)
1478{
1479 struct xhci_virt_device *virt_dev;
1480
1481 xhci_dbg(xhci, "Completed reset device command.\n");
1482 virt_dev = xhci->devs[slot_id];
1483 if (virt_dev)
1484 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1485 else
1486 xhci_warn(xhci, "Reset device command completion "
1487 "for disabled slot %u\n", slot_id);
1488}
1489
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001490static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1491 struct xhci_event_cmd *event)
1492{
1493 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1494 xhci->error_bitmask |= 1 << 6;
1495 return;
1496 }
1497 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1498 "NEC firmware version %2x.%02x",
1499 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1500 NEC_FW_MINOR(le32_to_cpu(event->status)));
1501}
1502
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001503static void handle_cmd_completion(struct xhci_hcd *xhci,
1504 struct xhci_event_cmd *event)
1505{
Matt Evans28ccd292011-03-29 13:40:46 +11001506 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001507 u64 cmd_dma;
1508 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001509 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001510 union xhci_trb *cmd_trb;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001511 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001512
Matt Evans28ccd292011-03-29 13:40:46 +11001513 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001514 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001515 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001516 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001517 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1518 if (cmd_dequeue_dma == 0) {
1519 xhci->error_bitmask |= 1 << 4;
1520 return;
1521 }
1522 /* Does the DMA address match our internal dequeue pointer address? */
1523 if (cmd_dma != (u64) cmd_dequeue_dma) {
1524 xhci->error_bitmask |= 1 << 5;
1525 return;
1526 }
Elric Fub63f4052012-06-27 16:55:43 +08001527
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001528 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001529
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001530 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1531 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
Elric Fub63f4052012-06-27 16:55:43 +08001532 /* If the return value is 0, we think the trb pointed by
1533 * command ring dequeue pointer is a good trb. The good
1534 * trb means we don't want to cancel the trb, but it have
1535 * been stopped by host. So we should handle it normally.
1536 * Otherwise, driver should invoke inc_deq() and return.
1537 */
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001538 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
Elric Fub63f4052012-06-27 16:55:43 +08001539 inc_deq(xhci, xhci->cmd_ring);
1540 return;
1541 }
Mathias Nyman284d2052013-09-05 11:01:20 +03001542 /* There is no command to handle if we get a stop event when the
1543 * command ring is empty, event->cmd_trb points to the next
1544 * unset command
1545 */
1546 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1547 return;
Elric Fub63f4052012-06-27 16:55:43 +08001548 }
1549
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001550 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1551 switch (cmd_type) {
1552 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001553 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001554 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001555 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001556 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001557 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001558 case TRB_CONFIG_EP:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001559 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001560 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001561 case TRB_EVAL_CONTEXT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001562 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001563 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001564 case TRB_ADDR_DEV:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001565 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001566 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001567 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001568 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1569 le32_to_cpu(cmd_trb->generic.field[3])));
1570 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001571 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001572 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001573 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1574 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001575 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001576 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001577 case TRB_CMD_NOOP:
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001578 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001579 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001580 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1581 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001582 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001583 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001584 case TRB_RESET_DEV:
Xenia Ragiadakou20e7acb2013-09-09 13:29:50 +03001585 WARN_ON(slot_id != TRB_TO_SLOT_ID(
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001586 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001587 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001588 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001589 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001590 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001591 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001592 default:
1593 /* Skip over unknown commands on the event ring */
1594 xhci->error_bitmask |= 1 << 6;
1595 break;
1596 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001597 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001598}
1599
Sarah Sharp02386342010-05-24 13:25:28 -07001600static void handle_vendor_event(struct xhci_hcd *xhci,
1601 union xhci_trb *event)
1602{
1603 u32 trb_type;
1604
Matt Evans28ccd292011-03-29 13:40:46 +11001605 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001606 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1607 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1608 handle_cmd_completion(xhci, &event->event_cmd);
1609}
1610
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001611/* @port_id: the one-based port ID from the hardware (indexed from array of all
1612 * port registers -- USB 3.0 and USB 2.0).
1613 *
1614 * Returns a zero-based port number, which is suitable for indexing into each of
1615 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001616 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001617 */
1618static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1619 struct xhci_hcd *xhci, u32 port_id)
1620{
1621 unsigned int i;
1622 unsigned int num_similar_speed_ports = 0;
1623
1624 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1625 * and usb2_ports are 0-based indexes. Count the number of similar
1626 * speed ports, up to 1 port before this port.
1627 */
1628 for (i = 0; i < (port_id - 1); i++) {
1629 u8 port_speed = xhci->port_array[i];
1630
1631 /*
1632 * Skip ports that don't have known speeds, or have duplicate
1633 * Extended Capabilities port speed entries.
1634 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001635 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001636 continue;
1637
1638 /*
1639 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1640 * 1.1 ports are under the USB 2.0 hub. If the port speed
1641 * matches the device speed, it's a similar speed port.
1642 */
1643 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1644 num_similar_speed_ports++;
1645 }
1646 return num_similar_speed_ports;
1647}
1648
Sarah Sharp623bef92011-11-11 14:57:33 -08001649static void handle_device_notification(struct xhci_hcd *xhci,
1650 union xhci_trb *event)
1651{
1652 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001653 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001654
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001655 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001656 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001657 xhci_warn(xhci, "Device Notification event for "
1658 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001659 return;
1660 }
1661
1662 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1663 slot_id);
1664 udev = xhci->devs[slot_id]->udev;
1665 if (udev && udev->parent)
1666 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001667}
1668
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001669static void handle_port_status(struct xhci_hcd *xhci,
1670 union xhci_trb *event)
1671{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001672 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001673 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001674 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001675 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001676 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001677 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001678 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001679 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001680 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001681 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001682
1683 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001684 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001685 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1686 xhci->error_bitmask |= 1 << 8;
1687 }
Matt Evans28ccd292011-03-29 13:40:46 +11001688 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001689 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1690
Sarah Sharp518e8482010-12-15 11:56:29 -08001691 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1692 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001693 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001694 inc_deq(xhci, xhci->event_ring);
1695 return;
Andiry Xu56192532010-10-14 07:23:00 -07001696 }
1697
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001698 /* Figure out which usb_hcd this port is attached to:
1699 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1700 */
1701 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001702
1703 /* Find the right roothub. */
1704 hcd = xhci_to_hcd(xhci);
1705 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1706 hcd = xhci->shared_hcd;
1707
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001708 if (major_revision == 0) {
1709 xhci_warn(xhci, "Event for port %u not in "
1710 "Extended Capabilities, ignoring.\n",
1711 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001712 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001713 goto cleanup;
1714 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001715 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001716 xhci_warn(xhci, "Event for port %u duplicated in"
1717 "Extended Capabilities, ignoring.\n",
1718 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001719 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001720 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001721 }
1722
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001723 /*
1724 * Hardware port IDs reported by a Port Status Change Event include USB
1725 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1726 * resume event, but we first need to translate the hardware port ID
1727 * into the index into the ports on the correct split roothub, and the
1728 * correct bus_state structure.
1729 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001730 bus_state = &xhci->bus_state[hcd_index(hcd)];
1731 if (hcd->speed == HCD_USB3)
1732 port_array = xhci->usb3_ports;
1733 else
1734 port_array = xhci->usb2_ports;
1735 /* Find the faked port hub number */
1736 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1737 port_id);
1738
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001739 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001740 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001741 xhci_dbg(xhci, "resume root hub\n");
1742 usb_hcd_resume_root_hub(hcd);
1743 }
1744
1745 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1746 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1747
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001748 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001749 if (!(temp1 & CMD_RUN)) {
1750 xhci_warn(xhci, "xHC is not running.\n");
1751 goto cleanup;
1752 }
1753
1754 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001755 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001756 /* Set a flag to say the port signaled remote wakeup,
1757 * so we can tell the difference between the end of
1758 * device and host initiated resume.
1759 */
1760 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001761 xhci_test_and_clear_bit(xhci, port_array,
1762 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001763 xhci_set_link_state(xhci, port_array, faked_port_index,
1764 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001765 /* Need to wait until the next link state change
1766 * indicates the device is actually in U0.
1767 */
1768 bogus_port_status = true;
1769 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001770 } else {
1771 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001772 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001773 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001774 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001775 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001776 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001777 /* Do the rest in GetPortStatus */
1778 }
1779 }
1780
Sarah Sharpd93814c2012-01-24 16:39:02 -08001781 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1782 DEV_SUPERSPEED(temp)) {
1783 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001784 /* We've just brought the device into U0 through either the
1785 * Resume state after a device remote wakeup, or through the
1786 * U3Exit state after a host-initiated resume. If it's a device
1787 * initiated remote wake, don't pass up the link state change,
1788 * so the roothub behavior is consistent with external
1789 * USB 3.0 hub behavior.
1790 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001791 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1792 faked_port_index + 1);
1793 if (slot_id && xhci->devs[slot_id])
1794 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001795 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001796 bus_state->port_remote_wakeup &=
1797 ~(1 << faked_port_index);
1798 xhci_test_and_clear_bit(xhci, port_array,
1799 faked_port_index, PORT_PLC);
1800 usb_wakeup_notification(hcd->self.root_hub,
1801 faked_port_index + 1);
1802 bogus_port_status = true;
1803 goto cleanup;
1804 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001805 }
1806
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001807 /*
1808 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1809 * RExit to a disconnect state). If so, let the the driver know it's
1810 * out of the RExit state.
1811 */
1812 if (!DEV_SUPERSPEED(temp) &&
1813 test_and_clear_bit(faked_port_index,
1814 &bus_state->rexit_ports)) {
1815 complete(&bus_state->rexit_done[faked_port_index]);
1816 bogus_port_status = true;
1817 goto cleanup;
1818 }
1819
Andiry Xu6fd45622011-09-23 14:19:50 -07001820 if (hcd->speed != HCD_USB3)
1821 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1822 PORT_PLC);
1823
Andiry Xu56192532010-10-14 07:23:00 -07001824cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001825 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001826 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001827
Sarah Sharp386139d2011-03-24 08:02:58 -07001828 /* Don't make the USB core poll the roothub if we got a bad port status
1829 * change event. Besides, at that point we can't tell which roothub
1830 * (USB 2.0 or USB 3.0) to kick.
1831 */
1832 if (bogus_port_status)
1833 return;
1834
Sarah Sharpc52804a2012-11-27 12:30:23 -08001835 /*
1836 * xHCI port-status-change events occur when the "or" of all the
1837 * status-change bits in the portsc register changes from 0 to 1.
1838 * New status changes won't cause an event if any other change
1839 * bits are still set. When an event occurs, switch over to
1840 * polling to avoid losing status changes.
1841 */
1842 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1843 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001844 spin_unlock(&xhci->lock);
1845 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001846 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001847 spin_lock(&xhci->lock);
1848}
1849
1850/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001851 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1852 * at end_trb, which may be in another segment. If the suspect DMA address is a
1853 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1854 * returns 0.
1855 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001856struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001857 union xhci_trb *start_trb,
1858 union xhci_trb *end_trb,
1859 dma_addr_t suspect_dma)
1860{
1861 dma_addr_t start_dma;
1862 dma_addr_t end_seg_dma;
1863 dma_addr_t end_trb_dma;
1864 struct xhci_segment *cur_seg;
1865
Sarah Sharp23e3be12009-04-29 19:05:20 -07001866 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001867 cur_seg = start_seg;
1868
1869 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001870 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001871 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001872 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001873 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001874 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001875 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001876 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001877
1878 if (end_trb_dma > 0) {
1879 /* The end TRB is in this segment, so suspect should be here */
1880 if (start_dma <= end_trb_dma) {
1881 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1882 return cur_seg;
1883 } else {
1884 /* Case for one segment with
1885 * a TD wrapped around to the top
1886 */
1887 if ((suspect_dma >= start_dma &&
1888 suspect_dma <= end_seg_dma) ||
1889 (suspect_dma >= cur_seg->dma &&
1890 suspect_dma <= end_trb_dma))
1891 return cur_seg;
1892 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001893 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001894 } else {
1895 /* Might still be somewhere in this segment */
1896 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1897 return cur_seg;
1898 }
1899 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001900 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001901 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001902
Randy Dunlap326b4812010-04-19 08:53:50 -07001903 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001904}
1905
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001906static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1907 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001908 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001909 struct xhci_td *td, union xhci_trb *event_trb)
1910{
1911 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1912 ep->ep_state |= EP_HALTED;
1913 ep->stopped_td = td;
1914 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001915 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001916
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001917 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1918 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001919
1920 ep->stopped_td = NULL;
1921 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001922 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001923
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001924 xhci_ring_cmd_db(xhci);
1925}
1926
1927/* Check if an error has halted the endpoint ring. The class driver will
1928 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1929 * However, a babble and other errors also halt the endpoint ring, and the class
1930 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1931 * Ring Dequeue Pointer command manually.
1932 */
1933static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1934 struct xhci_ep_ctx *ep_ctx,
1935 unsigned int trb_comp_code)
1936{
1937 /* TRB completion codes that may require a manual halt cleanup */
1938 if (trb_comp_code == COMP_TX_ERR ||
1939 trb_comp_code == COMP_BABBLE ||
1940 trb_comp_code == COMP_SPLIT_ERR)
1941 /* The 0.96 spec says a babbling control endpoint
1942 * is not halted. The 0.96 spec says it is. Some HW
1943 * claims to be 0.95 compliant, but it halts the control
1944 * endpoint anyway. Check if a babble halted the
1945 * endpoint.
1946 */
Matt Evansf5960b62011-06-01 10:22:55 +10001947 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1948 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001949 return 1;
1950
1951 return 0;
1952}
1953
Sarah Sharpb45b5062009-12-09 15:59:06 -08001954int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1955{
1956 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1957 /* Vendor defined "informational" completion code,
1958 * treat as not-an-error.
1959 */
1960 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1961 trb_comp_code);
1962 xhci_dbg(xhci, "Treating code as success.\n");
1963 return 1;
1964 }
1965 return 0;
1966}
1967
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001968/*
Andiry Xu4422da62010-07-22 15:22:55 -07001969 * Finish the td processing, remove the td from td list;
1970 * Return 1 if the urb can be given back.
1971 */
1972static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1973 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1974 struct xhci_virt_ep *ep, int *status, bool skip)
1975{
1976 struct xhci_virt_device *xdev;
1977 struct xhci_ring *ep_ring;
1978 unsigned int slot_id;
1979 int ep_index;
1980 struct urb *urb = NULL;
1981 struct xhci_ep_ctx *ep_ctx;
1982 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001983 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001984 u32 trb_comp_code;
1985
Matt Evans28ccd292011-03-29 13:40:46 +11001986 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001987 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001988 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1989 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001990 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001991 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001992
1993 if (skip)
1994 goto td_cleanup;
1995
1996 if (trb_comp_code == COMP_STOP_INVAL ||
1997 trb_comp_code == COMP_STOP) {
1998 /* The Endpoint Stop Command completion will take care of any
1999 * stopped TDs. A stopped TD may be restarted, so don't update
2000 * the ring dequeue pointer or take this TD off any lists yet.
2001 */
2002 ep->stopped_td = td;
2003 ep->stopped_trb = event_trb;
2004 return 0;
2005 } else {
2006 if (trb_comp_code == COMP_STALL) {
2007 /* The transfer is completed from the driver's
2008 * perspective, but we need to issue a set dequeue
2009 * command for this stalled endpoint to move the dequeue
2010 * pointer past the TD. We can't do that here because
2011 * the halt condition must be cleared first. Let the
2012 * USB class driver clear the stall later.
2013 */
2014 ep->stopped_td = td;
2015 ep->stopped_trb = event_trb;
2016 ep->stopped_stream = ep_ring->stream_id;
2017 } else if (xhci_requires_manual_halt_cleanup(xhci,
2018 ep_ctx, trb_comp_code)) {
2019 /* Other types of errors halt the endpoint, but the
2020 * class driver doesn't call usb_reset_endpoint() unless
2021 * the error is -EPIPE. Clear the halted status in the
2022 * xHCI hardware manually.
2023 */
2024 xhci_cleanup_halted_endpoint(xhci,
2025 slot_id, ep_index, ep_ring->stream_id,
2026 td, event_trb);
2027 } else {
2028 /* Update ring dequeue pointer */
2029 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002030 inc_deq(xhci, ep_ring);
2031 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07002032 }
2033
2034td_cleanup:
2035 /* Clean up the endpoint's TD list */
2036 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002037 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07002038
2039 /* Do one last check of the actual transfer length.
2040 * If the host controller said we transferred more data than
2041 * the buffer length, urb->actual_length will be a very big
2042 * number (since it's unsigned). Play it safe and say we didn't
2043 * transfer anything.
2044 */
2045 if (urb->actual_length > urb->transfer_buffer_length) {
2046 xhci_warn(xhci, "URB transfer length is wrong, "
2047 "xHC issue? req. len = %u, "
2048 "act. len = %u\n",
2049 urb->transfer_buffer_length,
2050 urb->actual_length);
2051 urb->actual_length = 0;
2052 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2053 *status = -EREMOTEIO;
2054 else
2055 *status = 0;
2056 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07002057 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002058 /* Was this TD slated to be cancelled but completed anyway? */
2059 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07002060 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002061
Andiry Xu8e51adc2010-07-22 15:23:31 -07002062 urb_priv->td_cnt++;
2063 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08002064 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07002065 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08002066 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2067 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2068 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2069 == 0) {
2070 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2071 usb_amd_quirk_pll_enable();
2072 }
2073 }
2074 }
Andiry Xu4422da62010-07-22 15:22:55 -07002075 }
2076
2077 return ret;
2078}
2079
2080/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002081 * Process control tds, update urb status and actual_length.
2082 */
2083static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2084 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2085 struct xhci_virt_ep *ep, int *status)
2086{
2087 struct xhci_virt_device *xdev;
2088 struct xhci_ring *ep_ring;
2089 unsigned int slot_id;
2090 int ep_index;
2091 struct xhci_ep_ctx *ep_ctx;
2092 u32 trb_comp_code;
2093
Matt Evans28ccd292011-03-29 13:40:46 +11002094 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002095 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002096 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2097 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002098 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002099 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002100
Andiry Xu8af56be2010-07-22 15:23:03 -07002101 switch (trb_comp_code) {
2102 case COMP_SUCCESS:
2103 if (event_trb == ep_ring->dequeue) {
2104 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2105 "without IOC set??\n");
2106 *status = -ESHUTDOWN;
2107 } else if (event_trb != td->last_trb) {
2108 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2109 "without IOC set??\n");
2110 *status = -ESHUTDOWN;
2111 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002112 *status = 0;
2113 }
2114 break;
2115 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002116 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2117 *status = -EREMOTEIO;
2118 else
2119 *status = 0;
2120 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002121 case COMP_STOP_INVAL:
2122 case COMP_STOP:
2123 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002124 default:
2125 if (!xhci_requires_manual_halt_cleanup(xhci,
2126 ep_ctx, trb_comp_code))
2127 break;
2128 xhci_dbg(xhci, "TRB error code %u, "
2129 "halted endpoint index = %u\n",
2130 trb_comp_code, ep_index);
2131 /* else fall through */
2132 case COMP_STALL:
2133 /* Did we transfer part of the data (middle) phase? */
2134 if (event_trb != ep_ring->dequeue &&
2135 event_trb != td->last_trb)
2136 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302137 td->urb->transfer_buffer_length -
2138 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002139 else
2140 td->urb->actual_length = 0;
2141
2142 xhci_cleanup_halted_endpoint(xhci,
2143 slot_id, ep_index, 0, td, event_trb);
2144 return finish_td(xhci, td, event_trb, event, ep, status, true);
2145 }
2146 /*
2147 * Did we transfer any data, despite the errors that might have
2148 * happened? I.e. did we get past the setup stage?
2149 */
2150 if (event_trb != ep_ring->dequeue) {
2151 /* The event was for the status stage */
2152 if (event_trb == td->last_trb) {
2153 if (td->urb->actual_length != 0) {
2154 /* Don't overwrite a previously set error code
2155 */
2156 if ((*status == -EINPROGRESS || *status == 0) &&
2157 (td->urb->transfer_flags
2158 & URB_SHORT_NOT_OK))
2159 /* Did we already see a short data
2160 * stage? */
2161 *status = -EREMOTEIO;
2162 } else {
2163 td->urb->actual_length =
2164 td->urb->transfer_buffer_length;
2165 }
2166 } else {
2167 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002168 td->urb->actual_length =
2169 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302170 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002171 xhci_dbg(xhci, "Waiting for status "
2172 "stage event\n");
2173 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002174 }
2175 }
2176
2177 return finish_td(xhci, td, event_trb, event, ep, status, false);
2178}
2179
2180/*
Andiry Xu04e51902010-07-22 15:23:39 -07002181 * Process isochronous tds, update urb packet status and actual_length.
2182 */
2183static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2184 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2185 struct xhci_virt_ep *ep, int *status)
2186{
2187 struct xhci_ring *ep_ring;
2188 struct urb_priv *urb_priv;
2189 int idx;
2190 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002191 union xhci_trb *cur_trb;
2192 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002193 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002194 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002195 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002196
Matt Evans28ccd292011-03-29 13:40:46 +11002197 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2198 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002199 urb_priv = td->urb->hcpriv;
2200 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002201 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002202
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002203 /* handle completion code */
2204 switch (trb_comp_code) {
2205 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302206 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002207 frame->status = 0;
2208 break;
2209 }
2210 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2211 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002212 case COMP_SHORT_TX:
2213 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2214 -EREMOTEIO : 0;
2215 break;
2216 case COMP_BW_OVER:
2217 frame->status = -ECOMM;
2218 skip_td = true;
2219 break;
2220 case COMP_BUFF_OVER:
2221 case COMP_BABBLE:
2222 frame->status = -EOVERFLOW;
2223 skip_td = true;
2224 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002225 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002226 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002227 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002228 frame->status = -EPROTO;
2229 skip_td = true;
2230 break;
2231 case COMP_STOP:
2232 case COMP_STOP_INVAL:
2233 break;
2234 default:
2235 frame->status = -1;
2236 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002237 }
2238
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002239 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2240 frame->actual_length = frame->length;
2241 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002242 } else {
2243 for (cur_trb = ep_ring->dequeue,
2244 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2245 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002246 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2247 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002248 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002249 }
Matt Evans28ccd292011-03-29 13:40:46 +11002250 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302251 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002252
2253 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002254 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002255 td->urb->actual_length += len;
2256 }
2257 }
2258
Andiry Xu04e51902010-07-22 15:23:39 -07002259 return finish_td(xhci, td, event_trb, event, ep, status, false);
2260}
2261
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002262static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2263 struct xhci_transfer_event *event,
2264 struct xhci_virt_ep *ep, int *status)
2265{
2266 struct xhci_ring *ep_ring;
2267 struct urb_priv *urb_priv;
2268 struct usb_iso_packet_descriptor *frame;
2269 int idx;
2270
Matt Evansf6975312011-06-01 13:01:01 +10002271 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002272 urb_priv = td->urb->hcpriv;
2273 idx = urb_priv->td_cnt;
2274 frame = &td->urb->iso_frame_desc[idx];
2275
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002276 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002277 frame->status = -EXDEV;
2278
2279 /* calc actual length */
2280 frame->actual_length = 0;
2281
2282 /* Update ring dequeue pointer */
2283 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002284 inc_deq(xhci, ep_ring);
2285 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002286
2287 return finish_td(xhci, td, NULL, event, ep, status, true);
2288}
2289
Andiry Xu04e51902010-07-22 15:23:39 -07002290/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002291 * Process bulk and interrupt tds, update urb status and actual_length.
2292 */
2293static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2294 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2295 struct xhci_virt_ep *ep, int *status)
2296{
2297 struct xhci_ring *ep_ring;
2298 union xhci_trb *cur_trb;
2299 struct xhci_segment *cur_seg;
2300 u32 trb_comp_code;
2301
Matt Evans28ccd292011-03-29 13:40:46 +11002302 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2303 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002304
2305 switch (trb_comp_code) {
2306 case COMP_SUCCESS:
2307 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002308 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302309 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002310 xhci_warn(xhci, "WARN Successful completion "
2311 "on short TX\n");
2312 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2313 *status = -EREMOTEIO;
2314 else
2315 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002316 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2317 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002318 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002319 *status = 0;
2320 }
2321 break;
2322 case COMP_SHORT_TX:
2323 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2324 *status = -EREMOTEIO;
2325 else
2326 *status = 0;
2327 break;
2328 default:
2329 /* Others already handled above */
2330 break;
2331 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002332 if (trb_comp_code == COMP_SHORT_TX)
2333 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2334 "%d bytes untransferred\n",
2335 td->urb->ep->desc.bEndpointAddress,
2336 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302337 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002338 /* Fast path - was this the last TRB in the TD for this URB? */
2339 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302340 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002341 td->urb->actual_length =
2342 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302343 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002344 if (td->urb->transfer_buffer_length <
2345 td->urb->actual_length) {
2346 xhci_warn(xhci, "HC gave bad length "
2347 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302348 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002349 td->urb->actual_length = 0;
2350 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2351 *status = -EREMOTEIO;
2352 else
2353 *status = 0;
2354 }
2355 /* Don't overwrite a previously set error code */
2356 if (*status == -EINPROGRESS) {
2357 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2358 *status = -EREMOTEIO;
2359 else
2360 *status = 0;
2361 }
2362 } else {
2363 td->urb->actual_length =
2364 td->urb->transfer_buffer_length;
2365 /* Ignore a short packet completion if the
2366 * untransferred length was zero.
2367 */
2368 if (*status == -EREMOTEIO)
2369 *status = 0;
2370 }
2371 } else {
2372 /* Slow path - walk the list, starting from the dequeue
2373 * pointer, to get the actual length transferred.
2374 */
2375 td->urb->actual_length = 0;
2376 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2377 cur_trb != event_trb;
2378 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002379 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2380 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002381 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002382 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002383 }
2384 /* If the ring didn't stop on a Link or No-op TRB, add
2385 * in the actual bytes transferred from the Normal TRB
2386 */
2387 if (trb_comp_code != COMP_STOP_INVAL)
2388 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002389 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302390 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002391 }
2392
2393 return finish_td(xhci, td, event_trb, event, ep, status, false);
2394}
2395
2396/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002397 * If this function returns an error condition, it means it got a Transfer
2398 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2399 * At this point, the host controller is probably hosed and should be reset.
2400 */
2401static int handle_tx_event(struct xhci_hcd *xhci,
2402 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002403 __releases(&xhci->lock)
2404 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002405{
2406 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002407 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002408 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002409 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002410 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002411 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002412 dma_addr_t event_dma;
2413 struct xhci_segment *event_seg;
2414 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002415 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002416 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002417 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002418 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002419 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002420 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002421 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002422 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002423
Matt Evans28ccd292011-03-29 13:40:46 +11002424 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002425 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002426 if (!xdev) {
2427 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002428 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002429 (unsigned long long) xhci_trb_virt_to_dma(
2430 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002431 xhci->event_ring->dequeue),
2432 lower_32_bits(le64_to_cpu(event->buffer)),
2433 upper_32_bits(le64_to_cpu(event->buffer)),
2434 le32_to_cpu(event->transfer_len),
2435 le32_to_cpu(event->flags));
2436 xhci_dbg(xhci, "Event ring:\n");
2437 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002438 return -ENODEV;
2439 }
2440
2441 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002442 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002443 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002444 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002445 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002446 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002447 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2448 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002449 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2450 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002451 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002452 (unsigned long long) xhci_trb_virt_to_dma(
2453 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002454 xhci->event_ring->dequeue),
2455 lower_32_bits(le64_to_cpu(event->buffer)),
2456 upper_32_bits(le64_to_cpu(event->buffer)),
2457 le32_to_cpu(event->transfer_len),
2458 le32_to_cpu(event->flags));
2459 xhci_dbg(xhci, "Event ring:\n");
2460 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002461 return -ENODEV;
2462 }
2463
Andiry Xuc2d7b492011-09-19 16:05:12 -07002464 /* Count current td numbers if ep->skip is set */
2465 if (ep->skip) {
2466 list_for_each(tmp, &ep_ring->td_list)
2467 td_num++;
2468 }
2469
Matt Evans28ccd292011-03-29 13:40:46 +11002470 event_dma = le64_to_cpu(event->buffer);
2471 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002472 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002473 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002474 /* Skip codes that require special handling depending on
2475 * transfer type
2476 */
2477 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302478 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002479 break;
2480 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2481 trb_comp_code = COMP_SHORT_TX;
2482 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002483 xhci_warn_ratelimited(xhci,
2484 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002485 case COMP_SHORT_TX:
2486 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002487 case COMP_STOP:
2488 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2489 break;
2490 case COMP_STOP_INVAL:
2491 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2492 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002493 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002494 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002495 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002496 status = -EPIPE;
2497 break;
2498 case COMP_TRB_ERR:
2499 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2500 status = -EILSEQ;
2501 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002502 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002503 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002504 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002505 status = -EPROTO;
2506 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002507 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002508 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002509 status = -EOVERFLOW;
2510 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002511 case COMP_DB_ERR:
2512 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2513 status = -ENOSR;
2514 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002515 case COMP_BW_OVER:
2516 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2517 break;
2518 case COMP_BUFF_OVER:
2519 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2520 break;
2521 case COMP_UNDERRUN:
2522 /*
2523 * When the Isoch ring is empty, the xHC will generate
2524 * a Ring Overrun Event for IN Isoch endpoint or Ring
2525 * Underrun Event for OUT Isoch endpoint.
2526 */
2527 xhci_dbg(xhci, "underrun event on endpoint\n");
2528 if (!list_empty(&ep_ring->td_list))
2529 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2530 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002531 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2532 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002533 goto cleanup;
2534 case COMP_OVERRUN:
2535 xhci_dbg(xhci, "overrun event on endpoint\n");
2536 if (!list_empty(&ep_ring->td_list))
2537 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2538 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002539 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2540 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002541 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002542 case COMP_DEV_ERR:
2543 xhci_warn(xhci, "WARN: detect an incompatible device");
2544 status = -EPROTO;
2545 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002546 case COMP_MISSED_INT:
2547 /*
2548 * When encounter missed service error, one or more isoc tds
2549 * may be missed by xHC.
2550 * Set skip flag of the ep_ring; Complete the missed tds as
2551 * short transfer when process the ep_ring next time.
2552 */
2553 ep->skip = true;
2554 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2555 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002556 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002557 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002558 status = 0;
2559 break;
2560 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002561 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2562 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002563 goto cleanup;
2564 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002565
Andiry Xud18240d2010-07-22 15:23:25 -07002566 do {
2567 /* This TRB should be in the TD at the head of this ring's
2568 * TD list.
2569 */
2570 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002571 /*
2572 * A stopped endpoint may generate an extra completion
2573 * event if the device was suspended. Don't print
2574 * warnings.
2575 */
2576 if (!(trb_comp_code == COMP_STOP ||
2577 trb_comp_code == COMP_STOP_INVAL)) {
2578 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2579 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2580 ep_index);
2581 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2582 (le32_to_cpu(event->flags) &
2583 TRB_TYPE_BITMASK)>>10);
2584 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2585 }
Andiry Xud18240d2010-07-22 15:23:25 -07002586 if (ep->skip) {
2587 ep->skip = false;
2588 xhci_dbg(xhci, "td_list is empty while skip "
2589 "flag set. Clear skip flag.\n");
2590 }
2591 ret = 0;
2592 goto cleanup;
2593 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002594
Andiry Xuc2d7b492011-09-19 16:05:12 -07002595 /* We've skipped all the TDs on the ep ring when ep->skip set */
2596 if (ep->skip && td_num == 0) {
2597 ep->skip = false;
2598 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2599 "Clear skip flag.\n");
2600 ret = 0;
2601 goto cleanup;
2602 }
2603
Andiry Xud18240d2010-07-22 15:23:25 -07002604 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002605 if (ep->skip)
2606 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002607
Andiry Xud18240d2010-07-22 15:23:25 -07002608 /* Is this a TRB in the currently executing TD? */
2609 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2610 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002611
2612 /*
2613 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2614 * is not in the current TD pointed by ep_ring->dequeue because
2615 * that the hardware dequeue pointer still at the previous TRB
2616 * of the current TD. The previous TRB maybe a Link TD or the
2617 * last TRB of the previous TD. The command completion handle
2618 * will take care the rest.
2619 */
2620 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2621 ret = 0;
2622 goto cleanup;
2623 }
2624
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002625 if (!event_seg) {
2626 if (!ep->skip ||
2627 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002628 /* Some host controllers give a spurious
2629 * successful event after a short transfer.
2630 * Ignore it.
2631 */
2632 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2633 ep_ring->last_td_was_short) {
2634 ep_ring->last_td_was_short = false;
2635 ret = 0;
2636 goto cleanup;
2637 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002638 /* HC is busted, give up! */
2639 xhci_err(xhci,
2640 "ERROR Transfer event TRB DMA ptr not "
2641 "part of current TD\n");
2642 return -ESHUTDOWN;
2643 }
2644
2645 ret = skip_isoc_td(xhci, td, event, ep, &status);
2646 goto cleanup;
2647 }
Sarah Sharpad808332011-05-25 10:43:56 -07002648 if (trb_comp_code == COMP_SHORT_TX)
2649 ep_ring->last_td_was_short = true;
2650 else
2651 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002652
2653 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002654 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2655 ep->skip = false;
2656 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002657
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002658 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2659 sizeof(*event_trb)];
2660 /*
2661 * No-op TRB should not trigger interrupts.
2662 * If event_trb is a no-op TRB, it means the
2663 * corresponding TD has been cancelled. Just ignore
2664 * the TD.
2665 */
Matt Evansf5960b62011-06-01 10:22:55 +10002666 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002667 xhci_dbg(xhci,
2668 "event_trb is a no-op TRB. Skip it\n");
2669 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002670 }
2671
2672 /* Now update the urb's actual_length and give back to
2673 * the core
2674 */
2675 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2676 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2677 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002678 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2679 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2680 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002681 else
2682 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2683 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002684
2685cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002686 /*
2687 * Do not update event ring dequeue pointer if ep->skip is set.
2688 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002689 */
Andiry Xud18240d2010-07-22 15:23:25 -07002690 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002691 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002692 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002693
Andiry Xud18240d2010-07-22 15:23:25 -07002694 if (ret) {
2695 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002696 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002697 /* Leave the TD around for the reset endpoint function
2698 * to use(but only if it's not a control endpoint,
2699 * since we already queued the Set TR dequeue pointer
2700 * command for stalled control endpoints).
2701 */
2702 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2703 (trb_comp_code != COMP_STALL &&
2704 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002705 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002706 else
2707 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002708
Sarah Sharp214f76f2010-10-26 11:22:02 -07002709 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002710 if ((urb->actual_length != urb->transfer_buffer_length &&
2711 (urb->transfer_flags &
2712 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002713 (status != 0 &&
2714 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002715 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002716 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002717 urb, urb->actual_length,
2718 urb->transfer_buffer_length,
2719 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002720 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002721 /* EHCI, UHCI, and OHCI always unconditionally set the
2722 * urb->status of an isochronous endpoint to 0.
2723 */
2724 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2725 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002726 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002727 spin_lock(&xhci->lock);
2728 }
2729
2730 /*
2731 * If ep->skip is set, it means there are missed tds on the
2732 * endpoint ring need to take care of.
2733 * Process them as short transfer until reach the td pointed by
2734 * the event.
2735 */
2736 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2737
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002738 return 0;
2739}
2740
2741/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002742 * This function handles all OS-owned events on the event ring. It may drop
2743 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002744 * Returns >0 for "possibly more events to process" (caller should call again),
2745 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002746 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002747static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002748{
2749 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002750 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002751 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002752
2753 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2754 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002755 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002756 }
2757
2758 event = xhci->event_ring->dequeue;
2759 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002760 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2761 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002762 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002763 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002764 }
2765
Matt Evans92a3da42011-03-29 13:40:51 +11002766 /*
2767 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2768 * speculative reads of the event's flags/data below.
2769 */
2770 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002771 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002772 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002773 case TRB_TYPE(TRB_COMPLETION):
2774 handle_cmd_completion(xhci, &event->event_cmd);
2775 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002776 case TRB_TYPE(TRB_PORT_STATUS):
2777 handle_port_status(xhci, event);
2778 update_ptrs = 0;
2779 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002780 case TRB_TYPE(TRB_TRANSFER):
2781 ret = handle_tx_event(xhci, &event->trans_event);
2782 if (ret < 0)
2783 xhci->error_bitmask |= 1 << 9;
2784 else
2785 update_ptrs = 0;
2786 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002787 case TRB_TYPE(TRB_DEV_NOTE):
2788 handle_device_notification(xhci, event);
2789 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002790 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002791 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2792 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002793 handle_vendor_event(xhci, event);
2794 else
2795 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002796 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002797 /* Any of the above functions may drop and re-acquire the lock, so check
2798 * to make sure a watchdog timer didn't mark the host as non-responsive.
2799 */
2800 if (xhci->xhc_state & XHCI_STATE_DYING) {
2801 xhci_dbg(xhci, "xHCI host dying, returning from "
2802 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002803 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002804 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002805
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002806 if (update_ptrs)
2807 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002808 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002809
Matt Evans9dee9a22011-03-29 13:41:02 +11002810 /* Are there more items on the event ring? Caller will call us again to
2811 * check.
2812 */
2813 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002814}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002815
2816/*
2817 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2818 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2819 * indicators of an event TRB error, but we check the status *first* to be safe.
2820 */
2821irqreturn_t xhci_irq(struct usb_hcd *hcd)
2822{
2823 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002824 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002825 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002826 union xhci_trb *event_ring_deq;
2827 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002828
2829 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002830 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002831 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002832 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002833 goto hw_died;
2834
Sarah Sharpc21599a2010-07-29 22:13:00 -07002835 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002836 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002837 return IRQ_NONE;
2838 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002839 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002840 xhci_warn(xhci, "WARNING: Host System Error\n");
2841 xhci_halt(xhci);
2842hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002843 spin_unlock(&xhci->lock);
2844 return -ESHUTDOWN;
2845 }
2846
Sarah Sharpbda53142010-07-29 22:12:38 -07002847 /*
2848 * Clear the op reg interrupt status first,
2849 * so we can receive interrupts from other MSI-X interrupters.
2850 * Write 1 to clear the interrupt status.
2851 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002852 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002853 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002854 /* FIXME when MSI-X is supported and there are multiple vectors */
2855 /* Clear the MSI-X event interrupt status */
2856
Felipe Balbicd704692012-02-29 16:46:23 +02002857 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002858 u32 irq_pending;
2859 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002860 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002861 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002862 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002863 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002864
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002865 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002866 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2867 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002868 /* Clear the event handler busy flag (RW1C);
2869 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002870 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002871 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002872 xhci_write_64(xhci, temp_64 | ERST_EHB,
2873 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002874 spin_unlock(&xhci->lock);
2875
2876 return IRQ_HANDLED;
2877 }
2878
2879 event_ring_deq = xhci->event_ring->dequeue;
2880 /* FIXME this should be a delayed service routine
2881 * that clears the EHB.
2882 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002883 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002884
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002885 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002886 /* If necessary, update the HW's version of the event ring deq ptr. */
2887 if (event_ring_deq != xhci->event_ring->dequeue) {
2888 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2889 xhci->event_ring->dequeue);
2890 if (deq == 0)
2891 xhci_warn(xhci, "WARN something wrong with SW event "
2892 "ring dequeue ptr.\n");
2893 /* Update HC event ring dequeue pointer */
2894 temp_64 &= ERST_PTR_MASK;
2895 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2896 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002897
2898 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002899 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002900 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002901
Sarah Sharp9032cd52010-07-29 22:12:29 -07002902 spin_unlock(&xhci->lock);
2903
2904 return IRQ_HANDLED;
2905}
2906
Alex Shi851ec162013-05-24 10:54:19 +08002907irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002908{
Alan Stern968b8222011-11-03 12:03:38 -04002909 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002910}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002911
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002912/**** Endpoint Ring Operations ****/
2913
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002914/*
2915 * Generic function for queueing a TRB on a ring.
2916 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002917 *
2918 * @more_trbs_coming: Will you enqueue more TRBs before calling
2919 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002920 */
2921static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002922 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002923 u32 field1, u32 field2, u32 field3, u32 field4)
2924{
2925 struct xhci_generic_trb *trb;
2926
2927 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002928 trb->field[0] = cpu_to_le32(field1);
2929 trb->field[1] = cpu_to_le32(field2);
2930 trb->field[2] = cpu_to_le32(field3);
2931 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002932 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002933}
2934
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002935/*
2936 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2937 * FIXME allocate segments if the ring is full.
2938 */
2939static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002940 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002941{
Andiry Xu8dfec612012-03-05 17:49:37 +08002942 unsigned int num_trbs_needed;
2943
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002944 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002945 switch (ep_state) {
2946 case EP_STATE_DISABLED:
2947 /*
2948 * USB core changed config/interfaces without notifying us,
2949 * or hardware is reporting the wrong state.
2950 */
2951 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2952 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002953 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002954 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002955 /* FIXME event handling code for error needs to clear it */
2956 /* XXX not sure if this should be -ENOENT or not */
2957 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002958 case EP_STATE_HALTED:
2959 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002960 case EP_STATE_STOPPED:
2961 case EP_STATE_RUNNING:
2962 break;
2963 default:
2964 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2965 /*
2966 * FIXME issue Configure Endpoint command to try to get the HC
2967 * back into a known state.
2968 */
2969 return -EINVAL;
2970 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002971
2972 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002973 if (room_on_ring(xhci, ep_ring, num_trbs))
2974 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002975
2976 if (ep_ring == xhci->cmd_ring) {
2977 xhci_err(xhci, "Do not support expand command ring\n");
2978 return -ENOMEM;
2979 }
2980
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002981 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2982 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002983 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2984 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2985 mem_flags)) {
2986 xhci_err(xhci, "Ring expansion failed\n");
2987 return -ENOMEM;
2988 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002989 }
John Youn6c12db92010-05-10 15:33:00 -07002990
2991 if (enqueue_is_link_trb(ep_ring)) {
2992 struct xhci_ring *ring = ep_ring;
2993 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002994
John Youn6c12db92010-05-10 15:33:00 -07002995 next = ring->enqueue;
2996
2997 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002998 /* If we're not dealing with 0.95 hardware or isoc rings
2999 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07003000 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08003001 if (!xhci_link_trb_quirk(xhci) &&
3002 !(ring->type == TYPE_ISOC &&
3003 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11003004 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003005 else
Matt Evans28ccd292011-03-29 13:40:46 +11003006 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003007
3008 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10003009 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003010
3011 /* Toggle the cycle bit after the last ring segment. */
3012 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3013 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07003014 }
3015 ring->enq_seg = ring->enq_seg->next;
3016 ring->enqueue = ring->enq_seg->trbs;
3017 next = ring->enqueue;
3018 }
3019 }
3020
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003021 return 0;
3022}
3023
Sarah Sharp23e3be12009-04-29 19:05:20 -07003024static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003025 struct xhci_virt_device *xdev,
3026 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003027 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003028 unsigned int num_trbs,
3029 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003030 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003031 gfp_t mem_flags)
3032{
3033 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003034 struct urb_priv *urb_priv;
3035 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003036 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003037 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003038
3039 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3040 if (!ep_ring) {
3041 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3042 stream_id);
3043 return -EINVAL;
3044 }
3045
3046 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11003047 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003048 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003049 if (ret)
3050 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003051
Andiry Xu8e51adc2010-07-22 15:23:31 -07003052 urb_priv = urb->hcpriv;
3053 td = urb_priv->td[td_index];
3054
3055 INIT_LIST_HEAD(&td->td_list);
3056 INIT_LIST_HEAD(&td->cancelled_td_list);
3057
3058 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003059 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003060 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003061 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003062 }
3063
Andiry Xu8e51adc2010-07-22 15:23:31 -07003064 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003065 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003066 list_add_tail(&td->td_list, &ep_ring->td_list);
3067 td->start_seg = ep_ring->enq_seg;
3068 td->first_trb = ep_ring->enqueue;
3069
3070 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003071
3072 return 0;
3073}
3074
Sarah Sharp23e3be12009-04-29 19:05:20 -07003075static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003076{
3077 int num_sgs, num_trbs, running_total, temp, i;
3078 struct scatterlist *sg;
3079
3080 sg = NULL;
Clemens Ladischbc677d5b2011-12-03 23:41:31 +01003081 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003082 temp = urb->transfer_buffer_length;
3083
Sarah Sharp8a96c052009-04-27 19:59:19 -07003084 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003085 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003086 unsigned int len = sg_dma_len(sg);
3087
3088 /* Scatter gather list entries may cross 64KB boundaries */
3089 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003090 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003091 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003092 if (running_total != 0)
3093 num_trbs++;
3094
3095 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003096 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003097 num_trbs++;
3098 running_total += TRB_MAX_BUFF_SIZE;
3099 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003100 len = min_t(int, len, temp);
3101 temp -= len;
3102 if (temp == 0)
3103 break;
3104 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003105 return num_trbs;
3106}
3107
Sarah Sharp23e3be12009-04-29 19:05:20 -07003108static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003109{
3110 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003111 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003112 "TRBs, %d left\n", __func__,
3113 urb->ep->desc.bEndpointAddress, num_trbs);
3114 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003115 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003116 "queued %#x (%d), asked for %#x (%d)\n",
3117 __func__,
3118 urb->ep->desc.bEndpointAddress,
3119 running_total, running_total,
3120 urb->transfer_buffer_length,
3121 urb->transfer_buffer_length);
3122}
3123
Sarah Sharp23e3be12009-04-29 19:05:20 -07003124static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003125 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003126 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003127{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003128 /*
3129 * Pass all the TRBs to the hardware at once and make sure this write
3130 * isn't reordered.
3131 */
3132 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003133 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003134 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003135 else
Matt Evans28ccd292011-03-29 13:40:46 +11003136 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003137 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003138}
3139
Sarah Sharp624defa2009-09-02 12:14:28 -07003140/*
3141 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3142 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3143 * (comprised of sg list entries) can take several service intervals to
3144 * transmit.
3145 */
3146int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3147 struct urb *urb, int slot_id, unsigned int ep_index)
3148{
3149 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3150 xhci->devs[slot_id]->out_ctx, ep_index);
3151 int xhci_interval;
3152 int ep_interval;
3153
Matt Evans28ccd292011-03-29 13:40:46 +11003154 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003155 ep_interval = urb->interval;
3156 /* Convert to microframes */
3157 if (urb->dev->speed == USB_SPEED_LOW ||
3158 urb->dev->speed == USB_SPEED_FULL)
3159 ep_interval *= 8;
3160 /* FIXME change this to a warning and a suggestion to use the new API
3161 * to set the polling interval (once the API is added).
3162 */
3163 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003164 dev_dbg_ratelimited(&urb->dev->dev,
3165 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3166 ep_interval, ep_interval == 1 ? "" : "s",
3167 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003168 urb->interval = xhci_interval;
3169 /* Convert back to frames for LS/FS devices */
3170 if (urb->dev->speed == USB_SPEED_LOW ||
3171 urb->dev->speed == USB_SPEED_FULL)
3172 urb->interval /= 8;
3173 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003174 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003175}
3176
Sarah Sharp04dd9502009-11-11 10:28:30 -08003177/*
3178 * The TD size is the number of bytes remaining in the TD (including this TRB),
3179 * right shifted by 10.
3180 * It must fit in bits 21:17, so it can't be bigger than 31.
3181 */
3182static u32 xhci_td_remainder(unsigned int remainder)
3183{
3184 u32 max = (1 << (21 - 17 + 1)) - 1;
3185
3186 if ((remainder >> 10) >= max)
3187 return max << 17;
3188 else
3189 return (remainder >> 10) << 17;
3190}
3191
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003192/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003193 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3194 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003195 *
3196 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003197 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003198 *
3199 * Packets transferred up to and including this TRB = packets_transferred =
3200 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3201 *
3202 * TD size = total_packet_count - packets_transferred
3203 *
3204 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003205 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003206 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003207static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003208 unsigned int total_packet_count, struct urb *urb,
3209 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003210{
3211 int packets_transferred;
3212
Sarah Sharp48df4a62011-08-12 10:23:01 -07003213 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003214 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003215 return 0;
3216
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003217 /* All the TRB queueing functions don't count the current TRB in
3218 * running_total.
3219 */
3220 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003221 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003222
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003223 if ((total_packet_count - packets_transferred) > 31)
3224 return 31 << 17;
3225 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003226}
3227
Sarah Sharp23e3be12009-04-29 19:05:20 -07003228static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003229 struct urb *urb, int slot_id, unsigned int ep_index)
3230{
3231 struct xhci_ring *ep_ring;
3232 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003233 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003234 struct xhci_td *td;
3235 struct scatterlist *sg;
3236 int num_sgs;
3237 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003238 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003239 bool first_trb;
3240 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003241 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003242
3243 struct xhci_generic_trb *start_trb;
3244 int start_cycle;
3245
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003246 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3247 if (!ep_ring)
3248 return -EINVAL;
3249
Sarah Sharp8a96c052009-04-27 19:59:19 -07003250 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d5b2011-12-03 23:41:31 +01003251 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003252 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003253 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003254
Sarah Sharp23e3be12009-04-29 19:05:20 -07003255 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003256 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003257 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003258 if (trb_buff_len < 0)
3259 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003260
3261 urb_priv = urb->hcpriv;
3262 td = urb_priv->td[0];
3263
Sarah Sharp8a96c052009-04-27 19:59:19 -07003264 /*
3265 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3266 * until we've finished creating all the other TRBs. The ring's cycle
3267 * state may change as we enqueue the other TRBs, so save it too.
3268 */
3269 start_trb = &ep_ring->enqueue->generic;
3270 start_cycle = ep_ring->cycle_state;
3271
3272 running_total = 0;
3273 /*
3274 * How much data is in the first TRB?
3275 *
3276 * There are three forces at work for TRB buffer pointers and lengths:
3277 * 1. We don't want to walk off the end of this sg-list entry buffer.
3278 * 2. The transfer length that the driver requested may be smaller than
3279 * the amount of memory allocated for this scatter-gather list.
3280 * 3. TRBs buffers can't cross 64KB boundaries.
3281 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003282 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003283 addr = (u64) sg_dma_address(sg);
3284 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003285 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003286 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3287 if (trb_buff_len > urb->transfer_buffer_length)
3288 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003289
3290 first_trb = true;
3291 /* Queue the first TRB, even if it's zero-length */
3292 do {
3293 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003294 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003295 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003296
3297 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003298 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003299 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003300 if (start_cycle == 0)
3301 field |= 0x1;
3302 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003303 field |= ep_ring->cycle_state;
3304
3305 /* Chain all the TRBs together; clear the chain bit in the last
3306 * TRB to indicate it's the last TRB in the chain.
3307 */
3308 if (num_trbs > 1) {
3309 field |= TRB_CHAIN;
3310 } else {
3311 /* FIXME - add check for ZERO_PACKET flag before this */
3312 td->last_trb = ep_ring->enqueue;
3313 field |= TRB_IOC;
3314 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003315
3316 /* Only set interrupt on short packet for IN endpoints */
3317 if (usb_urb_dir_in(urb))
3318 field |= TRB_ISP;
3319
Sarah Sharp8a96c052009-04-27 19:59:19 -07003320 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003321 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003322 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3323 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3324 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3325 (unsigned int) addr + trb_buff_len);
3326 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003327
3328 /* Set the TRB length, TD size, and interrupter fields. */
3329 if (xhci->hci_version < 0x100) {
3330 remainder = xhci_td_remainder(
3331 urb->transfer_buffer_length -
3332 running_total);
3333 } else {
3334 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003335 trb_buff_len, total_packet_count, urb,
3336 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003337 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003338 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003339 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003340 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003341
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003342 if (num_trbs > 1)
3343 more_trbs_coming = true;
3344 else
3345 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003346 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003347 lower_32_bits(addr),
3348 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003349 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003350 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003351 --num_trbs;
3352 running_total += trb_buff_len;
3353
3354 /* Calculate length for next transfer --
3355 * Are we done queueing all the TRBs for this sg entry?
3356 */
3357 this_sg_len -= trb_buff_len;
3358 if (this_sg_len == 0) {
3359 --num_sgs;
3360 if (num_sgs == 0)
3361 break;
3362 sg = sg_next(sg);
3363 addr = (u64) sg_dma_address(sg);
3364 this_sg_len = sg_dma_len(sg);
3365 } else {
3366 addr += trb_buff_len;
3367 }
3368
3369 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003370 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003371 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3372 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3373 trb_buff_len =
3374 urb->transfer_buffer_length - running_total;
3375 } while (running_total < urb->transfer_buffer_length);
3376
3377 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003378 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003379 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003380 return 0;
3381}
3382
Sarah Sharpb10de142009-04-27 19:58:50 -07003383/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003384int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003385 struct urb *urb, int slot_id, unsigned int ep_index)
3386{
3387 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003388 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003389 struct xhci_td *td;
3390 int num_trbs;
3391 struct xhci_generic_trb *start_trb;
3392 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003393 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003394 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003395 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003396
3397 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003398 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003399 u64 addr;
3400
Alan Sternff9c8952010-04-02 13:27:28 -04003401 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003402 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3403
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003404 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3405 if (!ep_ring)
3406 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003407
3408 num_trbs = 0;
3409 /* How much data is (potentially) left before the 64KB boundary? */
3410 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003411 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003412 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003413
3414 /* If there's some data on this 64KB chunk, or we have to send a
3415 * zero-length transfer, we need at least one TRB
3416 */
3417 if (running_total != 0 || urb->transfer_buffer_length == 0)
3418 num_trbs++;
3419 /* How many more 64KB chunks to transfer, how many more TRBs? */
3420 while (running_total < urb->transfer_buffer_length) {
3421 num_trbs++;
3422 running_total += TRB_MAX_BUFF_SIZE;
3423 }
3424 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3425
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003426 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3427 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003428 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003429 if (ret < 0)
3430 return ret;
3431
Andiry Xu8e51adc2010-07-22 15:23:31 -07003432 urb_priv = urb->hcpriv;
3433 td = urb_priv->td[0];
3434
Sarah Sharpb10de142009-04-27 19:58:50 -07003435 /*
3436 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3437 * until we've finished creating all the other TRBs. The ring's cycle
3438 * state may change as we enqueue the other TRBs, so save it too.
3439 */
3440 start_trb = &ep_ring->enqueue->generic;
3441 start_cycle = ep_ring->cycle_state;
3442
3443 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003444 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003445 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003446 /* How much data is in the first TRB? */
3447 addr = (u64) urb->transfer_dma;
3448 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003449 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3450 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003451 trb_buff_len = urb->transfer_buffer_length;
3452
3453 first_trb = true;
3454
3455 /* Queue the first TRB, even if it's zero-length */
3456 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003457 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003458 field = 0;
3459
3460 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003461 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003462 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003463 if (start_cycle == 0)
3464 field |= 0x1;
3465 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003466 field |= ep_ring->cycle_state;
3467
3468 /* Chain all the TRBs together; clear the chain bit in the last
3469 * TRB to indicate it's the last TRB in the chain.
3470 */
3471 if (num_trbs > 1) {
3472 field |= TRB_CHAIN;
3473 } else {
3474 /* FIXME - add check for ZERO_PACKET flag before this */
3475 td->last_trb = ep_ring->enqueue;
3476 field |= TRB_IOC;
3477 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003478
3479 /* Only set interrupt on short packet for IN endpoints */
3480 if (usb_urb_dir_in(urb))
3481 field |= TRB_ISP;
3482
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003483 /* Set the TRB length, TD size, and interrupter fields. */
3484 if (xhci->hci_version < 0x100) {
3485 remainder = xhci_td_remainder(
3486 urb->transfer_buffer_length -
3487 running_total);
3488 } else {
3489 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003490 trb_buff_len, total_packet_count, urb,
3491 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003492 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003493 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003494 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003495 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003496
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003497 if (num_trbs > 1)
3498 more_trbs_coming = true;
3499 else
3500 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003501 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003502 lower_32_bits(addr),
3503 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003504 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003505 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003506 --num_trbs;
3507 running_total += trb_buff_len;
3508
3509 /* Calculate length for next transfer */
3510 addr += trb_buff_len;
3511 trb_buff_len = urb->transfer_buffer_length - running_total;
3512 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3513 trb_buff_len = TRB_MAX_BUFF_SIZE;
3514 } while (running_total < urb->transfer_buffer_length);
3515
Sarah Sharp8a96c052009-04-27 19:59:19 -07003516 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003517 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003518 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003519 return 0;
3520}
3521
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003522/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003523int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003524 struct urb *urb, int slot_id, unsigned int ep_index)
3525{
3526 struct xhci_ring *ep_ring;
3527 int num_trbs;
3528 int ret;
3529 struct usb_ctrlrequest *setup;
3530 struct xhci_generic_trb *start_trb;
3531 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003532 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003533 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003534 struct xhci_td *td;
3535
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003536 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3537 if (!ep_ring)
3538 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003539
3540 /*
3541 * Need to copy setup packet into setup TRB, so we can't use the setup
3542 * DMA address.
3543 */
3544 if (!urb->setup_packet)
3545 return -EINVAL;
3546
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003547 /* 1 TRB for setup, 1 for status */
3548 num_trbs = 2;
3549 /*
3550 * Don't need to check if we need additional event data and normal TRBs,
3551 * since data in control transfers will never get bigger than 16MB
3552 * XXX: can we get a buffer that crosses 64KB boundaries?
3553 */
3554 if (urb->transfer_buffer_length > 0)
3555 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003556 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3557 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003558 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003559 if (ret < 0)
3560 return ret;
3561
Andiry Xu8e51adc2010-07-22 15:23:31 -07003562 urb_priv = urb->hcpriv;
3563 td = urb_priv->td[0];
3564
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003565 /*
3566 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3567 * until we've finished creating all the other TRBs. The ring's cycle
3568 * state may change as we enqueue the other TRBs, so save it too.
3569 */
3570 start_trb = &ep_ring->enqueue->generic;
3571 start_cycle = ep_ring->cycle_state;
3572
3573 /* Queue setup TRB - see section 6.4.1.2.1 */
3574 /* FIXME better way to translate setup_packet into two u32 fields? */
3575 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003576 field = 0;
3577 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3578 if (start_cycle == 0)
3579 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003580
3581 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3582 if (xhci->hci_version == 0x100) {
3583 if (urb->transfer_buffer_length > 0) {
3584 if (setup->bRequestType & USB_DIR_IN)
3585 field |= TRB_TX_TYPE(TRB_DATA_IN);
3586 else
3587 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3588 }
3589 }
3590
Andiry Xu3b72fca2012-03-05 17:49:32 +08003591 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003592 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3593 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3594 TRB_LEN(8) | TRB_INTR_TARGET(0),
3595 /* Immediate data in pointer */
3596 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003597
3598 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003599 /* Only set interrupt on short packet for IN endpoints */
3600 if (usb_urb_dir_in(urb))
3601 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3602 else
3603 field = TRB_TYPE(TRB_DATA);
3604
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003605 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003606 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003607 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003608 if (urb->transfer_buffer_length > 0) {
3609 if (setup->bRequestType & USB_DIR_IN)
3610 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003611 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003612 lower_32_bits(urb->transfer_dma),
3613 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003614 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003615 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003616 }
3617
3618 /* Save the DMA address of the last TRB in the TD */
3619 td->last_trb = ep_ring->enqueue;
3620
3621 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3622 /* If the device sent data, the status stage is an OUT transfer */
3623 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3624 field = 0;
3625 else
3626 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003627 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003628 0,
3629 0,
3630 TRB_INTR_TARGET(0),
3631 /* Event on completion */
3632 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3633
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003634 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003635 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003636 return 0;
3637}
3638
Andiry Xu04e51902010-07-22 15:23:39 -07003639static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3640 struct urb *urb, int i)
3641{
3642 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003643 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003644
3645 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3646 td_len = urb->iso_frame_desc[i].length;
3647
Sarah Sharp48df4a62011-08-12 10:23:01 -07003648 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3649 TRB_MAX_BUFF_SIZE);
3650 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003651 num_trbs++;
3652
Andiry Xu04e51902010-07-22 15:23:39 -07003653 return num_trbs;
3654}
3655
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003656/*
3657 * The transfer burst count field of the isochronous TRB defines the number of
3658 * bursts that are required to move all packets in this TD. Only SuperSpeed
3659 * devices can burst up to bMaxBurst number of packets per service interval.
3660 * This field is zero based, meaning a value of zero in the field means one
3661 * burst. Basically, for everything but SuperSpeed devices, this field will be
3662 * zero. Only xHCI 1.0 host controllers support this field.
3663 */
3664static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3665 struct usb_device *udev,
3666 struct urb *urb, unsigned int total_packet_count)
3667{
3668 unsigned int max_burst;
3669
3670 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3671 return 0;
3672
3673 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3674 return roundup(total_packet_count, max_burst + 1) - 1;
3675}
3676
Sarah Sharpb61d3782011-04-19 17:43:33 -07003677/*
3678 * Returns the number of packets in the last "burst" of packets. This field is
3679 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3680 * the last burst packet count is equal to the total number of packets in the
3681 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3682 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3683 * contain 1 to (bMaxBurst + 1) packets.
3684 */
3685static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3686 struct usb_device *udev,
3687 struct urb *urb, unsigned int total_packet_count)
3688{
3689 unsigned int max_burst;
3690 unsigned int residue;
3691
3692 if (xhci->hci_version < 0x100)
3693 return 0;
3694
3695 switch (udev->speed) {
3696 case USB_SPEED_SUPER:
3697 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3698 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3699 residue = total_packet_count % (max_burst + 1);
3700 /* If residue is zero, the last burst contains (max_burst + 1)
3701 * number of packets, but the TLBPC field is zero-based.
3702 */
3703 if (residue == 0)
3704 return max_burst;
3705 return residue - 1;
3706 default:
3707 if (total_packet_count == 0)
3708 return 0;
3709 return total_packet_count - 1;
3710 }
3711}
3712
Andiry Xu04e51902010-07-22 15:23:39 -07003713/* This is for isoc transfer */
3714static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3715 struct urb *urb, int slot_id, unsigned int ep_index)
3716{
3717 struct xhci_ring *ep_ring;
3718 struct urb_priv *urb_priv;
3719 struct xhci_td *td;
3720 int num_tds, trbs_per_td;
3721 struct xhci_generic_trb *start_trb;
3722 bool first_trb;
3723 int start_cycle;
3724 u32 field, length_field;
3725 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3726 u64 start_addr, addr;
3727 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003728 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003729
3730 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3731
3732 num_tds = urb->number_of_packets;
3733 if (num_tds < 1) {
3734 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3735 return -EINVAL;
3736 }
3737
Andiry Xu04e51902010-07-22 15:23:39 -07003738 start_addr = (u64) urb->transfer_dma;
3739 start_trb = &ep_ring->enqueue->generic;
3740 start_cycle = ep_ring->cycle_state;
3741
Sarah Sharp522989a2011-07-29 12:44:32 -07003742 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003743 /* Queue the first TRB, even if it's zero-length */
3744 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003745 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003746 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003747 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003748
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003749 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003750 running_total = 0;
3751 addr = start_addr + urb->iso_frame_desc[i].offset;
3752 td_len = urb->iso_frame_desc[i].length;
3753 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003754 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003755 GET_MAX_PACKET(
3756 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003757 /* A zero-length transfer still involves at least one packet. */
3758 if (total_packet_count == 0)
3759 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003760 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3761 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003762 residue = xhci_get_last_burst_packet_count(xhci,
3763 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003764
3765 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3766
3767 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003768 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003769 if (ret < 0) {
3770 if (i == 0)
3771 return ret;
3772 goto cleanup;
3773 }
Andiry Xu04e51902010-07-22 15:23:39 -07003774
Andiry Xu04e51902010-07-22 15:23:39 -07003775 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003776 for (j = 0; j < trbs_per_td; j++) {
3777 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003778 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003779
3780 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003781 field = TRB_TBC(burst_count) |
3782 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003783 /* Queue the isoc TRB */
3784 field |= TRB_TYPE(TRB_ISOC);
3785 /* Assume URB_ISO_ASAP is set */
3786 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003787 if (i == 0) {
3788 if (start_cycle == 0)
3789 field |= 0x1;
3790 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003791 field |= ep_ring->cycle_state;
3792 first_trb = false;
3793 } else {
3794 /* Queue other normal TRBs */
3795 field |= TRB_TYPE(TRB_NORMAL);
3796 field |= ep_ring->cycle_state;
3797 }
3798
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003799 /* Only set interrupt on short packet for IN EPs */
3800 if (usb_urb_dir_in(urb))
3801 field |= TRB_ISP;
3802
Andiry Xu04e51902010-07-22 15:23:39 -07003803 /* Chain all the TRBs together; clear the chain bit in
3804 * the last TRB to indicate it's the last TRB in the
3805 * chain.
3806 */
3807 if (j < trbs_per_td - 1) {
3808 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003809 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003810 } else {
3811 td->last_trb = ep_ring->enqueue;
3812 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003813 if (xhci->hci_version == 0x100 &&
3814 !(xhci->quirks &
3815 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003816 /* Set BEI bit except for the last td */
3817 if (i < num_tds - 1)
3818 field |= TRB_BEI;
3819 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003820 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003821 }
3822
3823 /* Calculate TRB length */
3824 trb_buff_len = TRB_MAX_BUFF_SIZE -
3825 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3826 if (trb_buff_len > td_remain_len)
3827 trb_buff_len = td_remain_len;
3828
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003829 /* Set the TRB length, TD size, & interrupter fields. */
3830 if (xhci->hci_version < 0x100) {
3831 remainder = xhci_td_remainder(
3832 td_len - running_total);
3833 } else {
3834 remainder = xhci_v1_0_td_remainder(
3835 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003836 total_packet_count, urb,
3837 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003838 }
Andiry Xu04e51902010-07-22 15:23:39 -07003839 length_field = TRB_LEN(trb_buff_len) |
3840 remainder |
3841 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003842
Andiry Xu3b72fca2012-03-05 17:49:32 +08003843 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003844 lower_32_bits(addr),
3845 upper_32_bits(addr),
3846 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003847 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003848 running_total += trb_buff_len;
3849
3850 addr += trb_buff_len;
3851 td_remain_len -= trb_buff_len;
3852 }
3853
3854 /* Check TD length */
3855 if (running_total != td_len) {
3856 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003857 ret = -EINVAL;
3858 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003859 }
3860 }
3861
Andiry Xuc41136b2011-03-22 17:08:14 +08003862 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3863 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3864 usb_amd_quirk_pll_disable();
3865 }
3866 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3867
Andiry Xue1eab2e2011-01-04 16:30:39 -08003868 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3869 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003870 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003871cleanup:
3872 /* Clean up a partially enqueued isoc transfer. */
3873
3874 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003875 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003876
3877 /* Use the first TD as a temporary variable to turn the TDs we've queued
3878 * into No-ops with a software-owned cycle bit. That way the hardware
3879 * won't accidentally start executing bogus TDs when we partially
3880 * overwrite them. td->first_trb and td->start_seg are already set.
3881 */
3882 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3883 /* Every TRB except the first & last will have its cycle bit flipped. */
3884 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3885
3886 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3887 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3888 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3889 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003890 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003891 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3892 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003893}
3894
3895/*
3896 * Check transfer ring to guarantee there is enough room for the urb.
3897 * Update ISO URB start_frame and interval.
3898 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3899 * update the urb->start_frame by now.
3900 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3901 */
3902int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3903 struct urb *urb, int slot_id, unsigned int ep_index)
3904{
3905 struct xhci_virt_device *xdev;
3906 struct xhci_ring *ep_ring;
3907 struct xhci_ep_ctx *ep_ctx;
3908 int start_frame;
3909 int xhci_interval;
3910 int ep_interval;
3911 int num_tds, num_trbs, i;
3912 int ret;
3913
3914 xdev = xhci->devs[slot_id];
3915 ep_ring = xdev->eps[ep_index].ring;
3916 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3917
3918 num_trbs = 0;
3919 num_tds = urb->number_of_packets;
3920 for (i = 0; i < num_tds; i++)
3921 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3922
3923 /* Check the ring to guarantee there is enough room for the whole urb.
3924 * Do not insert any td of the urb to the ring if the check failed.
3925 */
Matt Evans28ccd292011-03-29 13:40:46 +11003926 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003927 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003928 if (ret)
3929 return ret;
3930
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003931 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003932 start_frame &= 0x3fff;
3933
3934 urb->start_frame = start_frame;
3935 if (urb->dev->speed == USB_SPEED_LOW ||
3936 urb->dev->speed == USB_SPEED_FULL)
3937 urb->start_frame >>= 3;
3938
Matt Evans28ccd292011-03-29 13:40:46 +11003939 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003940 ep_interval = urb->interval;
3941 /* Convert to microframes */
3942 if (urb->dev->speed == USB_SPEED_LOW ||
3943 urb->dev->speed == USB_SPEED_FULL)
3944 ep_interval *= 8;
3945 /* FIXME change this to a warning and a suggestion to use the new API
3946 * to set the polling interval (once the API is added).
3947 */
3948 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003949 dev_dbg_ratelimited(&urb->dev->dev,
3950 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3951 ep_interval, ep_interval == 1 ? "" : "s",
3952 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003953 urb->interval = xhci_interval;
3954 /* Convert back to frames for LS/FS devices */
3955 if (urb->dev->speed == USB_SPEED_LOW ||
3956 urb->dev->speed == USB_SPEED_FULL)
3957 urb->interval /= 8;
3958 }
Andiry Xub008df62012-03-05 17:49:34 +08003959 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3960
Dan Carpenter3fc82062012-03-28 10:30:26 +03003961 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003962}
3963
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003964/**** Command Ring Operations ****/
3965
Sarah Sharp913a8a32009-09-04 10:53:13 -07003966/* Generic function for queueing a command TRB on the command ring.
3967 * Check to make sure there's room on the command ring for one command TRB.
3968 * Also check that there's room reserved for commands that must not fail.
3969 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3970 * then only check for the number of reserved spots.
3971 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3972 * because the command event handler may want to resubmit a failed command.
3973 */
3974static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3975 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003976{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003977 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003978 int ret;
3979
Sarah Sharp913a8a32009-09-04 10:53:13 -07003980 if (!command_must_succeed)
3981 reserved_trbs++;
3982
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003983 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003984 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003985 if (ret < 0) {
3986 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003987 if (command_must_succeed)
3988 xhci_err(xhci, "ERR: Reserved TRB counting for "
3989 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003990 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003991 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003992 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3993 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003994 return 0;
3995}
3996
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003997/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003998int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003999{
4000 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004001 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004002}
4003
4004/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004005int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Dan Williams48fc7db2013-12-05 17:07:27 -08004006 u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004007{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004008 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4009 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004010 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4011 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004012}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004013
Sarah Sharp02386342010-05-24 13:25:28 -07004014int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4015 u32 field1, u32 field2, u32 field3, u32 field4)
4016{
4017 return queue_command(xhci, field1, field2, field3, field4, false);
4018}
4019
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004020/* Queue a reset device command TRB */
4021int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4022{
4023 return queue_command(xhci, 0, 0, 0,
4024 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4025 false);
4026}
4027
Sarah Sharpf94e01862009-04-27 19:58:38 -07004028/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004029int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004030 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004031{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004032 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4033 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004034 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4035 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004036}
Sarah Sharpae636742009-04-29 19:02:31 -07004037
Sarah Sharpf2217e82009-08-07 14:04:43 -07004038/* Queue an evaluate context command TRB */
4039int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07004040 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004041{
4042 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4043 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004044 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004045 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004046}
4047
Andiry Xube88fe42010-10-14 07:22:57 -07004048/*
4049 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4050 * activity on an endpoint that is about to be suspended.
4051 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004052int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07004053 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004054{
4055 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4056 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4057 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004058 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004059
4060 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004061 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004062}
4063
4064/* Set Transfer Ring Dequeue Pointer command.
4065 * This should not be used for endpoints that have streams enabled.
4066 */
4067static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004068 unsigned int ep_index, unsigned int stream_id,
4069 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07004070 union xhci_trb *deq_ptr, u32 cycle_state)
4071{
4072 dma_addr_t addr;
4073 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4074 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004075 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07004076 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004077 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07004078
Sarah Sharp23e3be12009-04-29 19:05:20 -07004079 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004080 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004081 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004082 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4083 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004084 return 0;
4085 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004086 ep = &xhci->devs[slot_id]->eps[ep_index];
4087 if ((ep->ep_state & SET_DEQ_PENDING)) {
4088 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4089 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4090 return 0;
4091 }
4092 ep->queued_deq_seg = deq_seg;
4093 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004094 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004095 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004096 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004097}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004098
4099int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4100 unsigned int ep_index)
4101{
4102 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4103 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4104 u32 type = TRB_TYPE(TRB_RESET_EP);
4105
Sarah Sharp913a8a32009-09-04 10:53:13 -07004106 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4107 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004108}