blob: ada26f8116a8f47c0966396d923644befac53243 [file] [log] [blame]
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +02001/*
2 * Copyright 2014 Carlo Caione <carlo@caione.org>
3 *
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 * a) This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 *
22 * Or, alternatively,
23 *
24 * b) Permission is hereby granted, free of charge, to any person
25 * obtaining a copy of this software and associated documentation
26 * files (the "Software"), to deal in the Software without
27 * restriction, including without limitation the rights to use,
28 * copy, modify, merge, publish, distribute, sublicense, and/or
29 * sell copies of the Software, and to permit persons to whom the
30 * Software is furnished to do so, subject to the following
31 * conditions:
32 *
33 * The above copyright notice and this permission notice shall be
34 * included in all copies or substantial portions of the Software.
35 *
36 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
37 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
38 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
39 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
40 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
41 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
42 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
43 * OTHER DEALINGS IN THE SOFTWARE.
44 */
45
Martin Blumenstingl2c323c42017-06-04 20:33:41 +020046#include <dt-bindings/clock/meson8b-clkc.h>
Beniamino Galvanid9fea882015-01-17 19:15:16 +010047#include <dt-bindings/gpio/meson8-gpio.h>
Martin Blumenstingl7a16f062017-06-15 23:33:43 +020048#include "meson.dtsi"
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020049
50/ {
51 model = "Amlogic Meson8 SoC";
52 compatible = "amlogic,meson8";
53
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu@200 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010061 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020062 reg = <0x200>;
63 };
64
65 cpu@201 {
66 device_type = "cpu";
67 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010068 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020069 reg = <0x201>;
70 };
71
72 cpu@202 {
73 device_type = "cpu";
74 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010075 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020076 reg = <0x202>;
77 };
78
79 cpu@203 {
80 device_type = "cpu";
81 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010082 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020083 reg = <0x203>;
84 };
85 };
Martin Blumenstingl8a7f0c52017-06-15 23:33:48 +020086
87 reserved-memory {
88 #address-cells = <1>;
89 #size-cells = <1>;
90 ranges;
91
92 /* 2 MiB reserved for Hardware ROM Firmware? */
93 hwrom@0 {
94 reg = <0x0 0x200000>;
95 no-map;
96 };
97
98 /*
99 * 1 MiB reserved for the "ARM Power Firmware": this is ARM
100 * code which is responsible for system suspend. It loads a
101 * piece of ARC code ("arc_power" in the vendor u-boot tree)
102 * into SRAM, executes that and shuts down the (last) ARM core.
103 * The arc_power firmware then checks various wakeup sources
104 * (IR remote receiver, HDMI CEC, WIFI and Bluetooth wakeup or
105 * simply the power key) and re-starts the ARM core once it
106 * detects a wakeup request.
107 */
108 power-firmware@4f00000 {
109 reg = <0x4f00000 0x100000>;
110 no-map;
111 };
112 };
Martin Blumenstingld8dd3d22017-06-15 23:33:51 +0200113
114 scu@c4300000 {
115 compatible = "arm,cortex-a9-scu";
116 reg = <0xc4300000 0x100>;
117 };
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200118}; /* end of / */
119
120&aobus {
121 pinctrl_aobus: pinctrl@84 {
122 compatible = "amlogic,meson8-aobus-pinctrl";
123 reg = <0x84 0xc>;
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100124 #address-cells = <1>;
125 #size-cells = <1>;
126 ranges;
127
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200128 gpio_ao: ao-bank@14 {
129 reg = <0x14 0x4>,
130 <0x2c 0x4>,
131 <0x24 0x8>;
132 reg-names = "mux", "pull", "gpio";
133 gpio-controller;
134 #gpio-cells = <2>;
135 gpio-ranges = <&pinctrl_aobus 0 120 16>;
136 };
137
138 uart_ao_a_pins: uart_ao_a {
139 mux {
140 groups = "uart_tx_ao_a", "uart_rx_ao_a";
141 function = "uart_ao";
142 };
143 };
144
145 i2c_ao_pins: i2c_mst_ao {
146 mux {
147 groups = "i2c_mst_sck_ao", "i2c_mst_sda_ao";
148 function = "i2c_mst_ao";
149 };
150 };
Martin Blumenstingl79eb80b2017-06-10 00:20:39 +0200151
152 ir_recv_pins: remote {
153 mux {
154 groups = "remote_input";
155 function = "remote";
156 };
157 };
Martin Blumenstingl192ec772017-06-15 23:33:45 +0200158
159 pwm_f_ao_pins: pwm-f-ao {
160 mux {
161 groups = "pwm_f_ao";
162 function = "pwm_f_ao";
163 };
164 };
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200165 };
166};
167
168&cbus {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200169 clkc: clock-controller@4000 {
170 #clock-cells = <1>;
Martin Blumenstingl45631ea2017-07-28 23:13:13 +0200171 #reset-cells = <1>;
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200172 compatible = "amlogic,meson8-clkc";
173 reg = <0x8000 0x4>, <0x4000 0x460>;
174 };
175
Martin Blumenstinglbd835d52017-09-23 16:14:03 +0200176 analog_top: analog-top@81a8 {
177 compatible = "amlogic,meson8-analog-top", "syscon";
178 reg = <0x81a8 0x14>;
179 };
180
Martin Blumenstingl43d91c52017-07-12 00:20:15 +0200181 pwm_ef: pwm@86c0 {
182 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
183 reg = <0x86c0 0x10>;
184 #pwm-cells = <3>;
185 status = "disabled";
186 };
187
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200188 pinctrl_cbus: pinctrl@9880 {
189 compatible = "amlogic,meson8-cbus-pinctrl";
190 reg = <0x9880 0x10>;
191 #address-cells = <1>;
192 #size-cells = <1>;
193 ranges;
194
195 gpio: banks@80b0 {
196 reg = <0x80b0 0x28>,
197 <0x80e8 0x18>,
198 <0x8120 0x18>,
199 <0x8030 0x30>;
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100200 reg-names = "mux", "pull", "pull-enable", "gpio";
201 gpio-controller;
202 #gpio-cells = <2>;
Neil Armstrong90f349a2017-03-23 17:27:26 +0100203 gpio-ranges = <&pinctrl_cbus 0 0 120>;
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100204 };
205
Martin Blumenstingld42ce5a2017-06-15 23:33:46 +0200206 sd_a_pins: sd-a {
207 mux {
208 groups = "sd_d0_a", "sd_d1_a", "sd_d2_a",
209 "sd_d3_a", "sd_clk_a", "sd_cmd_a";
210 function = "sd_a";
211 };
212 };
213
214 sd_b_pins: sd-b {
215 mux {
216 groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
217 "sd_d3_b", "sd_clk_b", "sd_cmd_b";
218 function = "sd_b";
219 };
220 };
221
222 sd_c_pins: sd-c {
223 mux {
224 groups = "sd_d0_c", "sd_d1_c", "sd_d2_c",
225 "sd_d3_c", "sd_clk_c", "sd_cmd_c";
226 function = "sd_c";
227 };
228 };
229
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100230 spi_nor_pins: nor {
231 mux {
232 groups = "nor_d", "nor_q", "nor_c", "nor_cs";
233 function = "nor";
234 };
235 };
236
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100237 eth_pins: ethernet {
238 mux {
239 groups = "eth_tx_clk_50m", "eth_tx_en",
240 "eth_txd1", "eth_txd0",
241 "eth_rx_clk_in", "eth_rx_dv",
242 "eth_rxd1", "eth_rxd0", "eth_mdio",
243 "eth_mdc";
244 function = "ethernet";
245 };
246 };
Martin Blumenstingl192ec772017-06-15 23:33:45 +0200247
248 pwm_e_pins: pwm-e {
249 mux {
250 groups = "pwm_e";
251 function = "pwm_e";
252 };
253 };
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100254 };
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200255};
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100256
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200257&ethmac {
Martin Blumenstinglf28d4bd2017-06-15 23:33:52 +0200258 clocks = <&clkc CLKID_ETH>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200259 clock-names = "stmmaceth";
260};
Carlo Caioneb60e1152016-03-23 10:13:59 +0100261
Martin Blumenstingla35910d2017-06-15 23:33:49 +0200262&hwrng {
263 compatible = "amlogic,meson8-rng", "amlogic,meson-rng";
264 clocks = <&clkc CLKID_RNG0>;
265 clock-names = "core";
266};
267
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200268&i2c_AO {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200269 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200270};
Carlo Caioneb60e1152016-03-23 10:13:59 +0100271
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200272&i2c_A {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200273 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200274};
Carlo Caioneb60e1152016-03-23 10:13:59 +0100275
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200276&i2c_B {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200277 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200278};
279
Carlo Caionebbe5b232017-04-17 23:42:44 +0200280&L2 {
281 arm,data-latency = <3 3 3>;
282 arm,tag-latency = <2 2 2>;
283 arm,filter-ranges = <0x100000 0xc0000000>;
284};
285
Martin Blumenstingl43d91c52017-07-12 00:20:15 +0200286&pwm_ab {
287 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
288};
289
290&pwm_cd {
291 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
292};
293
Martin Blumenstingla39a3b92017-06-15 23:33:47 +0200294&saradc {
295 compatible = "amlogic,meson8-saradc", "amlogic,meson-saradc";
296 clocks = <&clkc CLKID_XTAL>,
297 <&clkc CLKID_SAR_ADC>,
298 <&clkc CLKID_SANA>;
299 clock-names = "clkin", "core", "sana";
300};
301
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200302&spifc {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200303 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200304};
305
306&uart_AO {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200307 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200308};
309
310&uart_A {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200311 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200312};
313
314&uart_B {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200315 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200316};
317
318&uart_C {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200319 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200320};
Martin Blumenstingle29b1cf2017-06-15 23:33:50 +0200321
322&usb0 {
323 compatible = "amlogic,meson8-usb", "snps,dwc2";
324 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
325 clock-names = "otg";
326};
327
328&usb1 {
329 compatible = "amlogic,meson8-usb", "snps,dwc2";
330 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
331 clock-names = "otg";
332};
333
334&usb0_phy {
335 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
336 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
337 clock-names = "usb_general", "usb";
338};
339
340&usb1_phy {
341 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
342 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
343 clock-names = "usb_general", "usb";
344};