blob: 6687b1b4c7c973e8d8322f8dd5699b67622ff7c6 [file] [log] [blame]
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +02001/*
2 * Copyright 2014 Carlo Caione <carlo@caione.org>
3 *
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 * a) This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 *
22 * Or, alternatively,
23 *
24 * b) Permission is hereby granted, free of charge, to any person
25 * obtaining a copy of this software and associated documentation
26 * files (the "Software"), to deal in the Software without
27 * restriction, including without limitation the rights to use,
28 * copy, modify, merge, publish, distribute, sublicense, and/or
29 * sell copies of the Software, and to permit persons to whom the
30 * Software is furnished to do so, subject to the following
31 * conditions:
32 *
33 * The above copyright notice and this permission notice shall be
34 * included in all copies or substantial portions of the Software.
35 *
36 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
37 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
38 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
39 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
40 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
41 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
42 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
43 * OTHER DEALINGS IN THE SOFTWARE.
44 */
45
Martin Blumenstingl2c323c42017-06-04 20:33:41 +020046#include <dt-bindings/clock/meson8b-clkc.h>
Beniamino Galvanid9fea882015-01-17 19:15:16 +010047#include <dt-bindings/gpio/meson8-gpio.h>
Martin Blumenstingl7a16f062017-06-15 23:33:43 +020048#include "meson.dtsi"
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020049
50/ {
51 model = "Amlogic Meson8 SoC";
52 compatible = "amlogic,meson8";
53
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu@200 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010061 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020062 reg = <0x200>;
63 };
64
65 cpu@201 {
66 device_type = "cpu";
67 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010068 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020069 reg = <0x201>;
70 };
71
72 cpu@202 {
73 device_type = "cpu";
74 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010075 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020076 reg = <0x202>;
77 };
78
79 cpu@203 {
80 device_type = "cpu";
81 compatible = "arm,cortex-a9";
Beniamino Galvani550ab392014-11-18 15:30:35 +010082 next-level-cache = <&L2>;
Beniamino Galvaniaeff05a2014-10-05 23:59:14 +020083 reg = <0x203>;
84 };
85 };
Martin Blumenstingl200a5752017-04-17 23:39:37 +020086}; /* end of / */
87
88&aobus {
89 pinctrl_aobus: pinctrl@84 {
90 compatible = "amlogic,meson8-aobus-pinctrl";
91 reg = <0x84 0xc>;
Beniamino Galvanid9fea882015-01-17 19:15:16 +010092 #address-cells = <1>;
93 #size-cells = <1>;
94 ranges;
95
Martin Blumenstingl200a5752017-04-17 23:39:37 +020096 gpio_ao: ao-bank@14 {
97 reg = <0x14 0x4>,
98 <0x2c 0x4>,
99 <0x24 0x8>;
100 reg-names = "mux", "pull", "gpio";
101 gpio-controller;
102 #gpio-cells = <2>;
103 gpio-ranges = <&pinctrl_aobus 0 120 16>;
104 };
105
106 uart_ao_a_pins: uart_ao_a {
107 mux {
108 groups = "uart_tx_ao_a", "uart_rx_ao_a";
109 function = "uart_ao";
110 };
111 };
112
113 i2c_ao_pins: i2c_mst_ao {
114 mux {
115 groups = "i2c_mst_sck_ao", "i2c_mst_sda_ao";
116 function = "i2c_mst_ao";
117 };
118 };
Martin Blumenstingl79eb80b2017-06-10 00:20:39 +0200119
120 ir_recv_pins: remote {
121 mux {
122 groups = "remote_input";
123 function = "remote";
124 };
125 };
Martin Blumenstingl192ec772017-06-15 23:33:45 +0200126
127 pwm_f_ao_pins: pwm-f-ao {
128 mux {
129 groups = "pwm_f_ao";
130 function = "pwm_f_ao";
131 };
132 };
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200133 };
134};
135
136&cbus {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200137 clkc: clock-controller@4000 {
138 #clock-cells = <1>;
139 compatible = "amlogic,meson8-clkc";
140 reg = <0x8000 0x4>, <0x4000 0x460>;
141 };
142
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200143 pinctrl_cbus: pinctrl@9880 {
144 compatible = "amlogic,meson8-cbus-pinctrl";
145 reg = <0x9880 0x10>;
146 #address-cells = <1>;
147 #size-cells = <1>;
148 ranges;
149
150 gpio: banks@80b0 {
151 reg = <0x80b0 0x28>,
152 <0x80e8 0x18>,
153 <0x8120 0x18>,
154 <0x8030 0x30>;
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100155 reg-names = "mux", "pull", "pull-enable", "gpio";
156 gpio-controller;
157 #gpio-cells = <2>;
Neil Armstrong90f349a2017-03-23 17:27:26 +0100158 gpio-ranges = <&pinctrl_cbus 0 0 120>;
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100159 };
160
Martin Blumenstingld42ce5a2017-06-15 23:33:46 +0200161 sd_a_pins: sd-a {
162 mux {
163 groups = "sd_d0_a", "sd_d1_a", "sd_d2_a",
164 "sd_d3_a", "sd_clk_a", "sd_cmd_a";
165 function = "sd_a";
166 };
167 };
168
169 sd_b_pins: sd-b {
170 mux {
171 groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
172 "sd_d3_b", "sd_clk_b", "sd_cmd_b";
173 function = "sd_b";
174 };
175 };
176
177 sd_c_pins: sd-c {
178 mux {
179 groups = "sd_d0_c", "sd_d1_c", "sd_d2_c",
180 "sd_d3_c", "sd_clk_c", "sd_cmd_c";
181 function = "sd_c";
182 };
183 };
184
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100185 spi_nor_pins: nor {
186 mux {
187 groups = "nor_d", "nor_q", "nor_c", "nor_cs";
188 function = "nor";
189 };
190 };
191
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100192 eth_pins: ethernet {
193 mux {
194 groups = "eth_tx_clk_50m", "eth_tx_en",
195 "eth_txd1", "eth_txd0",
196 "eth_rx_clk_in", "eth_rx_dv",
197 "eth_rxd1", "eth_rxd0", "eth_mdio",
198 "eth_mdc";
199 function = "ethernet";
200 };
201 };
Martin Blumenstingl192ec772017-06-15 23:33:45 +0200202
203 pwm_e_pins: pwm-e {
204 mux {
205 groups = "pwm_e";
206 function = "pwm_e";
207 };
208 };
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100209 };
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200210};
Beniamino Galvanid9fea882015-01-17 19:15:16 +0100211
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200212&ethmac {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200213 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200214 clock-names = "stmmaceth";
215};
Carlo Caioneb60e1152016-03-23 10:13:59 +0100216
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200217&i2c_AO {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200218 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200219};
Carlo Caioneb60e1152016-03-23 10:13:59 +0100220
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200221&i2c_A {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200222 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200223};
Carlo Caioneb60e1152016-03-23 10:13:59 +0100224
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200225&i2c_B {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200226 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200227};
228
Carlo Caionebbe5b232017-04-17 23:42:44 +0200229&L2 {
230 arm,data-latency = <3 3 3>;
231 arm,tag-latency = <2 2 2>;
232 arm,filter-ranges = <0x100000 0xc0000000>;
233};
234
Martin Blumenstingla39a3b92017-06-15 23:33:47 +0200235&saradc {
236 compatible = "amlogic,meson8-saradc", "amlogic,meson-saradc";
237 clocks = <&clkc CLKID_XTAL>,
238 <&clkc CLKID_SAR_ADC>,
239 <&clkc CLKID_SANA>;
240 clock-names = "clkin", "core", "sana";
241};
242
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200243&spifc {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200244 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200245};
246
247&uart_AO {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200248 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200249};
250
251&uart_A {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200252 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200253};
254
255&uart_B {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200256 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200257};
258
259&uart_C {
Martin Blumenstingl2c323c42017-06-04 20:33:41 +0200260 clocks = <&clkc CLKID_CLK81>;
Martin Blumenstingl200a5752017-04-17 23:39:37 +0200261};