Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2013 Samsung Electronics Co., Ltd. |
| 4 | * Authors: Thomas Abraham <thomas.ab@samsung.com> |
| 5 | * Chander Kashyap <k.chander@samsung.com> |
| 6 | * |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 7 | * Common Clock Framework support for Exynos5420 SoC. |
| 8 | */ |
| 9 | |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 10 | #include <dt-bindings/clock/exynos5420.h> |
Stephen Boyd | 6f1ed07 | 2015-06-19 15:00:46 -0700 | [diff] [blame] | 11 | #include <linux/slab.h> |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 12 | #include <linux/clk-provider.h> |
| 13 | #include <linux/of.h> |
| 14 | #include <linux/of_address.h> |
| 15 | |
| 16 | #include "clk.h" |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 17 | #include "clk-cpu.h" |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 18 | #include "clk-exynos5-subcmu.h" |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 19 | |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 20 | #define APLL_LOCK 0x0 |
| 21 | #define APLL_CON0 0x100 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 22 | #define SRC_CPU 0x200 |
| 23 | #define DIV_CPU0 0x500 |
| 24 | #define DIV_CPU1 0x504 |
| 25 | #define GATE_BUS_CPU 0x700 |
| 26 | #define GATE_SCLK_CPU 0x800 |
Shaik Ameer Basha | 7734243 | 2014-05-08 16:58:04 +0530 | [diff] [blame] | 27 | #define CLKOUT_CMU_CPU 0xa00 |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 28 | #define SRC_MASK_CPERI 0x4300 |
Naveen Krishna Chatradhi | 5b73721 | 2014-02-17 15:14:31 +0530 | [diff] [blame] | 29 | #define GATE_IP_G2D 0x8800 |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 30 | #define CPLL_LOCK 0x10020 |
| 31 | #define DPLL_LOCK 0x10030 |
| 32 | #define EPLL_LOCK 0x10040 |
| 33 | #define RPLL_LOCK 0x10050 |
| 34 | #define IPLL_LOCK 0x10060 |
| 35 | #define SPLL_LOCK 0x10070 |
Sachin Kamat | 53cb634 | 2014-03-13 08:57:02 +0530 | [diff] [blame] | 36 | #define VPLL_LOCK 0x10080 |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 37 | #define MPLL_LOCK 0x10090 |
| 38 | #define CPLL_CON0 0x10120 |
| 39 | #define DPLL_CON0 0x10128 |
| 40 | #define EPLL_CON0 0x10130 |
Shaik Ameer Basha | 7734243 | 2014-05-08 16:58:04 +0530 | [diff] [blame] | 41 | #define EPLL_CON1 0x10134 |
| 42 | #define EPLL_CON2 0x10138 |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 43 | #define RPLL_CON0 0x10140 |
Shaik Ameer Basha | 7734243 | 2014-05-08 16:58:04 +0530 | [diff] [blame] | 44 | #define RPLL_CON1 0x10144 |
| 45 | #define RPLL_CON2 0x10148 |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 46 | #define IPLL_CON0 0x10150 |
| 47 | #define SPLL_CON0 0x10160 |
| 48 | #define VPLL_CON0 0x10170 |
| 49 | #define MPLL_CON0 0x10180 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 50 | #define SRC_TOP0 0x10200 |
| 51 | #define SRC_TOP1 0x10204 |
| 52 | #define SRC_TOP2 0x10208 |
| 53 | #define SRC_TOP3 0x1020c |
| 54 | #define SRC_TOP4 0x10210 |
| 55 | #define SRC_TOP5 0x10214 |
| 56 | #define SRC_TOP6 0x10218 |
| 57 | #define SRC_TOP7 0x1021c |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 58 | #define SRC_TOP8 0x10220 /* 5800 specific */ |
| 59 | #define SRC_TOP9 0x10224 /* 5800 specific */ |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 60 | #define SRC_DISP10 0x1022c |
| 61 | #define SRC_MAU 0x10240 |
| 62 | #define SRC_FSYS 0x10244 |
| 63 | #define SRC_PERIC0 0x10250 |
| 64 | #define SRC_PERIC1 0x10254 |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 65 | #define SRC_ISP 0x10270 |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 66 | #define SRC_CAM 0x10274 /* 5800 specific */ |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 67 | #define SRC_TOP10 0x10280 |
| 68 | #define SRC_TOP11 0x10284 |
| 69 | #define SRC_TOP12 0x10288 |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 70 | #define SRC_TOP13 0x1028c /* 5800 specific */ |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 71 | #define SRC_MASK_TOP0 0x10300 |
| 72 | #define SRC_MASK_TOP1 0x10304 |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 73 | #define SRC_MASK_TOP2 0x10308 |
Shaik Ameer Basha | 31116a6 | 2014-05-08 16:58:02 +0530 | [diff] [blame] | 74 | #define SRC_MASK_TOP7 0x1031c |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 75 | #define SRC_MASK_DISP10 0x1032c |
Shaik Ameer Basha | 31116a6 | 2014-05-08 16:58:02 +0530 | [diff] [blame] | 76 | #define SRC_MASK_MAU 0x10334 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 77 | #define SRC_MASK_FSYS 0x10340 |
| 78 | #define SRC_MASK_PERIC0 0x10350 |
| 79 | #define SRC_MASK_PERIC1 0x10354 |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 80 | #define SRC_MASK_ISP 0x10370 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 81 | #define DIV_TOP0 0x10500 |
| 82 | #define DIV_TOP1 0x10504 |
| 83 | #define DIV_TOP2 0x10508 |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 84 | #define DIV_TOP8 0x10520 /* 5800 specific */ |
| 85 | #define DIV_TOP9 0x10524 /* 5800 specific */ |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 86 | #define DIV_DISP10 0x1052c |
| 87 | #define DIV_MAU 0x10544 |
| 88 | #define DIV_FSYS0 0x10548 |
| 89 | #define DIV_FSYS1 0x1054c |
| 90 | #define DIV_FSYS2 0x10550 |
| 91 | #define DIV_PERIC0 0x10558 |
| 92 | #define DIV_PERIC1 0x1055c |
| 93 | #define DIV_PERIC2 0x10560 |
| 94 | #define DIV_PERIC3 0x10564 |
| 95 | #define DIV_PERIC4 0x10568 |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 96 | #define DIV_CAM 0x10574 /* 5800 specific */ |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 97 | #define SCLK_DIV_ISP0 0x10580 |
| 98 | #define SCLK_DIV_ISP1 0x10584 |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 99 | #define DIV2_RATIO0 0x10590 |
Shaik Ameer Basha | 1d87db4 | 2014-05-08 16:58:00 +0530 | [diff] [blame] | 100 | #define DIV4_RATIO 0x105a0 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 101 | #define GATE_BUS_TOP 0x10700 |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 102 | #define GATE_BUS_DISP1 0x10728 |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 103 | #define GATE_BUS_GEN 0x1073c |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 104 | #define GATE_BUS_FSYS0 0x10740 |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 105 | #define GATE_BUS_FSYS2 0x10748 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 106 | #define GATE_BUS_PERIC 0x10750 |
| 107 | #define GATE_BUS_PERIC1 0x10754 |
| 108 | #define GATE_BUS_PERIS0 0x10760 |
| 109 | #define GATE_BUS_PERIS1 0x10764 |
Shaik Ameer Basha | 6575fa7 | 2014-05-08 16:57:58 +0530 | [diff] [blame] | 110 | #define GATE_BUS_NOC 0x10770 |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 111 | #define GATE_TOP_SCLK_ISP 0x10870 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 112 | #define GATE_IP_GSCL0 0x10910 |
| 113 | #define GATE_IP_GSCL1 0x10920 |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 114 | #define GATE_IP_CAM 0x10924 /* 5800 specific */ |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 115 | #define GATE_IP_MFC 0x1092c |
| 116 | #define GATE_IP_DISP1 0x10928 |
| 117 | #define GATE_IP_G3D 0x10930 |
| 118 | #define GATE_IP_GEN 0x10934 |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 119 | #define GATE_IP_FSYS 0x10944 |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 120 | #define GATE_IP_PERIC 0x10950 |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 121 | #define GATE_IP_PERIS 0x10960 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 122 | #define GATE_IP_MSCL 0x10970 |
| 123 | #define GATE_TOP_SCLK_GSCL 0x10820 |
| 124 | #define GATE_TOP_SCLK_DISP1 0x10828 |
| 125 | #define GATE_TOP_SCLK_MAU 0x1083c |
| 126 | #define GATE_TOP_SCLK_FSYS 0x10840 |
| 127 | #define GATE_TOP_SCLK_PERIC 0x10850 |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 128 | #define TOP_SPARE2 0x10b08 |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 129 | #define BPLL_LOCK 0x20010 |
| 130 | #define BPLL_CON0 0x20110 |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 131 | #define SRC_CDREX 0x20200 |
| 132 | #define DIV_CDREX0 0x20500 |
| 133 | #define DIV_CDREX1 0x20504 |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 134 | #define GATE_BUS_CDREX0 0x20700 |
| 135 | #define GATE_BUS_CDREX1 0x20704 |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 136 | #define KPLL_LOCK 0x28000 |
| 137 | #define KPLL_CON0 0x28100 |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 138 | #define SRC_KFC 0x28200 |
| 139 | #define DIV_KFC0 0x28500 |
| 140 | |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 141 | /* Exynos5x SoC type */ |
| 142 | enum exynos5x_soc { |
| 143 | EXYNOS5420, |
| 144 | EXYNOS5800, |
| 145 | }; |
| 146 | |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 147 | /* list of PLLs */ |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 148 | enum exynos5x_plls { |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 149 | apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll, |
| 150 | bpll, kpll, |
| 151 | nr_plls /* number of PLLs */ |
| 152 | }; |
| 153 | |
Tomasz Figa | 388c788 | 2014-02-14 08:16:00 +0900 | [diff] [blame] | 154 | static void __iomem *reg_base; |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 155 | static enum exynos5x_soc exynos5x_soc; |
Tomasz Figa | 388c788 | 2014-02-14 08:16:00 +0900 | [diff] [blame] | 156 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 157 | /* |
| 158 | * list of controller registers to be saved and restored during a |
| 159 | * suspend/resume cycle. |
| 160 | */ |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 161 | static const unsigned long exynos5x_clk_regs[] __initconst = { |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 162 | SRC_CPU, |
| 163 | DIV_CPU0, |
| 164 | DIV_CPU1, |
| 165 | GATE_BUS_CPU, |
| 166 | GATE_SCLK_CPU, |
Shaik Ameer Basha | 7734243 | 2014-05-08 16:58:04 +0530 | [diff] [blame] | 167 | CLKOUT_CMU_CPU, |
| 168 | EPLL_CON0, |
| 169 | EPLL_CON1, |
| 170 | EPLL_CON2, |
| 171 | RPLL_CON0, |
| 172 | RPLL_CON1, |
| 173 | RPLL_CON2, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 174 | SRC_TOP0, |
| 175 | SRC_TOP1, |
| 176 | SRC_TOP2, |
| 177 | SRC_TOP3, |
| 178 | SRC_TOP4, |
| 179 | SRC_TOP5, |
| 180 | SRC_TOP6, |
| 181 | SRC_TOP7, |
| 182 | SRC_DISP10, |
| 183 | SRC_MAU, |
| 184 | SRC_FSYS, |
| 185 | SRC_PERIC0, |
| 186 | SRC_PERIC1, |
| 187 | SRC_TOP10, |
| 188 | SRC_TOP11, |
| 189 | SRC_TOP12, |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 190 | SRC_MASK_TOP2, |
Shaik Ameer Basha | 31116a6 | 2014-05-08 16:58:02 +0530 | [diff] [blame] | 191 | SRC_MASK_TOP7, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 192 | SRC_MASK_DISP10, |
| 193 | SRC_MASK_FSYS, |
| 194 | SRC_MASK_PERIC0, |
| 195 | SRC_MASK_PERIC1, |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 196 | SRC_MASK_TOP0, |
| 197 | SRC_MASK_TOP1, |
| 198 | SRC_MASK_MAU, |
| 199 | SRC_MASK_ISP, |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 200 | SRC_ISP, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 201 | DIV_TOP0, |
| 202 | DIV_TOP1, |
| 203 | DIV_TOP2, |
| 204 | DIV_DISP10, |
| 205 | DIV_MAU, |
| 206 | DIV_FSYS0, |
| 207 | DIV_FSYS1, |
| 208 | DIV_FSYS2, |
| 209 | DIV_PERIC0, |
| 210 | DIV_PERIC1, |
| 211 | DIV_PERIC2, |
| 212 | DIV_PERIC3, |
| 213 | DIV_PERIC4, |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 214 | SCLK_DIV_ISP0, |
| 215 | SCLK_DIV_ISP1, |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 216 | DIV2_RATIO0, |
Shaik Ameer Basha | 1d87db4 | 2014-05-08 16:58:00 +0530 | [diff] [blame] | 217 | DIV4_RATIO, |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 218 | GATE_BUS_DISP1, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 219 | GATE_BUS_TOP, |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 220 | GATE_BUS_GEN, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 221 | GATE_BUS_FSYS0, |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 222 | GATE_BUS_FSYS2, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 223 | GATE_BUS_PERIC, |
| 224 | GATE_BUS_PERIC1, |
| 225 | GATE_BUS_PERIS0, |
| 226 | GATE_BUS_PERIS1, |
Shaik Ameer Basha | 6575fa7 | 2014-05-08 16:57:58 +0530 | [diff] [blame] | 227 | GATE_BUS_NOC, |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 228 | GATE_TOP_SCLK_ISP, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 229 | GATE_IP_GSCL0, |
| 230 | GATE_IP_GSCL1, |
| 231 | GATE_IP_MFC, |
| 232 | GATE_IP_DISP1, |
| 233 | GATE_IP_G3D, |
| 234 | GATE_IP_GEN, |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 235 | GATE_IP_FSYS, |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 236 | GATE_IP_PERIC, |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 237 | GATE_IP_PERIS, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 238 | GATE_IP_MSCL, |
| 239 | GATE_TOP_SCLK_GSCL, |
| 240 | GATE_TOP_SCLK_DISP1, |
| 241 | GATE_TOP_SCLK_MAU, |
| 242 | GATE_TOP_SCLK_FSYS, |
| 243 | GATE_TOP_SCLK_PERIC, |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 244 | TOP_SPARE2, |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 245 | SRC_CDREX, |
| 246 | DIV_CDREX0, |
| 247 | DIV_CDREX1, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 248 | SRC_KFC, |
| 249 | DIV_KFC0, |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 250 | GATE_BUS_CDREX0, |
| 251 | GATE_BUS_CDREX1, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 252 | }; |
| 253 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 254 | static const unsigned long exynos5800_clk_regs[] __initconst = { |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 255 | SRC_TOP8, |
| 256 | SRC_TOP9, |
| 257 | SRC_CAM, |
| 258 | SRC_TOP1, |
| 259 | DIV_TOP8, |
| 260 | DIV_TOP9, |
| 261 | DIV_CAM, |
| 262 | GATE_IP_CAM, |
| 263 | }; |
| 264 | |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 265 | static const struct samsung_clk_reg_dump exynos5420_set_clksrc[] = { |
| 266 | { .offset = SRC_MASK_CPERI, .value = 0xffffffff, }, |
| 267 | { .offset = SRC_MASK_TOP0, .value = 0x11111111, }, |
| 268 | { .offset = SRC_MASK_TOP1, .value = 0x11101111, }, |
| 269 | { .offset = SRC_MASK_TOP2, .value = 0x11111110, }, |
| 270 | { .offset = SRC_MASK_TOP7, .value = 0x00111100, }, |
| 271 | { .offset = SRC_MASK_DISP10, .value = 0x11111110, }, |
| 272 | { .offset = SRC_MASK_MAU, .value = 0x10000000, }, |
| 273 | { .offset = SRC_MASK_FSYS, .value = 0x11111110, }, |
| 274 | { .offset = SRC_MASK_PERIC0, .value = 0x11111110, }, |
| 275 | { .offset = SRC_MASK_PERIC1, .value = 0x11111100, }, |
| 276 | { .offset = SRC_MASK_ISP, .value = 0x11111000, }, |
Javier Martinez Canillas | 97372e5 | 2015-04-08 07:34:12 +0200 | [diff] [blame] | 277 | { .offset = GATE_BUS_TOP, .value = 0xffffffff, }, |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 278 | { .offset = GATE_BUS_DISP1, .value = 0xffffffff, }, |
| 279 | { .offset = GATE_IP_PERIC, .value = 0xffffffff, }, |
Marek Szyprowski | b332280 | 2018-09-24 13:01:20 +0200 | [diff] [blame] | 280 | { .offset = GATE_IP_PERIS, .value = 0xffffffff, }, |
Vikas Sajjan | e9d5295 | 2014-07-07 18:35:29 +0530 | [diff] [blame] | 281 | }; |
| 282 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 283 | /* list of all parent clocks */ |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 284 | PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll", |
| 285 | "mout_sclk_mpll", "mout_sclk_spll"}; |
| 286 | PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"}; |
| 287 | PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"}; |
| 288 | PNAME(mout_apll_p) = {"fin_pll", "fout_apll"}; |
| 289 | PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"}; |
| 290 | PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"}; |
| 291 | PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"}; |
| 292 | PNAME(mout_epll_p) = {"fin_pll", "fout_epll"}; |
| 293 | PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"}; |
| 294 | PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"}; |
| 295 | PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"}; |
| 296 | PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"}; |
| 297 | PNAME(mout_spll_p) = {"fin_pll", "fout_spll"}; |
| 298 | PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 299 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 300 | PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll", |
| 301 | "mout_sclk_mpll"}; |
| 302 | PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll", |
| 303 | "mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll", |
| 304 | "mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"}; |
| 305 | PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"}; |
| 306 | PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"}; |
| 307 | PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 308 | |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 309 | PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"}; |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 310 | PNAME(mout_sw_aclk66_p) = {"dout_aclk66", "mout_sclk_spll"}; |
Shaik Ameer Basha | b31ca2a | 2014-05-08 16:58:03 +0530 | [diff] [blame] | 311 | PNAME(mout_user_aclk66_peric_p) = { "fin_pll", "mout_sw_aclk66"}; |
| 312 | PNAME(mout_user_pclk66_gpio_p) = {"mout_sw_aclk66", "ff_sw_aclk66"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 313 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 314 | PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"}; |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 315 | PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"}; |
| 316 | PNAME(mout_user_pclk200_fsys_p) = {"fin_pll", "mout_sw_pclk200_fsys"}; |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 317 | PNAME(mout_user_aclk200_fsys_p) = {"fin_pll", "mout_sw_aclk200_fsys"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 318 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 319 | PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"}; |
| 320 | PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"}; |
Shaik Ameer Basha | 6575fa7 | 2014-05-08 16:57:58 +0530 | [diff] [blame] | 321 | PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"}; |
| 322 | PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"}; |
| 323 | |
| 324 | PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"}; |
| 325 | PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"}; |
| 326 | PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"}; |
| 327 | |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 328 | PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"}; |
| 329 | PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"}; |
| 330 | |
| 331 | PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0", |
| 332 | "mout_sclk_spll"}; |
| 333 | PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"}; |
| 334 | |
| 335 | PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"}; |
| 336 | PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 337 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 338 | PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"}; |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 339 | PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 340 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 341 | PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"}; |
| 342 | PNAME(mout_user_aclk400_mscl_p) = {"fin_pll", "mout_sw_aclk400_mscl"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 343 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 344 | PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"}; |
| 345 | PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 346 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 347 | PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"}; |
| 348 | PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 349 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 350 | PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"}; |
| 351 | PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"}; |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 352 | PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 353 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 354 | PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"}; |
| 355 | PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 356 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 357 | PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"}; |
| 358 | PNAME(mout_user_aclk300_gscl_p) = {"fin_pll", "mout_sw_aclk300_gscl"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 359 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 360 | PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"}; |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 361 | PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"}; |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 362 | PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"}; |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 363 | PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 364 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 365 | PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"}; |
| 366 | PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 367 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 368 | PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"}; |
| 369 | PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 370 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 371 | PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"}; |
| 372 | PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 373 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 374 | PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"}; |
| 375 | PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 376 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 377 | PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll", |
| 378 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 379 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 380 | PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll", |
| 381 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 382 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 383 | PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll", |
| 384 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 385 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 386 | PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1", |
| 387 | "dout_audio2", "spdif_extclk", "mout_sclk_ipll", |
| 388 | "mout_sclk_epll", "mout_sclk_rpll"}; |
| 389 | PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"}; |
| 390 | PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll", |
| 391 | "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll", |
| 392 | "mout_sclk_epll", "mout_sclk_rpll"}; |
Shaik Ameer Basha | 31116a6 | 2014-05-08 16:58:02 +0530 | [diff] [blame] | 393 | PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll", |
| 394 | "mout_sclk_mpll", "mout_sclk_spll"}; |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 395 | PNAME(mout_mclk_cdrex_p) = {"mout_bpll", "mout_mx_mspll_ccore"}; |
| 396 | |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 397 | /* List of parents specific to exynos5800 */ |
| 398 | PNAME(mout_epll2_5800_p) = { "mout_sclk_epll", "ff_dout_epll2" }; |
| 399 | PNAME(mout_group1_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 400 | "mout_sclk_mpll", "ff_dout_spll2" }; |
| 401 | PNAME(mout_group2_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 402 | "mout_sclk_mpll", "ff_dout_spll2", |
| 403 | "mout_epll2", "mout_sclk_ipll" }; |
| 404 | PNAME(mout_group3_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 405 | "mout_sclk_mpll", "ff_dout_spll2", |
| 406 | "mout_epll2" }; |
| 407 | PNAME(mout_group5_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 408 | "mout_sclk_mpll", "mout_sclk_spll" }; |
| 409 | PNAME(mout_group6_5800_p) = { "mout_sclk_ipll", "mout_sclk_dpll", |
| 410 | "mout_sclk_mpll", "ff_dout_spll2" }; |
| 411 | PNAME(mout_group7_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll", |
| 412 | "mout_sclk_mpll", "mout_sclk_spll", |
| 413 | "mout_epll2", "mout_sclk_ipll" }; |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 414 | PNAME(mout_mx_mspll_ccore_p) = {"sclk_bpll", "mout_sclk_dpll", |
| 415 | "mout_sclk_mpll", "ff_dout_spll2", |
| 416 | "mout_sclk_spll", "mout_sclk_epll"}; |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 417 | PNAME(mout_mau_epll_clk_5800_p) = { "mout_sclk_epll", "mout_sclk_dpll", |
| 418 | "mout_sclk_mpll", |
| 419 | "ff_dout_spll2" }; |
| 420 | PNAME(mout_group8_5800_p) = { "dout_aclk432_scaler", "dout_sclk_sw" }; |
| 421 | PNAME(mout_group9_5800_p) = { "dout_osc_div", "mout_sw_aclk432_scaler" }; |
| 422 | PNAME(mout_group10_5800_p) = { "dout_aclk432_cam", "dout_sclk_sw" }; |
| 423 | PNAME(mout_group11_5800_p) = { "dout_osc_div", "mout_sw_aclk432_cam" }; |
| 424 | PNAME(mout_group12_5800_p) = { "dout_aclkfl1_550_cam", "dout_sclk_sw" }; |
| 425 | PNAME(mout_group13_5800_p) = { "dout_osc_div", "mout_sw_aclkfl1_550_cam" }; |
| 426 | PNAME(mout_group14_5800_p) = { "dout_aclk550_cam", "dout_sclk_sw" }; |
| 427 | PNAME(mout_group15_5800_p) = { "dout_osc_div", "mout_sw_aclk550_cam" }; |
Sylwester Nawrocki | 8a9cf26 | 2017-06-08 12:03:24 +0200 | [diff] [blame] | 428 | PNAME(mout_group16_5800_p) = { "dout_osc_div", "mout_mau_epll_clk" }; |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 429 | PNAME(mout_mx_mspll_ccore_phy_p) = { "sclk_bpll", "mout_sclk_dpll", |
| 430 | "mout_sclk_mpll", "ff_dout_spll2", |
| 431 | "mout_sclk_spll", "mout_sclk_epll"}; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 432 | |
| 433 | /* fixed rate clocks generated outside the soc */ |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 434 | static struct samsung_fixed_rate_clock |
| 435 | exynos5x_fixed_rate_ext_clks[] __initdata = { |
Stephen Boyd | 728f288 | 2016-03-01 10:59:58 -0800 | [diff] [blame] | 436 | FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 437 | }; |
| 438 | |
| 439 | /* fixed rate clocks generated inside the soc */ |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 440 | static const struct samsung_fixed_rate_clock exynos5x_fixed_rate_clks[] __initconst = { |
Stephen Boyd | 728f288 | 2016-03-01 10:59:58 -0800 | [diff] [blame] | 441 | FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000), |
| 442 | FRATE(0, "sclk_pwi", NULL, 0, 24000000), |
| 443 | FRATE(0, "sclk_usbh20", NULL, 0, 48000000), |
| 444 | FRATE(0, "mphy_refclk_ixtal24", NULL, 0, 48000000), |
| 445 | FRATE(0, "sclk_usbh20_scan_clk", NULL, 0, 480000000), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 446 | }; |
| 447 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 448 | static const struct samsung_fixed_factor_clock |
| 449 | exynos5x_fixed_factor_clks[] __initconst = { |
Shaik Ameer Basha | b31ca2a | 2014-05-08 16:58:03 +0530 | [diff] [blame] | 450 | FFACTOR(0, "ff_hsic_12m", "fin_pll", 1, 2, 0), |
| 451 | FFACTOR(0, "ff_sw_aclk66", "mout_sw_aclk66", 1, 2, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 452 | }; |
| 453 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 454 | static const struct samsung_fixed_factor_clock |
| 455 | exynos5800_fixed_factor_clks[] __initconst = { |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 456 | FFACTOR(0, "ff_dout_epll2", "mout_sclk_epll", 1, 2, 0), |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 457 | FFACTOR(CLK_FF_DOUT_SPLL2, "ff_dout_spll2", "mout_sclk_spll", 1, 2, 0), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 458 | }; |
| 459 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 460 | static const struct samsung_mux_clock exynos5800_mux_clks[] __initconst = { |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 461 | MUX(0, "mout_aclk400_isp", mout_group3_5800_p, SRC_TOP0, 0, 3), |
| 462 | MUX(0, "mout_aclk400_mscl", mout_group3_5800_p, SRC_TOP0, 4, 3), |
| 463 | MUX(0, "mout_aclk400_wcore", mout_group2_5800_p, SRC_TOP0, 16, 3), |
| 464 | MUX(0, "mout_aclk100_noc", mout_group1_5800_p, SRC_TOP0, 20, 2), |
| 465 | |
| 466 | MUX(0, "mout_aclk333_432_gscl", mout_group6_5800_p, SRC_TOP1, 0, 2), |
| 467 | MUX(0, "mout_aclk333_432_isp", mout_group6_5800_p, SRC_TOP1, 4, 2), |
| 468 | MUX(0, "mout_aclk333_432_isp0", mout_group6_5800_p, SRC_TOP1, 12, 2), |
| 469 | MUX(0, "mout_aclk266", mout_group5_5800_p, SRC_TOP1, 20, 2), |
| 470 | MUX(0, "mout_aclk333", mout_group1_5800_p, SRC_TOP1, 28, 2), |
| 471 | |
| 472 | MUX(0, "mout_aclk400_disp1", mout_group7_5800_p, SRC_TOP2, 4, 3), |
| 473 | MUX(0, "mout_aclk333_g2d", mout_group5_5800_p, SRC_TOP2, 8, 2), |
| 474 | MUX(0, "mout_aclk266_g2d", mout_group5_5800_p, SRC_TOP2, 12, 2), |
| 475 | MUX(0, "mout_aclk300_jpeg", mout_group5_5800_p, SRC_TOP2, 20, 2), |
| 476 | MUX(0, "mout_aclk300_disp1", mout_group5_5800_p, SRC_TOP2, 24, 2), |
| 477 | MUX(0, "mout_aclk300_gscl", mout_group5_5800_p, SRC_TOP2, 28, 2), |
| 478 | |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 479 | MUX(CLK_MOUT_MX_MSPLL_CCORE_PHY, "mout_mx_mspll_ccore_phy", |
| 480 | mout_mx_mspll_ccore_phy_p, SRC_TOP7, 0, 3), |
| 481 | |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 482 | MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore", |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 483 | mout_mx_mspll_ccore_p, SRC_TOP7, 16, 3), |
Sylwester Nawrocki | 599cebe | 2017-07-21 16:21:02 +0200 | [diff] [blame] | 484 | MUX_F(CLK_MOUT_MAU_EPLL, "mout_mau_epll_clk", mout_mau_epll_clk_5800_p, |
| 485 | SRC_TOP7, 20, 2, CLK_SET_RATE_PARENT, 0), |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 486 | MUX(CLK_SCLK_BPLL, "sclk_bpll", mout_bpll_p, SRC_TOP7, 24, 1), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 487 | MUX(0, "mout_epll2", mout_epll2_5800_p, SRC_TOP7, 28, 1), |
| 488 | |
| 489 | MUX(0, "mout_aclk550_cam", mout_group3_5800_p, SRC_TOP8, 16, 3), |
| 490 | MUX(0, "mout_aclkfl1_550_cam", mout_group3_5800_p, SRC_TOP8, 20, 3), |
| 491 | MUX(0, "mout_aclk432_cam", mout_group6_5800_p, SRC_TOP8, 24, 2), |
| 492 | MUX(0, "mout_aclk432_scaler", mout_group6_5800_p, SRC_TOP8, 28, 2), |
| 493 | |
Sylwester Nawrocki | 599cebe | 2017-07-21 16:21:02 +0200 | [diff] [blame] | 494 | MUX_F(CLK_MOUT_USER_MAU_EPLL, "mout_user_mau_epll", mout_group16_5800_p, |
| 495 | SRC_TOP9, 8, 1, CLK_SET_RATE_PARENT, 0), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 496 | MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p, |
| 497 | SRC_TOP9, 16, 1), |
| 498 | MUX(0, "mout_user_aclkfl1_550_cam", mout_group13_5800_p, |
| 499 | SRC_TOP9, 20, 1), |
| 500 | MUX(0, "mout_user_aclk432_cam", mout_group11_5800_p, |
| 501 | SRC_TOP9, 24, 1), |
| 502 | MUX(0, "mout_user_aclk432_scaler", mout_group9_5800_p, |
| 503 | SRC_TOP9, 28, 1), |
| 504 | |
| 505 | MUX(0, "mout_sw_aclk550_cam", mout_group14_5800_p, SRC_TOP13, 16, 1), |
| 506 | MUX(0, "mout_sw_aclkfl1_550_cam", mout_group12_5800_p, |
| 507 | SRC_TOP13, 20, 1), |
| 508 | MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p, |
| 509 | SRC_TOP13, 24, 1), |
| 510 | MUX(0, "mout_sw_aclk432_scaler", mout_group8_5800_p, |
| 511 | SRC_TOP13, 28, 1), |
| 512 | |
| 513 | MUX(0, "mout_fimd1", mout_group2_p, SRC_DISP10, 4, 3), |
| 514 | }; |
| 515 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 516 | static const struct samsung_div_clock exynos5800_div_clks[] __initconst = { |
Chanwoo Choi | 81fed6e | 2016-04-15 15:32:53 +0900 | [diff] [blame] | 517 | DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore", |
| 518 | "mout_aclk400_wcore", DIV_TOP0, 16, 3), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 519 | DIV(0, "dout_aclk550_cam", "mout_aclk550_cam", |
| 520 | DIV_TOP8, 16, 3), |
| 521 | DIV(0, "dout_aclkfl1_550_cam", "mout_aclkfl1_550_cam", |
| 522 | DIV_TOP8, 20, 3), |
| 523 | DIV(0, "dout_aclk432_cam", "mout_aclk432_cam", |
| 524 | DIV_TOP8, 24, 3), |
| 525 | DIV(0, "dout_aclk432_scaler", "mout_aclk432_scaler", |
| 526 | DIV_TOP8, 28, 3), |
| 527 | |
| 528 | DIV(0, "dout_osc_div", "fin_pll", DIV_TOP9, 20, 3), |
| 529 | DIV(0, "dout_sclk_sw", "sclk_spll", DIV_TOP9, 24, 6), |
| 530 | }; |
| 531 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 532 | static const struct samsung_gate_clock exynos5800_gate_clks[] __initconst = { |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 533 | GATE(CLK_ACLK550_CAM, "aclk550_cam", "mout_user_aclk550_cam", |
| 534 | GATE_BUS_TOP, 24, 0, 0), |
| 535 | GATE(CLK_ACLK432_SCALER, "aclk432_scaler", "mout_user_aclk432_scaler", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 536 | GATE_BUS_TOP, 27, CLK_IS_CRITICAL, 0), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 537 | }; |
| 538 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 539 | static const struct samsung_mux_clock exynos5420_mux_clks[] __initconst = { |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 540 | MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1), |
| 541 | MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p, |
| 542 | TOP_SPARE2, 4, 1), |
| 543 | |
| 544 | MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2), |
Marek Szyprowski | 36ba482 | 2017-10-03 12:00:12 +0200 | [diff] [blame] | 545 | MUX(0, "mout_aclk400_mscl", mout_group1_p, SRC_TOP0, 4, 2), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 546 | MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2), |
| 547 | MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2), |
| 548 | |
| 549 | MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2), |
| 550 | MUX(0, "mout_aclk333_432_isp", mout_group4_p, |
| 551 | SRC_TOP1, 4, 2), |
| 552 | MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2), |
| 553 | MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2), |
| 554 | MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2), |
| 555 | |
| 556 | MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2), |
| 557 | MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2), |
| 558 | MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2), |
| 559 | MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2), |
| 560 | MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2), |
| 561 | MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2), |
| 562 | |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 563 | MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore", |
| 564 | mout_group5_5800_p, SRC_TOP7, 16, 2), |
Sylwester Nawrocki | 06255a9 | 2018-03-07 17:46:55 +0100 | [diff] [blame] | 565 | MUX_F(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2, |
| 566 | CLK_SET_RATE_PARENT, 0), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 567 | |
| 568 | MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1), |
| 569 | }; |
| 570 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 571 | static const struct samsung_div_clock exynos5420_div_clks[] __initconst = { |
Chanwoo Choi | 81fed6e | 2016-04-15 15:32:53 +0900 | [diff] [blame] | 572 | DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore", |
| 573 | "mout_aclk400_wcore_bpll", DIV_TOP0, 16, 3), |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 574 | }; |
| 575 | |
Sylwester Nawrocki | 41097f2 | 2017-07-21 16:18:19 +0200 | [diff] [blame] | 576 | static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = { |
Joonyoung Shim | d32dd2a | 2018-09-24 13:00:56 +0200 | [diff] [blame] | 577 | GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0), |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 578 | /* Maudio Block */ |
Sylwester Nawrocki | 41097f2 | 2017-07-21 16:18:19 +0200 | [diff] [blame] | 579 | GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk", |
Sylwester Nawrocki | 599cebe | 2017-07-21 16:21:02 +0200 | [diff] [blame] | 580 | SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0), |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 581 | GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0", |
| 582 | GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0), |
| 583 | GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0", |
| 584 | GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0), |
Sylwester Nawrocki | 41097f2 | 2017-07-21 16:18:19 +0200 | [diff] [blame] | 585 | }; |
| 586 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 587 | static const struct samsung_mux_clock exynos5x_mux_clks[] __initconst = { |
Shaik Ameer Basha | b31ca2a | 2014-05-08 16:58:03 +0530 | [diff] [blame] | 588 | MUX(0, "mout_user_pclk66_gpio", mout_user_pclk66_gpio_p, |
| 589 | SRC_TOP7, 4, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 590 | MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2), |
| 591 | MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2), |
Shaik Ameer Basha | 31116a6 | 2014-05-08 16:58:02 +0530 | [diff] [blame] | 592 | |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 593 | MUX_F(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1, |
| 594 | CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 595 | MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1), |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 596 | MUX_F(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1, |
| 597 | CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 598 | MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 599 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 600 | MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2), |
| 601 | MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2), |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 602 | MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 603 | MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 604 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 605 | MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 606 | MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 607 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 608 | MUX(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 609 | |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 610 | MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p, |
| 611 | SRC_TOP3, 0, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 612 | MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 613 | SRC_TOP3, 4, 1), |
Javier Martinez Canillas | 8856010 | 2015-01-24 13:25:01 +0900 | [diff] [blame] | 614 | MUX(CLK_MOUT_USER_ACLK200_DISP1, "mout_user_aclk200_disp1", |
| 615 | mout_user_aclk200_disp1_p, SRC_TOP3, 8, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 616 | MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 617 | SRC_TOP3, 12, 1), |
Shaik Ameer Basha | 6575fa7 | 2014-05-08 16:57:58 +0530 | [diff] [blame] | 618 | MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p, |
| 619 | SRC_TOP3, 16, 1), |
| 620 | MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p, |
| 621 | SRC_TOP3, 20, 1), |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 622 | MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p, |
| 623 | SRC_TOP3, 24, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 624 | MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 625 | SRC_TOP3, 28, 1), |
| 626 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 627 | MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 628 | SRC_TOP4, 0, 1), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 629 | MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p, |
| 630 | SRC_TOP4, 4, 1), |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 631 | MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p, |
| 632 | SRC_TOP4, 8, 1), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 633 | MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p, |
| 634 | SRC_TOP4, 12, 1), |
| 635 | MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p, |
| 636 | SRC_TOP4, 16, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 637 | MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1), |
| 638 | MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1), |
Arun Kumar K | c0fb262 | 2014-07-11 08:03:59 +0900 | [diff] [blame] | 639 | MUX(CLK_MOUT_USER_ACLK333, "mout_user_aclk333", mout_user_aclk333_p, |
| 640 | SRC_TOP4, 28, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 641 | |
Javier Martinez Canillas | 8856010 | 2015-01-24 13:25:01 +0900 | [diff] [blame] | 642 | MUX(CLK_MOUT_USER_ACLK400_DISP1, "mout_user_aclk400_disp1", |
| 643 | mout_user_aclk400_disp1_p, SRC_TOP5, 0, 1), |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 644 | MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p, |
| 645 | SRC_TOP5, 4, 1), |
Shaik Ameer Basha | 3fac594 | 2014-05-08 16:57:54 +0530 | [diff] [blame] | 646 | MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p, |
| 647 | SRC_TOP5, 8, 1), |
| 648 | MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p, |
| 649 | SRC_TOP5, 12, 1), |
| 650 | MUX(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p, |
| 651 | SRC_TOP5, 16, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 652 | MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 653 | SRC_TOP5, 20, 1), |
Javier Martinez Canillas | 8856010 | 2015-01-24 13:25:01 +0900 | [diff] [blame] | 654 | MUX(CLK_MOUT_USER_ACLK300_DISP1, "mout_user_aclk300_disp1", |
| 655 | mout_user_aclk300_disp1_p, SRC_TOP5, 24, 1), |
Marek Szyprowski | c0feb26 | 2015-12-08 14:46:54 +0100 | [diff] [blame] | 656 | MUX(CLK_MOUT_USER_ACLK300_GSCL, "mout_user_aclk300_gscl", |
| 657 | mout_user_aclk300_gscl_p, SRC_TOP5, 28, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 658 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 659 | MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1), |
| 660 | MUX(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1), |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 661 | MUX(CLK_MOUT_SCLK_SPLL, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 662 | MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1), |
| 663 | MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1), |
Sylwester Nawrocki | 599cebe | 2017-07-21 16:21:02 +0200 | [diff] [blame] | 664 | MUX_F(CLK_MOUT_EPLL, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1, |
| 665 | CLK_SET_RATE_PARENT, 0), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 666 | MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1), |
| 667 | MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 668 | |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 669 | MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p, |
| 670 | SRC_TOP10, 0, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 671 | MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p, |
| 672 | SRC_TOP10, 4, 1), |
Javier Martinez Canillas | 8856010 | 2015-01-24 13:25:01 +0900 | [diff] [blame] | 673 | MUX(CLK_MOUT_SW_ACLK200, "mout_sw_aclk200", mout_sw_aclk200_p, |
| 674 | SRC_TOP10, 8, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 675 | MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 676 | SRC_TOP10, 12, 1), |
Shaik Ameer Basha | 6575fa7 | 2014-05-08 16:57:58 +0530 | [diff] [blame] | 677 | MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p, |
| 678 | SRC_TOP10, 16, 1), |
| 679 | MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p, |
| 680 | SRC_TOP10, 20, 1), |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 681 | MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p, |
| 682 | SRC_TOP10, 24, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 683 | MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p, |
| 684 | SRC_TOP10, 28, 1), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 685 | |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 686 | MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 687 | SRC_TOP11, 0, 1), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 688 | MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p, |
| 689 | SRC_TOP11, 4, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 690 | MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 691 | MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p, |
| 692 | SRC_TOP11, 12, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 693 | MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1), |
| 694 | MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1), |
Arun Kumar K | c0fb262 | 2014-07-11 08:03:59 +0900 | [diff] [blame] | 695 | MUX(CLK_MOUT_SW_ACLK333, "mout_sw_aclk333", mout_sw_aclk333_p, |
| 696 | SRC_TOP11, 28, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 697 | |
Javier Martinez Canillas | 8856010 | 2015-01-24 13:25:01 +0900 | [diff] [blame] | 698 | MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1", |
| 699 | mout_sw_aclk400_disp1_p, SRC_TOP12, 4, 1), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 700 | MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p, |
| 701 | SRC_TOP12, 8, 1), |
| 702 | MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p, |
| 703 | SRC_TOP12, 12, 1), |
| 704 | MUX(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1), |
| 705 | MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p, |
| 706 | SRC_TOP12, 20, 1), |
Javier Martinez Canillas | 8856010 | 2015-01-24 13:25:01 +0900 | [diff] [blame] | 707 | MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1", |
| 708 | mout_sw_aclk300_disp1_p, SRC_TOP12, 24, 1), |
Marek Szyprowski | c0feb26 | 2015-12-08 14:46:54 +0100 | [diff] [blame] | 709 | MUX(CLK_MOUT_SW_ACLK300_GSCL, "mout_sw_aclk300_gscl", |
| 710 | mout_sw_aclk300_gscl_p, SRC_TOP12, 28, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 711 | |
| 712 | /* DISP1 Block */ |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 713 | MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3), |
| 714 | MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3), |
| 715 | MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3), |
| 716 | MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1), |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 717 | MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3), |
Shaik Ameer Basha | 6575fa7 | 2014-05-08 16:57:58 +0530 | [diff] [blame] | 718 | |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 719 | MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 720 | |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 721 | /* CDREX block */ |
| 722 | MUX_F(CLK_MOUT_MCLK_CDREX, "mout_mclk_cdrex", mout_mclk_cdrex_p, |
| 723 | SRC_CDREX, 4, 1, CLK_SET_RATE_PARENT, 0), |
| 724 | MUX_F(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1, |
| 725 | CLK_SET_RATE_PARENT, 0), |
| 726 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 727 | /* MAU Block */ |
Shaik Ameer Basha | 31116a6 | 2014-05-08 16:58:02 +0530 | [diff] [blame] | 728 | MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 729 | |
| 730 | /* FSYS Block */ |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 731 | MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3), |
| 732 | MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3), |
| 733 | MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3), |
| 734 | MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3), |
| 735 | MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3), |
| 736 | MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3), |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 737 | MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 738 | |
| 739 | /* PERIC Block */ |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 740 | MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3), |
| 741 | MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3), |
| 742 | MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3), |
| 743 | MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3), |
| 744 | MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3), |
| 745 | MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3), |
| 746 | MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3), |
| 747 | MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3), |
| 748 | MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3), |
| 749 | MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3), |
| 750 | MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3), |
| 751 | MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 752 | |
| 753 | /* ISP Block */ |
| 754 | MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3), |
| 755 | MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3), |
| 756 | MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3), |
| 757 | MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3), |
| 758 | MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 759 | }; |
| 760 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 761 | static const struct samsung_div_clock exynos5x_div_clks[] __initconst = { |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 762 | DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3), |
| 763 | DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3), |
| 764 | DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3), |
Shaik Ameer Basha | dbd713b | 2014-05-08 16:57:50 +0530 | [diff] [blame] | 765 | DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 766 | DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 767 | |
Chanwoo Choi | 81fed6e | 2016-04-15 15:32:53 +0900 | [diff] [blame] | 768 | DIV(CLK_DOUT_ACLK400_ISP, "dout_aclk400_isp", "mout_aclk400_isp", |
| 769 | DIV_TOP0, 0, 3), |
| 770 | DIV(CLK_DOUT_ACLK400_MSCL, "dout_aclk400_mscl", "mout_aclk400_mscl", |
| 771 | DIV_TOP0, 4, 3), |
| 772 | DIV(CLK_DOUT_ACLK200, "dout_aclk200", "mout_aclk200", |
| 773 | DIV_TOP0, 8, 3), |
| 774 | DIV(CLK_DOUT_ACLK200_FSYS2, "dout_aclk200_fsys2", "mout_aclk200_fsys2", |
| 775 | DIV_TOP0, 12, 3), |
| 776 | DIV(CLK_DOUT_ACLK100_NOC, "dout_aclk100_noc", "mout_aclk100_noc", |
| 777 | DIV_TOP0, 20, 3), |
| 778 | DIV(CLK_DOUT_PCLK200_FSYS, "dout_pclk200_fsys", "mout_pclk200_fsys", |
| 779 | DIV_TOP0, 24, 3), |
| 780 | DIV(CLK_DOUT_ACLK200_FSYS, "dout_aclk200_fsys", "mout_aclk200_fsys", |
| 781 | DIV_TOP0, 28, 3), |
| 782 | DIV(CLK_DOUT_ACLK333_432_GSCL, "dout_aclk333_432_gscl", |
| 783 | "mout_aclk333_432_gscl", DIV_TOP1, 0, 3), |
| 784 | DIV(CLK_DOUT_ACLK333_432_ISP, "dout_aclk333_432_isp", |
| 785 | "mout_aclk333_432_isp", DIV_TOP1, 4, 3), |
| 786 | DIV(CLK_DOUT_ACLK66, "dout_aclk66", "mout_aclk66", |
| 787 | DIV_TOP1, 8, 6), |
| 788 | DIV(CLK_DOUT_ACLK333_432_ISP0, "dout_aclk333_432_isp0", |
| 789 | "mout_aclk333_432_isp0", DIV_TOP1, 16, 3), |
| 790 | DIV(CLK_DOUT_ACLK266, "dout_aclk266", "mout_aclk266", |
| 791 | DIV_TOP1, 20, 3), |
| 792 | DIV(CLK_DOUT_ACLK166, "dout_aclk166", "mout_aclk166", |
| 793 | DIV_TOP1, 24, 3), |
| 794 | DIV(CLK_DOUT_ACLK333, "dout_aclk333", "mout_aclk333", |
| 795 | DIV_TOP1, 28, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 796 | |
Chanwoo Choi | 81fed6e | 2016-04-15 15:32:53 +0900 | [diff] [blame] | 797 | DIV(CLK_DOUT_ACLK333_G2D, "dout_aclk333_g2d", "mout_aclk333_g2d", |
| 798 | DIV_TOP2, 8, 3), |
| 799 | DIV(CLK_DOUT_ACLK266_G2D, "dout_aclk266_g2d", "mout_aclk266_g2d", |
| 800 | DIV_TOP2, 12, 3), |
| 801 | DIV(CLK_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2, |
| 802 | 16, 3), |
| 803 | DIV(CLK_DOUT_ACLK300_JPEG, "dout_aclk300_jpeg", "mout_aclk300_jpeg", |
| 804 | DIV_TOP2, 20, 3), |
| 805 | DIV(CLK_DOUT_ACLK300_DISP1, "dout_aclk300_disp1", |
| 806 | "mout_aclk300_disp1", DIV_TOP2, 24, 3), |
| 807 | DIV(CLK_DOUT_ACLK300_GSCL, "dout_aclk300_gscl", "mout_aclk300_gscl", |
| 808 | DIV_TOP2, 28, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 809 | |
| 810 | /* DISP1 Block */ |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 811 | DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 812 | DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8), |
| 813 | DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4), |
| 814 | DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4), |
Chanwoo Choi | 81fed6e | 2016-04-15 15:32:53 +0900 | [diff] [blame] | 815 | DIV(CLK_DOUT_ACLK400_DISP1, "dout_aclk400_disp1", |
| 816 | "mout_aclk400_disp1", DIV_TOP2, 4, 3), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 817 | |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 818 | /* CDREX Block */ |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 819 | /* |
| 820 | * The three clocks below are controlled using the same register and |
| 821 | * bits. They are put into one because there is a need of |
| 822 | * synchronization between the BUS and DREXs (two external memory |
| 823 | * interfaces). |
| 824 | * They are put here to show this HW assumption and for clock |
| 825 | * information summary completeness. |
| 826 | */ |
| 827 | DIV_F(CLK_DOUT_PCLK_CDREX, "dout_pclk_cdrex", "dout_aclk_cdrex1", |
| 828 | DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0), |
| 829 | DIV_F(CLK_DOUT_PCLK_DREX0, "dout_pclk_drex0", "dout_cclk_drex0", |
| 830 | DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0), |
| 831 | DIV_F(CLK_DOUT_PCLK_DREX1, "dout_pclk_drex1", "dout_cclk_drex0", |
| 832 | DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0), |
| 833 | |
Chanwoo Choi | e867e8f | 2016-08-25 15:57:17 +0900 | [diff] [blame] | 834 | DIV_F(CLK_DOUT_SCLK_CDREX, "dout_sclk_cdrex", "mout_mclk_cdrex", |
| 835 | DIV_CDREX0, 24, 3, CLK_SET_RATE_PARENT, 0), |
| 836 | DIV(CLK_DOUT_ACLK_CDREX1, "dout_aclk_cdrex1", "dout_clk2x_phy0", |
| 837 | DIV_CDREX0, 16, 3), |
| 838 | DIV(CLK_DOUT_CCLK_DREX0, "dout_cclk_drex0", "dout_clk2x_phy0", |
| 839 | DIV_CDREX0, 8, 3), |
| 840 | DIV(CLK_DOUT_CLK2X_PHY0, "dout_clk2x_phy0", "dout_sclk_cdrex", |
| 841 | DIV_CDREX0, 3, 5), |
| 842 | |
| 843 | DIV(CLK_DOUT_PCLK_CORE_MEM, "dout_pclk_core_mem", "mout_mclk_cdrex", |
| 844 | DIV_CDREX1, 8, 3), |
| 845 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 846 | /* Audio Block */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 847 | DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4), |
| 848 | DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 849 | |
| 850 | /* USB3.0 */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 851 | DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4), |
| 852 | DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4), |
| 853 | DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4), |
| 854 | DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 855 | |
| 856 | /* MMC */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 857 | DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10), |
| 858 | DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10), |
| 859 | DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 860 | |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 861 | DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8), |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 862 | DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 863 | |
| 864 | /* UART and PWM */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 865 | DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4), |
| 866 | DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4), |
| 867 | DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4), |
| 868 | DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4), |
| 869 | DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 870 | |
| 871 | /* SPI */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 872 | DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4), |
| 873 | DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4), |
| 874 | DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 875 | |
Shaik Ameer Basha | 1d87db4 | 2014-05-08 16:58:00 +0530 | [diff] [blame] | 876 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 877 | /* PCM */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 878 | DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8), |
| 879 | DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 880 | |
| 881 | /* Audio - I2S */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 882 | DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6), |
| 883 | DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6), |
| 884 | DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4), |
| 885 | DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4), |
| 886 | DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 887 | |
| 888 | /* SPI Pre-Ratio */ |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 889 | DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8), |
| 890 | DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8), |
| 891 | DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 892 | |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 893 | /* GSCL Block */ |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 894 | DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2), |
| 895 | |
Shaik Ameer Basha | 4549d93 | 2014-05-08 16:57:53 +0530 | [diff] [blame] | 896 | /* MSCL Block */ |
| 897 | DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2), |
| 898 | |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 899 | /* PSGEN */ |
| 900 | DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1), |
| 901 | DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1), |
| 902 | |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 903 | /* ISP Block */ |
| 904 | DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8), |
| 905 | DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8), |
| 906 | DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8), |
| 907 | DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4), |
| 908 | DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4), |
| 909 | DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4), |
| 910 | DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4), |
| 911 | DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8, |
| 912 | CLK_SET_RATE_PARENT, 0), |
| 913 | DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8, |
| 914 | CLK_SET_RATE_PARENT, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 915 | }; |
| 916 | |
Krzysztof Kozlowski | ad98c64 | 2016-05-11 14:02:07 +0200 | [diff] [blame] | 917 | static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = { |
Naveen Krishna Chatradhi | 5b73721 | 2014-02-17 15:14:31 +0530 | [diff] [blame] | 918 | /* G2D */ |
Shaik Ameer Basha | 3fac594 | 2014-05-08 16:57:54 +0530 | [diff] [blame] | 919 | GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0), |
Naveen Krishna Chatradhi | 5b73721 | 2014-02-17 15:14:31 +0530 | [diff] [blame] | 920 | GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0), |
Shaik Ameer Basha | 3fac594 | 2014-05-08 16:57:54 +0530 | [diff] [blame] | 921 | GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0), |
| 922 | GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0), |
| 923 | GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0), |
Naveen Krishna Chatradhi | 5b73721 | 2014-02-17 15:14:31 +0530 | [diff] [blame] | 924 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 925 | GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 926 | GATE_BUS_FSYS0, 9, CLK_IS_CRITICAL, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 927 | GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2", |
| 928 | GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0), |
| 929 | |
| 930 | GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d", |
| 931 | GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0), |
| 932 | GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 933 | GATE_BUS_TOP, 1, CLK_IS_CRITICAL, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 934 | GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg", |
| 935 | GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 936 | GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0", |
| 937 | GATE_BUS_TOP, 5, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 938 | GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 939 | GATE_BUS_TOP, 6, CLK_IS_CRITICAL, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 940 | GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl", |
| 941 | GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 942 | GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp", |
| 943 | GATE_BUS_TOP, 8, 0, 0), |
Shaik Ameer Basha | b31ca2a | 2014-05-08 16:58:03 +0530 | [diff] [blame] | 944 | GATE(CLK_PCLK66_GPIO, "pclk66_gpio", "mout_user_pclk66_gpio", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 945 | GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0), |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 946 | GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 947 | GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 948 | GATE(0, "aclk266_isp", "mout_user_aclk266_isp", |
| 949 | GATE_BUS_TOP, 13, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 950 | GATE(0, "aclk166", "mout_user_aclk166", |
| 951 | GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0), |
Javier Martinez Canillas | 34cba90 | 2016-05-24 13:41:01 -0400 | [diff] [blame] | 952 | GATE(CLK_ACLK333, "aclk333", "mout_user_aclk333", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 953 | GATE_BUS_TOP, 15, CLK_IS_CRITICAL, 0), |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 954 | GATE(0, "aclk400_isp", "mout_user_aclk400_isp", |
| 955 | GATE_BUS_TOP, 16, 0, 0), |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 956 | GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl", |
Andrzej Pietrasiewicz | c07c1a0 | 2017-09-29 09:32:53 +0200 | [diff] [blame] | 957 | GATE_BUS_TOP, 17, CLK_IS_CRITICAL, 0), |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 958 | GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 959 | GATE_BUS_TOP, 18, CLK_IS_CRITICAL, 0), |
Shaik Ameer Basha | b31ca2a | 2014-05-08 16:58:03 +0530 | [diff] [blame] | 960 | GATE(CLK_SCLK_MPHY_IXTAL24, "sclk_mphy_ixtal24", "mphy_refclk_ixtal24", |
| 961 | GATE_BUS_TOP, 28, 0, 0), |
| 962 | GATE(CLK_SCLK_HSIC_12M, "sclk_hsic_12m", "ff_hsic_12m", |
| 963 | GATE_BUS_TOP, 29, 0, 0), |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 964 | |
| 965 | GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1", |
Marek Szyprowski | 318fa46 | 2016-12-22 10:44:30 +0100 | [diff] [blame] | 966 | SRC_MASK_TOP2, 24, CLK_IS_CRITICAL, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 967 | |
| 968 | /* sclk */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 969 | GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 970 | GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 971 | GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 972 | GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 973 | GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 974 | GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 975 | GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 976 | GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0), |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 977 | GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 978 | GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0), |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 979 | GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 980 | GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0), |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 981 | GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 982 | GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 983 | GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 984 | GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 985 | GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 986 | GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 987 | GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 988 | GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 989 | GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 990 | GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 991 | GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 992 | GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 993 | GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 994 | GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0), |
| 995 | |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 996 | GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 997 | GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 998 | GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 999 | GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1000 | GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1001 | GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1002 | GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1003 | GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1004 | GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1005 | GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1006 | GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1007 | GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1008 | GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1009 | GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0), |
| 1010 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1011 | /* Display */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1012 | GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1", |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 1013 | GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1014 | GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1", |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 1015 | GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1016 | GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi", |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 1017 | GATE_TOP_SCLK_DISP1, 9, 0, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1018 | GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel", |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 1019 | GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1020 | GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1", |
Shaik Ameer Basha | 424b673 | 2014-05-08 16:57:55 +0530 | [diff] [blame] | 1021 | GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1022 | |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 1023 | /* FSYS Block */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1024 | GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0), |
| 1025 | GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0), |
| 1026 | GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0), |
| 1027 | GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0), |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 1028 | GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0), |
| 1029 | GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0), |
| 1030 | GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0), |
| 1031 | GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1032 | GATE(CLK_SROMC, "sromc", "aclk200_fsys2", |
Shaik Ameer Basha | 6b5ae46 | 2014-05-08 16:57:59 +0530 | [diff] [blame] | 1033 | GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0), |
| 1034 | GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0), |
| 1035 | GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0), |
| 1036 | GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0), |
| 1037 | GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro", |
| 1038 | SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1039 | |
Shaik Ameer Basha | faec151b5 | 2014-05-08 16:57:56 +0530 | [diff] [blame] | 1040 | /* PERIC Block */ |
Doug Anderson | 44ff025 | 2014-06-05 13:35:14 -0700 | [diff] [blame] | 1041 | GATE(CLK_UART0, "uart0", "mout_user_aclk66_peric", |
| 1042 | GATE_IP_PERIC, 0, 0, 0), |
| 1043 | GATE(CLK_UART1, "uart1", "mout_user_aclk66_peric", |
| 1044 | GATE_IP_PERIC, 1, 0, 0), |
| 1045 | GATE(CLK_UART2, "uart2", "mout_user_aclk66_peric", |
| 1046 | GATE_IP_PERIC, 2, 0, 0), |
| 1047 | GATE(CLK_UART3, "uart3", "mout_user_aclk66_peric", |
| 1048 | GATE_IP_PERIC, 3, 0, 0), |
| 1049 | GATE(CLK_I2C0, "i2c0", "mout_user_aclk66_peric", |
| 1050 | GATE_IP_PERIC, 6, 0, 0), |
| 1051 | GATE(CLK_I2C1, "i2c1", "mout_user_aclk66_peric", |
| 1052 | GATE_IP_PERIC, 7, 0, 0), |
| 1053 | GATE(CLK_I2C2, "i2c2", "mout_user_aclk66_peric", |
| 1054 | GATE_IP_PERIC, 8, 0, 0), |
| 1055 | GATE(CLK_I2C3, "i2c3", "mout_user_aclk66_peric", |
| 1056 | GATE_IP_PERIC, 9, 0, 0), |
| 1057 | GATE(CLK_USI0, "usi0", "mout_user_aclk66_peric", |
| 1058 | GATE_IP_PERIC, 10, 0, 0), |
| 1059 | GATE(CLK_USI1, "usi1", "mout_user_aclk66_peric", |
| 1060 | GATE_IP_PERIC, 11, 0, 0), |
| 1061 | GATE(CLK_USI2, "usi2", "mout_user_aclk66_peric", |
| 1062 | GATE_IP_PERIC, 12, 0, 0), |
| 1063 | GATE(CLK_USI3, "usi3", "mout_user_aclk66_peric", |
| 1064 | GATE_IP_PERIC, 13, 0, 0), |
| 1065 | GATE(CLK_I2C_HDMI, "i2c_hdmi", "mout_user_aclk66_peric", |
| 1066 | GATE_IP_PERIC, 14, 0, 0), |
| 1067 | GATE(CLK_TSADC, "tsadc", "mout_user_aclk66_peric", |
| 1068 | GATE_IP_PERIC, 15, 0, 0), |
| 1069 | GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric", |
| 1070 | GATE_IP_PERIC, 16, 0, 0), |
| 1071 | GATE(CLK_SPI1, "spi1", "mout_user_aclk66_peric", |
| 1072 | GATE_IP_PERIC, 17, 0, 0), |
| 1073 | GATE(CLK_SPI2, "spi2", "mout_user_aclk66_peric", |
| 1074 | GATE_IP_PERIC, 18, 0, 0), |
| 1075 | GATE(CLK_I2S1, "i2s1", "mout_user_aclk66_peric", |
| 1076 | GATE_IP_PERIC, 20, 0, 0), |
| 1077 | GATE(CLK_I2S2, "i2s2", "mout_user_aclk66_peric", |
| 1078 | GATE_IP_PERIC, 21, 0, 0), |
| 1079 | GATE(CLK_PCM1, "pcm1", "mout_user_aclk66_peric", |
| 1080 | GATE_IP_PERIC, 22, 0, 0), |
| 1081 | GATE(CLK_PCM2, "pcm2", "mout_user_aclk66_peric", |
| 1082 | GATE_IP_PERIC, 23, 0, 0), |
| 1083 | GATE(CLK_PWM, "pwm", "mout_user_aclk66_peric", |
| 1084 | GATE_IP_PERIC, 24, 0, 0), |
| 1085 | GATE(CLK_SPDIF, "spdif", "mout_user_aclk66_peric", |
| 1086 | GATE_IP_PERIC, 26, 0, 0), |
| 1087 | GATE(CLK_USI4, "usi4", "mout_user_aclk66_peric", |
| 1088 | GATE_IP_PERIC, 28, 0, 0), |
| 1089 | GATE(CLK_USI5, "usi5", "mout_user_aclk66_peric", |
| 1090 | GATE_IP_PERIC, 30, 0, 0), |
| 1091 | GATE(CLK_USI6, "usi6", "mout_user_aclk66_peric", |
| 1092 | GATE_IP_PERIC, 31, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1093 | |
Doug Anderson | 44ff025 | 2014-06-05 13:35:14 -0700 | [diff] [blame] | 1094 | GATE(CLK_KEYIF, "keyif", "mout_user_aclk66_peric", |
| 1095 | GATE_BUS_PERIC, 22, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1096 | |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 1097 | /* PERIS Block */ |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1098 | GATE(CLK_CHIPID, "chipid", "aclk66_psgen", |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 1099 | GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1100 | GATE(CLK_SYSREG, "sysreg", "aclk66_psgen", |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 1101 | GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0), |
| 1102 | GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0), |
| 1103 | GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0), |
| 1104 | GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0), |
| 1105 | GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0), |
| 1106 | GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0), |
| 1107 | GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0), |
| 1108 | GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0), |
| 1109 | GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0), |
| 1110 | GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0), |
| 1111 | GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0), |
| 1112 | GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0), |
| 1113 | GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0), |
| 1114 | GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0), |
| 1115 | GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0), |
| 1116 | GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0), |
| 1117 | GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1118 | |
Shaik Ameer Basha | 0a22c30 | 2014-05-08 16:57:57 +0530 | [diff] [blame] | 1119 | /* GEN Block */ |
| 1120 | GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0), |
| 1121 | GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0), |
| 1122 | GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0), |
| 1123 | GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0), |
| 1124 | GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0), |
| 1125 | GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk", |
| 1126 | GATE_IP_GEN, 6, 0, 0), |
| 1127 | GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0), |
| 1128 | GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk", |
| 1129 | GATE_IP_GEN, 9, 0, 0), |
| 1130 | |
| 1131 | /* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */ |
| 1132 | GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk", |
| 1133 | GATE_BUS_GEN, 28, 0, 0), |
| 1134 | GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1135 | |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1136 | /* GSCL Block */ |
| 1137 | GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl", |
| 1138 | GATE_TOP_SCLK_GSCL, 6, 0, 0), |
| 1139 | GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl", |
| 1140 | GATE_TOP_SCLK_GSCL, 7, 0, 0), |
| 1141 | |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1142 | GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl", |
| 1143 | GATE_IP_GSCL0, 4, 0, 0), |
| 1144 | GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl", |
| 1145 | GATE_IP_GSCL0, 5, 0, 0), |
| 1146 | GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl", |
| 1147 | GATE_IP_GSCL0, 6, 0, 0), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1148 | |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1149 | GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333", |
| 1150 | GATE_IP_GSCL1, 2, 0, 0), |
| 1151 | GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1152 | GATE_IP_GSCL1, 3, 0, 0), |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1153 | GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1154 | GATE_IP_GSCL1, 4, 0, 0), |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1155 | GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0), |
| 1156 | GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0), |
| 1157 | GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1158 | GATE_IP_GSCL1, 16, 0, 0), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1159 | GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl", |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1160 | GATE_IP_GSCL1, 17, 0, 0), |
| 1161 | |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1162 | /* MSCL Block */ |
| 1163 | GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0), |
| 1164 | GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0), |
| 1165 | GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0), |
Shaik Ameer Basha | 4549d93 | 2014-05-08 16:57:53 +0530 | [diff] [blame] | 1166 | GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk", |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1167 | GATE_IP_MSCL, 8, 0, 0), |
Shaik Ameer Basha | 4549d93 | 2014-05-08 16:57:53 +0530 | [diff] [blame] | 1168 | GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk", |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1169 | GATE_IP_MSCL, 9, 0, 0), |
Shaik Ameer Basha | 4549d93 | 2014-05-08 16:57:53 +0530 | [diff] [blame] | 1170 | GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk", |
Shaik Ameer Basha | 0293238 | 2014-05-08 16:57:52 +0530 | [diff] [blame] | 1171 | GATE_IP_MSCL, 10, 0, 0), |
| 1172 | |
Shaik Ameer Basha | 3a767b3 | 2014-05-08 16:57:51 +0530 | [diff] [blame] | 1173 | /* ISP */ |
| 1174 | GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp", |
| 1175 | GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0), |
| 1176 | GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre", |
| 1177 | GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0), |
| 1178 | GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre", |
| 1179 | GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0), |
| 1180 | GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp", |
| 1181 | GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0), |
| 1182 | GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0", |
| 1183 | GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0), |
| 1184 | GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1", |
| 1185 | GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0), |
| 1186 | GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2", |
| 1187 | GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0), |
| 1188 | |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 1189 | GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9, 0, 0), |
Lukasz Luba | 2f57b95 | 2019-01-15 17:12:16 +0100 | [diff] [blame] | 1190 | |
| 1191 | /* CDREX */ |
| 1192 | GATE(CLK_CLKM_PHY0, "clkm_phy0", "dout_sclk_cdrex", |
| 1193 | GATE_BUS_CDREX0, 0, 0, 0), |
| 1194 | GATE(CLK_CLKM_PHY1, "clkm_phy1", "dout_sclk_cdrex", |
| 1195 | GATE_BUS_CDREX0, 1, 0, 0), |
| 1196 | GATE(0, "mx_mspll_ccore_phy", "mout_mx_mspll_ccore_phy", |
| 1197 | SRC_MASK_TOP7, 0, CLK_IGNORE_UNUSED, 0), |
| 1198 | |
| 1199 | GATE(CLK_ACLK_PPMU_DREX1_1, "aclk_ppmu_drex1_1", "dout_aclk_cdrex1", |
| 1200 | GATE_BUS_CDREX1, 12, CLK_IGNORE_UNUSED, 0), |
| 1201 | GATE(CLK_ACLK_PPMU_DREX1_0, "aclk_ppmu_drex1_0", "dout_aclk_cdrex1", |
| 1202 | GATE_BUS_CDREX1, 13, CLK_IGNORE_UNUSED, 0), |
| 1203 | GATE(CLK_ACLK_PPMU_DREX0_1, "aclk_ppmu_drex0_1", "dout_aclk_cdrex1", |
| 1204 | GATE_BUS_CDREX1, 14, CLK_IGNORE_UNUSED, 0), |
| 1205 | GATE(CLK_ACLK_PPMU_DREX0_0, "aclk_ppmu_drex0_0", "dout_aclk_cdrex1", |
| 1206 | GATE_BUS_CDREX1, 15, CLK_IGNORE_UNUSED, 0), |
| 1207 | |
| 1208 | GATE(CLK_PCLK_PPMU_DREX1_1, "pclk_ppmu_drex1_1", "dout_pclk_cdrex", |
| 1209 | GATE_BUS_CDREX1, 26, CLK_IGNORE_UNUSED, 0), |
| 1210 | GATE(CLK_PCLK_PPMU_DREX1_0, "pclk_ppmu_drex1_0", "dout_pclk_cdrex", |
| 1211 | GATE_BUS_CDREX1, 27, CLK_IGNORE_UNUSED, 0), |
| 1212 | GATE(CLK_PCLK_PPMU_DREX0_1, "pclk_ppmu_drex0_1", "dout_pclk_cdrex", |
| 1213 | GATE_BUS_CDREX1, 28, CLK_IGNORE_UNUSED, 0), |
| 1214 | GATE(CLK_PCLK_PPMU_DREX0_0, "pclk_ppmu_drex0_0", "dout_pclk_cdrex", |
| 1215 | GATE_BUS_CDREX1, 29, CLK_IGNORE_UNUSED, 0), |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 1216 | }; |
| 1217 | |
| 1218 | static const struct samsung_div_clock exynos5x_disp_div_clks[] __initconst = { |
| 1219 | DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2), |
| 1220 | }; |
| 1221 | |
| 1222 | static const struct samsung_gate_clock exynos5x_disp_gate_clks[] __initconst = { |
| 1223 | GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0), |
| 1224 | GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0), |
| 1225 | GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0), |
| 1226 | GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0), |
| 1227 | GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0), |
| 1228 | GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk", |
| 1229 | GATE_IP_DISP1, 7, 0, 0), |
| 1230 | GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk", |
| 1231 | GATE_IP_DISP1, 8, 0, 0), |
| 1232 | GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1", |
| 1233 | GATE_IP_DISP1, 9, 0, 0), |
| 1234 | }; |
| 1235 | |
| 1236 | static struct exynos5_subcmu_reg_dump exynos5x_disp_suspend_regs[] = { |
| 1237 | { GATE_IP_DISP1, 0xffffffff, 0xffffffff }, /* DISP1 gates */ |
| 1238 | { SRC_TOP5, 0, BIT(0) }, /* MUX mout_user_aclk400_disp1 */ |
| 1239 | { SRC_TOP5, 0, BIT(24) }, /* MUX mout_user_aclk300_disp1 */ |
| 1240 | { SRC_TOP3, 0, BIT(8) }, /* MUX mout_user_aclk200_disp1 */ |
| 1241 | { DIV2_RATIO0, 0, 0x30000 }, /* DIV dout_disp1_blk */ |
| 1242 | }; |
| 1243 | |
| 1244 | static const struct samsung_div_clock exynos5x_gsc_div_clks[] __initconst = { |
| 1245 | DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl", |
| 1246 | DIV2_RATIO0, 4, 2), |
| 1247 | }; |
| 1248 | |
| 1249 | static const struct samsung_gate_clock exynos5x_gsc_gate_clks[] __initconst = { |
| 1250 | GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0), |
| 1251 | GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0), |
| 1252 | GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300", |
| 1253 | GATE_IP_GSCL1, 6, 0, 0), |
| 1254 | GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300", |
| 1255 | GATE_IP_GSCL1, 7, 0, 0), |
| 1256 | }; |
| 1257 | |
| 1258 | static struct exynos5_subcmu_reg_dump exynos5x_gsc_suspend_regs[] = { |
| 1259 | { GATE_IP_GSCL0, 0x3, 0x3 }, /* GSC gates */ |
| 1260 | { GATE_IP_GSCL1, 0xc0, 0xc0 }, /* GSC gates */ |
| 1261 | { SRC_TOP5, 0, BIT(28) }, /* MUX mout_user_aclk300_gscl */ |
| 1262 | { DIV2_RATIO0, 0, 0x30 }, /* DIV dout_gscl_blk_300 */ |
| 1263 | }; |
| 1264 | |
| 1265 | static const struct samsung_div_clock exynos5x_mfc_div_clks[] __initconst = { |
| 1266 | DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2), |
| 1267 | }; |
| 1268 | |
| 1269 | static const struct samsung_gate_clock exynos5x_mfc_gate_clks[] __initconst = { |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1270 | GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0), |
Shaik Ameer Basha | 1d87db4 | 2014-05-08 16:58:00 +0530 | [diff] [blame] | 1271 | GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0), |
| 1272 | GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0), |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 1273 | }; |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1274 | |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 1275 | static struct exynos5_subcmu_reg_dump exynos5x_mfc_suspend_regs[] = { |
| 1276 | { GATE_IP_MFC, 0xffffffff, 0xffffffff }, /* MFC gates */ |
| 1277 | { SRC_TOP4, 0, BIT(28) }, /* MUX mout_user_aclk333 */ |
| 1278 | { DIV4_RATIO, 0, 0x3 }, /* DIV dout_mfc_blk */ |
| 1279 | }; |
| 1280 | |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 1281 | |
| 1282 | static const struct samsung_gate_clock exynos5800_mau_gate_clks[] __initconst = { |
| 1283 | GATE(CLK_MAU_EPLL, "mau_epll", "mout_user_mau_epll", |
| 1284 | SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0), |
| 1285 | GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0", |
| 1286 | GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0), |
| 1287 | GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0", |
| 1288 | GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0), |
| 1289 | }; |
| 1290 | |
| 1291 | static struct exynos5_subcmu_reg_dump exynos5800_mau_suspend_regs[] = { |
| 1292 | { SRC_TOP9, 0, BIT(8) }, /* MUX mout_user_mau_epll */ |
| 1293 | }; |
| 1294 | |
Sylwester Nawrocki | bf32e7d | 2019-08-08 16:49:28 +0200 | [diff] [blame] | 1295 | static const struct exynos5_subcmu_info exynos5x_disp_subcmu = { |
| 1296 | .div_clks = exynos5x_disp_div_clks, |
| 1297 | .nr_div_clks = ARRAY_SIZE(exynos5x_disp_div_clks), |
| 1298 | .gate_clks = exynos5x_disp_gate_clks, |
| 1299 | .nr_gate_clks = ARRAY_SIZE(exynos5x_disp_gate_clks), |
| 1300 | .suspend_regs = exynos5x_disp_suspend_regs, |
| 1301 | .nr_suspend_regs = ARRAY_SIZE(exynos5x_disp_suspend_regs), |
| 1302 | .pd_name = "DISP", |
| 1303 | }; |
| 1304 | |
| 1305 | static const struct exynos5_subcmu_info exynos5x_gsc_subcmu = { |
| 1306 | .div_clks = exynos5x_gsc_div_clks, |
| 1307 | .nr_div_clks = ARRAY_SIZE(exynos5x_gsc_div_clks), |
| 1308 | .gate_clks = exynos5x_gsc_gate_clks, |
| 1309 | .nr_gate_clks = ARRAY_SIZE(exynos5x_gsc_gate_clks), |
| 1310 | .suspend_regs = exynos5x_gsc_suspend_regs, |
| 1311 | .nr_suspend_regs = ARRAY_SIZE(exynos5x_gsc_suspend_regs), |
| 1312 | .pd_name = "GSC", |
| 1313 | }; |
| 1314 | |
| 1315 | static const struct exynos5_subcmu_info exynos5x_mfc_subcmu = { |
| 1316 | .div_clks = exynos5x_mfc_div_clks, |
| 1317 | .nr_div_clks = ARRAY_SIZE(exynos5x_mfc_div_clks), |
| 1318 | .gate_clks = exynos5x_mfc_gate_clks, |
| 1319 | .nr_gate_clks = ARRAY_SIZE(exynos5x_mfc_gate_clks), |
| 1320 | .suspend_regs = exynos5x_mfc_suspend_regs, |
| 1321 | .nr_suspend_regs = ARRAY_SIZE(exynos5x_mfc_suspend_regs), |
| 1322 | .pd_name = "MFC", |
| 1323 | }; |
| 1324 | |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 1325 | static const struct exynos5_subcmu_info exynos5800_mau_subcmu = { |
| 1326 | .gate_clks = exynos5800_mau_gate_clks, |
| 1327 | .nr_gate_clks = ARRAY_SIZE(exynos5800_mau_gate_clks), |
| 1328 | .suspend_regs = exynos5800_mau_suspend_regs, |
| 1329 | .nr_suspend_regs = ARRAY_SIZE(exynos5800_mau_suspend_regs), |
| 1330 | .pd_name = "MAU", |
| 1331 | }; |
| 1332 | |
Sylwester Nawrocki | bf32e7d | 2019-08-08 16:49:28 +0200 | [diff] [blame] | 1333 | static const struct exynos5_subcmu_info *exynos5x_subcmus[] = { |
| 1334 | &exynos5x_disp_subcmu, |
| 1335 | &exynos5x_gsc_subcmu, |
| 1336 | &exynos5x_mfc_subcmu, |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1337 | }; |
| 1338 | |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 1339 | static const struct exynos5_subcmu_info *exynos5800_subcmus[] = { |
| 1340 | &exynos5x_disp_subcmu, |
| 1341 | &exynos5x_gsc_subcmu, |
| 1342 | &exynos5x_mfc_subcmu, |
| 1343 | &exynos5800_mau_subcmu, |
| 1344 | }; |
| 1345 | |
Krzysztof Kozlowski | ebd217e | 2016-05-11 14:02:12 +0200 | [diff] [blame] | 1346 | static const struct samsung_pll_rate_table exynos5420_pll2550x_24mhz_tbl[] __initconst = { |
Andrzej Hajda | 1d5013f | 2018-02-20 08:05:39 +0100 | [diff] [blame] | 1347 | PLL_35XX_RATE(24 * MHZ, 2000000000, 250, 3, 0), |
| 1348 | PLL_35XX_RATE(24 * MHZ, 1900000000, 475, 6, 0), |
| 1349 | PLL_35XX_RATE(24 * MHZ, 1800000000, 225, 3, 0), |
| 1350 | PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0), |
| 1351 | PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0), |
| 1352 | PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0), |
| 1353 | PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0), |
| 1354 | PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0), |
| 1355 | PLL_35XX_RATE(24 * MHZ, 1200000000, 200, 2, 1), |
| 1356 | PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1), |
| 1357 | PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1), |
| 1358 | PLL_35XX_RATE(24 * MHZ, 900000000, 150, 2, 1), |
| 1359 | PLL_35XX_RATE(24 * MHZ, 800000000, 200, 3, 1), |
| 1360 | PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1), |
| 1361 | PLL_35XX_RATE(24 * MHZ, 600000000, 200, 2, 2), |
| 1362 | PLL_35XX_RATE(24 * MHZ, 500000000, 250, 3, 2), |
| 1363 | PLL_35XX_RATE(24 * MHZ, 400000000, 200, 3, 2), |
| 1364 | PLL_35XX_RATE(24 * MHZ, 300000000, 200, 2, 3), |
| 1365 | PLL_35XX_RATE(24 * MHZ, 200000000, 200, 3, 3), |
Thomas Abraham | ca5b402 | 2014-07-14 19:08:34 +0530 | [diff] [blame] | 1366 | }; |
| 1367 | |
Lukasz Luba | 8b4a7ac | 2019-06-05 18:54:00 +0200 | [diff] [blame] | 1368 | static const struct samsung_pll_rate_table exynos5422_bpll_rate_table[] = { |
| 1369 | PLL_35XX_RATE(24 * MHZ, 825000000, 275, 4, 1), |
| 1370 | PLL_35XX_RATE(24 * MHZ, 728000000, 182, 3, 1), |
| 1371 | PLL_35XX_RATE(24 * MHZ, 633000000, 211, 4, 1), |
| 1372 | PLL_35XX_RATE(24 * MHZ, 543000000, 181, 2, 2), |
| 1373 | PLL_35XX_RATE(24 * MHZ, 413000000, 413, 6, 2), |
| 1374 | PLL_35XX_RATE(24 * MHZ, 275000000, 275, 3, 3), |
| 1375 | PLL_35XX_RATE(24 * MHZ, 206000000, 206, 3, 3), |
| 1376 | PLL_35XX_RATE(24 * MHZ, 165000000, 110, 2, 3), |
| 1377 | }; |
| 1378 | |
Sylwester Nawrocki | 9842452 | 2017-06-09 12:46:06 +0200 | [diff] [blame] | 1379 | static const struct samsung_pll_rate_table exynos5420_epll_24mhz_tbl[] = { |
Andrzej Hajda | 1d5013f | 2018-02-20 08:05:39 +0100 | [diff] [blame] | 1380 | PLL_36XX_RATE(24 * MHZ, 600000000U, 100, 2, 1, 0), |
| 1381 | PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0), |
| 1382 | PLL_36XX_RATE(24 * MHZ, 393216003U, 197, 3, 2, -25690), |
| 1383 | PLL_36XX_RATE(24 * MHZ, 361267218U, 301, 5, 2, 3671), |
| 1384 | PLL_36XX_RATE(24 * MHZ, 200000000U, 200, 3, 3, 0), |
| 1385 | PLL_36XX_RATE(24 * MHZ, 196608001U, 197, 3, 3, -25690), |
| 1386 | PLL_36XX_RATE(24 * MHZ, 180633609U, 301, 5, 3, 3671), |
| 1387 | PLL_36XX_RATE(24 * MHZ, 131072006U, 131, 3, 3, 4719), |
| 1388 | PLL_36XX_RATE(24 * MHZ, 100000000U, 200, 3, 4, 0), |
Sylwester Nawrocki | 948e068 | 2018-03-12 11:23:27 +0100 | [diff] [blame] | 1389 | PLL_36XX_RATE(24 * MHZ, 73728000U, 98, 2, 4, 19923), |
| 1390 | PLL_36XX_RATE(24 * MHZ, 67737602U, 90, 2, 4, 20762), |
Andrzej Hajda | 1d5013f | 2018-02-20 08:05:39 +0100 | [diff] [blame] | 1391 | PLL_36XX_RATE(24 * MHZ, 65536003U, 131, 3, 4, 4719), |
| 1392 | PLL_36XX_RATE(24 * MHZ, 49152000U, 197, 3, 5, -25690), |
Sylwester Nawrocki | 948e068 | 2018-03-12 11:23:27 +0100 | [diff] [blame] | 1393 | PLL_36XX_RATE(24 * MHZ, 45158401U, 90, 3, 4, 20762), |
Andrzej Hajda | 1d5013f | 2018-02-20 08:05:39 +0100 | [diff] [blame] | 1394 | PLL_36XX_RATE(24 * MHZ, 32768001U, 131, 3, 5, 4719), |
Sylwester Nawrocki | 9842452 | 2017-06-09 12:46:06 +0200 | [diff] [blame] | 1395 | }; |
| 1396 | |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1397 | static struct samsung_pll_clock exynos5x_plls[nr_plls] __initdata = { |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1398 | [apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1399 | APLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1400 | [cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK, |
Chander Kashyap | cdf64ee | 2013-09-26 14:36:35 +0530 | [diff] [blame] | 1401 | CPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1402 | [dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1403 | DPLL_CON0, NULL), |
Sylwester Nawrocki | 9842452 | 2017-06-09 12:46:06 +0200 | [diff] [blame] | 1404 | [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1405 | EPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1406 | [rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1407 | RPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1408 | [ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1409 | IPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1410 | [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1411 | SPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1412 | [vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1413 | VPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1414 | [mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1415 | MPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1416 | [bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1417 | BPLL_CON0, NULL), |
Andrzej Hajda | cba9d2f | 2014-01-07 15:47:37 +0100 | [diff] [blame] | 1418 | [kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK, |
Yadwinder Singh Brar | 3ff6e0d | 2013-06-11 15:01:12 +0530 | [diff] [blame] | 1419 | KPLL_CON0, NULL), |
Yadwinder Singh Brar | c898c6b | 2013-06-11 15:01:10 +0530 | [diff] [blame] | 1420 | }; |
| 1421 | |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 1422 | #define E5420_EGL_DIV0(apll, pclk_dbg, atb, cpud) \ |
| 1423 | ((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \ |
| 1424 | ((cpud) << 4))) |
| 1425 | |
| 1426 | static const struct exynos_cpuclk_cfg_data exynos5420_eglclk_d[] __initconst = { |
| 1427 | { 1800000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1428 | { 1700000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1429 | { 1600000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1430 | { 1500000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1431 | { 1400000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1432 | { 1300000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1433 | { 1200000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1434 | { 1100000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1435 | { 1000000, E5420_EGL_DIV0(3, 6, 6, 2), }, |
| 1436 | { 900000, E5420_EGL_DIV0(3, 6, 6, 2), }, |
| 1437 | { 800000, E5420_EGL_DIV0(3, 5, 5, 2), }, |
| 1438 | { 700000, E5420_EGL_DIV0(3, 5, 5, 2), }, |
| 1439 | { 600000, E5420_EGL_DIV0(3, 4, 4, 2), }, |
| 1440 | { 500000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1441 | { 400000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1442 | { 300000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1443 | { 200000, E5420_EGL_DIV0(3, 3, 3, 2), }, |
| 1444 | { 0 }, |
| 1445 | }; |
| 1446 | |
Bartlomiej Zolnierkiewicz | 54abbdb | 2015-12-15 18:33:19 +0100 | [diff] [blame] | 1447 | static const struct exynos_cpuclk_cfg_data exynos5800_eglclk_d[] __initconst = { |
| 1448 | { 2000000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1449 | { 1900000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1450 | { 1800000, E5420_EGL_DIV0(3, 7, 7, 4), }, |
| 1451 | { 1700000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1452 | { 1600000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1453 | { 1500000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1454 | { 1400000, E5420_EGL_DIV0(3, 7, 7, 3), }, |
| 1455 | { 1300000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1456 | { 1200000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1457 | { 1100000, E5420_EGL_DIV0(3, 7, 7, 2), }, |
| 1458 | { 1000000, E5420_EGL_DIV0(3, 7, 6, 2), }, |
| 1459 | { 900000, E5420_EGL_DIV0(3, 7, 6, 2), }, |
| 1460 | { 800000, E5420_EGL_DIV0(3, 7, 5, 2), }, |
| 1461 | { 700000, E5420_EGL_DIV0(3, 7, 5, 2), }, |
| 1462 | { 600000, E5420_EGL_DIV0(3, 7, 4, 2), }, |
| 1463 | { 500000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1464 | { 400000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1465 | { 300000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1466 | { 200000, E5420_EGL_DIV0(3, 7, 3, 2), }, |
| 1467 | { 0 }, |
| 1468 | }; |
| 1469 | |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 1470 | #define E5420_KFC_DIV(kpll, pclk, aclk) \ |
| 1471 | ((((kpll) << 24) | ((pclk) << 20) | ((aclk) << 4))) |
| 1472 | |
| 1473 | static const struct exynos_cpuclk_cfg_data exynos5420_kfcclk_d[] __initconst = { |
Bartlomiej Zolnierkiewicz | 54abbdb | 2015-12-15 18:33:19 +0100 | [diff] [blame] | 1474 | { 1400000, E5420_KFC_DIV(3, 5, 3), }, /* for Exynos5800 */ |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 1475 | { 1300000, E5420_KFC_DIV(3, 5, 2), }, |
| 1476 | { 1200000, E5420_KFC_DIV(3, 5, 2), }, |
| 1477 | { 1100000, E5420_KFC_DIV(3, 5, 2), }, |
| 1478 | { 1000000, E5420_KFC_DIV(3, 5, 2), }, |
| 1479 | { 900000, E5420_KFC_DIV(3, 5, 2), }, |
| 1480 | { 800000, E5420_KFC_DIV(3, 5, 2), }, |
| 1481 | { 700000, E5420_KFC_DIV(3, 4, 2), }, |
| 1482 | { 600000, E5420_KFC_DIV(3, 4, 2), }, |
| 1483 | { 500000, E5420_KFC_DIV(3, 4, 2), }, |
| 1484 | { 400000, E5420_KFC_DIV(3, 3, 2), }, |
| 1485 | { 300000, E5420_KFC_DIV(3, 3, 2), }, |
| 1486 | { 200000, E5420_KFC_DIV(3, 3, 2), }, |
| 1487 | { 0 }, |
| 1488 | }; |
| 1489 | |
Krzysztof Kozlowski | 305cfab | 2014-06-26 14:00:06 +0200 | [diff] [blame] | 1490 | static const struct of_device_id ext_clk_match[] __initconst = { |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1491 | { .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, }, |
| 1492 | { }, |
| 1493 | }; |
| 1494 | |
| 1495 | /* register exynos5420 clocks */ |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1496 | static void __init exynos5x_clk_init(struct device_node *np, |
| 1497 | enum exynos5x_soc soc) |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1498 | { |
Rahul Sharma | 976face | 2014-03-12 20:26:44 +0530 | [diff] [blame] | 1499 | struct samsung_clk_provider *ctx; |
| 1500 | |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1501 | if (np) { |
| 1502 | reg_base = of_iomap(np, 0); |
| 1503 | if (!reg_base) |
| 1504 | panic("%s: failed to map registers\n", __func__); |
| 1505 | } else { |
| 1506 | panic("%s: unable to determine soc\n", __func__); |
| 1507 | } |
| 1508 | |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1509 | exynos5x_soc = soc; |
| 1510 | |
Rahul Sharma | 976face | 2014-03-12 20:26:44 +0530 | [diff] [blame] | 1511 | ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS); |
Rahul Sharma | 976face | 2014-03-12 20:26:44 +0530 | [diff] [blame] | 1512 | |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1513 | samsung_clk_of_register_fixed_ext(ctx, exynos5x_fixed_rate_ext_clks, |
| 1514 | ARRAY_SIZE(exynos5x_fixed_rate_ext_clks), |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1515 | ext_clk_match); |
Thomas Abraham | ca5b402 | 2014-07-14 19:08:34 +0530 | [diff] [blame] | 1516 | |
| 1517 | if (_get_rate("fin_pll") == 24 * MHZ) { |
| 1518 | exynos5x_plls[apll].rate_table = exynos5420_pll2550x_24mhz_tbl; |
Sylwester Nawrocki | 9842452 | 2017-06-09 12:46:06 +0200 | [diff] [blame] | 1519 | exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl; |
Thomas Abraham | ca5b402 | 2014-07-14 19:08:34 +0530 | [diff] [blame] | 1520 | exynos5x_plls[kpll].rate_table = exynos5420_pll2550x_24mhz_tbl; |
| 1521 | } |
| 1522 | |
Lukasz Luba | 8b4a7ac | 2019-06-05 18:54:00 +0200 | [diff] [blame] | 1523 | if (soc == EXYNOS5420) |
| 1524 | exynos5x_plls[bpll].rate_table = exynos5420_pll2550x_24mhz_tbl; |
| 1525 | else |
| 1526 | exynos5x_plls[bpll].rate_table = exynos5422_bpll_rate_table; |
| 1527 | |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1528 | samsung_clk_register_pll(ctx, exynos5x_plls, ARRAY_SIZE(exynos5x_plls), |
| 1529 | reg_base); |
| 1530 | samsung_clk_register_fixed_rate(ctx, exynos5x_fixed_rate_clks, |
| 1531 | ARRAY_SIZE(exynos5x_fixed_rate_clks)); |
| 1532 | samsung_clk_register_fixed_factor(ctx, exynos5x_fixed_factor_clks, |
| 1533 | ARRAY_SIZE(exynos5x_fixed_factor_clks)); |
| 1534 | samsung_clk_register_mux(ctx, exynos5x_mux_clks, |
| 1535 | ARRAY_SIZE(exynos5x_mux_clks)); |
| 1536 | samsung_clk_register_div(ctx, exynos5x_div_clks, |
| 1537 | ARRAY_SIZE(exynos5x_div_clks)); |
| 1538 | samsung_clk_register_gate(ctx, exynos5x_gate_clks, |
| 1539 | ARRAY_SIZE(exynos5x_gate_clks)); |
| 1540 | |
| 1541 | if (soc == EXYNOS5420) { |
| 1542 | samsung_clk_register_mux(ctx, exynos5420_mux_clks, |
| 1543 | ARRAY_SIZE(exynos5420_mux_clks)); |
| 1544 | samsung_clk_register_div(ctx, exynos5420_div_clks, |
| 1545 | ARRAY_SIZE(exynos5420_div_clks)); |
Sylwester Nawrocki | 41097f2 | 2017-07-21 16:18:19 +0200 | [diff] [blame] | 1546 | samsung_clk_register_gate(ctx, exynos5420_gate_clks, |
| 1547 | ARRAY_SIZE(exynos5420_gate_clks)); |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1548 | } else { |
| 1549 | samsung_clk_register_fixed_factor( |
| 1550 | ctx, exynos5800_fixed_factor_clks, |
| 1551 | ARRAY_SIZE(exynos5800_fixed_factor_clks)); |
| 1552 | samsung_clk_register_mux(ctx, exynos5800_mux_clks, |
| 1553 | ARRAY_SIZE(exynos5800_mux_clks)); |
| 1554 | samsung_clk_register_div(ctx, exynos5800_div_clks, |
| 1555 | ARRAY_SIZE(exynos5800_div_clks)); |
| 1556 | samsung_clk_register_gate(ctx, exynos5800_gate_clks, |
| 1557 | ARRAY_SIZE(exynos5800_gate_clks)); |
| 1558 | } |
Tomasz Figa | 388c788 | 2014-02-14 08:16:00 +0900 | [diff] [blame] | 1559 | |
Bartlomiej Zolnierkiewicz | 54abbdb | 2015-12-15 18:33:19 +0100 | [diff] [blame] | 1560 | if (soc == EXYNOS5420) { |
| 1561 | exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk", |
| 1562 | mout_cpu_p[0], mout_cpu_p[1], 0x200, |
| 1563 | exynos5420_eglclk_d, ARRAY_SIZE(exynos5420_eglclk_d), 0); |
| 1564 | } else { |
| 1565 | exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk", |
| 1566 | mout_cpu_p[0], mout_cpu_p[1], 0x200, |
| 1567 | exynos5800_eglclk_d, ARRAY_SIZE(exynos5800_eglclk_d), 0); |
| 1568 | } |
Thomas Abraham | bee4f87 | 2015-12-15 18:33:16 +0100 | [diff] [blame] | 1569 | exynos_register_cpu_clock(ctx, CLK_KFC_CLK, "kfcclk", |
| 1570 | mout_kfc_p[0], mout_kfc_p[1], 0x28200, |
| 1571 | exynos5420_kfcclk_d, ARRAY_SIZE(exynos5420_kfcclk_d), 0); |
| 1572 | |
Marek Szyprowski | 2d77f77c | 2018-09-06 17:55:32 +0200 | [diff] [blame] | 1573 | samsung_clk_extended_sleep_init(reg_base, |
| 1574 | exynos5x_clk_regs, ARRAY_SIZE(exynos5x_clk_regs), |
| 1575 | exynos5420_set_clksrc, ARRAY_SIZE(exynos5420_set_clksrc)); |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 1576 | |
| 1577 | if (soc == EXYNOS5800) { |
Marek Szyprowski | 2d77f77c | 2018-09-06 17:55:32 +0200 | [diff] [blame] | 1578 | samsung_clk_sleep_init(reg_base, exynos5800_clk_regs, |
| 1579 | ARRAY_SIZE(exynos5800_clk_regs)); |
Sylwester Nawrocki | b6adeb6 | 2019-08-08 16:49:29 +0200 | [diff] [blame^] | 1580 | |
| 1581 | exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5800_subcmus), |
| 1582 | exynos5800_subcmus); |
| 1583 | } else { |
| 1584 | exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5x_subcmus), |
| 1585 | exynos5x_subcmus); |
| 1586 | } |
Sylwester Nawrocki | d5e136a | 2014-06-18 17:46:52 +0200 | [diff] [blame] | 1587 | |
| 1588 | samsung_clk_of_add_provider(np, ctx); |
Chander Kashyap | 1609027 | 2013-06-19 00:29:34 +0900 | [diff] [blame] | 1589 | } |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1590 | |
| 1591 | static void __init exynos5420_clk_init(struct device_node *np) |
| 1592 | { |
| 1593 | exynos5x_clk_init(np, EXYNOS5420); |
| 1594 | } |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 1595 | CLK_OF_DECLARE_DRIVER(exynos5420_clk, "samsung,exynos5420-clock", |
| 1596 | exynos5420_clk_init); |
Alim Akhtar | 6520e96 | 2014-05-19 22:15:08 +0900 | [diff] [blame] | 1597 | |
| 1598 | static void __init exynos5800_clk_init(struct device_node *np) |
| 1599 | { |
| 1600 | exynos5x_clk_init(np, EXYNOS5800); |
| 1601 | } |
Marek Szyprowski | ec4016f | 2018-03-06 15:33:09 +0100 | [diff] [blame] | 1602 | CLK_OF_DECLARE_DRIVER(exynos5800_clk, "samsung,exynos5800-clock", |
| 1603 | exynos5800_clk_init); |