blob: 45d34f601e9e0abfa5eac115272df833c4c86ce1 [file] [log] [blame]
Chander Kashyap16090272013-06-19 00:29:34 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Authors: Thomas Abraham <thomas.ab@samsung.com>
4 * Chander Kashyap <k.chander@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for Exynos5420 SoC.
11*/
12
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +010013#include <dt-bindings/clock/exynos5420.h>
Stephen Boyd6f1ed072015-06-19 15:00:46 -070014#include <linux/slab.h>
Chander Kashyap16090272013-06-19 00:29:34 +090015#include <linux/clk-provider.h>
16#include <linux/of.h>
17#include <linux/of_address.h>
Tomasz Figa388c7882014-02-14 08:16:00 +090018#include <linux/syscore_ops.h>
Chander Kashyap16090272013-06-19 00:29:34 +090019
20#include "clk.h"
Thomas Abrahambee4f872015-12-15 18:33:16 +010021#include "clk-cpu.h"
Chander Kashyap16090272013-06-19 00:29:34 +090022
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053023#define APLL_LOCK 0x0
24#define APLL_CON0 0x100
Chander Kashyap16090272013-06-19 00:29:34 +090025#define SRC_CPU 0x200
26#define DIV_CPU0 0x500
27#define DIV_CPU1 0x504
28#define GATE_BUS_CPU 0x700
29#define GATE_SCLK_CPU 0x800
Shaik Ameer Basha77342432014-05-08 16:58:04 +053030#define CLKOUT_CMU_CPU 0xa00
Vikas Sajjane9d52952014-07-07 18:35:29 +053031#define SRC_MASK_CPERI 0x4300
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +053032#define GATE_IP_G2D 0x8800
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053033#define CPLL_LOCK 0x10020
34#define DPLL_LOCK 0x10030
35#define EPLL_LOCK 0x10040
36#define RPLL_LOCK 0x10050
37#define IPLL_LOCK 0x10060
38#define SPLL_LOCK 0x10070
Sachin Kamat53cb6342014-03-13 08:57:02 +053039#define VPLL_LOCK 0x10080
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053040#define MPLL_LOCK 0x10090
41#define CPLL_CON0 0x10120
42#define DPLL_CON0 0x10128
43#define EPLL_CON0 0x10130
Shaik Ameer Basha77342432014-05-08 16:58:04 +053044#define EPLL_CON1 0x10134
45#define EPLL_CON2 0x10138
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053046#define RPLL_CON0 0x10140
Shaik Ameer Basha77342432014-05-08 16:58:04 +053047#define RPLL_CON1 0x10144
48#define RPLL_CON2 0x10148
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053049#define IPLL_CON0 0x10150
50#define SPLL_CON0 0x10160
51#define VPLL_CON0 0x10170
52#define MPLL_CON0 0x10180
Chander Kashyap16090272013-06-19 00:29:34 +090053#define SRC_TOP0 0x10200
54#define SRC_TOP1 0x10204
55#define SRC_TOP2 0x10208
56#define SRC_TOP3 0x1020c
57#define SRC_TOP4 0x10210
58#define SRC_TOP5 0x10214
59#define SRC_TOP6 0x10218
60#define SRC_TOP7 0x1021c
Alim Akhtar6520e962014-05-19 22:15:08 +090061#define SRC_TOP8 0x10220 /* 5800 specific */
62#define SRC_TOP9 0x10224 /* 5800 specific */
Chander Kashyap16090272013-06-19 00:29:34 +090063#define SRC_DISP10 0x1022c
64#define SRC_MAU 0x10240
65#define SRC_FSYS 0x10244
66#define SRC_PERIC0 0x10250
67#define SRC_PERIC1 0x10254
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053068#define SRC_ISP 0x10270
Alim Akhtar6520e962014-05-19 22:15:08 +090069#define SRC_CAM 0x10274 /* 5800 specific */
Chander Kashyap16090272013-06-19 00:29:34 +090070#define SRC_TOP10 0x10280
71#define SRC_TOP11 0x10284
72#define SRC_TOP12 0x10288
Alim Akhtar6520e962014-05-19 22:15:08 +090073#define SRC_TOP13 0x1028c /* 5800 specific */
Vikas Sajjane9d52952014-07-07 18:35:29 +053074#define SRC_MASK_TOP0 0x10300
75#define SRC_MASK_TOP1 0x10304
Shaik Ameer Basha424b6732014-05-08 16:57:55 +053076#define SRC_MASK_TOP2 0x10308
Shaik Ameer Basha31116a62014-05-08 16:58:02 +053077#define SRC_MASK_TOP7 0x1031c
Shaik Ameer Basha424b6732014-05-08 16:57:55 +053078#define SRC_MASK_DISP10 0x1032c
Shaik Ameer Basha31116a62014-05-08 16:58:02 +053079#define SRC_MASK_MAU 0x10334
Chander Kashyap16090272013-06-19 00:29:34 +090080#define SRC_MASK_FSYS 0x10340
81#define SRC_MASK_PERIC0 0x10350
82#define SRC_MASK_PERIC1 0x10354
Vikas Sajjane9d52952014-07-07 18:35:29 +053083#define SRC_MASK_ISP 0x10370
Chander Kashyap16090272013-06-19 00:29:34 +090084#define DIV_TOP0 0x10500
85#define DIV_TOP1 0x10504
86#define DIV_TOP2 0x10508
Alim Akhtar6520e962014-05-19 22:15:08 +090087#define DIV_TOP8 0x10520 /* 5800 specific */
88#define DIV_TOP9 0x10524 /* 5800 specific */
Chander Kashyap16090272013-06-19 00:29:34 +090089#define DIV_DISP10 0x1052c
90#define DIV_MAU 0x10544
91#define DIV_FSYS0 0x10548
92#define DIV_FSYS1 0x1054c
93#define DIV_FSYS2 0x10550
94#define DIV_PERIC0 0x10558
95#define DIV_PERIC1 0x1055c
96#define DIV_PERIC2 0x10560
97#define DIV_PERIC3 0x10564
98#define DIV_PERIC4 0x10568
Alim Akhtar6520e962014-05-19 22:15:08 +090099#define DIV_CAM 0x10574 /* 5800 specific */
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530100#define SCLK_DIV_ISP0 0x10580
101#define SCLK_DIV_ISP1 0x10584
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530102#define DIV2_RATIO0 0x10590
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +0530103#define DIV4_RATIO 0x105a0
Chander Kashyap16090272013-06-19 00:29:34 +0900104#define GATE_BUS_TOP 0x10700
Vikas Sajjane9d52952014-07-07 18:35:29 +0530105#define GATE_BUS_DISP1 0x10728
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530106#define GATE_BUS_GEN 0x1073c
Chander Kashyap16090272013-06-19 00:29:34 +0900107#define GATE_BUS_FSYS0 0x10740
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530108#define GATE_BUS_FSYS2 0x10748
Chander Kashyap16090272013-06-19 00:29:34 +0900109#define GATE_BUS_PERIC 0x10750
110#define GATE_BUS_PERIC1 0x10754
111#define GATE_BUS_PERIS0 0x10760
112#define GATE_BUS_PERIS1 0x10764
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530113#define GATE_BUS_NOC 0x10770
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530114#define GATE_TOP_SCLK_ISP 0x10870
Chander Kashyap16090272013-06-19 00:29:34 +0900115#define GATE_IP_GSCL0 0x10910
116#define GATE_IP_GSCL1 0x10920
Alim Akhtar6520e962014-05-19 22:15:08 +0900117#define GATE_IP_CAM 0x10924 /* 5800 specific */
Chander Kashyap16090272013-06-19 00:29:34 +0900118#define GATE_IP_MFC 0x1092c
119#define GATE_IP_DISP1 0x10928
120#define GATE_IP_G3D 0x10930
121#define GATE_IP_GEN 0x10934
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530122#define GATE_IP_FSYS 0x10944
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530123#define GATE_IP_PERIC 0x10950
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530124#define GATE_IP_PERIS 0x10960
Chander Kashyap16090272013-06-19 00:29:34 +0900125#define GATE_IP_MSCL 0x10970
126#define GATE_TOP_SCLK_GSCL 0x10820
127#define GATE_TOP_SCLK_DISP1 0x10828
128#define GATE_TOP_SCLK_MAU 0x1083c
129#define GATE_TOP_SCLK_FSYS 0x10840
130#define GATE_TOP_SCLK_PERIC 0x10850
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530131#define TOP_SPARE2 0x10b08
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530132#define BPLL_LOCK 0x20010
133#define BPLL_CON0 0x20110
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900134#define SRC_CDREX 0x20200
135#define DIV_CDREX0 0x20500
136#define DIV_CDREX1 0x20504
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530137#define KPLL_LOCK 0x28000
138#define KPLL_CON0 0x28100
Chander Kashyap16090272013-06-19 00:29:34 +0900139#define SRC_KFC 0x28200
140#define DIV_KFC0 0x28500
141
Alim Akhtar6520e962014-05-19 22:15:08 +0900142/* Exynos5x SoC type */
143enum exynos5x_soc {
144 EXYNOS5420,
145 EXYNOS5800,
146};
147
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530148/* list of PLLs */
Alim Akhtar6520e962014-05-19 22:15:08 +0900149enum exynos5x_plls {
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530150 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
151 bpll, kpll,
152 nr_plls /* number of PLLs */
153};
154
Tomasz Figa388c7882014-02-14 08:16:00 +0900155static void __iomem *reg_base;
Alim Akhtar6520e962014-05-19 22:15:08 +0900156static enum exynos5x_soc exynos5x_soc;
Tomasz Figa388c7882014-02-14 08:16:00 +0900157
158#ifdef CONFIG_PM_SLEEP
Alim Akhtar6520e962014-05-19 22:15:08 +0900159static struct samsung_clk_reg_dump *exynos5x_save;
160static struct samsung_clk_reg_dump *exynos5800_save;
Tomasz Figa388c7882014-02-14 08:16:00 +0900161
Chander Kashyap16090272013-06-19 00:29:34 +0900162/*
163 * list of controller registers to be saved and restored during a
164 * suspend/resume cycle.
165 */
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200166static const unsigned long exynos5x_clk_regs[] __initconst = {
Chander Kashyap16090272013-06-19 00:29:34 +0900167 SRC_CPU,
168 DIV_CPU0,
169 DIV_CPU1,
170 GATE_BUS_CPU,
171 GATE_SCLK_CPU,
Shaik Ameer Basha77342432014-05-08 16:58:04 +0530172 CLKOUT_CMU_CPU,
173 EPLL_CON0,
174 EPLL_CON1,
175 EPLL_CON2,
176 RPLL_CON0,
177 RPLL_CON1,
178 RPLL_CON2,
Chander Kashyap16090272013-06-19 00:29:34 +0900179 SRC_TOP0,
180 SRC_TOP1,
181 SRC_TOP2,
182 SRC_TOP3,
183 SRC_TOP4,
184 SRC_TOP5,
185 SRC_TOP6,
186 SRC_TOP7,
187 SRC_DISP10,
188 SRC_MAU,
189 SRC_FSYS,
190 SRC_PERIC0,
191 SRC_PERIC1,
192 SRC_TOP10,
193 SRC_TOP11,
194 SRC_TOP12,
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530195 SRC_MASK_TOP2,
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530196 SRC_MASK_TOP7,
Chander Kashyap16090272013-06-19 00:29:34 +0900197 SRC_MASK_DISP10,
198 SRC_MASK_FSYS,
199 SRC_MASK_PERIC0,
200 SRC_MASK_PERIC1,
Vikas Sajjane9d52952014-07-07 18:35:29 +0530201 SRC_MASK_TOP0,
202 SRC_MASK_TOP1,
203 SRC_MASK_MAU,
204 SRC_MASK_ISP,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530205 SRC_ISP,
Chander Kashyap16090272013-06-19 00:29:34 +0900206 DIV_TOP0,
207 DIV_TOP1,
208 DIV_TOP2,
209 DIV_DISP10,
210 DIV_MAU,
211 DIV_FSYS0,
212 DIV_FSYS1,
213 DIV_FSYS2,
214 DIV_PERIC0,
215 DIV_PERIC1,
216 DIV_PERIC2,
217 DIV_PERIC3,
218 DIV_PERIC4,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530219 SCLK_DIV_ISP0,
220 SCLK_DIV_ISP1,
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530221 DIV2_RATIO0,
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +0530222 DIV4_RATIO,
Vikas Sajjane9d52952014-07-07 18:35:29 +0530223 GATE_BUS_DISP1,
Chander Kashyap16090272013-06-19 00:29:34 +0900224 GATE_BUS_TOP,
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530225 GATE_BUS_GEN,
Chander Kashyap16090272013-06-19 00:29:34 +0900226 GATE_BUS_FSYS0,
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530227 GATE_BUS_FSYS2,
Chander Kashyap16090272013-06-19 00:29:34 +0900228 GATE_BUS_PERIC,
229 GATE_BUS_PERIC1,
230 GATE_BUS_PERIS0,
231 GATE_BUS_PERIS1,
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530232 GATE_BUS_NOC,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530233 GATE_TOP_SCLK_ISP,
Chander Kashyap16090272013-06-19 00:29:34 +0900234 GATE_IP_GSCL0,
235 GATE_IP_GSCL1,
236 GATE_IP_MFC,
237 GATE_IP_DISP1,
238 GATE_IP_G3D,
239 GATE_IP_GEN,
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530240 GATE_IP_FSYS,
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530241 GATE_IP_PERIC,
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530242 GATE_IP_PERIS,
Chander Kashyap16090272013-06-19 00:29:34 +0900243 GATE_IP_MSCL,
244 GATE_TOP_SCLK_GSCL,
245 GATE_TOP_SCLK_DISP1,
246 GATE_TOP_SCLK_MAU,
247 GATE_TOP_SCLK_FSYS,
248 GATE_TOP_SCLK_PERIC,
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530249 TOP_SPARE2,
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900250 SRC_CDREX,
251 DIV_CDREX0,
252 DIV_CDREX1,
Chander Kashyap16090272013-06-19 00:29:34 +0900253 SRC_KFC,
254 DIV_KFC0,
255};
256
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200257static const unsigned long exynos5800_clk_regs[] __initconst = {
Alim Akhtar6520e962014-05-19 22:15:08 +0900258 SRC_TOP8,
259 SRC_TOP9,
260 SRC_CAM,
261 SRC_TOP1,
262 DIV_TOP8,
263 DIV_TOP9,
264 DIV_CAM,
265 GATE_IP_CAM,
266};
267
Vikas Sajjane9d52952014-07-07 18:35:29 +0530268static const struct samsung_clk_reg_dump exynos5420_set_clksrc[] = {
269 { .offset = SRC_MASK_CPERI, .value = 0xffffffff, },
270 { .offset = SRC_MASK_TOP0, .value = 0x11111111, },
271 { .offset = SRC_MASK_TOP1, .value = 0x11101111, },
272 { .offset = SRC_MASK_TOP2, .value = 0x11111110, },
273 { .offset = SRC_MASK_TOP7, .value = 0x00111100, },
274 { .offset = SRC_MASK_DISP10, .value = 0x11111110, },
275 { .offset = SRC_MASK_MAU, .value = 0x10000000, },
276 { .offset = SRC_MASK_FSYS, .value = 0x11111110, },
277 { .offset = SRC_MASK_PERIC0, .value = 0x11111110, },
278 { .offset = SRC_MASK_PERIC1, .value = 0x11111100, },
279 { .offset = SRC_MASK_ISP, .value = 0x11111000, },
Javier Martinez Canillas97372e52015-04-08 07:34:12 +0200280 { .offset = GATE_BUS_TOP, .value = 0xffffffff, },
Vikas Sajjane9d52952014-07-07 18:35:29 +0530281 { .offset = GATE_BUS_DISP1, .value = 0xffffffff, },
282 { .offset = GATE_IP_PERIC, .value = 0xffffffff, },
283};
284
Tomasz Figa388c7882014-02-14 08:16:00 +0900285static int exynos5420_clk_suspend(void)
286{
Alim Akhtar6520e962014-05-19 22:15:08 +0900287 samsung_clk_save(reg_base, exynos5x_save,
288 ARRAY_SIZE(exynos5x_clk_regs));
289
290 if (exynos5x_soc == EXYNOS5800)
291 samsung_clk_save(reg_base, exynos5800_save,
292 ARRAY_SIZE(exynos5800_clk_regs));
Tomasz Figa388c7882014-02-14 08:16:00 +0900293
Vikas Sajjane9d52952014-07-07 18:35:29 +0530294 samsung_clk_restore(reg_base, exynos5420_set_clksrc,
295 ARRAY_SIZE(exynos5420_set_clksrc));
296
Tomasz Figa388c7882014-02-14 08:16:00 +0900297 return 0;
298}
299
300static void exynos5420_clk_resume(void)
301{
Alim Akhtar6520e962014-05-19 22:15:08 +0900302 samsung_clk_restore(reg_base, exynos5x_save,
303 ARRAY_SIZE(exynos5x_clk_regs));
304
305 if (exynos5x_soc == EXYNOS5800)
306 samsung_clk_restore(reg_base, exynos5800_save,
307 ARRAY_SIZE(exynos5800_clk_regs));
Tomasz Figa388c7882014-02-14 08:16:00 +0900308}
309
310static struct syscore_ops exynos5420_clk_syscore_ops = {
311 .suspend = exynos5420_clk_suspend,
312 .resume = exynos5420_clk_resume,
313};
314
Krzysztof Kozlowskiebd217e2016-05-11 14:02:12 +0200315static void __init exynos5420_clk_sleep_init(void)
Tomasz Figa388c7882014-02-14 08:16:00 +0900316{
Alim Akhtar6520e962014-05-19 22:15:08 +0900317 exynos5x_save = samsung_clk_alloc_reg_dump(exynos5x_clk_regs,
318 ARRAY_SIZE(exynos5x_clk_regs));
319 if (!exynos5x_save) {
Tomasz Figa388c7882014-02-14 08:16:00 +0900320 pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
321 __func__);
322 return;
323 }
324
Alim Akhtar6520e962014-05-19 22:15:08 +0900325 if (exynos5x_soc == EXYNOS5800) {
326 exynos5800_save =
327 samsung_clk_alloc_reg_dump(exynos5800_clk_regs,
328 ARRAY_SIZE(exynos5800_clk_regs));
329 if (!exynos5800_save)
330 goto err_soc;
331 }
332
Tomasz Figa388c7882014-02-14 08:16:00 +0900333 register_syscore_ops(&exynos5420_clk_syscore_ops);
Alim Akhtar6520e962014-05-19 22:15:08 +0900334 return;
335err_soc:
336 kfree(exynos5x_save);
337 pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
338 __func__);
339 return;
Tomasz Figa388c7882014-02-14 08:16:00 +0900340}
341#else
Krzysztof Kozlowskiebd217e2016-05-11 14:02:12 +0200342static void __init exynos5420_clk_sleep_init(void) {}
Tomasz Figa388c7882014-02-14 08:16:00 +0900343#endif
344
Chander Kashyap16090272013-06-19 00:29:34 +0900345/* list of all parent clocks */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530346PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
347 "mout_sclk_mpll", "mout_sclk_spll"};
348PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"};
349PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"};
350PNAME(mout_apll_p) = {"fin_pll", "fout_apll"};
351PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"};
352PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"};
353PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"};
354PNAME(mout_epll_p) = {"fin_pll", "fout_epll"};
355PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"};
356PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"};
357PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"};
358PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"};
359PNAME(mout_spll_p) = {"fin_pll", "fout_spll"};
360PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900361
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530362PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
363 "mout_sclk_mpll"};
364PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll",
365 "mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll",
366 "mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"};
367PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"};
368PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"};
369PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900370
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530371PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530372PNAME(mout_sw_aclk66_p) = {"dout_aclk66", "mout_sclk_spll"};
Shaik Ameer Bashab31ca2a2014-05-08 16:58:03 +0530373PNAME(mout_user_aclk66_peric_p) = { "fin_pll", "mout_sw_aclk66"};
374PNAME(mout_user_pclk66_gpio_p) = {"mout_sw_aclk66", "ff_sw_aclk66"};
Chander Kashyap16090272013-06-19 00:29:34 +0900375
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530376PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"};
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530377PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"};
378PNAME(mout_user_pclk200_fsys_p) = {"fin_pll", "mout_sw_pclk200_fsys"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530379PNAME(mout_user_aclk200_fsys_p) = {"fin_pll", "mout_sw_aclk200_fsys"};
Chander Kashyap16090272013-06-19 00:29:34 +0900380
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530381PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"};
382PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"};
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530383PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"};
384PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"};
385
386PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"};
387PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"};
388PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"};
389
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530390PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"};
391PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"};
392
393PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0",
394 "mout_sclk_spll"};
395PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"};
396
397PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"};
398PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"};
Chander Kashyap16090272013-06-19 00:29:34 +0900399
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530400PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530401PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"};
Chander Kashyap16090272013-06-19 00:29:34 +0900402
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530403PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"};
404PNAME(mout_user_aclk400_mscl_p) = {"fin_pll", "mout_sw_aclk400_mscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900405
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530406PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"};
407PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"};
Chander Kashyap16090272013-06-19 00:29:34 +0900408
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530409PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"};
410PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"};
Chander Kashyap16090272013-06-19 00:29:34 +0900411
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530412PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"};
413PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"};
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530414PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"};
Chander Kashyap16090272013-06-19 00:29:34 +0900415
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530416PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"};
417PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900418
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530419PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"};
420PNAME(mout_user_aclk300_gscl_p) = {"fin_pll", "mout_sw_aclk300_gscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900421
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530422PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530423PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530424PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530425PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"};
Chander Kashyap16090272013-06-19 00:29:34 +0900426
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530427PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"};
428PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"};
Chander Kashyap16090272013-06-19 00:29:34 +0900429
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530430PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"};
431PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900432
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530433PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"};
434PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900435
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530436PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"};
437PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900438
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530439PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll",
440 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
441 "mout_sclk_epll", "mout_sclk_rpll"};
442PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll",
443 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
444 "mout_sclk_epll", "mout_sclk_rpll"};
445PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll",
446 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
447 "mout_sclk_epll", "mout_sclk_rpll"};
448PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1",
449 "dout_audio2", "spdif_extclk", "mout_sclk_ipll",
450 "mout_sclk_epll", "mout_sclk_rpll"};
451PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"};
452PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll",
453 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
454 "mout_sclk_epll", "mout_sclk_rpll"};
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530455PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll",
456 "mout_sclk_mpll", "mout_sclk_spll"};
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900457PNAME(mout_mclk_cdrex_p) = {"mout_bpll", "mout_mx_mspll_ccore"};
458
Alim Akhtar6520e962014-05-19 22:15:08 +0900459/* List of parents specific to exynos5800 */
460PNAME(mout_epll2_5800_p) = { "mout_sclk_epll", "ff_dout_epll2" };
461PNAME(mout_group1_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll",
462 "mout_sclk_mpll", "ff_dout_spll2" };
463PNAME(mout_group2_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll",
464 "mout_sclk_mpll", "ff_dout_spll2",
465 "mout_epll2", "mout_sclk_ipll" };
466PNAME(mout_group3_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll",
467 "mout_sclk_mpll", "ff_dout_spll2",
468 "mout_epll2" };
469PNAME(mout_group5_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll",
470 "mout_sclk_mpll", "mout_sclk_spll" };
471PNAME(mout_group6_5800_p) = { "mout_sclk_ipll", "mout_sclk_dpll",
472 "mout_sclk_mpll", "ff_dout_spll2" };
473PNAME(mout_group7_5800_p) = { "mout_sclk_cpll", "mout_sclk_dpll",
474 "mout_sclk_mpll", "mout_sclk_spll",
475 "mout_epll2", "mout_sclk_ipll" };
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900476PNAME(mout_mx_mspll_ccore_p) = {"sclk_bpll", "mout_sclk_dpll",
477 "mout_sclk_mpll", "ff_dout_spll2",
478 "mout_sclk_spll", "mout_sclk_epll"};
Alim Akhtar6520e962014-05-19 22:15:08 +0900479PNAME(mout_mau_epll_clk_5800_p) = { "mout_sclk_epll", "mout_sclk_dpll",
480 "mout_sclk_mpll",
481 "ff_dout_spll2" };
482PNAME(mout_group8_5800_p) = { "dout_aclk432_scaler", "dout_sclk_sw" };
483PNAME(mout_group9_5800_p) = { "dout_osc_div", "mout_sw_aclk432_scaler" };
484PNAME(mout_group10_5800_p) = { "dout_aclk432_cam", "dout_sclk_sw" };
485PNAME(mout_group11_5800_p) = { "dout_osc_div", "mout_sw_aclk432_cam" };
486PNAME(mout_group12_5800_p) = { "dout_aclkfl1_550_cam", "dout_sclk_sw" };
487PNAME(mout_group13_5800_p) = { "dout_osc_div", "mout_sw_aclkfl1_550_cam" };
488PNAME(mout_group14_5800_p) = { "dout_aclk550_cam", "dout_sclk_sw" };
489PNAME(mout_group15_5800_p) = { "dout_osc_div", "mout_sw_aclk550_cam" };
Sylwester Nawrocki8a9cf262017-06-08 12:03:24 +0200490PNAME(mout_group16_5800_p) = { "dout_osc_div", "mout_mau_epll_clk" };
Chander Kashyap16090272013-06-19 00:29:34 +0900491
492/* fixed rate clocks generated outside the soc */
Alim Akhtar6520e962014-05-19 22:15:08 +0900493static struct samsung_fixed_rate_clock
494 exynos5x_fixed_rate_ext_clks[] __initdata = {
Stephen Boyd728f2882016-03-01 10:59:58 -0800495 FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900496};
497
498/* fixed rate clocks generated inside the soc */
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200499static const struct samsung_fixed_rate_clock exynos5x_fixed_rate_clks[] __initconst = {
Stephen Boyd728f2882016-03-01 10:59:58 -0800500 FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000),
501 FRATE(0, "sclk_pwi", NULL, 0, 24000000),
502 FRATE(0, "sclk_usbh20", NULL, 0, 48000000),
503 FRATE(0, "mphy_refclk_ixtal24", NULL, 0, 48000000),
504 FRATE(0, "sclk_usbh20_scan_clk", NULL, 0, 480000000),
Chander Kashyap16090272013-06-19 00:29:34 +0900505};
506
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200507static const struct samsung_fixed_factor_clock
508 exynos5x_fixed_factor_clks[] __initconst = {
Shaik Ameer Bashab31ca2a2014-05-08 16:58:03 +0530509 FFACTOR(0, "ff_hsic_12m", "fin_pll", 1, 2, 0),
510 FFACTOR(0, "ff_sw_aclk66", "mout_sw_aclk66", 1, 2, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900511};
512
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200513static const struct samsung_fixed_factor_clock
514 exynos5800_fixed_factor_clks[] __initconst = {
Alim Akhtar6520e962014-05-19 22:15:08 +0900515 FFACTOR(0, "ff_dout_epll2", "mout_sclk_epll", 1, 2, 0),
516 FFACTOR(0, "ff_dout_spll2", "mout_sclk_spll", 1, 2, 0),
517};
518
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200519static const struct samsung_mux_clock exynos5800_mux_clks[] __initconst = {
Alim Akhtar6520e962014-05-19 22:15:08 +0900520 MUX(0, "mout_aclk400_isp", mout_group3_5800_p, SRC_TOP0, 0, 3),
521 MUX(0, "mout_aclk400_mscl", mout_group3_5800_p, SRC_TOP0, 4, 3),
522 MUX(0, "mout_aclk400_wcore", mout_group2_5800_p, SRC_TOP0, 16, 3),
523 MUX(0, "mout_aclk100_noc", mout_group1_5800_p, SRC_TOP0, 20, 2),
524
525 MUX(0, "mout_aclk333_432_gscl", mout_group6_5800_p, SRC_TOP1, 0, 2),
526 MUX(0, "mout_aclk333_432_isp", mout_group6_5800_p, SRC_TOP1, 4, 2),
527 MUX(0, "mout_aclk333_432_isp0", mout_group6_5800_p, SRC_TOP1, 12, 2),
528 MUX(0, "mout_aclk266", mout_group5_5800_p, SRC_TOP1, 20, 2),
529 MUX(0, "mout_aclk333", mout_group1_5800_p, SRC_TOP1, 28, 2),
530
531 MUX(0, "mout_aclk400_disp1", mout_group7_5800_p, SRC_TOP2, 4, 3),
532 MUX(0, "mout_aclk333_g2d", mout_group5_5800_p, SRC_TOP2, 8, 2),
533 MUX(0, "mout_aclk266_g2d", mout_group5_5800_p, SRC_TOP2, 12, 2),
534 MUX(0, "mout_aclk300_jpeg", mout_group5_5800_p, SRC_TOP2, 20, 2),
535 MUX(0, "mout_aclk300_disp1", mout_group5_5800_p, SRC_TOP2, 24, 2),
536 MUX(0, "mout_aclk300_gscl", mout_group5_5800_p, SRC_TOP2, 28, 2),
537
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900538 MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
539 mout_mx_mspll_ccore_p, SRC_TOP7, 16, 2),
Sylwester Nawrocki599cebe2017-07-21 16:21:02 +0200540 MUX_F(CLK_MOUT_MAU_EPLL, "mout_mau_epll_clk", mout_mau_epll_clk_5800_p,
541 SRC_TOP7, 20, 2, CLK_SET_RATE_PARENT, 0),
Alim Akhtar6520e962014-05-19 22:15:08 +0900542 MUX(0, "sclk_bpll", mout_bpll_p, SRC_TOP7, 24, 1),
543 MUX(0, "mout_epll2", mout_epll2_5800_p, SRC_TOP7, 28, 1),
544
545 MUX(0, "mout_aclk550_cam", mout_group3_5800_p, SRC_TOP8, 16, 3),
546 MUX(0, "mout_aclkfl1_550_cam", mout_group3_5800_p, SRC_TOP8, 20, 3),
547 MUX(0, "mout_aclk432_cam", mout_group6_5800_p, SRC_TOP8, 24, 2),
548 MUX(0, "mout_aclk432_scaler", mout_group6_5800_p, SRC_TOP8, 28, 2),
549
Sylwester Nawrocki599cebe2017-07-21 16:21:02 +0200550 MUX_F(CLK_MOUT_USER_MAU_EPLL, "mout_user_mau_epll", mout_group16_5800_p,
551 SRC_TOP9, 8, 1, CLK_SET_RATE_PARENT, 0),
Alim Akhtar6520e962014-05-19 22:15:08 +0900552 MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p,
553 SRC_TOP9, 16, 1),
554 MUX(0, "mout_user_aclkfl1_550_cam", mout_group13_5800_p,
555 SRC_TOP9, 20, 1),
556 MUX(0, "mout_user_aclk432_cam", mout_group11_5800_p,
557 SRC_TOP9, 24, 1),
558 MUX(0, "mout_user_aclk432_scaler", mout_group9_5800_p,
559 SRC_TOP9, 28, 1),
560
561 MUX(0, "mout_sw_aclk550_cam", mout_group14_5800_p, SRC_TOP13, 16, 1),
562 MUX(0, "mout_sw_aclkfl1_550_cam", mout_group12_5800_p,
563 SRC_TOP13, 20, 1),
564 MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p,
565 SRC_TOP13, 24, 1),
566 MUX(0, "mout_sw_aclk432_scaler", mout_group8_5800_p,
567 SRC_TOP13, 28, 1),
568
569 MUX(0, "mout_fimd1", mout_group2_p, SRC_DISP10, 4, 3),
570};
571
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200572static const struct samsung_div_clock exynos5800_div_clks[] __initconst = {
Chanwoo Choi81fed6e2016-04-15 15:32:53 +0900573 DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
574 "mout_aclk400_wcore", DIV_TOP0, 16, 3),
Alim Akhtar6520e962014-05-19 22:15:08 +0900575 DIV(0, "dout_aclk550_cam", "mout_aclk550_cam",
576 DIV_TOP8, 16, 3),
577 DIV(0, "dout_aclkfl1_550_cam", "mout_aclkfl1_550_cam",
578 DIV_TOP8, 20, 3),
579 DIV(0, "dout_aclk432_cam", "mout_aclk432_cam",
580 DIV_TOP8, 24, 3),
581 DIV(0, "dout_aclk432_scaler", "mout_aclk432_scaler",
582 DIV_TOP8, 28, 3),
583
584 DIV(0, "dout_osc_div", "fin_pll", DIV_TOP9, 20, 3),
585 DIV(0, "dout_sclk_sw", "sclk_spll", DIV_TOP9, 24, 6),
586};
587
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200588static const struct samsung_gate_clock exynos5800_gate_clks[] __initconst = {
Alim Akhtar6520e962014-05-19 22:15:08 +0900589 GATE(CLK_ACLK550_CAM, "aclk550_cam", "mout_user_aclk550_cam",
590 GATE_BUS_TOP, 24, 0, 0),
591 GATE(CLK_ACLK432_SCALER, "aclk432_scaler", "mout_user_aclk432_scaler",
Marek Szyprowski318fa462016-12-22 10:44:30 +0100592 GATE_BUS_TOP, 27, CLK_IS_CRITICAL, 0),
Sylwester Nawrocki41097f22017-07-21 16:18:19 +0200593 GATE(CLK_MAU_EPLL, "mau_epll", "mout_user_mau_epll",
Sylwester Nawrocki599cebe2017-07-21 16:21:02 +0200594 SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
Alim Akhtar6520e962014-05-19 22:15:08 +0900595};
596
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200597static const struct samsung_mux_clock exynos5420_mux_clks[] __initconst = {
Alim Akhtar6520e962014-05-19 22:15:08 +0900598 MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1),
599 MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p,
600 TOP_SPARE2, 4, 1),
601
602 MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
Marek Szyprowski36ba4822017-10-03 12:00:12 +0200603 MUX(0, "mout_aclk400_mscl", mout_group1_p, SRC_TOP0, 4, 2),
Alim Akhtar6520e962014-05-19 22:15:08 +0900604 MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2),
605 MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2),
606
607 MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2),
608 MUX(0, "mout_aclk333_432_isp", mout_group4_p,
609 SRC_TOP1, 4, 2),
610 MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2),
611 MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2),
612 MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2),
613
614 MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2),
615 MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2),
616 MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2),
617 MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2),
618 MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2),
619 MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2),
620
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900621 MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
622 mout_group5_5800_p, SRC_TOP7, 16, 2),
Alim Akhtar6520e962014-05-19 22:15:08 +0900623 MUX(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2),
624
625 MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1),
626};
627
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200628static const struct samsung_div_clock exynos5420_div_clks[] __initconst = {
Chanwoo Choi81fed6e2016-04-15 15:32:53 +0900629 DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
630 "mout_aclk400_wcore_bpll", DIV_TOP0, 16, 3),
Alim Akhtar6520e962014-05-19 22:15:08 +0900631};
632
Sylwester Nawrocki41097f22017-07-21 16:18:19 +0200633static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = {
634 GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk",
Sylwester Nawrocki599cebe2017-07-21 16:21:02 +0200635 SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
Sylwester Nawrocki41097f22017-07-21 16:18:19 +0200636};
637
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200638static const struct samsung_mux_clock exynos5x_mux_clks[] __initconst = {
Shaik Ameer Bashab31ca2a2014-05-08 16:58:03 +0530639 MUX(0, "mout_user_pclk66_gpio", mout_user_pclk66_gpio_p,
640 SRC_TOP7, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530641 MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2),
642 MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2),
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530643
Thomas Abrahambee4f872015-12-15 18:33:16 +0100644 MUX_F(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
645 CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530646 MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
Thomas Abrahambee4f872015-12-15 18:33:16 +0100647 MUX_F(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1,
648 CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530649 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900650
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530651 MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2),
652 MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530653 MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530654 MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900655
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530656 MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530657 MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900658
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530659 MUX(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900660
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530661 MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p,
662 SRC_TOP3, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530663 MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900664 SRC_TOP3, 4, 1),
Javier Martinez Canillas88560102015-01-24 13:25:01 +0900665 MUX(CLK_MOUT_USER_ACLK200_DISP1, "mout_user_aclk200_disp1",
666 mout_user_aclk200_disp1_p, SRC_TOP3, 8, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530667 MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900668 SRC_TOP3, 12, 1),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530669 MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p,
670 SRC_TOP3, 16, 1),
671 MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p,
672 SRC_TOP3, 20, 1),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530673 MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p,
674 SRC_TOP3, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530675 MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900676 SRC_TOP3, 28, 1),
677
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530678 MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900679 SRC_TOP4, 0, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530680 MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p,
681 SRC_TOP4, 4, 1),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530682 MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p,
683 SRC_TOP4, 8, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530684 MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p,
685 SRC_TOP4, 12, 1),
686 MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p,
687 SRC_TOP4, 16, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530688 MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1),
689 MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1),
Arun Kumar Kc0fb2622014-07-11 08:03:59 +0900690 MUX(CLK_MOUT_USER_ACLK333, "mout_user_aclk333", mout_user_aclk333_p,
691 SRC_TOP4, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900692
Javier Martinez Canillas88560102015-01-24 13:25:01 +0900693 MUX(CLK_MOUT_USER_ACLK400_DISP1, "mout_user_aclk400_disp1",
694 mout_user_aclk400_disp1_p, SRC_TOP5, 0, 1),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530695 MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p,
696 SRC_TOP5, 4, 1),
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530697 MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p,
698 SRC_TOP5, 8, 1),
699 MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p,
700 SRC_TOP5, 12, 1),
701 MUX(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p,
702 SRC_TOP5, 16, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530703 MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900704 SRC_TOP5, 20, 1),
Javier Martinez Canillas88560102015-01-24 13:25:01 +0900705 MUX(CLK_MOUT_USER_ACLK300_DISP1, "mout_user_aclk300_disp1",
706 mout_user_aclk300_disp1_p, SRC_TOP5, 24, 1),
Marek Szyprowskic0feb262015-12-08 14:46:54 +0100707 MUX(CLK_MOUT_USER_ACLK300_GSCL, "mout_user_aclk300_gscl",
708 mout_user_aclk300_gscl_p, SRC_TOP5, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900709
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530710 MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1),
711 MUX(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1),
712 MUX(0, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1),
713 MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1),
714 MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1),
Sylwester Nawrocki599cebe2017-07-21 16:21:02 +0200715 MUX_F(CLK_MOUT_EPLL, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1,
716 CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530717 MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1),
718 MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900719
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530720 MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p,
721 SRC_TOP10, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530722 MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p,
723 SRC_TOP10, 4, 1),
Javier Martinez Canillas88560102015-01-24 13:25:01 +0900724 MUX(CLK_MOUT_SW_ACLK200, "mout_sw_aclk200", mout_sw_aclk200_p,
725 SRC_TOP10, 8, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530726 MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900727 SRC_TOP10, 12, 1),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530728 MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p,
729 SRC_TOP10, 16, 1),
730 MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p,
731 SRC_TOP10, 20, 1),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530732 MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p,
733 SRC_TOP10, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530734 MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p,
735 SRC_TOP10, 28, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530736
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530737 MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900738 SRC_TOP11, 0, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530739 MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p,
740 SRC_TOP11, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530741 MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530742 MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p,
743 SRC_TOP11, 12, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530744 MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1),
745 MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1),
Arun Kumar Kc0fb2622014-07-11 08:03:59 +0900746 MUX(CLK_MOUT_SW_ACLK333, "mout_sw_aclk333", mout_sw_aclk333_p,
747 SRC_TOP11, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900748
Javier Martinez Canillas88560102015-01-24 13:25:01 +0900749 MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1",
750 mout_sw_aclk400_disp1_p, SRC_TOP12, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530751 MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p,
752 SRC_TOP12, 8, 1),
753 MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p,
754 SRC_TOP12, 12, 1),
755 MUX(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1),
756 MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p,
757 SRC_TOP12, 20, 1),
Javier Martinez Canillas88560102015-01-24 13:25:01 +0900758 MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1",
759 mout_sw_aclk300_disp1_p, SRC_TOP12, 24, 1),
Marek Szyprowskic0feb262015-12-08 14:46:54 +0100760 MUX(CLK_MOUT_SW_ACLK300_GSCL, "mout_sw_aclk300_gscl",
761 mout_sw_aclk300_gscl_p, SRC_TOP12, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900762
763 /* DISP1 Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530764 MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3),
765 MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3),
766 MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3),
767 MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530768 MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530769
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530770 MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900771
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900772 /* CDREX block */
773 MUX_F(CLK_MOUT_MCLK_CDREX, "mout_mclk_cdrex", mout_mclk_cdrex_p,
774 SRC_CDREX, 4, 1, CLK_SET_RATE_PARENT, 0),
775 MUX_F(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1,
776 CLK_SET_RATE_PARENT, 0),
777
Chander Kashyap16090272013-06-19 00:29:34 +0900778 /* MAU Block */
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530779 MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900780
781 /* FSYS Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530782 MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3),
783 MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3),
784 MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3),
785 MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3),
786 MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3),
787 MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530788 MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900789
790 /* PERIC Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530791 MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3),
792 MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3),
793 MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3),
794 MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3),
795 MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3),
796 MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3),
797 MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3),
798 MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3),
799 MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3),
800 MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3),
801 MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3),
802 MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530803
804 /* ISP Block */
805 MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3),
806 MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3),
807 MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3),
808 MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3),
809 MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900810};
811
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200812static const struct samsung_div_clock exynos5x_div_clks[] __initconst = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100813 DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
814 DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
815 DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530816 DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100817 DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900818
Chanwoo Choi81fed6e2016-04-15 15:32:53 +0900819 DIV(CLK_DOUT_ACLK400_ISP, "dout_aclk400_isp", "mout_aclk400_isp",
820 DIV_TOP0, 0, 3),
821 DIV(CLK_DOUT_ACLK400_MSCL, "dout_aclk400_mscl", "mout_aclk400_mscl",
822 DIV_TOP0, 4, 3),
823 DIV(CLK_DOUT_ACLK200, "dout_aclk200", "mout_aclk200",
824 DIV_TOP0, 8, 3),
825 DIV(CLK_DOUT_ACLK200_FSYS2, "dout_aclk200_fsys2", "mout_aclk200_fsys2",
826 DIV_TOP0, 12, 3),
827 DIV(CLK_DOUT_ACLK100_NOC, "dout_aclk100_noc", "mout_aclk100_noc",
828 DIV_TOP0, 20, 3),
829 DIV(CLK_DOUT_PCLK200_FSYS, "dout_pclk200_fsys", "mout_pclk200_fsys",
830 DIV_TOP0, 24, 3),
831 DIV(CLK_DOUT_ACLK200_FSYS, "dout_aclk200_fsys", "mout_aclk200_fsys",
832 DIV_TOP0, 28, 3),
833 DIV(CLK_DOUT_ACLK333_432_GSCL, "dout_aclk333_432_gscl",
834 "mout_aclk333_432_gscl", DIV_TOP1, 0, 3),
835 DIV(CLK_DOUT_ACLK333_432_ISP, "dout_aclk333_432_isp",
836 "mout_aclk333_432_isp", DIV_TOP1, 4, 3),
837 DIV(CLK_DOUT_ACLK66, "dout_aclk66", "mout_aclk66",
838 DIV_TOP1, 8, 6),
839 DIV(CLK_DOUT_ACLK333_432_ISP0, "dout_aclk333_432_isp0",
840 "mout_aclk333_432_isp0", DIV_TOP1, 16, 3),
841 DIV(CLK_DOUT_ACLK266, "dout_aclk266", "mout_aclk266",
842 DIV_TOP1, 20, 3),
843 DIV(CLK_DOUT_ACLK166, "dout_aclk166", "mout_aclk166",
844 DIV_TOP1, 24, 3),
845 DIV(CLK_DOUT_ACLK333, "dout_aclk333", "mout_aclk333",
846 DIV_TOP1, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900847
Chanwoo Choi81fed6e2016-04-15 15:32:53 +0900848 DIV(CLK_DOUT_ACLK333_G2D, "dout_aclk333_g2d", "mout_aclk333_g2d",
849 DIV_TOP2, 8, 3),
850 DIV(CLK_DOUT_ACLK266_G2D, "dout_aclk266_g2d", "mout_aclk266_g2d",
851 DIV_TOP2, 12, 3),
852 DIV(CLK_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2,
853 16, 3),
854 DIV(CLK_DOUT_ACLK300_JPEG, "dout_aclk300_jpeg", "mout_aclk300_jpeg",
855 DIV_TOP2, 20, 3),
856 DIV(CLK_DOUT_ACLK300_DISP1, "dout_aclk300_disp1",
857 "mout_aclk300_disp1", DIV_TOP2, 24, 3),
858 DIV(CLK_DOUT_ACLK300_GSCL, "dout_aclk300_gscl", "mout_aclk300_gscl",
859 DIV_TOP2, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900860
861 /* DISP1 Block */
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530862 DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100863 DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
864 DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
865 DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530866 DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2),
Chanwoo Choi81fed6e2016-04-15 15:32:53 +0900867 DIV(CLK_DOUT_ACLK400_DISP1, "dout_aclk400_disp1",
868 "mout_aclk400_disp1", DIV_TOP2, 4, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900869
Chanwoo Choie867e8f2016-08-25 15:57:17 +0900870 /* CDREX Block */
871 DIV(CLK_DOUT_PCLK_CDREX, "dout_pclk_cdrex", "dout_aclk_cdrex1",
872 DIV_CDREX0, 28, 3),
873 DIV_F(CLK_DOUT_SCLK_CDREX, "dout_sclk_cdrex", "mout_mclk_cdrex",
874 DIV_CDREX0, 24, 3, CLK_SET_RATE_PARENT, 0),
875 DIV(CLK_DOUT_ACLK_CDREX1, "dout_aclk_cdrex1", "dout_clk2x_phy0",
876 DIV_CDREX0, 16, 3),
877 DIV(CLK_DOUT_CCLK_DREX0, "dout_cclk_drex0", "dout_clk2x_phy0",
878 DIV_CDREX0, 8, 3),
879 DIV(CLK_DOUT_CLK2X_PHY0, "dout_clk2x_phy0", "dout_sclk_cdrex",
880 DIV_CDREX0, 3, 5),
881
882 DIV(CLK_DOUT_PCLK_CORE_MEM, "dout_pclk_core_mem", "mout_mclk_cdrex",
883 DIV_CDREX1, 8, 3),
884
Chander Kashyap16090272013-06-19 00:29:34 +0900885 /* Audio Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100886 DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
887 DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900888
889 /* USB3.0 */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100890 DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
891 DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
892 DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
893 DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900894
895 /* MMC */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100896 DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
897 DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
898 DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
Chander Kashyap16090272013-06-19 00:29:34 +0900899
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100900 DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530901 DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900902
903 /* UART and PWM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100904 DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
905 DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
906 DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
907 DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
908 DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900909
910 /* SPI */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100911 DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
912 DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
913 DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900914
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +0530915 /* Mfc Block */
916 DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2),
917
Chander Kashyap16090272013-06-19 00:29:34 +0900918 /* PCM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100919 DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
920 DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900921
922 /* Audio - I2S */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100923 DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
924 DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
925 DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
926 DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
927 DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900928
929 /* SPI Pre-Ratio */
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530930 DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8),
931 DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8),
932 DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530933
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530934 /* GSCL Block */
935 DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl",
936 DIV2_RATIO0, 4, 2),
937 DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2),
938
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530939 /* MSCL Block */
940 DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2),
941
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530942 /* PSGEN */
943 DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1),
944 DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1),
945
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530946 /* ISP Block */
947 DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8),
948 DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8),
949 DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8),
950 DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4),
951 DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4),
952 DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4),
953 DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4),
954 DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8,
955 CLK_SET_RATE_PARENT, 0),
956 DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8,
957 CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900958};
959
Krzysztof Kozlowskiad98c642016-05-11 14:02:07 +0200960static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = {
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530961 /* G2D */
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530962 GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0),
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530963 GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0),
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530964 GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0),
965 GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0),
966 GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0),
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530967
Chander Kashyap16090272013-06-19 00:29:34 +0900968 GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
Marek Szyprowski318fa462016-12-22 10:44:30 +0100969 GATE_BUS_FSYS0, 9, CLK_IS_CRITICAL, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900970 GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
971 GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
972
973 GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
974 GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
975 GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
Marek Szyprowski318fa462016-12-22 10:44:30 +0100976 GATE_BUS_TOP, 1, CLK_IS_CRITICAL, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900977 GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
978 GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530979 GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0",
980 GATE_BUS_TOP, 5, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900981 GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
Marek Szyprowski318fa462016-12-22 10:44:30 +0100982 GATE_BUS_TOP, 6, CLK_IS_CRITICAL, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900983 GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
984 GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530985 GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp",
986 GATE_BUS_TOP, 8, 0, 0),
Shaik Ameer Bashab31ca2a2014-05-08 16:58:03 +0530987 GATE(CLK_PCLK66_GPIO, "pclk66_gpio", "mout_user_pclk66_gpio",
Chander Kashyap16090272013-06-19 00:29:34 +0900988 GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530989 GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen",
Chander Kashyap16090272013-06-19 00:29:34 +0900990 GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530991 GATE(0, "aclk266_isp", "mout_user_aclk266_isp",
992 GATE_BUS_TOP, 13, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900993 GATE(0, "aclk166", "mout_user_aclk166",
994 GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
Javier Martinez Canillas34cba902016-05-24 13:41:01 -0400995 GATE(CLK_ACLK333, "aclk333", "mout_user_aclk333",
Marek Szyprowski318fa462016-12-22 10:44:30 +0100996 GATE_BUS_TOP, 15, CLK_IS_CRITICAL, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530997 GATE(0, "aclk400_isp", "mout_user_aclk400_isp",
998 GATE_BUS_TOP, 16, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530999 GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl",
Andrzej Pietrasiewiczc07c1a02017-09-29 09:32:53 +02001000 GATE_BUS_TOP, 17, CLK_IS_CRITICAL, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301001 GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1",
Marek Szyprowski318fa462016-12-22 10:44:30 +01001002 GATE_BUS_TOP, 18, CLK_IS_CRITICAL, 0),
Shaik Ameer Bashab31ca2a2014-05-08 16:58:03 +05301003 GATE(CLK_SCLK_MPHY_IXTAL24, "sclk_mphy_ixtal24", "mphy_refclk_ixtal24",
1004 GATE_BUS_TOP, 28, 0, 0),
1005 GATE(CLK_SCLK_HSIC_12M, "sclk_hsic_12m", "ff_hsic_12m",
1006 GATE_BUS_TOP, 29, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301007
1008 GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1",
Marek Szyprowski318fa462016-12-22 10:44:30 +01001009 SRC_MASK_TOP2, 24, CLK_IS_CRITICAL, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001010
1011 /* sclk */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001012 GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0",
Chander Kashyap16090272013-06-19 00:29:34 +09001013 GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001014 GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
Chander Kashyap16090272013-06-19 00:29:34 +09001015 GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001016 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
Chander Kashyap16090272013-06-19 00:29:34 +09001017 GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001018 GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3",
Chander Kashyap16090272013-06-19 00:29:34 +09001019 GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +05301020 GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre",
Chander Kashyap16090272013-06-19 00:29:34 +09001021 GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +05301022 GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre",
Chander Kashyap16090272013-06-19 00:29:34 +09001023 GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +05301024 GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre",
Chander Kashyap16090272013-06-19 00:29:34 +09001025 GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001026 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
Chander Kashyap16090272013-06-19 00:29:34 +09001027 GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001028 GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
Chander Kashyap16090272013-06-19 00:29:34 +09001029 GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001030 GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1",
Chander Kashyap16090272013-06-19 00:29:34 +09001031 GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001032 GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2",
Chander Kashyap16090272013-06-19 00:29:34 +09001033 GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001034 GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1",
Chander Kashyap16090272013-06-19 00:29:34 +09001035 GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001036 GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2",
Chander Kashyap16090272013-06-19 00:29:34 +09001037 GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
1038
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001039 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0",
Chander Kashyap16090272013-06-19 00:29:34 +09001040 GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001041 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1",
Chander Kashyap16090272013-06-19 00:29:34 +09001042 GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001043 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2",
Chander Kashyap16090272013-06-19 00:29:34 +09001044 GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001045 GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
Chander Kashyap16090272013-06-19 00:29:34 +09001046 GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001047 GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
Chander Kashyap16090272013-06-19 00:29:34 +09001048 GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001049 GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
Chander Kashyap16090272013-06-19 00:29:34 +09001050 GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001051 GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
Chander Kashyap16090272013-06-19 00:29:34 +09001052 GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
1053
Chander Kashyap16090272013-06-19 00:29:34 +09001054 /* Display */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001055 GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301056 GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001057 GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301058 GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001059 GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301060 GATE_TOP_SCLK_DISP1, 9, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001061 GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301062 GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001063 GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301064 GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001065
1066 /* Maudio Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001067 GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
Chander Kashyap16090272013-06-19 00:29:34 +09001068 GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001069 GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
Chander Kashyap16090272013-06-19 00:29:34 +09001070 GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +05301071
1072 /* FSYS Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001073 GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
1074 GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
1075 GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
1076 GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +05301077 GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0),
1078 GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0),
1079 GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0),
1080 GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001081 GATE(CLK_SROMC, "sromc", "aclk200_fsys2",
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +05301082 GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0),
1083 GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0),
1084 GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0),
1085 GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0),
1086 GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro",
1087 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001088
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +05301089 /* PERIC Block */
Doug Anderson44ff0252014-06-05 13:35:14 -07001090 GATE(CLK_UART0, "uart0", "mout_user_aclk66_peric",
1091 GATE_IP_PERIC, 0, 0, 0),
1092 GATE(CLK_UART1, "uart1", "mout_user_aclk66_peric",
1093 GATE_IP_PERIC, 1, 0, 0),
1094 GATE(CLK_UART2, "uart2", "mout_user_aclk66_peric",
1095 GATE_IP_PERIC, 2, 0, 0),
1096 GATE(CLK_UART3, "uart3", "mout_user_aclk66_peric",
1097 GATE_IP_PERIC, 3, 0, 0),
1098 GATE(CLK_I2C0, "i2c0", "mout_user_aclk66_peric",
1099 GATE_IP_PERIC, 6, 0, 0),
1100 GATE(CLK_I2C1, "i2c1", "mout_user_aclk66_peric",
1101 GATE_IP_PERIC, 7, 0, 0),
1102 GATE(CLK_I2C2, "i2c2", "mout_user_aclk66_peric",
1103 GATE_IP_PERIC, 8, 0, 0),
1104 GATE(CLK_I2C3, "i2c3", "mout_user_aclk66_peric",
1105 GATE_IP_PERIC, 9, 0, 0),
1106 GATE(CLK_USI0, "usi0", "mout_user_aclk66_peric",
1107 GATE_IP_PERIC, 10, 0, 0),
1108 GATE(CLK_USI1, "usi1", "mout_user_aclk66_peric",
1109 GATE_IP_PERIC, 11, 0, 0),
1110 GATE(CLK_USI2, "usi2", "mout_user_aclk66_peric",
1111 GATE_IP_PERIC, 12, 0, 0),
1112 GATE(CLK_USI3, "usi3", "mout_user_aclk66_peric",
1113 GATE_IP_PERIC, 13, 0, 0),
1114 GATE(CLK_I2C_HDMI, "i2c_hdmi", "mout_user_aclk66_peric",
1115 GATE_IP_PERIC, 14, 0, 0),
1116 GATE(CLK_TSADC, "tsadc", "mout_user_aclk66_peric",
1117 GATE_IP_PERIC, 15, 0, 0),
1118 GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric",
1119 GATE_IP_PERIC, 16, 0, 0),
1120 GATE(CLK_SPI1, "spi1", "mout_user_aclk66_peric",
1121 GATE_IP_PERIC, 17, 0, 0),
1122 GATE(CLK_SPI2, "spi2", "mout_user_aclk66_peric",
1123 GATE_IP_PERIC, 18, 0, 0),
1124 GATE(CLK_I2S1, "i2s1", "mout_user_aclk66_peric",
1125 GATE_IP_PERIC, 20, 0, 0),
1126 GATE(CLK_I2S2, "i2s2", "mout_user_aclk66_peric",
1127 GATE_IP_PERIC, 21, 0, 0),
1128 GATE(CLK_PCM1, "pcm1", "mout_user_aclk66_peric",
1129 GATE_IP_PERIC, 22, 0, 0),
1130 GATE(CLK_PCM2, "pcm2", "mout_user_aclk66_peric",
1131 GATE_IP_PERIC, 23, 0, 0),
1132 GATE(CLK_PWM, "pwm", "mout_user_aclk66_peric",
1133 GATE_IP_PERIC, 24, 0, 0),
1134 GATE(CLK_SPDIF, "spdif", "mout_user_aclk66_peric",
1135 GATE_IP_PERIC, 26, 0, 0),
1136 GATE(CLK_USI4, "usi4", "mout_user_aclk66_peric",
1137 GATE_IP_PERIC, 28, 0, 0),
1138 GATE(CLK_USI5, "usi5", "mout_user_aclk66_peric",
1139 GATE_IP_PERIC, 30, 0, 0),
1140 GATE(CLK_USI6, "usi6", "mout_user_aclk66_peric",
1141 GATE_IP_PERIC, 31, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001142
Doug Anderson44ff0252014-06-05 13:35:14 -07001143 GATE(CLK_KEYIF, "keyif", "mout_user_aclk66_peric",
1144 GATE_BUS_PERIC, 22, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001145
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +05301146 /* PERIS Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001147 GATE(CLK_CHIPID, "chipid", "aclk66_psgen",
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +05301148 GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001149 GATE(CLK_SYSREG, "sysreg", "aclk66_psgen",
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +05301150 GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1151 GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0),
1152 GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0),
1153 GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0),
1154 GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0),
1155 GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0),
1156 GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0),
1157 GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0),
1158 GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0),
1159 GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0),
1160 GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0),
1161 GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0),
1162 GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0),
1163 GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0),
1164 GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0),
1165 GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0),
1166 GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001167
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001168 GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +05301169
1170 /* GEN Block */
1171 GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0),
1172 GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
1173 GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
1174 GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0),
1175 GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0),
1176 GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk",
1177 GATE_IP_GEN, 6, 0, 0),
1178 GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0),
1179 GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk",
1180 GATE_IP_GEN, 9, 0, 0),
1181
1182 /* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */
1183 GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk",
1184 GATE_BUS_GEN, 28, 0, 0),
1185 GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001186
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301187 /* GSCL Block */
1188 GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl",
1189 GATE_TOP_SCLK_GSCL, 6, 0, 0),
1190 GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl",
1191 GATE_TOP_SCLK_GSCL, 7, 0, 0),
1192
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001193 GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
1194 GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301195 GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl",
1196 GATE_IP_GSCL0, 4, 0, 0),
1197 GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl",
1198 GATE_IP_GSCL0, 5, 0, 0),
1199 GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl",
1200 GATE_IP_GSCL0, 6, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001201
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301202 GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333",
1203 GATE_IP_GSCL1, 2, 0, 0),
1204 GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +09001205 GATE_IP_GSCL1, 3, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301206 GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +09001207 GATE_IP_GSCL1, 4, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301208 GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300",
1209 GATE_IP_GSCL1, 6, 0, 0),
1210 GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300",
1211 GATE_IP_GSCL1, 7, 0, 0),
1212 GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0),
1213 GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0),
1214 GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +09001215 GATE_IP_GSCL1, 16, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001216 GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl",
Chander Kashyap16090272013-06-19 00:29:34 +09001217 GATE_IP_GSCL1, 17, 0, 0),
1218
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301219 /* MSCL Block */
1220 GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
1221 GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
1222 GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +05301223 GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301224 GATE_IP_MSCL, 8, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +05301225 GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301226 GATE_IP_MSCL, 9, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +05301227 GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +05301228 GATE_IP_MSCL, 10, 0, 0),
1229
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001230 GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
1231 GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
1232 GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301233 GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001234 GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +05301235 GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk",
1236 GATE_IP_DISP1, 7, 0, 0),
1237 GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk",
1238 GATE_IP_DISP1, 8, 0, 0),
1239 GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1",
1240 GATE_IP_DISP1, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001241
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +05301242 /* ISP */
1243 GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp",
1244 GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0),
1245 GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre",
1246 GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0),
1247 GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre",
1248 GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0),
1249 GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp",
1250 GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0),
1251 GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0",
1252 GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0),
1253 GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1",
1254 GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
1255 GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2",
1256 GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0),
1257
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001258 GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +05301259 GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0),
1260 GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001261
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +05301262 GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +09001263};
1264
Krzysztof Kozlowskiebd217e2016-05-11 14:02:12 +02001265static const struct samsung_pll_rate_table exynos5420_pll2550x_24mhz_tbl[] __initconst = {
Thomas Abrahamca5b4022014-07-14 19:08:34 +05301266 PLL_35XX_RATE(2000000000, 250, 3, 0),
1267 PLL_35XX_RATE(1900000000, 475, 6, 0),
1268 PLL_35XX_RATE(1800000000, 225, 3, 0),
1269 PLL_35XX_RATE(1700000000, 425, 6, 0),
1270 PLL_35XX_RATE(1600000000, 200, 3, 0),
1271 PLL_35XX_RATE(1500000000, 250, 4, 0),
1272 PLL_35XX_RATE(1400000000, 175, 3, 0),
1273 PLL_35XX_RATE(1300000000, 325, 6, 0),
1274 PLL_35XX_RATE(1200000000, 200, 2, 1),
1275 PLL_35XX_RATE(1100000000, 275, 3, 1),
1276 PLL_35XX_RATE(1000000000, 250, 3, 1),
1277 PLL_35XX_RATE(900000000, 150, 2, 1),
1278 PLL_35XX_RATE(800000000, 200, 3, 1),
1279 PLL_35XX_RATE(700000000, 175, 3, 1),
1280 PLL_35XX_RATE(600000000, 200, 2, 2),
1281 PLL_35XX_RATE(500000000, 250, 3, 2),
1282 PLL_35XX_RATE(400000000, 200, 3, 2),
1283 PLL_35XX_RATE(300000000, 200, 2, 3),
1284 PLL_35XX_RATE(200000000, 200, 3, 3),
1285};
1286
Sylwester Nawrocki98424522017-06-09 12:46:06 +02001287static const struct samsung_pll_rate_table exynos5420_epll_24mhz_tbl[] = {
1288 PLL_36XX_RATE(600000000U, 100, 2, 1, 0),
1289 PLL_36XX_RATE(400000000U, 200, 3, 2, 0),
Sylwester Nawrocki5b308502017-07-21 13:19:50 +02001290 PLL_36XX_RATE(393216003U, 197, 3, 2, -25690),
1291 PLL_36XX_RATE(361267218U, 301, 5, 2, 3671),
Sylwester Nawrocki98424522017-06-09 12:46:06 +02001292 PLL_36XX_RATE(200000000U, 200, 3, 3, 0),
Sylwester Nawrocki5b308502017-07-21 13:19:50 +02001293 PLL_36XX_RATE(196608001U, 197, 3, 3, -25690),
1294 PLL_36XX_RATE(180633609U, 301, 5, 3, 3671),
1295 PLL_36XX_RATE(131072006U, 131, 3, 3, 4719),
Sylwester Nawrocki98424522017-06-09 12:46:06 +02001296 PLL_36XX_RATE(100000000U, 200, 3, 4, 0),
Sylwester Nawrocki5b308502017-07-21 13:19:50 +02001297 PLL_36XX_RATE( 65536003U, 131, 3, 4, 4719),
1298 PLL_36XX_RATE( 49152000U, 197, 3, 5, -25690),
1299 PLL_36XX_RATE( 32768001U, 131, 3, 5, 4719),
Sylwester Nawrocki98424522017-06-09 12:46:06 +02001300};
1301
Alim Akhtar6520e962014-05-19 22:15:08 +09001302static struct samsung_pll_clock exynos5x_plls[nr_plls] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001303 [apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301304 APLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001305 [cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
Chander Kashyapcdf64ee2013-09-26 14:36:35 +05301306 CPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001307 [dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301308 DPLL_CON0, NULL),
Sylwester Nawrocki98424522017-06-09 12:46:06 +02001309 [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301310 EPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001311 [rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301312 RPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001313 [ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301314 IPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001315 [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301316 SPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001317 [vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301318 VPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001319 [mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301320 MPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001321 [bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301322 BPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +01001323 [kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +05301324 KPLL_CON0, NULL),
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +05301325};
1326
Thomas Abrahambee4f872015-12-15 18:33:16 +01001327#define E5420_EGL_DIV0(apll, pclk_dbg, atb, cpud) \
1328 ((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \
1329 ((cpud) << 4)))
1330
1331static const struct exynos_cpuclk_cfg_data exynos5420_eglclk_d[] __initconst = {
1332 { 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1333 { 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1334 { 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1335 { 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1336 { 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1337 { 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1338 { 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1339 { 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1340 { 1000000, E5420_EGL_DIV0(3, 6, 6, 2), },
1341 { 900000, E5420_EGL_DIV0(3, 6, 6, 2), },
1342 { 800000, E5420_EGL_DIV0(3, 5, 5, 2), },
1343 { 700000, E5420_EGL_DIV0(3, 5, 5, 2), },
1344 { 600000, E5420_EGL_DIV0(3, 4, 4, 2), },
1345 { 500000, E5420_EGL_DIV0(3, 3, 3, 2), },
1346 { 400000, E5420_EGL_DIV0(3, 3, 3, 2), },
1347 { 300000, E5420_EGL_DIV0(3, 3, 3, 2), },
1348 { 200000, E5420_EGL_DIV0(3, 3, 3, 2), },
1349 { 0 },
1350};
1351
Bartlomiej Zolnierkiewicz54abbdb2015-12-15 18:33:19 +01001352static const struct exynos_cpuclk_cfg_data exynos5800_eglclk_d[] __initconst = {
1353 { 2000000, E5420_EGL_DIV0(3, 7, 7, 4), },
1354 { 1900000, E5420_EGL_DIV0(3, 7, 7, 4), },
1355 { 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1356 { 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1357 { 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1358 { 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1359 { 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1360 { 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1361 { 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1362 { 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1363 { 1000000, E5420_EGL_DIV0(3, 7, 6, 2), },
1364 { 900000, E5420_EGL_DIV0(3, 7, 6, 2), },
1365 { 800000, E5420_EGL_DIV0(3, 7, 5, 2), },
1366 { 700000, E5420_EGL_DIV0(3, 7, 5, 2), },
1367 { 600000, E5420_EGL_DIV0(3, 7, 4, 2), },
1368 { 500000, E5420_EGL_DIV0(3, 7, 3, 2), },
1369 { 400000, E5420_EGL_DIV0(3, 7, 3, 2), },
1370 { 300000, E5420_EGL_DIV0(3, 7, 3, 2), },
1371 { 200000, E5420_EGL_DIV0(3, 7, 3, 2), },
1372 { 0 },
1373};
1374
Thomas Abrahambee4f872015-12-15 18:33:16 +01001375#define E5420_KFC_DIV(kpll, pclk, aclk) \
1376 ((((kpll) << 24) | ((pclk) << 20) | ((aclk) << 4)))
1377
1378static const struct exynos_cpuclk_cfg_data exynos5420_kfcclk_d[] __initconst = {
Bartlomiej Zolnierkiewicz54abbdb2015-12-15 18:33:19 +01001379 { 1400000, E5420_KFC_DIV(3, 5, 3), }, /* for Exynos5800 */
Thomas Abrahambee4f872015-12-15 18:33:16 +01001380 { 1300000, E5420_KFC_DIV(3, 5, 2), },
1381 { 1200000, E5420_KFC_DIV(3, 5, 2), },
1382 { 1100000, E5420_KFC_DIV(3, 5, 2), },
1383 { 1000000, E5420_KFC_DIV(3, 5, 2), },
1384 { 900000, E5420_KFC_DIV(3, 5, 2), },
1385 { 800000, E5420_KFC_DIV(3, 5, 2), },
1386 { 700000, E5420_KFC_DIV(3, 4, 2), },
1387 { 600000, E5420_KFC_DIV(3, 4, 2), },
1388 { 500000, E5420_KFC_DIV(3, 4, 2), },
1389 { 400000, E5420_KFC_DIV(3, 3, 2), },
1390 { 300000, E5420_KFC_DIV(3, 3, 2), },
1391 { 200000, E5420_KFC_DIV(3, 3, 2), },
1392 { 0 },
1393};
1394
Krzysztof Kozlowski305cfab2014-06-26 14:00:06 +02001395static const struct of_device_id ext_clk_match[] __initconst = {
Chander Kashyap16090272013-06-19 00:29:34 +09001396 { .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
1397 { },
1398};
1399
1400/* register exynos5420 clocks */
Alim Akhtar6520e962014-05-19 22:15:08 +09001401static void __init exynos5x_clk_init(struct device_node *np,
1402 enum exynos5x_soc soc)
Chander Kashyap16090272013-06-19 00:29:34 +09001403{
Rahul Sharma976face2014-03-12 20:26:44 +05301404 struct samsung_clk_provider *ctx;
1405
Chander Kashyap16090272013-06-19 00:29:34 +09001406 if (np) {
1407 reg_base = of_iomap(np, 0);
1408 if (!reg_base)
1409 panic("%s: failed to map registers\n", __func__);
1410 } else {
1411 panic("%s: unable to determine soc\n", __func__);
1412 }
1413
Alim Akhtar6520e962014-05-19 22:15:08 +09001414 exynos5x_soc = soc;
1415
Rahul Sharma976face2014-03-12 20:26:44 +05301416 ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
Rahul Sharma976face2014-03-12 20:26:44 +05301417
Alim Akhtar6520e962014-05-19 22:15:08 +09001418 samsung_clk_of_register_fixed_ext(ctx, exynos5x_fixed_rate_ext_clks,
1419 ARRAY_SIZE(exynos5x_fixed_rate_ext_clks),
Chander Kashyap16090272013-06-19 00:29:34 +09001420 ext_clk_match);
Thomas Abrahamca5b4022014-07-14 19:08:34 +05301421
1422 if (_get_rate("fin_pll") == 24 * MHZ) {
1423 exynos5x_plls[apll].rate_table = exynos5420_pll2550x_24mhz_tbl;
Sylwester Nawrocki98424522017-06-09 12:46:06 +02001424 exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl;
Thomas Abrahamca5b4022014-07-14 19:08:34 +05301425 exynos5x_plls[kpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
Chanwoo Choie867e8f2016-08-25 15:57:17 +09001426 exynos5x_plls[bpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
Thomas Abrahamca5b4022014-07-14 19:08:34 +05301427 }
1428
Alim Akhtar6520e962014-05-19 22:15:08 +09001429 samsung_clk_register_pll(ctx, exynos5x_plls, ARRAY_SIZE(exynos5x_plls),
1430 reg_base);
1431 samsung_clk_register_fixed_rate(ctx, exynos5x_fixed_rate_clks,
1432 ARRAY_SIZE(exynos5x_fixed_rate_clks));
1433 samsung_clk_register_fixed_factor(ctx, exynos5x_fixed_factor_clks,
1434 ARRAY_SIZE(exynos5x_fixed_factor_clks));
1435 samsung_clk_register_mux(ctx, exynos5x_mux_clks,
1436 ARRAY_SIZE(exynos5x_mux_clks));
1437 samsung_clk_register_div(ctx, exynos5x_div_clks,
1438 ARRAY_SIZE(exynos5x_div_clks));
1439 samsung_clk_register_gate(ctx, exynos5x_gate_clks,
1440 ARRAY_SIZE(exynos5x_gate_clks));
1441
1442 if (soc == EXYNOS5420) {
1443 samsung_clk_register_mux(ctx, exynos5420_mux_clks,
1444 ARRAY_SIZE(exynos5420_mux_clks));
1445 samsung_clk_register_div(ctx, exynos5420_div_clks,
1446 ARRAY_SIZE(exynos5420_div_clks));
Sylwester Nawrocki41097f22017-07-21 16:18:19 +02001447 samsung_clk_register_gate(ctx, exynos5420_gate_clks,
1448 ARRAY_SIZE(exynos5420_gate_clks));
Alim Akhtar6520e962014-05-19 22:15:08 +09001449 } else {
1450 samsung_clk_register_fixed_factor(
1451 ctx, exynos5800_fixed_factor_clks,
1452 ARRAY_SIZE(exynos5800_fixed_factor_clks));
1453 samsung_clk_register_mux(ctx, exynos5800_mux_clks,
1454 ARRAY_SIZE(exynos5800_mux_clks));
1455 samsung_clk_register_div(ctx, exynos5800_div_clks,
1456 ARRAY_SIZE(exynos5800_div_clks));
1457 samsung_clk_register_gate(ctx, exynos5800_gate_clks,
1458 ARRAY_SIZE(exynos5800_gate_clks));
1459 }
Tomasz Figa388c7882014-02-14 08:16:00 +09001460
Bartlomiej Zolnierkiewicz54abbdb2015-12-15 18:33:19 +01001461 if (soc == EXYNOS5420) {
1462 exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1463 mout_cpu_p[0], mout_cpu_p[1], 0x200,
1464 exynos5420_eglclk_d, ARRAY_SIZE(exynos5420_eglclk_d), 0);
1465 } else {
1466 exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1467 mout_cpu_p[0], mout_cpu_p[1], 0x200,
1468 exynos5800_eglclk_d, ARRAY_SIZE(exynos5800_eglclk_d), 0);
1469 }
Thomas Abrahambee4f872015-12-15 18:33:16 +01001470 exynos_register_cpu_clock(ctx, CLK_KFC_CLK, "kfcclk",
1471 mout_kfc_p[0], mout_kfc_p[1], 0x28200,
1472 exynos5420_kfcclk_d, ARRAY_SIZE(exynos5420_kfcclk_d), 0);
1473
Tomasz Figa388c7882014-02-14 08:16:00 +09001474 exynos5420_clk_sleep_init();
Sylwester Nawrockid5e136a2014-06-18 17:46:52 +02001475
1476 samsung_clk_of_add_provider(np, ctx);
Chander Kashyap16090272013-06-19 00:29:34 +09001477}
Alim Akhtar6520e962014-05-19 22:15:08 +09001478
1479static void __init exynos5420_clk_init(struct device_node *np)
1480{
1481 exynos5x_clk_init(np, EXYNOS5420);
1482}
Chander Kashyap16090272013-06-19 00:29:34 +09001483CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init);
Alim Akhtar6520e962014-05-19 22:15:08 +09001484
1485static void __init exynos5800_clk_init(struct device_node *np)
1486{
1487 exynos5x_clk_init(np, EXYNOS5800);
1488}
1489CLK_OF_DECLARE(exynos5800_clk, "samsung,exynos5800-clock", exynos5800_clk_init);