blob: 11dbbfd38770c6b030c2fb04369188712ea9f6ad [file] [log] [blame]
Thomas Gleixner74ba9202019-05-20 09:19:02 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Po-Yu Chuang69785b72011-06-08 23:32:48 +00002/*
3 * Faraday FTGMAC100 Gigabit Ethernet
4 *
5 * (C) Copyright 2009-2011 Faraday Technology
6 * Po-Yu Chuang <ratbert@faraday-tech.com>
Po-Yu Chuang69785b72011-06-08 23:32:48 +00007 */
8
9#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10
Joel Stanley4b70c622017-10-13 12:16:38 +080011#include <linux/clk.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000012#include <linux/dma-mapping.h>
13#include <linux/etherdevice.h>
14#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000015#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000016#include <linux/io.h>
17#include <linux/module.h>
18#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010019#include <linux/of.h>
Andrew Jeffery39bfab82019-07-31 15:09:58 +093020#include <linux/of_mdio.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000021#include <linux/phy.h>
22#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010023#include <linux/property.h>
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +100024#include <linux/crc32.h>
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +100025#include <linux/if_vlan.h>
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +100026#include <linux/of_net.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000027#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100028#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000029
30#include "ftgmac100.h"
31
32#define DRV_NAME "ftgmac100"
Po-Yu Chuang69785b72011-06-08 23:32:48 +000033
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100034/* Arbitrary values, I am not sure the HW has limits */
35#define MAX_RX_QUEUE_ENTRIES 1024
36#define MAX_TX_QUEUE_ENTRIES 1024
37#define MIN_RX_QUEUE_ENTRIES 32
38#define MIN_TX_QUEUE_ENTRIES 32
39
40/* Defaults */
Benjamin Herrenschmidtbd3e4fd2017-04-12 13:27:10 +100041#define DEF_RX_QUEUE_ENTRIES 128
42#define DEF_TX_QUEUE_ENTRIES 128
Po-Yu Chuang69785b72011-06-08 23:32:48 +000043
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100044#define MAX_PKT_SIZE 1536
45#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000046
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100047/* Min number of tx ring entries before stopping queue */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +100048#define TX_THRESHOLD (MAX_SKB_FRAGS + 1)
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100049
Joel Stanley4b70c622017-10-13 12:16:38 +080050#define FTGMAC_100MHZ 100000000
51#define FTGMAC_25MHZ 25000000
52
Po-Yu Chuang69785b72011-06-08 23:32:48 +000053struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100054 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000055 struct resource *res;
56 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000057
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100058 /* Rx ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100059 unsigned int rx_q_entries;
60 struct ftgmac100_rxdes *rxdes;
61 dma_addr_t rxdes_dma;
62 struct sk_buff **rx_skbs;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000063 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100064 u32 rxdes0_edorr_mask;
65
66 /* Tx ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100067 unsigned int tx_q_entries;
68 struct ftgmac100_txdes *txdes;
69 dma_addr_t txdes_dma;
70 struct sk_buff **tx_skbs;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000071 unsigned int tx_clean_pointer;
72 unsigned int tx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100073 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000074
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100075 /* Used to signal the reset task of ring change request */
76 unsigned int new_rx_q_entries;
77 unsigned int new_tx_q_entries;
78
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100079 /* Scratch page to use when rx skb alloc fails */
80 void *rx_scratch;
81 dma_addr_t rx_scratch_dma;
82
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100083 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct net_device *netdev;
85 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100086 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000087 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100088 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000089 struct mii_bus *mii_bus;
Joel Stanley4b70c622017-10-13 12:16:38 +080090 struct clk *clk;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093091
Andrew Jeffery9bce4b22019-10-10 12:37:56 +103092 /* AST2500/AST2600 RMII ref clock gate */
93 struct clk *rclk;
94
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100095 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100096 int cur_speed;
97 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100098 bool use_ncsi;
99
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000100 /* Multicast filter settings */
101 u32 maht0;
102 u32 maht1;
103
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +1000104 /* Flow control settings */
105 bool tx_pause;
106 bool rx_pause;
107 bool aneg_pause;
108
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +1000109 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000110 bool need_mac_restart;
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +1000111 bool is_aspeed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000112};
113
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000114static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000115{
116 struct net_device *netdev = priv->netdev;
117 int i;
118
119 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000120 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
121 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
122 priv->base + FTGMAC100_OFFSET_MACCR);
Benjamin Herrenschmidtc7472ec2017-07-24 16:59:01 +1000123 for (i = 0; i < 200; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000124 unsigned int maccr;
125
126 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
127 if (!(maccr & FTGMAC100_MACCR_SW_RST))
128 return 0;
129
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000130 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000131 }
132
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000133 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000134 return -EIO;
135}
136
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000137static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
138{
139 u32 maccr = 0;
140
141 switch (priv->cur_speed) {
142 case SPEED_10:
143 case 0: /* no link */
144 break;
145
146 case SPEED_100:
147 maccr |= FTGMAC100_MACCR_FAST_MODE;
148 break;
149
150 case SPEED_1000:
151 maccr |= FTGMAC100_MACCR_GIGA_MODE;
152 break;
153 default:
154 netdev_err(priv->netdev, "Unknown speed %d !\n",
155 priv->cur_speed);
156 break;
157 }
158
159 /* (Re)initialize the queue pointers */
160 priv->rx_pointer = 0;
161 priv->tx_clean_pointer = 0;
162 priv->tx_pointer = 0;
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000163
164 /* The doc says reset twice with 10us interval */
165 if (ftgmac100_reset_mac(priv, maccr))
166 return -EIO;
167 usleep_range(10, 1000);
168 return ftgmac100_reset_mac(priv, maccr);
169}
170
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000171static void ftgmac100_write_mac_addr(struct ftgmac100 *priv, const u8 *mac)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000172{
173 unsigned int maddr = mac[0] << 8 | mac[1];
174 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
175
176 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
177 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
178}
179
Benjamin Herrenschmidtba1b1232017-04-12 13:27:06 +1000180static void ftgmac100_initial_mac(struct ftgmac100 *priv)
Gavin Shan113ce102016-07-19 11:54:22 +1000181{
182 u8 mac[ETH_ALEN];
183 unsigned int m;
184 unsigned int l;
185 void *addr;
186
187 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
188 if (addr) {
189 ether_addr_copy(priv->netdev->dev_addr, mac);
190 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
191 mac);
192 return;
193 }
194
195 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
196 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
197
198 mac[0] = (m >> 8) & 0xff;
199 mac[1] = m & 0xff;
200 mac[2] = (l >> 24) & 0xff;
201 mac[3] = (l >> 16) & 0xff;
202 mac[4] = (l >> 8) & 0xff;
203 mac[5] = l & 0xff;
204
Gavin Shan113ce102016-07-19 11:54:22 +1000205 if (is_valid_ether_addr(mac)) {
206 ether_addr_copy(priv->netdev->dev_addr, mac);
207 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
208 } else {
209 eth_hw_addr_random(priv->netdev);
210 dev_info(priv->dev, "Generated random MAC address %pM\n",
211 priv->netdev->dev_addr);
212 }
213}
214
215static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
216{
217 int ret;
218
219 ret = eth_prepare_mac_addr_change(dev, p);
220 if (ret < 0)
221 return ret;
222
223 eth_commit_mac_addr_change(dev, p);
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000224 ftgmac100_write_mac_addr(netdev_priv(dev), dev->dev_addr);
Gavin Shan113ce102016-07-19 11:54:22 +1000225
226 return 0;
227}
228
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +1000229static void ftgmac100_config_pause(struct ftgmac100 *priv)
230{
231 u32 fcr = FTGMAC100_FCR_PAUSE_TIME(16);
232
233 /* Throttle tx queue when receiving pause frames */
234 if (priv->rx_pause)
235 fcr |= FTGMAC100_FCR_FC_EN;
236
237 /* Enables sending pause frames when the RX queue is past a
238 * certain threshold.
239 */
240 if (priv->tx_pause)
241 fcr |= FTGMAC100_FCR_FCTHR_EN;
242
243 iowrite32(fcr, priv->base + FTGMAC100_OFFSET_FCR);
244}
245
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000246static void ftgmac100_init_hw(struct ftgmac100 *priv)
247{
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000248 u32 reg, rfifo_sz, tfifo_sz;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000249
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000250 /* Clear stale interrupts */
251 reg = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
252 iowrite32(reg, priv->base + FTGMAC100_OFFSET_ISR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000253
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000254 /* Setup RX ring buffer base */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000255 iowrite32(priv->rxdes_dma, priv->base + FTGMAC100_OFFSET_RXR_BADR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000256
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000257 /* Setup TX ring buffer base */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000258 iowrite32(priv->txdes_dma, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000259
260 /* Configure RX buffer size */
261 iowrite32(FTGMAC100_RBSR_SIZE(RX_BUF_SIZE),
262 priv->base + FTGMAC100_OFFSET_RBSR);
263
264 /* Set RX descriptor autopoll */
265 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1),
266 priv->base + FTGMAC100_OFFSET_APTC);
267
268 /* Write MAC address */
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000269 ftgmac100_write_mac_addr(priv, priv->netdev->dev_addr);
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000270
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000271 /* Write multicast filter */
272 iowrite32(priv->maht0, priv->base + FTGMAC100_OFFSET_MAHT0);
273 iowrite32(priv->maht1, priv->base + FTGMAC100_OFFSET_MAHT1);
274
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000275 /* Configure descriptor sizes and increase burst sizes according
276 * to values in Aspeed SDK. The FIFO arbitration is enabled and
277 * the thresholds set based on the recommended values in the
278 * AST2400 specification.
279 */
280 iowrite32(FTGMAC100_DBLAC_RXDES_SIZE(2) | /* 2*8 bytes RX descs */
281 FTGMAC100_DBLAC_TXDES_SIZE(2) | /* 2*8 bytes TX descs */
282 FTGMAC100_DBLAC_RXBURST_SIZE(3) | /* 512 bytes max RX bursts */
283 FTGMAC100_DBLAC_TXBURST_SIZE(3) | /* 512 bytes max TX bursts */
284 FTGMAC100_DBLAC_RX_THR_EN | /* Enable fifo threshold arb */
285 FTGMAC100_DBLAC_RXFIFO_HTHR(6) | /* 6/8 of FIFO high threshold */
286 FTGMAC100_DBLAC_RXFIFO_LTHR(2), /* 2/8 of FIFO low threshold */
287 priv->base + FTGMAC100_OFFSET_DBLAC);
288
289 /* Interrupt mitigation configured for 1 interrupt/packet. HW interrupt
290 * mitigation doesn't seem to provide any benefit with NAPI so leave
291 * it at that.
292 */
293 iowrite32(FTGMAC100_ITC_RXINT_THR(1) |
294 FTGMAC100_ITC_TXINT_THR(1),
295 priv->base + FTGMAC100_OFFSET_ITC);
296
297 /* Configure FIFO sizes in the TPAFCR register */
298 reg = ioread32(priv->base + FTGMAC100_OFFSET_FEAR);
299 rfifo_sz = reg & 0x00000007;
300 tfifo_sz = (reg >> 3) & 0x00000007;
301 reg = ioread32(priv->base + FTGMAC100_OFFSET_TPAFCR);
302 reg &= ~0x3f000000;
303 reg |= (tfifo_sz << 27);
304 reg |= (rfifo_sz << 24);
305 iowrite32(reg, priv->base + FTGMAC100_OFFSET_TPAFCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000306}
307
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000308static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000309{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000310 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000311
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000312 /* Keep the original GMAC and FAST bits */
313 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000314
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000315 /* Add all the main enable bits */
316 maccr |= FTGMAC100_MACCR_TXDMA_EN |
317 FTGMAC100_MACCR_RXDMA_EN |
318 FTGMAC100_MACCR_TXMAC_EN |
319 FTGMAC100_MACCR_RXMAC_EN |
320 FTGMAC100_MACCR_CRC_APD |
321 FTGMAC100_MACCR_PHY_LINK_LEVEL |
322 FTGMAC100_MACCR_RX_RUNT |
323 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000324
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000325 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000326 if (priv->cur_duplex == DUPLEX_FULL)
327 maccr |= FTGMAC100_MACCR_FULLDUP;
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000328 if (priv->netdev->flags & IFF_PROMISC)
329 maccr |= FTGMAC100_MACCR_RX_ALL;
330 if (priv->netdev->flags & IFF_ALLMULTI)
331 maccr |= FTGMAC100_MACCR_RX_MULTIPKT;
332 else if (netdev_mc_count(priv->netdev))
333 maccr |= FTGMAC100_MACCR_HT_MULTI_EN;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000334
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +1000335 /* Vlan filtering enabled */
336 if (priv->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
337 maccr |= FTGMAC100_MACCR_RM_VLAN;
338
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000339 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000340 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
341}
342
343static void ftgmac100_stop_hw(struct ftgmac100 *priv)
344{
345 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
346}
347
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000348static void ftgmac100_calc_mc_hash(struct ftgmac100 *priv)
349{
350 struct netdev_hw_addr *ha;
351
352 priv->maht1 = 0;
353 priv->maht0 = 0;
354 netdev_for_each_mc_addr(ha, priv->netdev) {
355 u32 crc_val = ether_crc_le(ETH_ALEN, ha->addr);
356
357 crc_val = (~(crc_val >> 2)) & 0x3f;
358 if (crc_val >= 32)
359 priv->maht1 |= 1ul << (crc_val - 32);
360 else
361 priv->maht0 |= 1ul << (crc_val);
362 }
363}
364
365static void ftgmac100_set_rx_mode(struct net_device *netdev)
366{
367 struct ftgmac100 *priv = netdev_priv(netdev);
368
369 /* Setup the hash filter */
370 ftgmac100_calc_mc_hash(priv);
371
372 /* Interface down ? that's all there is to do */
373 if (!netif_running(netdev))
374 return;
375
376 /* Update the HW */
377 iowrite32(priv->maht0, priv->base + FTGMAC100_OFFSET_MAHT0);
378 iowrite32(priv->maht1, priv->base + FTGMAC100_OFFSET_MAHT1);
379
380 /* Reconfigure MACCR */
381 ftgmac100_start_hw(priv);
382}
383
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000384static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
385 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000386{
387 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000388 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000389 dma_addr_t map;
Joel Stanley6cee9d62017-07-25 10:19:01 +0930390 int err = 0;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000391
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000392 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
393 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000394 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000395 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000396 err = -ENOMEM;
397 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000398 } else {
399 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
400 DMA_FROM_DEVICE);
401 if (unlikely(dma_mapping_error(priv->dev, map))) {
402 if (net_ratelimit())
403 netdev_err(netdev, "failed to map rx page\n");
404 dev_kfree_skb_any(skb);
405 map = priv->rx_scratch_dma;
406 skb = NULL;
407 err = -ENOMEM;
408 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000409 }
410
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000411 /* Store skb */
412 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000413
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000414 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000415 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000416
417 /* Ensure the above is ordered vs clearing the OWN bit */
418 dma_wmb();
419
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000420 /* Clean status (which resets own bit) */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000421 if (entry == (priv->rx_q_entries - 1))
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000422 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
423 else
424 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000425
Joel Stanley6cee9d62017-07-25 10:19:01 +0930426 return err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000427}
428
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000429static unsigned int ftgmac100_next_rx_pointer(struct ftgmac100 *priv,
430 unsigned int pointer)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000431{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000432 return (pointer + 1) & (priv->rx_q_entries - 1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000433}
434
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000435static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000436{
437 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000438
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000439 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000440 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000441
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000442 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000443 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000444
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000445 if (status & (FTGMAC100_RXDES0_FTL |
446 FTGMAC100_RXDES0_RUNT |
447 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000448 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000449}
450
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000451static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
452{
453 struct net_device *netdev = priv->netdev;
454 struct ftgmac100_rxdes *rxdes;
455 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000456 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000457 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000458 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000459
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000460 /* Grab next RX descriptor */
461 pointer = priv->rx_pointer;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000462 rxdes = &priv->rxdes[pointer];
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000463
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000464 /* Grab descriptor status */
465 status = le32_to_cpu(rxdes->rxdes0);
466
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000467 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000468 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000469 return false;
470
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000471 /* Order subsequent reads with the test for the ready bit */
472 dma_rmb();
473
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000474 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000475 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
476 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000477 goto drop;
478
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000479 /* Grab received size and csum vlan field in the descriptor */
480 size = status & FTGMAC100_RXDES0_VDBC;
481 csum_vlan = le32_to_cpu(rxdes->rxdes1);
482
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000483 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000484 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000485 /* Correct for incorrect flagging of runt packets
486 * with vlan tags... Just accept a runt packet that
487 * has been flagged as vlan and whose size is at
488 * least 60 bytes.
489 */
490 if ((status & FTGMAC100_RXDES0_RUNT) &&
491 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
492 (size >= 60))
493 status &= ~FTGMAC100_RXDES0_RUNT;
494
495 /* Any error still in there ? */
496 if (status & RXDES0_ANY_ERROR) {
497 ftgmac100_rx_packet_error(priv, status);
498 goto drop;
499 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000500 }
501
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000502 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000503 * then try to allocate one and skip
504 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000505 skb = priv->rx_skbs[pointer];
506 if (!unlikely(skb)) {
507 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000508 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000509 }
510
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000511 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000512 netdev->stats.multicast++;
513
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000514 /* If the HW found checksum errors, bounce it to software.
515 *
516 * If we didn't, we need to see if the packet was recognized
517 * by HW as one of the supported checksummed protocols before
518 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000519 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000520 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000521 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
522 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
523 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000524 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000525 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000526 skb->ip_summed = CHECKSUM_NONE;
527 else
528 skb->ip_summed = CHECKSUM_UNNECESSARY;
529 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000530
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000531 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000532 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000533
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +1000534 /* Extract vlan tag */
535 if ((netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
536 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL))
537 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
538 csum_vlan & 0xffff);
539
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000540 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000541 map = le32_to_cpu(rxdes->rxdes3);
542
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000543#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
544 /* When we don't have an iommu, we can save cycles by not
545 * invalidating the cache for the part of the packet that
546 * wasn't received.
547 */
548 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
549#else
550 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
551#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000552
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000553
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000554 /* Resplenish rx ring */
555 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000556 priv->rx_pointer = ftgmac100_next_rx_pointer(priv, pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000557
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000558 skb->protocol = eth_type_trans(skb, netdev);
559
560 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000561 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000562
563 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000564 if (skb->ip_summed == CHECKSUM_NONE)
565 netif_receive_skb(skb);
566 else
567 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000568
569 (*processed)++;
570 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000571
572 drop:
573 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000574 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000575 priv->rx_pointer = ftgmac100_next_rx_pointer(priv, pointer);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000576 netdev->stats.rx_dropped++;
577 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000578}
579
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000580static u32 ftgmac100_base_tx_ctlstat(struct ftgmac100 *priv,
581 unsigned int index)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000582{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000583 if (index == (priv->tx_q_entries - 1))
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000584 return priv->txdes0_edotr_mask;
585 else
586 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000587}
588
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000589static unsigned int ftgmac100_next_tx_pointer(struct ftgmac100 *priv,
590 unsigned int pointer)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000591{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000592 return (pointer + 1) & (priv->tx_q_entries - 1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000593}
594
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000595static u32 ftgmac100_tx_buf_avail(struct ftgmac100 *priv)
596{
597 /* Returns the number of available slots in the TX queue
598 *
599 * This always leaves one free slot so we don't have to
600 * worry about empty vs. full, and this simplifies the
601 * test for ftgmac100_tx_buf_cleanable() below
602 */
603 return (priv->tx_clean_pointer - priv->tx_pointer - 1) &
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000604 (priv->tx_q_entries - 1);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000605}
606
607static bool ftgmac100_tx_buf_cleanable(struct ftgmac100 *priv)
608{
609 return priv->tx_pointer != priv->tx_clean_pointer;
610}
611
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000612static void ftgmac100_free_tx_packet(struct ftgmac100 *priv,
613 unsigned int pointer,
614 struct sk_buff *skb,
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000615 struct ftgmac100_txdes *txdes,
616 u32 ctl_stat)
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000617{
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000618 dma_addr_t map = le32_to_cpu(txdes->txdes3);
619 size_t len;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000620
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000621 if (ctl_stat & FTGMAC100_TXDES0_FTS) {
622 len = skb_headlen(skb);
623 dma_unmap_single(priv->dev, map, len, DMA_TO_DEVICE);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000624 } else {
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000625 len = FTGMAC100_TXDES0_TXBUF_SIZE(ctl_stat);
626 dma_unmap_page(priv->dev, map, len, DMA_TO_DEVICE);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000627 }
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000628
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000629 /* Free SKB on last segment */
630 if (ctl_stat & FTGMAC100_TXDES0_LTS)
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000631 dev_kfree_skb(skb);
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000632 priv->tx_skbs[pointer] = NULL;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000633}
634
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000635static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
636{
637 struct net_device *netdev = priv->netdev;
638 struct ftgmac100_txdes *txdes;
639 struct sk_buff *skb;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000640 unsigned int pointer;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000641 u32 ctl_stat;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000642
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000643 pointer = priv->tx_clean_pointer;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000644 txdes = &priv->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000645
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000646 ctl_stat = le32_to_cpu(txdes->txdes0);
647 if (ctl_stat & FTGMAC100_TXDES0_TXDMA_OWN)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000648 return false;
649
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000650 skb = priv->tx_skbs[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000651 netdev->stats.tx_packets++;
652 netdev->stats.tx_bytes += skb->len;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000653 ftgmac100_free_tx_packet(priv, pointer, skb, txdes, ctl_stat);
654 txdes->txdes0 = cpu_to_le32(ctl_stat & priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000655
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000656 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv, pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000657
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000658 return true;
659}
660
661static void ftgmac100_tx_complete(struct ftgmac100 *priv)
662{
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000663 struct net_device *netdev = priv->netdev;
664
665 /* Process all completed packets */
666 while (ftgmac100_tx_buf_cleanable(priv) &&
667 ftgmac100_tx_complete_packet(priv))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000668 ;
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000669
670 /* Restart queue if needed */
671 smp_mb();
672 if (unlikely(netif_queue_stopped(netdev) &&
673 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)) {
674 struct netdev_queue *txq;
675
676 txq = netdev_get_tx_queue(netdev, 0);
677 __netif_tx_lock(txq, smp_processor_id());
678 if (netif_queue_stopped(netdev) &&
679 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
680 netif_wake_queue(netdev);
681 __netif_tx_unlock(txq);
682 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000683}
684
Benjamin Herrenschmidt05690d62017-04-12 13:27:01 +1000685static bool ftgmac100_prep_tx_csum(struct sk_buff *skb, u32 *csum_vlan)
686{
687 if (skb->protocol == cpu_to_be16(ETH_P_IP)) {
688 u8 ip_proto = ip_hdr(skb)->protocol;
689
690 *csum_vlan |= FTGMAC100_TXDES1_IP_CHKSUM;
691 switch(ip_proto) {
692 case IPPROTO_TCP:
693 *csum_vlan |= FTGMAC100_TXDES1_TCP_CHKSUM;
694 return true;
695 case IPPROTO_UDP:
696 *csum_vlan |= FTGMAC100_TXDES1_UDP_CHKSUM;
697 return true;
698 case IPPROTO_IP:
699 return true;
700 }
701 }
702 return skb_checksum_help(skb) == 0;
703}
704
YueHaibing0a715152018-09-26 17:13:05 +0800705static netdev_tx_t ftgmac100_hard_start_xmit(struct sk_buff *skb,
706 struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000707{
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000708 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000709 struct ftgmac100_txdes *txdes, *first;
710 unsigned int pointer, nfrags, len, i, j;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000711 u32 f_ctl_stat, ctl_stat, csum_vlan;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000712 dma_addr_t map;
713
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000714 /* The HW doesn't pad small frames */
715 if (eth_skb_pad(skb)) {
716 netdev->stats.tx_dropped++;
717 return NETDEV_TX_OK;
718 }
719
720 /* Reject oversize packets */
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000721 if (unlikely(skb->len > MAX_PKT_SIZE)) {
722 if (net_ratelimit())
723 netdev_dbg(netdev, "tx packet too big\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000724 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000725 }
726
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000727 /* Do we have a limit on #fragments ? I yet have to get a reply
728 * from Aspeed. If there's one I haven't hit it.
729 */
730 nfrags = skb_shinfo(skb)->nr_frags;
731
Benjamin Herrenschmidt88824e32019-10-25 13:47:24 +1100732 /* Setup HW checksumming */
733 csum_vlan = 0;
734 if (skb->ip_summed == CHECKSUM_PARTIAL &&
735 !ftgmac100_prep_tx_csum(skb, &csum_vlan))
736 goto drop;
737
738 /* Add VLAN tag */
739 if (skb_vlan_tag_present(skb)) {
740 csum_vlan |= FTGMAC100_TXDES1_INS_VLANTAG;
741 csum_vlan |= skb_vlan_tag_get(skb) & 0xffff;
742 }
743
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000744 /* Get header len */
745 len = skb_headlen(skb);
746
747 /* Map the packet head */
748 map = dma_map_single(priv->dev, skb->data, len, DMA_TO_DEVICE);
749 if (dma_mapping_error(priv->dev, map)) {
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000750 if (net_ratelimit())
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000751 netdev_err(netdev, "map tx packet head failed\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000752 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000753 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000754
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000755 /* Grab the next free tx descriptor */
756 pointer = priv->tx_pointer;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000757 txdes = first = &priv->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000758
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000759 /* Setup it up with the packet head. Don't write the head to the
760 * ring just yet
761 */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000762 priv->tx_skbs[pointer] = skb;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000763 f_ctl_stat = ftgmac100_base_tx_ctlstat(priv, pointer);
764 f_ctl_stat |= FTGMAC100_TXDES0_TXDMA_OWN;
765 f_ctl_stat |= FTGMAC100_TXDES0_TXBUF_SIZE(len);
766 f_ctl_stat |= FTGMAC100_TXDES0_FTS;
767 if (nfrags == 0)
768 f_ctl_stat |= FTGMAC100_TXDES0_LTS;
769 txdes->txdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000770 txdes->txdes1 = cpu_to_le32(csum_vlan);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000771
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000772 /* Next descriptor */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000773 pointer = ftgmac100_next_tx_pointer(priv, pointer);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000774
775 /* Add the fragments */
776 for (i = 0; i < nfrags; i++) {
777 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
778
David S. Miller084323f2019-07-23 11:45:44 -0700779 len = skb_frag_size(frag);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000780
781 /* Map it */
782 map = skb_frag_dma_map(priv->dev, frag, 0, len,
783 DMA_TO_DEVICE);
784 if (dma_mapping_error(priv->dev, map))
785 goto dma_err;
786
787 /* Setup descriptor */
788 priv->tx_skbs[pointer] = skb;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000789 txdes = &priv->txdes[pointer];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000790 ctl_stat = ftgmac100_base_tx_ctlstat(priv, pointer);
791 ctl_stat |= FTGMAC100_TXDES0_TXDMA_OWN;
792 ctl_stat |= FTGMAC100_TXDES0_TXBUF_SIZE(len);
793 if (i == (nfrags - 1))
794 ctl_stat |= FTGMAC100_TXDES0_LTS;
795 txdes->txdes0 = cpu_to_le32(ctl_stat);
796 txdes->txdes1 = 0;
797 txdes->txdes3 = cpu_to_le32(map);
798
799 /* Next one */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000800 pointer = ftgmac100_next_tx_pointer(priv, pointer);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000801 }
802
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000803 /* Order the previous packet and descriptor udpates
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000804 * before setting the OWN bit on the first descriptor.
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000805 */
806 dma_wmb();
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000807 first->txdes0 = cpu_to_le32(f_ctl_stat);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000808
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000809 /* Update next TX pointer */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000810 priv->tx_pointer = pointer;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000811
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000812 /* If there isn't enough room for all the fragments of a new packet
813 * in the TX ring, stop the queue. The sequence below is race free
814 * vs. a concurrent restart in ftgmac100_poll()
815 */
816 if (unlikely(ftgmac100_tx_buf_avail(priv) < TX_THRESHOLD)) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000817 netif_stop_queue(netdev);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000818 /* Order the queue stop with the test below */
819 smp_mb();
820 if (ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
821 netif_wake_queue(netdev);
822 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000823
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000824 /* Poke transmitter to read the updated TX descriptors */
825 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000826
827 return NETDEV_TX_OK;
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000828
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000829 dma_err:
830 if (net_ratelimit())
831 netdev_err(netdev, "map tx fragment failed\n");
832
833 /* Free head */
834 pointer = priv->tx_pointer;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000835 ftgmac100_free_tx_packet(priv, pointer, skb, first, f_ctl_stat);
836 first->txdes0 = cpu_to_le32(f_ctl_stat & priv->txdes0_edotr_mask);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000837
838 /* Then all fragments */
839 for (j = 0; j < i; j++) {
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000840 pointer = ftgmac100_next_tx_pointer(priv, pointer);
841 txdes = &priv->txdes[pointer];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000842 ctl_stat = le32_to_cpu(txdes->txdes0);
843 ftgmac100_free_tx_packet(priv, pointer, skb, txdes, ctl_stat);
844 txdes->txdes0 = cpu_to_le32(ctl_stat & priv->txdes0_edotr_mask);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000845 }
846
847 /* This cannot be reached if we successfully mapped the
848 * last fragment, so we know ftgmac100_free_tx_packet()
849 * hasn't freed the skb yet.
850 */
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000851 drop:
852 /* Drop the packet */
853 dev_kfree_skb_any(skb);
854 netdev->stats.tx_dropped++;
855
856 return NETDEV_TX_OK;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000857}
858
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000859static void ftgmac100_free_buffers(struct ftgmac100 *priv)
860{
861 int i;
862
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000863 /* Free all RX buffers */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000864 for (i = 0; i < priv->rx_q_entries; i++) {
865 struct ftgmac100_rxdes *rxdes = &priv->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000866 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000867 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000868
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000869 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000870 continue;
871
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000872 priv->rx_skbs[i] = NULL;
873 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
874 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000875 }
876
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000877 /* Free all TX buffers */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000878 for (i = 0; i < priv->tx_q_entries; i++) {
879 struct ftgmac100_txdes *txdes = &priv->txdes[i];
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000880 struct sk_buff *skb = priv->tx_skbs[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000881
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000882 if (!skb)
883 continue;
884 ftgmac100_free_tx_packet(priv, i, skb, txdes,
885 le32_to_cpu(txdes->txdes0));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000886 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000887}
888
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000889static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000890{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000891 /* Free skb arrays */
892 kfree(priv->rx_skbs);
893 kfree(priv->tx_skbs);
894
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000895 /* Free descriptors */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000896 if (priv->rxdes)
897 dma_free_coherent(priv->dev, MAX_RX_QUEUE_ENTRIES *
898 sizeof(struct ftgmac100_rxdes),
899 priv->rxdes, priv->rxdes_dma);
900 priv->rxdes = NULL;
901
902 if (priv->txdes)
903 dma_free_coherent(priv->dev, MAX_TX_QUEUE_ENTRIES *
904 sizeof(struct ftgmac100_txdes),
905 priv->txdes, priv->txdes_dma);
906 priv->txdes = NULL;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000907
908 /* Free scratch packet buffer */
909 if (priv->rx_scratch)
910 dma_free_coherent(priv->dev, RX_BUF_SIZE,
911 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000912}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000913
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000914static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
915{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000916 /* Allocate skb arrays */
917 priv->rx_skbs = kcalloc(MAX_RX_QUEUE_ENTRIES, sizeof(void *),
918 GFP_KERNEL);
919 if (!priv->rx_skbs)
920 return -ENOMEM;
921 priv->tx_skbs = kcalloc(MAX_TX_QUEUE_ENTRIES, sizeof(void *),
922 GFP_KERNEL);
923 if (!priv->tx_skbs)
924 return -ENOMEM;
925
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000926 /* Allocate descriptors */
Luis Chamberlain750afb02019-01-04 09:23:09 +0100927 priv->rxdes = dma_alloc_coherent(priv->dev,
928 MAX_RX_QUEUE_ENTRIES * sizeof(struct ftgmac100_rxdes),
929 &priv->rxdes_dma, GFP_KERNEL);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000930 if (!priv->rxdes)
931 return -ENOMEM;
Luis Chamberlain750afb02019-01-04 09:23:09 +0100932 priv->txdes = dma_alloc_coherent(priv->dev,
933 MAX_TX_QUEUE_ENTRIES * sizeof(struct ftgmac100_txdes),
934 &priv->txdes_dma, GFP_KERNEL);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000935 if (!priv->txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000936 return -ENOMEM;
937
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000938 /* Allocate scratch packet buffer */
939 priv->rx_scratch = dma_alloc_coherent(priv->dev,
940 RX_BUF_SIZE,
941 &priv->rx_scratch_dma,
942 GFP_KERNEL);
943 if (!priv->rx_scratch)
944 return -ENOMEM;
945
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000946 return 0;
947}
948
949static void ftgmac100_init_rings(struct ftgmac100 *priv)
950{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000951 struct ftgmac100_rxdes *rxdes = NULL;
952 struct ftgmac100_txdes *txdes = NULL;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000953 int i;
954
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000955 /* Update entries counts */
956 priv->rx_q_entries = priv->new_rx_q_entries;
957 priv->tx_q_entries = priv->new_tx_q_entries;
958
959 if (WARN_ON(priv->rx_q_entries < MIN_RX_QUEUE_ENTRIES))
960 return;
961
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000962 /* Initialize RX ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000963 for (i = 0; i < priv->rx_q_entries; i++) {
964 rxdes = &priv->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000965 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000966 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000967 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000968 /* Mark the end of the ring */
969 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000970
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000971 if (WARN_ON(priv->tx_q_entries < MIN_RX_QUEUE_ENTRIES))
972 return;
973
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000974 /* Initialize TX ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000975 for (i = 0; i < priv->tx_q_entries; i++) {
976 txdes = &priv->txdes[i];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000977 txdes->txdes0 = 0;
978 }
979 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000980}
981
982static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
983{
984 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000985
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000986 for (i = 0; i < priv->rx_q_entries; i++) {
987 struct ftgmac100_rxdes *rxdes = &priv->rxdes[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000988
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000989 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000990 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000991 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000992 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000993}
994
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000995static void ftgmac100_adjust_link(struct net_device *netdev)
996{
997 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200998 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +1000999 bool tx_pause, rx_pause;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001000 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001001
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001002 /* We store "no link" as speed 0 */
1003 if (!phydev->link)
1004 new_speed = 0;
1005 else
1006 new_speed = phydev->speed;
1007
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001008 /* Grab pause settings from PHY if configured to do so */
1009 if (priv->aneg_pause) {
1010 rx_pause = tx_pause = phydev->pause;
1011 if (phydev->asym_pause)
1012 tx_pause = !rx_pause;
1013 } else {
1014 rx_pause = priv->rx_pause;
1015 tx_pause = priv->tx_pause;
1016 }
1017
1018 /* Link hasn't changed, do nothing */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001019 if (phydev->speed == priv->cur_speed &&
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001020 phydev->duplex == priv->cur_duplex &&
1021 rx_pause == priv->rx_pause &&
1022 tx_pause == priv->tx_pause)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001023 return;
1024
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001025 /* Print status if we have a link or we had one and just lost it,
1026 * don't print otherwise.
1027 */
1028 if (new_speed || priv->cur_speed)
1029 phy_print_status(phydev);
1030
1031 priv->cur_speed = new_speed;
1032 priv->cur_duplex = phydev->duplex;
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001033 priv->rx_pause = rx_pause;
1034 priv->tx_pause = tx_pause;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001035
1036 /* Link is down, do nothing else */
1037 if (!new_speed)
1038 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001039
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001040 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001041 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1042
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001043 /* Reset the adapter asynchronously */
1044 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001045}
1046
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001047static int ftgmac100_mii_probe(struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001048{
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001049 struct ftgmac100 *priv = netdev_priv(netdev);
1050 struct platform_device *pdev = to_platform_device(priv->dev);
1051 struct device_node *np = pdev->dev.of_node;
Guenter Roecke574f392016-01-10 12:04:32 -08001052 struct phy_device *phydev;
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001053 phy_interface_t phy_intf;
1054 int err;
1055
1056 /* Default to RGMII. It's a gigabit part after all */
1057 err = of_get_phy_mode(np, &phy_intf);
1058 if (err)
1059 phy_intf = PHY_INTERFACE_MODE_RGMII;
1060
1061 /* Aspeed only supports these. I don't know about other IP
1062 * block vendors so I'm going to just let them through for
1063 * now. Note that this is only a warning if for some obscure
1064 * reason the DT really means to lie about it or it's a newer
1065 * part we don't know about.
1066 *
1067 * On the Aspeed SoC there are additionally straps and SCU
1068 * control bits that could tell us what the interface is
1069 * (or allow us to configure it while the IP block is held
1070 * in reset). For now I chose to keep this driver away from
1071 * those SoC specific bits and assume the device-tree is
1072 * right and the SCU has been configured properly by pinmux
1073 * or the firmware.
1074 */
1075 if (priv->is_aspeed && !(phy_interface_mode_is_rgmii(phy_intf))) {
1076 netdev_warn(netdev,
1077 "Unsupported PHY mode %s !\n",
1078 phy_modes(phy_intf));
1079 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001080
Guenter Roecke574f392016-01-10 12:04:32 -08001081 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001082 if (!phydev) {
1083 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
1084 return -ENODEV;
1085 }
1086
Andrew Lunn84eff6d2016-01-06 20:11:10 +01001087 phydev = phy_connect(netdev, phydev_name(phydev),
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001088 &ftgmac100_adjust_link, phy_intf);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001089
1090 if (IS_ERR(phydev)) {
1091 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
1092 return PTR_ERR(phydev);
1093 }
1094
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001095 /* Indicate that we support PAUSE frames (see comment in
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001096 * Documentation/networking/phy.rst)
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001097 */
Andrew Lunnaf8d9bb2018-09-12 01:53:15 +02001098 phy_support_asym_pause(phydev);
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001099
Benjamin Herrenschmidt33de6932017-04-18 08:37:04 +10001100 /* Display what we found */
1101 phy_attached_info(phydev);
1102
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001103 return 0;
1104}
1105
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001106static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
1107{
1108 struct net_device *netdev = bus->priv;
1109 struct ftgmac100 *priv = netdev_priv(netdev);
1110 unsigned int phycr;
1111 int i;
1112
1113 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1114
1115 /* preserve MDC cycle threshold */
1116 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
1117
1118 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
1119 FTGMAC100_PHYCR_REGAD(regnum) |
1120 FTGMAC100_PHYCR_MIIRD;
1121
1122 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
1123
1124 for (i = 0; i < 10; i++) {
1125 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1126
1127 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
1128 int data;
1129
1130 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
1131 return FTGMAC100_PHYDATA_MIIRDATA(data);
1132 }
1133
1134 udelay(100);
1135 }
1136
1137 netdev_err(netdev, "mdio read timed out\n");
1138 return -EIO;
1139}
1140
1141static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
1142 int regnum, u16 value)
1143{
1144 struct net_device *netdev = bus->priv;
1145 struct ftgmac100 *priv = netdev_priv(netdev);
1146 unsigned int phycr;
1147 int data;
1148 int i;
1149
1150 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1151
1152 /* preserve MDC cycle threshold */
1153 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
1154
1155 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
1156 FTGMAC100_PHYCR_REGAD(regnum) |
1157 FTGMAC100_PHYCR_MIIWR;
1158
1159 data = FTGMAC100_PHYDATA_MIIWDATA(value);
1160
1161 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
1162 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
1163
1164 for (i = 0; i < 10; i++) {
1165 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1166
1167 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
1168 return 0;
1169
1170 udelay(100);
1171 }
1172
1173 netdev_err(netdev, "mdio write timed out\n");
1174 return -EIO;
1175}
1176
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001177static void ftgmac100_get_drvinfo(struct net_device *netdev,
1178 struct ethtool_drvinfo *info)
1179{
Jiri Pirko7826d432013-01-06 00:44:26 +00001180 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
Jiri Pirko7826d432013-01-06 00:44:26 +00001181 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001182}
1183
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001184static void ftgmac100_get_ringparam(struct net_device *netdev,
1185 struct ethtool_ringparam *ering)
1186{
1187 struct ftgmac100 *priv = netdev_priv(netdev);
1188
1189 memset(ering, 0, sizeof(*ering));
1190 ering->rx_max_pending = MAX_RX_QUEUE_ENTRIES;
1191 ering->tx_max_pending = MAX_TX_QUEUE_ENTRIES;
1192 ering->rx_pending = priv->rx_q_entries;
1193 ering->tx_pending = priv->tx_q_entries;
1194}
1195
1196static int ftgmac100_set_ringparam(struct net_device *netdev,
1197 struct ethtool_ringparam *ering)
1198{
1199 struct ftgmac100 *priv = netdev_priv(netdev);
1200
1201 if (ering->rx_pending > MAX_RX_QUEUE_ENTRIES ||
1202 ering->tx_pending > MAX_TX_QUEUE_ENTRIES ||
1203 ering->rx_pending < MIN_RX_QUEUE_ENTRIES ||
1204 ering->tx_pending < MIN_TX_QUEUE_ENTRIES ||
1205 !is_power_of_2(ering->rx_pending) ||
1206 !is_power_of_2(ering->tx_pending))
1207 return -EINVAL;
1208
1209 priv->new_rx_q_entries = ering->rx_pending;
1210 priv->new_tx_q_entries = ering->tx_pending;
1211 if (netif_running(netdev))
1212 schedule_work(&priv->reset_task);
1213
1214 return 0;
1215}
1216
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001217static void ftgmac100_get_pauseparam(struct net_device *netdev,
1218 struct ethtool_pauseparam *pause)
1219{
1220 struct ftgmac100 *priv = netdev_priv(netdev);
1221
1222 pause->autoneg = priv->aneg_pause;
1223 pause->tx_pause = priv->tx_pause;
1224 pause->rx_pause = priv->rx_pause;
1225}
1226
1227static int ftgmac100_set_pauseparam(struct net_device *netdev,
1228 struct ethtool_pauseparam *pause)
1229{
1230 struct ftgmac100 *priv = netdev_priv(netdev);
1231 struct phy_device *phydev = netdev->phydev;
1232
1233 priv->aneg_pause = pause->autoneg;
1234 priv->tx_pause = pause->tx_pause;
1235 priv->rx_pause = pause->rx_pause;
1236
Andrew Lunn70814e82018-09-12 01:53:17 +02001237 if (phydev)
1238 phy_set_asym_pause(phydev, pause->rx_pause, pause->tx_pause);
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001239
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001240 if (netif_running(netdev)) {
Andrew Lunn70814e82018-09-12 01:53:17 +02001241 if (!(phydev && priv->aneg_pause))
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001242 ftgmac100_config_pause(priv);
1243 }
1244
1245 return 0;
1246}
1247
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001248static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001249 .get_drvinfo = ftgmac100_get_drvinfo,
1250 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +02001251 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1252 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Benjamin Herrenschmidte98233a2017-04-18 08:36:58 +10001253 .nway_reset = phy_ethtool_nway_reset,
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001254 .get_ringparam = ftgmac100_get_ringparam,
1255 .set_ringparam = ftgmac100_set_ringparam,
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001256 .get_pauseparam = ftgmac100_get_pauseparam,
1257 .set_pauseparam = ftgmac100_set_pauseparam,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001258};
1259
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001260static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
1261{
1262 struct net_device *netdev = dev_id;
1263 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001264 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001265
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001266 /* Fetch and clear interrupt bits, process abnormal ones */
1267 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
1268 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
1269 if (unlikely(status & FTGMAC100_INT_BAD)) {
1270
1271 /* RX buffer unavailable */
1272 if (status & FTGMAC100_INT_NO_RXBUF)
1273 netdev->stats.rx_over_errors++;
1274
1275 /* received packet lost due to RX FIFO full */
1276 if (status & FTGMAC100_INT_RPKT_LOST)
1277 netdev->stats.rx_fifo_errors++;
1278
1279 /* sent packet lost due to excessive TX collision */
1280 if (status & FTGMAC100_INT_XPKT_LOST)
1281 netdev->stats.tx_fifo_errors++;
1282
1283 /* AHB error -> Reset the chip */
1284 if (status & FTGMAC100_INT_AHB_ERR) {
1285 if (net_ratelimit())
1286 netdev_warn(netdev,
1287 "AHB bus error ! Resetting chip.\n");
1288 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1289 schedule_work(&priv->reset_task);
1290 return IRQ_HANDLED;
1291 }
1292
1293 /* We may need to restart the MAC after such errors, delay
1294 * this until after we have freed some Rx buffers though
1295 */
1296 priv->need_mac_restart = true;
1297
1298 /* Disable those errors until we restart */
1299 new_mask &= ~status;
1300 }
1301
1302 /* Only enable "bad" interrupts while NAPI is on */
1303 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
1304
1305 /* Schedule NAPI bh */
1306 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001307
1308 return IRQ_HANDLED;
1309}
1310
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001311static bool ftgmac100_check_rx(struct ftgmac100 *priv)
1312{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001313 struct ftgmac100_rxdes *rxdes = &priv->rxdes[priv->rx_pointer];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001314
1315 /* Do we have a packet ? */
1316 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
1317}
1318
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001319static int ftgmac100_poll(struct napi_struct *napi, int budget)
1320{
1321 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001322 int work_done = 0;
1323 bool more;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001324
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001325 /* Handle TX completions */
1326 if (ftgmac100_tx_buf_cleanable(priv))
1327 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001328
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001329 /* Handle RX packets */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001330 do {
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001331 more = ftgmac100_rx_packet(priv, &work_done);
1332 } while (more && work_done < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001333
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001334
1335 /* The interrupt is telling us to kick the MAC back to life
1336 * after an RX overflow
1337 */
1338 if (unlikely(priv->need_mac_restart)) {
1339 ftgmac100_start_hw(priv);
Dylan Hung68970872021-03-12 11:04:05 +10301340 priv->need_mac_restart = false;
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001341
1342 /* Re-enable "bad" interrupts */
1343 iowrite32(FTGMAC100_INT_BAD,
1344 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001345 }
1346
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001347 /* As long as we are waiting for transmit packets to be
1348 * completed we keep NAPI going
1349 */
1350 if (ftgmac100_tx_buf_cleanable(priv))
1351 work_done = budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001352
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001353 if (work_done < budget) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001354 /* We are about to re-enable all interrupts. However
1355 * the HW has been latching RX/TX packet interrupts while
1356 * they were masked. So we clear them first, then we need
1357 * to re-check if there's something to process
1358 */
1359 iowrite32(FTGMAC100_INT_RXTX,
1360 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidtccaf7252017-04-18 08:37:05 +10001361
1362 /* Push the above (and provides a barrier vs. subsequent
1363 * reads of the descriptor).
1364 */
1365 ioread32(priv->base + FTGMAC100_OFFSET_ISR);
1366
1367 /* Check RX and TX descriptors for more work to do */
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001368 if (ftgmac100_check_rx(priv) ||
1369 ftgmac100_tx_buf_cleanable(priv))
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001370 return budget;
1371
1372 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001373 napi_complete(napi);
1374
1375 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001376 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001377 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001378 }
1379
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001380 return work_done;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001381}
1382
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001383static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1384{
1385 int err = 0;
1386
1387 /* Re-init descriptors (adjust queue sizes) */
1388 ftgmac100_init_rings(priv);
1389
1390 /* Realloc rx descriptors */
1391 err = ftgmac100_alloc_rx_buffers(priv);
1392 if (err && !ignore_alloc_err)
1393 return err;
1394
1395 /* Reinit and restart HW */
1396 ftgmac100_init_hw(priv);
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001397 ftgmac100_config_pause(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001398 ftgmac100_start_hw(priv);
1399
1400 /* Re-enable the device */
1401 napi_enable(&priv->napi);
1402 netif_start_queue(priv->netdev);
1403
1404 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001405 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001406
1407 return err;
1408}
1409
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001410static void ftgmac100_reset_task(struct work_struct *work)
1411{
1412 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1413 reset_task);
1414 struct net_device *netdev = priv->netdev;
1415 int err;
1416
1417 netdev_dbg(netdev, "Resetting NIC...\n");
1418
1419 /* Lock the world */
1420 rtnl_lock();
1421 if (netdev->phydev)
1422 mutex_lock(&netdev->phydev->lock);
1423 if (priv->mii_bus)
1424 mutex_lock(&priv->mii_bus->mdio_lock);
1425
1426
1427 /* Check if the interface is still up */
1428 if (!netif_running(netdev))
1429 goto bail;
1430
1431 /* Stop the network stack */
1432 netif_trans_update(netdev);
1433 napi_disable(&priv->napi);
1434 netif_tx_disable(netdev);
1435
1436 /* Stop and reset the MAC */
1437 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001438 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001439 if (err) {
1440 /* Not much we can do ... it might come back... */
1441 netdev_err(netdev, "attempting to continue...\n");
1442 }
1443
1444 /* Free all rx and tx buffers */
1445 ftgmac100_free_buffers(priv);
1446
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001447 /* Setup everything again and restart chip */
1448 ftgmac100_init_all(priv, true);
1449
1450 netdev_dbg(netdev, "Reset done !\n");
1451 bail:
1452 if (priv->mii_bus)
1453 mutex_unlock(&priv->mii_bus->mdio_lock);
1454 if (netdev->phydev)
1455 mutex_unlock(&netdev->phydev->lock);
1456 rtnl_unlock();
1457}
1458
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001459static int ftgmac100_open(struct net_device *netdev)
1460{
1461 struct ftgmac100 *priv = netdev_priv(netdev);
1462 int err;
1463
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001464 /* Allocate ring buffers */
1465 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001466 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001467 netdev_err(netdev, "Failed to allocate descriptors\n");
1468 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001469 }
1470
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001471 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1472 *
1473 * Otherwise we leave it set to 0 (no link), the link
1474 * message from the PHY layer will handle setting it up to
1475 * something else if needed.
1476 */
1477 if (priv->use_ncsi) {
1478 priv->cur_duplex = DUPLEX_FULL;
1479 priv->cur_speed = SPEED_100;
1480 } else {
1481 priv->cur_duplex = 0;
1482 priv->cur_speed = 0;
1483 }
1484
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001485 /* Reset the hardware */
1486 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001487 if (err)
1488 goto err_hw;
1489
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001490 /* Initialize NAPI */
1491 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1492
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001493 /* Grab our interrupt */
1494 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1495 if (err) {
1496 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1497 goto err_irq;
1498 }
1499
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001500 /* Start things up */
1501 err = ftgmac100_init_all(priv, false);
1502 if (err) {
1503 netdev_err(netdev, "Failed to allocate packet buffers\n");
1504 goto err_alloc;
1505 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301506
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001507 if (netdev->phydev) {
1508 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001509 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001510 } else if (priv->use_ncsi) {
1511 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001512 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001513
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001514 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001515 err = ncsi_start_dev(priv->ndev);
1516 if (err)
1517 goto err_ncsi;
1518 }
1519
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001520 return 0;
1521
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001522 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001523 napi_disable(&priv->napi);
1524 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001525 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001526 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001527 free_irq(netdev->irq, netdev);
1528 err_irq:
1529 netif_napi_del(&priv->napi);
1530 err_hw:
1531 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001532 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001533 return err;
1534}
1535
1536static int ftgmac100_stop(struct net_device *netdev)
1537{
1538 struct ftgmac100 *priv = netdev_priv(netdev);
1539
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001540 /* Note about the reset task: We are called with the rtnl lock
1541 * held, so we are synchronized against the core of the reset
1542 * task. We must not try to synchronously cancel it otherwise
1543 * we can deadlock. But since it will test for netif_running()
1544 * which has already been cleared by the net core, we don't
1545 * anything special to do.
1546 */
1547
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001548 /* disable all interrupts */
1549 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1550
1551 netif_stop_queue(netdev);
1552 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001553 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001554 if (netdev->phydev)
1555 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001556 else if (priv->use_ncsi)
1557 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001558
1559 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001560 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001561 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001562 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001563
1564 return 0;
1565}
1566
Michael S. Tsirkin0290bd22019-12-10 09:23:51 -05001567static void ftgmac100_tx_timeout(struct net_device *netdev, unsigned int txqueue)
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001568{
1569 struct ftgmac100 *priv = netdev_priv(netdev);
1570
1571 /* Disable all interrupts */
1572 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1573
1574 /* Do the reset outside of interrupt context */
1575 schedule_work(&priv->reset_task);
1576}
1577
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +10001578static int ftgmac100_set_features(struct net_device *netdev,
1579 netdev_features_t features)
1580{
1581 struct ftgmac100 *priv = netdev_priv(netdev);
1582 netdev_features_t changed = netdev->features ^ features;
1583
1584 if (!netif_running(netdev))
1585 return 0;
1586
1587 /* Update the vlan filtering bit */
1588 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
1589 u32 maccr;
1590
1591 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
1592 if (priv->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
1593 maccr |= FTGMAC100_MACCR_RM_VLAN;
1594 else
1595 maccr &= ~FTGMAC100_MACCR_RM_VLAN;
1596 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
1597 }
1598
1599 return 0;
1600}
1601
Benjamin Herrenschmidt030d9822017-04-18 08:37:02 +10001602#ifdef CONFIG_NET_POLL_CONTROLLER
1603static void ftgmac100_poll_controller(struct net_device *netdev)
1604{
1605 unsigned long flags;
1606
1607 local_irq_save(flags);
1608 ftgmac100_interrupt(netdev->irq, netdev);
1609 local_irq_restore(flags);
1610}
1611#endif
1612
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001613static const struct net_device_ops ftgmac100_netdev_ops = {
1614 .ndo_open = ftgmac100_open,
1615 .ndo_stop = ftgmac100_stop,
1616 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001617 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001618 .ndo_validate_addr = eth_validate_addr,
Heiner Kallweitf12946172020-01-20 22:18:37 +01001619 .ndo_do_ioctl = phy_do_ioctl,
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001620 .ndo_tx_timeout = ftgmac100_tx_timeout,
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +10001621 .ndo_set_rx_mode = ftgmac100_set_rx_mode,
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +10001622 .ndo_set_features = ftgmac100_set_features,
Benjamin Herrenschmidt030d9822017-04-18 08:37:02 +10001623#ifdef CONFIG_NET_POLL_CONTROLLER
1624 .ndo_poll_controller = ftgmac100_poll_controller,
1625#endif
Samuel Mendoza-Jonas51564582017-08-28 16:18:43 +10001626 .ndo_vlan_rx_add_vid = ncsi_vlan_rx_add_vid,
1627 .ndo_vlan_rx_kill_vid = ncsi_vlan_rx_kill_vid,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001628};
1629
Gavin Shaneb418182016-07-19 11:54:21 +10001630static int ftgmac100_setup_mdio(struct net_device *netdev)
1631{
1632 struct ftgmac100 *priv = netdev_priv(netdev);
1633 struct platform_device *pdev = to_platform_device(priv->dev);
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +10001634 struct device_node *np = pdev->dev.of_node;
Ivan Mikhaylovf8b7b502020-10-30 16:37:06 +03001635 struct device_node *mdio_np;
Gavin Shaneb418182016-07-19 11:54:21 +10001636 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301637 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001638
1639 /* initialize mdio bus */
1640 priv->mii_bus = mdiobus_alloc();
1641 if (!priv->mii_bus)
1642 return -EIO;
1643
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301644 if (of_device_is_compatible(np, "aspeed,ast2400-mac") ||
1645 of_device_is_compatible(np, "aspeed,ast2500-mac")) {
1646 /* The AST2600 has a separate MDIO controller */
1647
1648 /* For the AST2400 and AST2500 this driver only supports the
1649 * old MDIO interface
1650 */
Joel Stanleye07dc632016-09-22 08:35:02 +09301651 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1652 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1653 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
YueHaibingf819cd92019-03-01 16:09:00 +08001654 }
Joel Stanleye07dc632016-09-22 08:35:02 +09301655
Gavin Shaneb418182016-07-19 11:54:21 +10001656 priv->mii_bus->name = "ftgmac100_mdio";
1657 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1658 pdev->name, pdev->id);
Benjamin Herrenschmidtd57b9db2017-07-24 16:59:07 +10001659 priv->mii_bus->parent = priv->dev;
Gavin Shaneb418182016-07-19 11:54:21 +10001660 priv->mii_bus->priv = priv->netdev;
1661 priv->mii_bus->read = ftgmac100_mdiobus_read;
1662 priv->mii_bus->write = ftgmac100_mdiobus_write;
1663
1664 for (i = 0; i < PHY_MAX_ADDR; i++)
1665 priv->mii_bus->irq[i] = PHY_POLL;
1666
Ivan Mikhaylovf8b7b502020-10-30 16:37:06 +03001667 mdio_np = of_get_child_by_name(np, "mdio");
1668
1669 err = of_mdiobus_register(priv->mii_bus, mdio_np);
Gavin Shaneb418182016-07-19 11:54:21 +10001670 if (err) {
1671 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1672 goto err_register_mdiobus;
1673 }
1674
Ivan Mikhaylovf8b7b502020-10-30 16:37:06 +03001675 of_node_put(mdio_np);
1676
Gavin Shaneb418182016-07-19 11:54:21 +10001677 return 0;
1678
Gavin Shaneb418182016-07-19 11:54:21 +10001679err_register_mdiobus:
1680 mdiobus_free(priv->mii_bus);
1681 return err;
1682}
1683
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001684static void ftgmac100_phy_disconnect(struct net_device *netdev)
1685{
1686 if (!netdev->phydev)
1687 return;
1688
1689 phy_disconnect(netdev->phydev);
1690}
1691
Gavin Shaneb418182016-07-19 11:54:21 +10001692static void ftgmac100_destroy_mdio(struct net_device *netdev)
1693{
1694 struct ftgmac100 *priv = netdev_priv(netdev);
1695
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001696 if (!priv->mii_bus)
Gavin Shaneb418182016-07-19 11:54:21 +10001697 return;
1698
Gavin Shaneb418182016-07-19 11:54:21 +10001699 mdiobus_unregister(priv->mii_bus);
1700 mdiobus_free(priv->mii_bus);
1701}
1702
Gavin Shanbd466c32016-07-19 11:54:23 +10001703static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1704{
1705 if (unlikely(nd->state != ncsi_dev_state_functional))
1706 return;
1707
Joel Stanley87975a02018-06-19 15:08:31 +09301708 netdev_dbg(nd->dev, "NCSI interface %s\n",
1709 nd->link_up ? "up" : "down");
Gavin Shanbd466c32016-07-19 11:54:23 +10001710}
1711
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301712static int ftgmac100_setup_clk(struct ftgmac100 *priv)
Joel Stanley4b70c622017-10-13 12:16:38 +08001713{
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301714 struct clk *clk;
1715 int rc;
Joel Stanley4b70c622017-10-13 12:16:38 +08001716
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301717 clk = devm_clk_get(priv->dev, NULL /* MACCLK */);
1718 if (IS_ERR(clk))
1719 return PTR_ERR(clk);
1720 priv->clk = clk;
1721 rc = clk_prepare_enable(priv->clk);
1722 if (rc)
1723 return rc;
Joel Stanley4b70c622017-10-13 12:16:38 +08001724
1725 /* Aspeed specifies a 100MHz clock is required for up to
1726 * 1000Mbit link speeds. As NCSI is limited to 100Mbit, 25MHz
1727 * is sufficient
1728 */
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301729 rc = clk_set_rate(priv->clk, priv->use_ncsi ? FTGMAC_25MHZ :
1730 FTGMAC_100MHZ);
1731 if (rc)
1732 goto cleanup_clk;
1733
Hu Haowene6b45ee2020-04-01 18:56:24 +08001734 /* RCLK is for RMII, typically used for NCSI. Optional because it's not
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301735 * necessary if it's the AST2400 MAC, or the MAC is configured for
1736 * RGMII, or the controller is not an ASPEED-based controller.
1737 */
1738 priv->rclk = devm_clk_get_optional(priv->dev, "RCLK");
1739 rc = clk_prepare_enable(priv->rclk);
1740 if (!rc)
1741 return 0;
1742
1743cleanup_clk:
1744 clk_disable_unprepare(priv->clk);
1745
1746 return rc;
Joel Stanley4b70c622017-10-13 12:16:38 +08001747}
1748
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001749static int ftgmac100_probe(struct platform_device *pdev)
1750{
1751 struct resource *res;
1752 int irq;
1753 struct net_device *netdev;
1754 struct ftgmac100 *priv;
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001755 struct device_node *np;
Gavin Shanbd466c32016-07-19 11:54:23 +10001756 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001757
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001758 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1759 if (!res)
1760 return -ENXIO;
1761
1762 irq = platform_get_irq(pdev, 0);
1763 if (irq < 0)
1764 return irq;
1765
1766 /* setup net_device */
1767 netdev = alloc_etherdev(sizeof(*priv));
1768 if (!netdev) {
1769 err = -ENOMEM;
1770 goto err_alloc_etherdev;
1771 }
1772
1773 SET_NETDEV_DEV(netdev, &pdev->dev);
1774
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001775 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001776 netdev->netdev_ops = &ftgmac100_netdev_ops;
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001777 netdev->watchdog_timeo = 5 * HZ;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001778
1779 platform_set_drvdata(pdev, netdev);
1780
1781 /* setup private data */
1782 priv = netdev_priv(netdev);
1783 priv->netdev = netdev;
1784 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001785 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001786
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001787 /* map io memory */
1788 priv->res = request_mem_region(res->start, resource_size(res),
1789 dev_name(&pdev->dev));
1790 if (!priv->res) {
1791 dev_err(&pdev->dev, "Could not reserve memory region\n");
1792 err = -ENOMEM;
1793 goto err_req_mem;
1794 }
1795
1796 priv->base = ioremap(res->start, resource_size(res));
1797 if (!priv->base) {
1798 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1799 err = -EIO;
1800 goto err_ioremap;
1801 }
1802
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001803 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001804
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001805 /* Enable pause */
1806 priv->tx_pause = true;
1807 priv->rx_pause = true;
1808 priv->aneg_pause = true;
1809
Gavin Shan113ce102016-07-19 11:54:22 +10001810 /* MAC address from chip or random one */
Benjamin Herrenschmidtba1b1232017-04-12 13:27:06 +10001811 ftgmac100_initial_mac(priv);
Gavin Shan113ce102016-07-19 11:54:22 +10001812
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001813 np = pdev->dev.of_node;
1814 if (np && (of_device_is_compatible(np, "aspeed,ast2400-mac") ||
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301815 of_device_is_compatible(np, "aspeed,ast2500-mac") ||
1816 of_device_is_compatible(np, "aspeed,ast2600-mac"))) {
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301817 priv->rxdes0_edorr_mask = BIT(30);
1818 priv->txdes0_edotr_mask = BIT(30);
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001819 priv->is_aspeed = true;
Dylan Hung137d23c2020-10-14 14:06:32 +08001820 /* Disable ast2600 problematic HW arbitration */
1821 if (of_device_is_compatible(np, "aspeed,ast2600-mac")) {
1822 iowrite32(FTGMAC100_TM_DEFAULT,
1823 priv->base + FTGMAC100_OFFSET_TM);
1824 }
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301825 } else {
1826 priv->rxdes0_edorr_mask = BIT(15);
1827 priv->txdes0_edotr_mask = BIT(15);
1828 }
1829
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001830 if (np && of_get_property(np, "use-ncsi", NULL)) {
Gavin Shanbd466c32016-07-19 11:54:23 +10001831 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1832 dev_err(&pdev->dev, "NCSI stack not enabled\n");
Yang Yingliang52af13a2021-05-22 20:02:46 +08001833 err = -EINVAL;
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001834 goto err_phy_connect;
Gavin Shanbd466c32016-07-19 11:54:23 +10001835 }
1836
1837 dev_info(&pdev->dev, "Using NCSI interface\n");
1838 priv->use_ncsi = true;
1839 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
Yang Yingliang52af13a2021-05-22 20:02:46 +08001840 if (!priv->ndev) {
1841 err = -EINVAL;
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001842 goto err_phy_connect;
Yang Yingliang52af13a2021-05-22 20:02:46 +08001843 }
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301844 } else if (np && of_get_property(np, "phy-handle", NULL)) {
1845 struct phy_device *phy;
1846
Ivan Mikhaylovf8b7b502020-10-30 16:37:06 +03001847 /* Support "mdio"/"phy" child nodes for ast2400/2500 with
1848 * an embedded MDIO controller. Automatically scan the DTS for
1849 * available PHYs and register them.
1850 */
1851 if (of_device_is_compatible(np, "aspeed,ast2400-mac") ||
1852 of_device_is_compatible(np, "aspeed,ast2500-mac")) {
1853 err = ftgmac100_setup_mdio(netdev);
1854 if (err)
1855 goto err_setup_mdio;
1856 }
1857
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301858 phy = of_phy_get_and_connect(priv->netdev, np,
1859 &ftgmac100_adjust_link);
1860 if (!phy) {
1861 dev_err(&pdev->dev, "Failed to connect to phy\n");
Yang Yingliang52af13a2021-05-22 20:02:46 +08001862 err = -EINVAL;
Ivan Mikhaylovf8b7b502020-10-30 16:37:06 +03001863 goto err_phy_connect;
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301864 }
1865
1866 /* Indicate that we support PAUSE frames (see comment in
Mauro Carvalho Chehab0ac624f2019-09-24 10:01:28 -03001867 * Documentation/networking/phy.rst)
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301868 */
1869 phy_support_asym_pause(phy);
1870
1871 /* Display what we found */
1872 phy_attached_info(phy);
1873 } else if (np && !of_get_child_by_name(np, "mdio")) {
1874 /* Support legacy ASPEED devicetree descriptions that decribe a
1875 * MAC with an embedded MDIO controller but have no "mdio"
1876 * child node. Automatically scan the MDIO bus for available
1877 * PHYs.
1878 */
Gavin Shanbd466c32016-07-19 11:54:23 +10001879 priv->use_ncsi = false;
1880 err = ftgmac100_setup_mdio(netdev);
1881 if (err)
1882 goto err_setup_mdio;
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001883
1884 err = ftgmac100_mii_probe(netdev);
1885 if (err) {
1886 dev_err(priv->dev, "MII probe failed!\n");
1887 goto err_ncsi_dev;
1888 }
1889
Gavin Shanbd466c32016-07-19 11:54:23 +10001890 }
1891
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301892 if (priv->is_aspeed) {
1893 err = ftgmac100_setup_clk(priv);
1894 if (err)
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001895 goto err_phy_connect;
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301896 }
Joel Stanley4b70c622017-10-13 12:16:38 +08001897
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001898 /* Default ring sizes */
1899 priv->rx_q_entries = priv->new_rx_q_entries = DEF_RX_QUEUE_ENTRIES;
1900 priv->tx_q_entries = priv->new_tx_q_entries = DEF_TX_QUEUE_ENTRIES;
1901
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001902 /* Base feature set */
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001903 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_HW_CSUM |
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +10001904 NETIF_F_GRO | NETIF_F_SG | NETIF_F_HW_VLAN_CTAG_RX |
1905 NETIF_F_HW_VLAN_CTAG_TX;
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001906
Samuel Mendoza-Jonas51564582017-08-28 16:18:43 +10001907 if (priv->use_ncsi)
1908 netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER;
1909
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001910 /* AST2400 doesn't have working HW checksum generation */
1911 if (np && (of_device_is_compatible(np, "aspeed,ast2400-mac")))
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001912 netdev->hw_features &= ~NETIF_F_HW_CSUM;
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001913 if (np && of_get_property(np, "no-hw-checksum", NULL))
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001914 netdev->hw_features &= ~(NETIF_F_HW_CSUM | NETIF_F_RXCSUM);
1915 netdev->features |= netdev->hw_features;
Gavin Shanbd466c32016-07-19 11:54:23 +10001916
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001917 /* register network device */
1918 err = register_netdev(netdev);
1919 if (err) {
1920 dev_err(&pdev->dev, "Failed to register netdev\n");
1921 goto err_register_netdev;
1922 }
1923
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001924 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001925
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001926 return 0;
1927
1928err_register_netdev:
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301929 clk_disable_unprepare(priv->rclk);
1930 clk_disable_unprepare(priv->clk);
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001931err_phy_connect:
1932 ftgmac100_phy_disconnect(netdev);
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301933err_ncsi_dev:
Joel Stanley3d517942020-11-17 13:14:48 +10301934 if (priv->ndev)
1935 ncsi_unregister_dev(priv->ndev);
Gavin Shaneb418182016-07-19 11:54:21 +10001936 ftgmac100_destroy_mdio(netdev);
1937err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001938 iounmap(priv->base);
1939err_ioremap:
1940 release_resource(priv->res);
1941err_req_mem:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001942 free_netdev(netdev);
1943err_alloc_etherdev:
1944 return err;
1945}
1946
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001947static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001948{
1949 struct net_device *netdev;
1950 struct ftgmac100 *priv;
1951
1952 netdev = platform_get_drvdata(pdev);
1953 priv = netdev_priv(netdev);
1954
Joel Stanley3d517942020-11-17 13:14:48 +10301955 if (priv->ndev)
1956 ncsi_unregister_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001957 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001958
Andrew Jeffery9bce4b22019-10-10 12:37:56 +10301959 clk_disable_unprepare(priv->rclk);
Joel Stanley4b70c622017-10-13 12:16:38 +08001960 clk_disable_unprepare(priv->clk);
1961
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001962 /* There's a small chance the reset task will have been re-queued,
1963 * during stop, make sure it's gone before we free the structure.
1964 */
1965 cancel_work_sync(&priv->reset_task);
1966
Ivan Mikhaylov68ed78b52020-10-30 16:37:05 +03001967 ftgmac100_phy_disconnect(netdev);
Gavin Shaneb418182016-07-19 11:54:21 +10001968 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001969
1970 iounmap(priv->base);
1971 release_resource(priv->res);
1972
1973 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001974 free_netdev(netdev);
1975 return 0;
1976}
1977
Gavin Shanbb168e22016-07-19 11:54:24 +10001978static const struct of_device_id ftgmac100_of_match[] = {
1979 { .compatible = "faraday,ftgmac100" },
1980 { }
1981};
1982MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1983
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001984static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001985 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001986 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001987 .driver = {
1988 .name = DRV_NAME,
1989 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001990 },
1991};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001992module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001993
1994MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1995MODULE_DESCRIPTION("FTGMAC100 driver");
1996MODULE_LICENSE("GPL");