blob: 96e9565f1e08a165ac48705265d93259d58b1060 [file] [log] [blame]
Thomas Gleixner74ba9202019-05-20 09:19:02 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Po-Yu Chuang69785b72011-06-08 23:32:48 +00002/*
3 * Faraday FTGMAC100 Gigabit Ethernet
4 *
5 * (C) Copyright 2009-2011 Faraday Technology
6 * Po-Yu Chuang <ratbert@faraday-tech.com>
Po-Yu Chuang69785b72011-06-08 23:32:48 +00007 */
8
9#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10
Joel Stanley4b70c622017-10-13 12:16:38 +080011#include <linux/clk.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000012#include <linux/dma-mapping.h>
13#include <linux/etherdevice.h>
14#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000015#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000016#include <linux/io.h>
17#include <linux/module.h>
18#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010019#include <linux/of.h>
Andrew Jeffery39bfab82019-07-31 15:09:58 +093020#include <linux/of_mdio.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000021#include <linux/phy.h>
22#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010023#include <linux/property.h>
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +100024#include <linux/crc32.h>
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +100025#include <linux/if_vlan.h>
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +100026#include <linux/of_net.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000027#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100028#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000029
30#include "ftgmac100.h"
31
32#define DRV_NAME "ftgmac100"
33#define DRV_VERSION "0.7"
34
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100035/* Arbitrary values, I am not sure the HW has limits */
36#define MAX_RX_QUEUE_ENTRIES 1024
37#define MAX_TX_QUEUE_ENTRIES 1024
38#define MIN_RX_QUEUE_ENTRIES 32
39#define MIN_TX_QUEUE_ENTRIES 32
40
41/* Defaults */
Benjamin Herrenschmidtbd3e4fd2017-04-12 13:27:10 +100042#define DEF_RX_QUEUE_ENTRIES 128
43#define DEF_TX_QUEUE_ENTRIES 128
Po-Yu Chuang69785b72011-06-08 23:32:48 +000044
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100045#define MAX_PKT_SIZE 1536
46#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000047
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100048/* Min number of tx ring entries before stopping queue */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +100049#define TX_THRESHOLD (MAX_SKB_FRAGS + 1)
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100050
Joel Stanley4b70c622017-10-13 12:16:38 +080051#define FTGMAC_100MHZ 100000000
52#define FTGMAC_25MHZ 25000000
53
Po-Yu Chuang69785b72011-06-08 23:32:48 +000054struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100055 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000056 struct resource *res;
57 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000058
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100059 /* Rx ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100060 unsigned int rx_q_entries;
61 struct ftgmac100_rxdes *rxdes;
62 dma_addr_t rxdes_dma;
63 struct sk_buff **rx_skbs;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000064 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 u32 rxdes0_edorr_mask;
66
67 /* Tx ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100068 unsigned int tx_q_entries;
69 struct ftgmac100_txdes *txdes;
70 dma_addr_t txdes_dma;
71 struct sk_buff **tx_skbs;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 unsigned int tx_clean_pointer;
73 unsigned int tx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100074 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000075
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +100076 /* Used to signal the reset task of ring change request */
77 unsigned int new_rx_q_entries;
78 unsigned int new_tx_q_entries;
79
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100080 /* Scratch page to use when rx skb alloc fails */
81 void *rx_scratch;
82 dma_addr_t rx_scratch_dma;
83
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100084 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000085 struct net_device *netdev;
86 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100087 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000088 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100089 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000090 struct mii_bus *mii_bus;
Joel Stanley4b70c622017-10-13 12:16:38 +080091 struct clk *clk;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093092
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100093 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100094 int cur_speed;
95 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100096 bool use_ncsi;
97
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +100098 /* Multicast filter settings */
99 u32 maht0;
100 u32 maht1;
101
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +1000102 /* Flow control settings */
103 bool tx_pause;
104 bool rx_pause;
105 bool aneg_pause;
106
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +1000107 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +1000108 bool need_mac_restart;
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +1000109 bool is_aspeed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000110};
111
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000112static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000113{
114 struct net_device *netdev = priv->netdev;
115 int i;
116
117 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000118 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
119 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
120 priv->base + FTGMAC100_OFFSET_MACCR);
Benjamin Herrenschmidtc7472ec2017-07-24 16:59:01 +1000121 for (i = 0; i < 200; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000122 unsigned int maccr;
123
124 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
125 if (!(maccr & FTGMAC100_MACCR_SW_RST))
126 return 0;
127
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000128 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000129 }
130
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000131 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000132 return -EIO;
133}
134
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000135static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
136{
137 u32 maccr = 0;
138
139 switch (priv->cur_speed) {
140 case SPEED_10:
141 case 0: /* no link */
142 break;
143
144 case SPEED_100:
145 maccr |= FTGMAC100_MACCR_FAST_MODE;
146 break;
147
148 case SPEED_1000:
149 maccr |= FTGMAC100_MACCR_GIGA_MODE;
150 break;
151 default:
152 netdev_err(priv->netdev, "Unknown speed %d !\n",
153 priv->cur_speed);
154 break;
155 }
156
157 /* (Re)initialize the queue pointers */
158 priv->rx_pointer = 0;
159 priv->tx_clean_pointer = 0;
160 priv->tx_pointer = 0;
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000161
162 /* The doc says reset twice with 10us interval */
163 if (ftgmac100_reset_mac(priv, maccr))
164 return -EIO;
165 usleep_range(10, 1000);
166 return ftgmac100_reset_mac(priv, maccr);
167}
168
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000169static void ftgmac100_write_mac_addr(struct ftgmac100 *priv, const u8 *mac)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000170{
171 unsigned int maddr = mac[0] << 8 | mac[1];
172 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
173
174 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
175 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
176}
177
Benjamin Herrenschmidtba1b1232017-04-12 13:27:06 +1000178static void ftgmac100_initial_mac(struct ftgmac100 *priv)
Gavin Shan113ce102016-07-19 11:54:22 +1000179{
180 u8 mac[ETH_ALEN];
181 unsigned int m;
182 unsigned int l;
183 void *addr;
184
185 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
186 if (addr) {
187 ether_addr_copy(priv->netdev->dev_addr, mac);
188 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
189 mac);
190 return;
191 }
192
193 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
194 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
195
196 mac[0] = (m >> 8) & 0xff;
197 mac[1] = m & 0xff;
198 mac[2] = (l >> 24) & 0xff;
199 mac[3] = (l >> 16) & 0xff;
200 mac[4] = (l >> 8) & 0xff;
201 mac[5] = l & 0xff;
202
Gavin Shan113ce102016-07-19 11:54:22 +1000203 if (is_valid_ether_addr(mac)) {
204 ether_addr_copy(priv->netdev->dev_addr, mac);
205 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
206 } else {
207 eth_hw_addr_random(priv->netdev);
208 dev_info(priv->dev, "Generated random MAC address %pM\n",
209 priv->netdev->dev_addr);
210 }
211}
212
213static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
214{
215 int ret;
216
217 ret = eth_prepare_mac_addr_change(dev, p);
218 if (ret < 0)
219 return ret;
220
221 eth_commit_mac_addr_change(dev, p);
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000222 ftgmac100_write_mac_addr(netdev_priv(dev), dev->dev_addr);
Gavin Shan113ce102016-07-19 11:54:22 +1000223
224 return 0;
225}
226
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +1000227static void ftgmac100_config_pause(struct ftgmac100 *priv)
228{
229 u32 fcr = FTGMAC100_FCR_PAUSE_TIME(16);
230
231 /* Throttle tx queue when receiving pause frames */
232 if (priv->rx_pause)
233 fcr |= FTGMAC100_FCR_FC_EN;
234
235 /* Enables sending pause frames when the RX queue is past a
236 * certain threshold.
237 */
238 if (priv->tx_pause)
239 fcr |= FTGMAC100_FCR_FCTHR_EN;
240
241 iowrite32(fcr, priv->base + FTGMAC100_OFFSET_FCR);
242}
243
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000244static void ftgmac100_init_hw(struct ftgmac100 *priv)
245{
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000246 u32 reg, rfifo_sz, tfifo_sz;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000247
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000248 /* Clear stale interrupts */
249 reg = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
250 iowrite32(reg, priv->base + FTGMAC100_OFFSET_ISR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000251
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000252 /* Setup RX ring buffer base */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000253 iowrite32(priv->rxdes_dma, priv->base + FTGMAC100_OFFSET_RXR_BADR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000254
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000255 /* Setup TX ring buffer base */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000256 iowrite32(priv->txdes_dma, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000257
258 /* Configure RX buffer size */
259 iowrite32(FTGMAC100_RBSR_SIZE(RX_BUF_SIZE),
260 priv->base + FTGMAC100_OFFSET_RBSR);
261
262 /* Set RX descriptor autopoll */
263 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1),
264 priv->base + FTGMAC100_OFFSET_APTC);
265
266 /* Write MAC address */
Benjamin Herrenschmidtf39c71b2017-04-12 13:27:05 +1000267 ftgmac100_write_mac_addr(priv, priv->netdev->dev_addr);
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000268
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000269 /* Write multicast filter */
270 iowrite32(priv->maht0, priv->base + FTGMAC100_OFFSET_MAHT0);
271 iowrite32(priv->maht1, priv->base + FTGMAC100_OFFSET_MAHT1);
272
Benjamin Herrenschmidt3833dc62017-04-12 13:27:08 +1000273 /* Configure descriptor sizes and increase burst sizes according
274 * to values in Aspeed SDK. The FIFO arbitration is enabled and
275 * the thresholds set based on the recommended values in the
276 * AST2400 specification.
277 */
278 iowrite32(FTGMAC100_DBLAC_RXDES_SIZE(2) | /* 2*8 bytes RX descs */
279 FTGMAC100_DBLAC_TXDES_SIZE(2) | /* 2*8 bytes TX descs */
280 FTGMAC100_DBLAC_RXBURST_SIZE(3) | /* 512 bytes max RX bursts */
281 FTGMAC100_DBLAC_TXBURST_SIZE(3) | /* 512 bytes max TX bursts */
282 FTGMAC100_DBLAC_RX_THR_EN | /* Enable fifo threshold arb */
283 FTGMAC100_DBLAC_RXFIFO_HTHR(6) | /* 6/8 of FIFO high threshold */
284 FTGMAC100_DBLAC_RXFIFO_LTHR(2), /* 2/8 of FIFO low threshold */
285 priv->base + FTGMAC100_OFFSET_DBLAC);
286
287 /* Interrupt mitigation configured for 1 interrupt/packet. HW interrupt
288 * mitigation doesn't seem to provide any benefit with NAPI so leave
289 * it at that.
290 */
291 iowrite32(FTGMAC100_ITC_RXINT_THR(1) |
292 FTGMAC100_ITC_TXINT_THR(1),
293 priv->base + FTGMAC100_OFFSET_ITC);
294
295 /* Configure FIFO sizes in the TPAFCR register */
296 reg = ioread32(priv->base + FTGMAC100_OFFSET_FEAR);
297 rfifo_sz = reg & 0x00000007;
298 tfifo_sz = (reg >> 3) & 0x00000007;
299 reg = ioread32(priv->base + FTGMAC100_OFFSET_TPAFCR);
300 reg &= ~0x3f000000;
301 reg |= (tfifo_sz << 27);
302 reg |= (rfifo_sz << 24);
303 iowrite32(reg, priv->base + FTGMAC100_OFFSET_TPAFCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000304}
305
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000306static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000307{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000308 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000309
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000310 /* Keep the original GMAC and FAST bits */
311 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000312
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000313 /* Add all the main enable bits */
314 maccr |= FTGMAC100_MACCR_TXDMA_EN |
315 FTGMAC100_MACCR_RXDMA_EN |
316 FTGMAC100_MACCR_TXMAC_EN |
317 FTGMAC100_MACCR_RXMAC_EN |
318 FTGMAC100_MACCR_CRC_APD |
319 FTGMAC100_MACCR_PHY_LINK_LEVEL |
320 FTGMAC100_MACCR_RX_RUNT |
321 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000322
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000323 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000324 if (priv->cur_duplex == DUPLEX_FULL)
325 maccr |= FTGMAC100_MACCR_FULLDUP;
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000326 if (priv->netdev->flags & IFF_PROMISC)
327 maccr |= FTGMAC100_MACCR_RX_ALL;
328 if (priv->netdev->flags & IFF_ALLMULTI)
329 maccr |= FTGMAC100_MACCR_RX_MULTIPKT;
330 else if (netdev_mc_count(priv->netdev))
331 maccr |= FTGMAC100_MACCR_HT_MULTI_EN;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000332
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +1000333 /* Vlan filtering enabled */
334 if (priv->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
335 maccr |= FTGMAC100_MACCR_RM_VLAN;
336
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000337 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000338 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
339}
340
341static void ftgmac100_stop_hw(struct ftgmac100 *priv)
342{
343 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
344}
345
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +1000346static void ftgmac100_calc_mc_hash(struct ftgmac100 *priv)
347{
348 struct netdev_hw_addr *ha;
349
350 priv->maht1 = 0;
351 priv->maht0 = 0;
352 netdev_for_each_mc_addr(ha, priv->netdev) {
353 u32 crc_val = ether_crc_le(ETH_ALEN, ha->addr);
354
355 crc_val = (~(crc_val >> 2)) & 0x3f;
356 if (crc_val >= 32)
357 priv->maht1 |= 1ul << (crc_val - 32);
358 else
359 priv->maht0 |= 1ul << (crc_val);
360 }
361}
362
363static void ftgmac100_set_rx_mode(struct net_device *netdev)
364{
365 struct ftgmac100 *priv = netdev_priv(netdev);
366
367 /* Setup the hash filter */
368 ftgmac100_calc_mc_hash(priv);
369
370 /* Interface down ? that's all there is to do */
371 if (!netif_running(netdev))
372 return;
373
374 /* Update the HW */
375 iowrite32(priv->maht0, priv->base + FTGMAC100_OFFSET_MAHT0);
376 iowrite32(priv->maht1, priv->base + FTGMAC100_OFFSET_MAHT1);
377
378 /* Reconfigure MACCR */
379 ftgmac100_start_hw(priv);
380}
381
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000382static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
383 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000384{
385 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000386 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000387 dma_addr_t map;
Joel Stanley6cee9d62017-07-25 10:19:01 +0930388 int err = 0;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000389
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000390 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
391 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000392 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000393 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000394 err = -ENOMEM;
395 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000396 } else {
397 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
398 DMA_FROM_DEVICE);
399 if (unlikely(dma_mapping_error(priv->dev, map))) {
400 if (net_ratelimit())
401 netdev_err(netdev, "failed to map rx page\n");
402 dev_kfree_skb_any(skb);
403 map = priv->rx_scratch_dma;
404 skb = NULL;
405 err = -ENOMEM;
406 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000407 }
408
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000409 /* Store skb */
410 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000411
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000412 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000413 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000414
415 /* Ensure the above is ordered vs clearing the OWN bit */
416 dma_wmb();
417
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000418 /* Clean status (which resets own bit) */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000419 if (entry == (priv->rx_q_entries - 1))
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000420 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
421 else
422 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000423
Joel Stanley6cee9d62017-07-25 10:19:01 +0930424 return err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000425}
426
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000427static unsigned int ftgmac100_next_rx_pointer(struct ftgmac100 *priv,
428 unsigned int pointer)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000429{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000430 return (pointer + 1) & (priv->rx_q_entries - 1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000431}
432
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000433static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000434{
435 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000436
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000437 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000438 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000439
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000440 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000441 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000442
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000443 if (status & (FTGMAC100_RXDES0_FTL |
444 FTGMAC100_RXDES0_RUNT |
445 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000446 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000447}
448
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000449static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
450{
451 struct net_device *netdev = priv->netdev;
452 struct ftgmac100_rxdes *rxdes;
453 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000454 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000455 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000456 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000457
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000458 /* Grab next RX descriptor */
459 pointer = priv->rx_pointer;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000460 rxdes = &priv->rxdes[pointer];
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000461
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000462 /* Grab descriptor status */
463 status = le32_to_cpu(rxdes->rxdes0);
464
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000465 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000466 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000467 return false;
468
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000469 /* Order subsequent reads with the test for the ready bit */
470 dma_rmb();
471
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000472 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000473 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
474 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000475 goto drop;
476
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000477 /* Grab received size and csum vlan field in the descriptor */
478 size = status & FTGMAC100_RXDES0_VDBC;
479 csum_vlan = le32_to_cpu(rxdes->rxdes1);
480
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000481 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000482 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000483 /* Correct for incorrect flagging of runt packets
484 * with vlan tags... Just accept a runt packet that
485 * has been flagged as vlan and whose size is at
486 * least 60 bytes.
487 */
488 if ((status & FTGMAC100_RXDES0_RUNT) &&
489 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
490 (size >= 60))
491 status &= ~FTGMAC100_RXDES0_RUNT;
492
493 /* Any error still in there ? */
494 if (status & RXDES0_ANY_ERROR) {
495 ftgmac100_rx_packet_error(priv, status);
496 goto drop;
497 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000498 }
499
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000500 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000501 * then try to allocate one and skip
502 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000503 skb = priv->rx_skbs[pointer];
504 if (!unlikely(skb)) {
505 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000506 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000507 }
508
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000509 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000510 netdev->stats.multicast++;
511
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000512 /* If the HW found checksum errors, bounce it to software.
513 *
514 * If we didn't, we need to see if the packet was recognized
515 * by HW as one of the supported checksummed protocols before
516 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000517 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000518 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000519 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
520 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
521 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000522 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000523 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000524 skb->ip_summed = CHECKSUM_NONE;
525 else
526 skb->ip_summed = CHECKSUM_UNNECESSARY;
527 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000528
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000529 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000530 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000531
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +1000532 /* Extract vlan tag */
533 if ((netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
534 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL))
535 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
536 csum_vlan & 0xffff);
537
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000538 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000539 map = le32_to_cpu(rxdes->rxdes3);
540
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000541#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
542 /* When we don't have an iommu, we can save cycles by not
543 * invalidating the cache for the part of the packet that
544 * wasn't received.
545 */
546 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
547#else
548 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
549#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000550
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000551
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000552 /* Resplenish rx ring */
553 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000554 priv->rx_pointer = ftgmac100_next_rx_pointer(priv, pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000555
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000556 skb->protocol = eth_type_trans(skb, netdev);
557
558 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000559 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000560
561 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000562 if (skb->ip_summed == CHECKSUM_NONE)
563 netif_receive_skb(skb);
564 else
565 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000566
567 (*processed)++;
568 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000569
570 drop:
571 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000572 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000573 priv->rx_pointer = ftgmac100_next_rx_pointer(priv, pointer);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000574 netdev->stats.rx_dropped++;
575 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000576}
577
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000578static u32 ftgmac100_base_tx_ctlstat(struct ftgmac100 *priv,
579 unsigned int index)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000580{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000581 if (index == (priv->tx_q_entries - 1))
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000582 return priv->txdes0_edotr_mask;
583 else
584 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000585}
586
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000587static unsigned int ftgmac100_next_tx_pointer(struct ftgmac100 *priv,
588 unsigned int pointer)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000589{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000590 return (pointer + 1) & (priv->tx_q_entries - 1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000591}
592
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000593static u32 ftgmac100_tx_buf_avail(struct ftgmac100 *priv)
594{
595 /* Returns the number of available slots in the TX queue
596 *
597 * This always leaves one free slot so we don't have to
598 * worry about empty vs. full, and this simplifies the
599 * test for ftgmac100_tx_buf_cleanable() below
600 */
601 return (priv->tx_clean_pointer - priv->tx_pointer - 1) &
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000602 (priv->tx_q_entries - 1);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000603}
604
605static bool ftgmac100_tx_buf_cleanable(struct ftgmac100 *priv)
606{
607 return priv->tx_pointer != priv->tx_clean_pointer;
608}
609
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000610static void ftgmac100_free_tx_packet(struct ftgmac100 *priv,
611 unsigned int pointer,
612 struct sk_buff *skb,
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000613 struct ftgmac100_txdes *txdes,
614 u32 ctl_stat)
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000615{
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000616 dma_addr_t map = le32_to_cpu(txdes->txdes3);
617 size_t len;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000618
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000619 if (ctl_stat & FTGMAC100_TXDES0_FTS) {
620 len = skb_headlen(skb);
621 dma_unmap_single(priv->dev, map, len, DMA_TO_DEVICE);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000622 } else {
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000623 len = FTGMAC100_TXDES0_TXBUF_SIZE(ctl_stat);
624 dma_unmap_page(priv->dev, map, len, DMA_TO_DEVICE);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000625 }
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000626
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000627 /* Free SKB on last segment */
628 if (ctl_stat & FTGMAC100_TXDES0_LTS)
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000629 dev_kfree_skb(skb);
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000630 priv->tx_skbs[pointer] = NULL;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000631}
632
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000633static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
634{
635 struct net_device *netdev = priv->netdev;
636 struct ftgmac100_txdes *txdes;
637 struct sk_buff *skb;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000638 unsigned int pointer;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000639 u32 ctl_stat;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000640
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000641 pointer = priv->tx_clean_pointer;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000642 txdes = &priv->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000643
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000644 ctl_stat = le32_to_cpu(txdes->txdes0);
645 if (ctl_stat & FTGMAC100_TXDES0_TXDMA_OWN)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000646 return false;
647
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000648 skb = priv->tx_skbs[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000649 netdev->stats.tx_packets++;
650 netdev->stats.tx_bytes += skb->len;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000651 ftgmac100_free_tx_packet(priv, pointer, skb, txdes, ctl_stat);
652 txdes->txdes0 = cpu_to_le32(ctl_stat & priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000653
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000654 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv, pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000655
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000656 return true;
657}
658
659static void ftgmac100_tx_complete(struct ftgmac100 *priv)
660{
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000661 struct net_device *netdev = priv->netdev;
662
663 /* Process all completed packets */
664 while (ftgmac100_tx_buf_cleanable(priv) &&
665 ftgmac100_tx_complete_packet(priv))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000666 ;
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000667
668 /* Restart queue if needed */
669 smp_mb();
670 if (unlikely(netif_queue_stopped(netdev) &&
671 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)) {
672 struct netdev_queue *txq;
673
674 txq = netdev_get_tx_queue(netdev, 0);
675 __netif_tx_lock(txq, smp_processor_id());
676 if (netif_queue_stopped(netdev) &&
677 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
678 netif_wake_queue(netdev);
679 __netif_tx_unlock(txq);
680 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000681}
682
Benjamin Herrenschmidt05690d62017-04-12 13:27:01 +1000683static bool ftgmac100_prep_tx_csum(struct sk_buff *skb, u32 *csum_vlan)
684{
685 if (skb->protocol == cpu_to_be16(ETH_P_IP)) {
686 u8 ip_proto = ip_hdr(skb)->protocol;
687
688 *csum_vlan |= FTGMAC100_TXDES1_IP_CHKSUM;
689 switch(ip_proto) {
690 case IPPROTO_TCP:
691 *csum_vlan |= FTGMAC100_TXDES1_TCP_CHKSUM;
692 return true;
693 case IPPROTO_UDP:
694 *csum_vlan |= FTGMAC100_TXDES1_UDP_CHKSUM;
695 return true;
696 case IPPROTO_IP:
697 return true;
698 }
699 }
700 return skb_checksum_help(skb) == 0;
701}
702
YueHaibing0a715152018-09-26 17:13:05 +0800703static netdev_tx_t ftgmac100_hard_start_xmit(struct sk_buff *skb,
704 struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000705{
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000706 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000707 struct ftgmac100_txdes *txdes, *first;
708 unsigned int pointer, nfrags, len, i, j;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000709 u32 f_ctl_stat, ctl_stat, csum_vlan;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000710 dma_addr_t map;
711
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000712 /* The HW doesn't pad small frames */
713 if (eth_skb_pad(skb)) {
714 netdev->stats.tx_dropped++;
715 return NETDEV_TX_OK;
716 }
717
718 /* Reject oversize packets */
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000719 if (unlikely(skb->len > MAX_PKT_SIZE)) {
720 if (net_ratelimit())
721 netdev_dbg(netdev, "tx packet too big\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000722 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000723 }
724
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000725 /* Do we have a limit on #fragments ? I yet have to get a reply
726 * from Aspeed. If there's one I haven't hit it.
727 */
728 nfrags = skb_shinfo(skb)->nr_frags;
729
Benjamin Herrenschmidt88824e32019-10-25 13:47:24 +1100730 /* Setup HW checksumming */
731 csum_vlan = 0;
732 if (skb->ip_summed == CHECKSUM_PARTIAL &&
733 !ftgmac100_prep_tx_csum(skb, &csum_vlan))
734 goto drop;
735
736 /* Add VLAN tag */
737 if (skb_vlan_tag_present(skb)) {
738 csum_vlan |= FTGMAC100_TXDES1_INS_VLANTAG;
739 csum_vlan |= skb_vlan_tag_get(skb) & 0xffff;
740 }
741
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000742 /* Get header len */
743 len = skb_headlen(skb);
744
745 /* Map the packet head */
746 map = dma_map_single(priv->dev, skb->data, len, DMA_TO_DEVICE);
747 if (dma_mapping_error(priv->dev, map)) {
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000748 if (net_ratelimit())
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000749 netdev_err(netdev, "map tx packet head failed\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000750 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000751 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000752
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000753 /* Grab the next free tx descriptor */
754 pointer = priv->tx_pointer;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000755 txdes = first = &priv->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000756
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000757 /* Setup it up with the packet head. Don't write the head to the
758 * ring just yet
759 */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000760 priv->tx_skbs[pointer] = skb;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000761 f_ctl_stat = ftgmac100_base_tx_ctlstat(priv, pointer);
762 f_ctl_stat |= FTGMAC100_TXDES0_TXDMA_OWN;
763 f_ctl_stat |= FTGMAC100_TXDES0_TXBUF_SIZE(len);
764 f_ctl_stat |= FTGMAC100_TXDES0_FTS;
765 if (nfrags == 0)
766 f_ctl_stat |= FTGMAC100_TXDES0_LTS;
767 txdes->txdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000768 txdes->txdes1 = cpu_to_le32(csum_vlan);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000769
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000770 /* Next descriptor */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000771 pointer = ftgmac100_next_tx_pointer(priv, pointer);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000772
773 /* Add the fragments */
774 for (i = 0; i < nfrags; i++) {
775 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
776
David S. Miller084323f2019-07-23 11:45:44 -0700777 len = skb_frag_size(frag);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000778
779 /* Map it */
780 map = skb_frag_dma_map(priv->dev, frag, 0, len,
781 DMA_TO_DEVICE);
782 if (dma_mapping_error(priv->dev, map))
783 goto dma_err;
784
785 /* Setup descriptor */
786 priv->tx_skbs[pointer] = skb;
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000787 txdes = &priv->txdes[pointer];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000788 ctl_stat = ftgmac100_base_tx_ctlstat(priv, pointer);
789 ctl_stat |= FTGMAC100_TXDES0_TXDMA_OWN;
790 ctl_stat |= FTGMAC100_TXDES0_TXBUF_SIZE(len);
791 if (i == (nfrags - 1))
792 ctl_stat |= FTGMAC100_TXDES0_LTS;
793 txdes->txdes0 = cpu_to_le32(ctl_stat);
794 txdes->txdes1 = 0;
795 txdes->txdes3 = cpu_to_le32(map);
796
797 /* Next one */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000798 pointer = ftgmac100_next_tx_pointer(priv, pointer);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000799 }
800
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000801 /* Order the previous packet and descriptor udpates
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000802 * before setting the OWN bit on the first descriptor.
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000803 */
804 dma_wmb();
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000805 first->txdes0 = cpu_to_le32(f_ctl_stat);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000806
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000807 /* Update next TX pointer */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000808 priv->tx_pointer = pointer;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000809
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000810 /* If there isn't enough room for all the fragments of a new packet
811 * in the TX ring, stop the queue. The sequence below is race free
812 * vs. a concurrent restart in ftgmac100_poll()
813 */
814 if (unlikely(ftgmac100_tx_buf_avail(priv) < TX_THRESHOLD)) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000815 netif_stop_queue(netdev);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000816 /* Order the queue stop with the test below */
817 smp_mb();
818 if (ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
819 netif_wake_queue(netdev);
820 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000821
Benjamin Herrenschmidt8eecf7c2017-04-12 13:27:07 +1000822 /* Poke transmitter to read the updated TX descriptors */
823 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000824
825 return NETDEV_TX_OK;
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000826
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000827 dma_err:
828 if (net_ratelimit())
829 netdev_err(netdev, "map tx fragment failed\n");
830
831 /* Free head */
832 pointer = priv->tx_pointer;
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000833 ftgmac100_free_tx_packet(priv, pointer, skb, first, f_ctl_stat);
834 first->txdes0 = cpu_to_le32(f_ctl_stat & priv->txdes0_edotr_mask);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000835
836 /* Then all fragments */
837 for (j = 0; j < i; j++) {
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000838 pointer = ftgmac100_next_tx_pointer(priv, pointer);
839 txdes = &priv->txdes[pointer];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000840 ctl_stat = le32_to_cpu(txdes->txdes0);
841 ftgmac100_free_tx_packet(priv, pointer, skb, txdes, ctl_stat);
842 txdes->txdes0 = cpu_to_le32(ctl_stat & priv->txdes0_edotr_mask);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000843 }
844
845 /* This cannot be reached if we successfully mapped the
846 * last fragment, so we know ftgmac100_free_tx_packet()
847 * hasn't freed the skb yet.
848 */
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000849 drop:
850 /* Drop the packet */
851 dev_kfree_skb_any(skb);
852 netdev->stats.tx_dropped++;
853
854 return NETDEV_TX_OK;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000855}
856
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000857static void ftgmac100_free_buffers(struct ftgmac100 *priv)
858{
859 int i;
860
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000861 /* Free all RX buffers */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000862 for (i = 0; i < priv->rx_q_entries; i++) {
863 struct ftgmac100_rxdes *rxdes = &priv->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000864 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000865 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000866
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000867 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000868 continue;
869
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000870 priv->rx_skbs[i] = NULL;
871 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
872 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000873 }
874
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000875 /* Free all TX buffers */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000876 for (i = 0; i < priv->tx_q_entries; i++) {
877 struct ftgmac100_txdes *txdes = &priv->txdes[i];
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000878 struct sk_buff *skb = priv->tx_skbs[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000879
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000880 if (!skb)
881 continue;
882 ftgmac100_free_tx_packet(priv, i, skb, txdes,
883 le32_to_cpu(txdes->txdes0));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000884 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000885}
886
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000887static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000888{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000889 /* Free skb arrays */
890 kfree(priv->rx_skbs);
891 kfree(priv->tx_skbs);
892
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000893 /* Free descriptors */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000894 if (priv->rxdes)
895 dma_free_coherent(priv->dev, MAX_RX_QUEUE_ENTRIES *
896 sizeof(struct ftgmac100_rxdes),
897 priv->rxdes, priv->rxdes_dma);
898 priv->rxdes = NULL;
899
900 if (priv->txdes)
901 dma_free_coherent(priv->dev, MAX_TX_QUEUE_ENTRIES *
902 sizeof(struct ftgmac100_txdes),
903 priv->txdes, priv->txdes_dma);
904 priv->txdes = NULL;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000905
906 /* Free scratch packet buffer */
907 if (priv->rx_scratch)
908 dma_free_coherent(priv->dev, RX_BUF_SIZE,
909 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000910}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000911
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000912static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
913{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000914 /* Allocate skb arrays */
915 priv->rx_skbs = kcalloc(MAX_RX_QUEUE_ENTRIES, sizeof(void *),
916 GFP_KERNEL);
917 if (!priv->rx_skbs)
918 return -ENOMEM;
919 priv->tx_skbs = kcalloc(MAX_TX_QUEUE_ENTRIES, sizeof(void *),
920 GFP_KERNEL);
921 if (!priv->tx_skbs)
922 return -ENOMEM;
923
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000924 /* Allocate descriptors */
Luis Chamberlain750afb02019-01-04 09:23:09 +0100925 priv->rxdes = dma_alloc_coherent(priv->dev,
926 MAX_RX_QUEUE_ENTRIES * sizeof(struct ftgmac100_rxdes),
927 &priv->rxdes_dma, GFP_KERNEL);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000928 if (!priv->rxdes)
929 return -ENOMEM;
Luis Chamberlain750afb02019-01-04 09:23:09 +0100930 priv->txdes = dma_alloc_coherent(priv->dev,
931 MAX_TX_QUEUE_ENTRIES * sizeof(struct ftgmac100_txdes),
932 &priv->txdes_dma, GFP_KERNEL);
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000933 if (!priv->txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000934 return -ENOMEM;
935
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000936 /* Allocate scratch packet buffer */
937 priv->rx_scratch = dma_alloc_coherent(priv->dev,
938 RX_BUF_SIZE,
939 &priv->rx_scratch_dma,
940 GFP_KERNEL);
941 if (!priv->rx_scratch)
942 return -ENOMEM;
943
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000944 return 0;
945}
946
947static void ftgmac100_init_rings(struct ftgmac100 *priv)
948{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000949 struct ftgmac100_rxdes *rxdes = NULL;
950 struct ftgmac100_txdes *txdes = NULL;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000951 int i;
952
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000953 /* Update entries counts */
954 priv->rx_q_entries = priv->new_rx_q_entries;
955 priv->tx_q_entries = priv->new_tx_q_entries;
956
957 if (WARN_ON(priv->rx_q_entries < MIN_RX_QUEUE_ENTRIES))
958 return;
959
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000960 /* Initialize RX ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000961 for (i = 0; i < priv->rx_q_entries; i++) {
962 rxdes = &priv->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000963 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000964 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000965 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000966 /* Mark the end of the ring */
967 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000968
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000969 if (WARN_ON(priv->tx_q_entries < MIN_RX_QUEUE_ENTRIES))
970 return;
971
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000972 /* Initialize TX ring */
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000973 for (i = 0; i < priv->tx_q_entries; i++) {
974 txdes = &priv->txdes[i];
Benjamin Herrenschmidt52c0cae2017-04-10 11:15:26 +1000975 txdes->txdes0 = 0;
976 }
977 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000978}
979
980static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
981{
982 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000983
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +1000984 for (i = 0; i < priv->rx_q_entries; i++) {
985 struct ftgmac100_rxdes *rxdes = &priv->rxdes[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000986
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000987 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000988 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000989 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000990 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000991}
992
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000993static void ftgmac100_adjust_link(struct net_device *netdev)
994{
995 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200996 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +1000997 bool tx_pause, rx_pause;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000998 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000999
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001000 /* We store "no link" as speed 0 */
1001 if (!phydev->link)
1002 new_speed = 0;
1003 else
1004 new_speed = phydev->speed;
1005
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001006 /* Grab pause settings from PHY if configured to do so */
1007 if (priv->aneg_pause) {
1008 rx_pause = tx_pause = phydev->pause;
1009 if (phydev->asym_pause)
1010 tx_pause = !rx_pause;
1011 } else {
1012 rx_pause = priv->rx_pause;
1013 tx_pause = priv->tx_pause;
1014 }
1015
1016 /* Link hasn't changed, do nothing */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001017 if (phydev->speed == priv->cur_speed &&
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001018 phydev->duplex == priv->cur_duplex &&
1019 rx_pause == priv->rx_pause &&
1020 tx_pause == priv->tx_pause)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001021 return;
1022
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001023 /* Print status if we have a link or we had one and just lost it,
1024 * don't print otherwise.
1025 */
1026 if (new_speed || priv->cur_speed)
1027 phy_print_status(phydev);
1028
1029 priv->cur_speed = new_speed;
1030 priv->cur_duplex = phydev->duplex;
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001031 priv->rx_pause = rx_pause;
1032 priv->tx_pause = tx_pause;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001033
1034 /* Link is down, do nothing else */
1035 if (!new_speed)
1036 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001037
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001038 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001039 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1040
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001041 /* Reset the adapter asynchronously */
1042 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001043}
1044
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +10001045static int ftgmac100_mii_probe(struct ftgmac100 *priv, phy_interface_t intf)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001046{
1047 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -08001048 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001049
Guenter Roecke574f392016-01-10 12:04:32 -08001050 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001051 if (!phydev) {
1052 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
1053 return -ENODEV;
1054 }
1055
Andrew Lunn84eff6d2016-01-06 20:11:10 +01001056 phydev = phy_connect(netdev, phydev_name(phydev),
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +10001057 &ftgmac100_adjust_link, intf);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001058
1059 if (IS_ERR(phydev)) {
1060 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
1061 return PTR_ERR(phydev);
1062 }
1063
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001064 /* Indicate that we support PAUSE frames (see comment in
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001065 * Documentation/networking/phy.rst)
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001066 */
Andrew Lunnaf8d9bb2018-09-12 01:53:15 +02001067 phy_support_asym_pause(phydev);
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001068
Benjamin Herrenschmidt33de6932017-04-18 08:37:04 +10001069 /* Display what we found */
1070 phy_attached_info(phydev);
1071
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001072 return 0;
1073}
1074
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001075static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
1076{
1077 struct net_device *netdev = bus->priv;
1078 struct ftgmac100 *priv = netdev_priv(netdev);
1079 unsigned int phycr;
1080 int i;
1081
1082 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1083
1084 /* preserve MDC cycle threshold */
1085 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
1086
1087 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
1088 FTGMAC100_PHYCR_REGAD(regnum) |
1089 FTGMAC100_PHYCR_MIIRD;
1090
1091 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
1092
1093 for (i = 0; i < 10; i++) {
1094 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1095
1096 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
1097 int data;
1098
1099 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
1100 return FTGMAC100_PHYDATA_MIIRDATA(data);
1101 }
1102
1103 udelay(100);
1104 }
1105
1106 netdev_err(netdev, "mdio read timed out\n");
1107 return -EIO;
1108}
1109
1110static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
1111 int regnum, u16 value)
1112{
1113 struct net_device *netdev = bus->priv;
1114 struct ftgmac100 *priv = netdev_priv(netdev);
1115 unsigned int phycr;
1116 int data;
1117 int i;
1118
1119 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1120
1121 /* preserve MDC cycle threshold */
1122 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
1123
1124 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
1125 FTGMAC100_PHYCR_REGAD(regnum) |
1126 FTGMAC100_PHYCR_MIIWR;
1127
1128 data = FTGMAC100_PHYDATA_MIIWDATA(value);
1129
1130 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
1131 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
1132
1133 for (i = 0; i < 10; i++) {
1134 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1135
1136 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
1137 return 0;
1138
1139 udelay(100);
1140 }
1141
1142 netdev_err(netdev, "mdio write timed out\n");
1143 return -EIO;
1144}
1145
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001146static void ftgmac100_get_drvinfo(struct net_device *netdev,
1147 struct ethtool_drvinfo *info)
1148{
Jiri Pirko7826d432013-01-06 00:44:26 +00001149 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1150 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1151 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001152}
1153
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001154static void ftgmac100_get_ringparam(struct net_device *netdev,
1155 struct ethtool_ringparam *ering)
1156{
1157 struct ftgmac100 *priv = netdev_priv(netdev);
1158
1159 memset(ering, 0, sizeof(*ering));
1160 ering->rx_max_pending = MAX_RX_QUEUE_ENTRIES;
1161 ering->tx_max_pending = MAX_TX_QUEUE_ENTRIES;
1162 ering->rx_pending = priv->rx_q_entries;
1163 ering->tx_pending = priv->tx_q_entries;
1164}
1165
1166static int ftgmac100_set_ringparam(struct net_device *netdev,
1167 struct ethtool_ringparam *ering)
1168{
1169 struct ftgmac100 *priv = netdev_priv(netdev);
1170
1171 if (ering->rx_pending > MAX_RX_QUEUE_ENTRIES ||
1172 ering->tx_pending > MAX_TX_QUEUE_ENTRIES ||
1173 ering->rx_pending < MIN_RX_QUEUE_ENTRIES ||
1174 ering->tx_pending < MIN_TX_QUEUE_ENTRIES ||
1175 !is_power_of_2(ering->rx_pending) ||
1176 !is_power_of_2(ering->tx_pending))
1177 return -EINVAL;
1178
1179 priv->new_rx_q_entries = ering->rx_pending;
1180 priv->new_tx_q_entries = ering->tx_pending;
1181 if (netif_running(netdev))
1182 schedule_work(&priv->reset_task);
1183
1184 return 0;
1185}
1186
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001187static void ftgmac100_get_pauseparam(struct net_device *netdev,
1188 struct ethtool_pauseparam *pause)
1189{
1190 struct ftgmac100 *priv = netdev_priv(netdev);
1191
1192 pause->autoneg = priv->aneg_pause;
1193 pause->tx_pause = priv->tx_pause;
1194 pause->rx_pause = priv->rx_pause;
1195}
1196
1197static int ftgmac100_set_pauseparam(struct net_device *netdev,
1198 struct ethtool_pauseparam *pause)
1199{
1200 struct ftgmac100 *priv = netdev_priv(netdev);
1201 struct phy_device *phydev = netdev->phydev;
1202
1203 priv->aneg_pause = pause->autoneg;
1204 priv->tx_pause = pause->tx_pause;
1205 priv->rx_pause = pause->rx_pause;
1206
Andrew Lunn70814e82018-09-12 01:53:17 +02001207 if (phydev)
1208 phy_set_asym_pause(phydev, pause->rx_pause, pause->tx_pause);
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001209
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001210 if (netif_running(netdev)) {
Andrew Lunn70814e82018-09-12 01:53:17 +02001211 if (!(phydev && priv->aneg_pause))
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001212 ftgmac100_config_pause(priv);
1213 }
1214
1215 return 0;
1216}
1217
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001218static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001219 .get_drvinfo = ftgmac100_get_drvinfo,
1220 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +02001221 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1222 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Benjamin Herrenschmidte98233a2017-04-18 08:36:58 +10001223 .nway_reset = phy_ethtool_nway_reset,
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001224 .get_ringparam = ftgmac100_get_ringparam,
1225 .set_ringparam = ftgmac100_set_ringparam,
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001226 .get_pauseparam = ftgmac100_get_pauseparam,
1227 .set_pauseparam = ftgmac100_set_pauseparam,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001228};
1229
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001230static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
1231{
1232 struct net_device *netdev = dev_id;
1233 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001234 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001235
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001236 /* Fetch and clear interrupt bits, process abnormal ones */
1237 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
1238 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
1239 if (unlikely(status & FTGMAC100_INT_BAD)) {
1240
1241 /* RX buffer unavailable */
1242 if (status & FTGMAC100_INT_NO_RXBUF)
1243 netdev->stats.rx_over_errors++;
1244
1245 /* received packet lost due to RX FIFO full */
1246 if (status & FTGMAC100_INT_RPKT_LOST)
1247 netdev->stats.rx_fifo_errors++;
1248
1249 /* sent packet lost due to excessive TX collision */
1250 if (status & FTGMAC100_INT_XPKT_LOST)
1251 netdev->stats.tx_fifo_errors++;
1252
1253 /* AHB error -> Reset the chip */
1254 if (status & FTGMAC100_INT_AHB_ERR) {
1255 if (net_ratelimit())
1256 netdev_warn(netdev,
1257 "AHB bus error ! Resetting chip.\n");
1258 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1259 schedule_work(&priv->reset_task);
1260 return IRQ_HANDLED;
1261 }
1262
1263 /* We may need to restart the MAC after such errors, delay
1264 * this until after we have freed some Rx buffers though
1265 */
1266 priv->need_mac_restart = true;
1267
1268 /* Disable those errors until we restart */
1269 new_mask &= ~status;
1270 }
1271
1272 /* Only enable "bad" interrupts while NAPI is on */
1273 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
1274
1275 /* Schedule NAPI bh */
1276 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001277
1278 return IRQ_HANDLED;
1279}
1280
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001281static bool ftgmac100_check_rx(struct ftgmac100 *priv)
1282{
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001283 struct ftgmac100_rxdes *rxdes = &priv->rxdes[priv->rx_pointer];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001284
1285 /* Do we have a packet ? */
1286 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
1287}
1288
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001289static int ftgmac100_poll(struct napi_struct *napi, int budget)
1290{
1291 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001292 int work_done = 0;
1293 bool more;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001294
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001295 /* Handle TX completions */
1296 if (ftgmac100_tx_buf_cleanable(priv))
1297 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001298
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001299 /* Handle RX packets */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001300 do {
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001301 more = ftgmac100_rx_packet(priv, &work_done);
1302 } while (more && work_done < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001303
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001304
1305 /* The interrupt is telling us to kick the MAC back to life
1306 * after an RX overflow
1307 */
1308 if (unlikely(priv->need_mac_restart)) {
1309 ftgmac100_start_hw(priv);
1310
1311 /* Re-enable "bad" interrupts */
1312 iowrite32(FTGMAC100_INT_BAD,
1313 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001314 }
1315
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001316 /* As long as we are waiting for transmit packets to be
1317 * completed we keep NAPI going
1318 */
1319 if (ftgmac100_tx_buf_cleanable(priv))
1320 work_done = budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001321
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001322 if (work_done < budget) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001323 /* We are about to re-enable all interrupts. However
1324 * the HW has been latching RX/TX packet interrupts while
1325 * they were masked. So we clear them first, then we need
1326 * to re-check if there's something to process
1327 */
1328 iowrite32(FTGMAC100_INT_RXTX,
1329 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidtccaf7252017-04-18 08:37:05 +10001330
1331 /* Push the above (and provides a barrier vs. subsequent
1332 * reads of the descriptor).
1333 */
1334 ioread32(priv->base + FTGMAC100_OFFSET_ISR);
1335
1336 /* Check RX and TX descriptors for more work to do */
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001337 if (ftgmac100_check_rx(priv) ||
1338 ftgmac100_tx_buf_cleanable(priv))
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001339 return budget;
1340
1341 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001342 napi_complete(napi);
1343
1344 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001345 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001346 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001347 }
1348
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001349 return work_done;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001350}
1351
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001352static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1353{
1354 int err = 0;
1355
1356 /* Re-init descriptors (adjust queue sizes) */
1357 ftgmac100_init_rings(priv);
1358
1359 /* Realloc rx descriptors */
1360 err = ftgmac100_alloc_rx_buffers(priv);
1361 if (err && !ignore_alloc_err)
1362 return err;
1363
1364 /* Reinit and restart HW */
1365 ftgmac100_init_hw(priv);
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001366 ftgmac100_config_pause(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001367 ftgmac100_start_hw(priv);
1368
1369 /* Re-enable the device */
1370 napi_enable(&priv->napi);
1371 netif_start_queue(priv->netdev);
1372
1373 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001374 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001375
1376 return err;
1377}
1378
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001379static void ftgmac100_reset_task(struct work_struct *work)
1380{
1381 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1382 reset_task);
1383 struct net_device *netdev = priv->netdev;
1384 int err;
1385
1386 netdev_dbg(netdev, "Resetting NIC...\n");
1387
1388 /* Lock the world */
1389 rtnl_lock();
1390 if (netdev->phydev)
1391 mutex_lock(&netdev->phydev->lock);
1392 if (priv->mii_bus)
1393 mutex_lock(&priv->mii_bus->mdio_lock);
1394
1395
1396 /* Check if the interface is still up */
1397 if (!netif_running(netdev))
1398 goto bail;
1399
1400 /* Stop the network stack */
1401 netif_trans_update(netdev);
1402 napi_disable(&priv->napi);
1403 netif_tx_disable(netdev);
1404
1405 /* Stop and reset the MAC */
1406 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001407 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001408 if (err) {
1409 /* Not much we can do ... it might come back... */
1410 netdev_err(netdev, "attempting to continue...\n");
1411 }
1412
1413 /* Free all rx and tx buffers */
1414 ftgmac100_free_buffers(priv);
1415
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001416 /* Setup everything again and restart chip */
1417 ftgmac100_init_all(priv, true);
1418
1419 netdev_dbg(netdev, "Reset done !\n");
1420 bail:
1421 if (priv->mii_bus)
1422 mutex_unlock(&priv->mii_bus->mdio_lock);
1423 if (netdev->phydev)
1424 mutex_unlock(&netdev->phydev->lock);
1425 rtnl_unlock();
1426}
1427
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001428static int ftgmac100_open(struct net_device *netdev)
1429{
1430 struct ftgmac100 *priv = netdev_priv(netdev);
1431 int err;
1432
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001433 /* Allocate ring buffers */
1434 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001435 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001436 netdev_err(netdev, "Failed to allocate descriptors\n");
1437 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001438 }
1439
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001440 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1441 *
1442 * Otherwise we leave it set to 0 (no link), the link
1443 * message from the PHY layer will handle setting it up to
1444 * something else if needed.
1445 */
1446 if (priv->use_ncsi) {
1447 priv->cur_duplex = DUPLEX_FULL;
1448 priv->cur_speed = SPEED_100;
1449 } else {
1450 priv->cur_duplex = 0;
1451 priv->cur_speed = 0;
1452 }
1453
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001454 /* Reset the hardware */
1455 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001456 if (err)
1457 goto err_hw;
1458
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001459 /* Initialize NAPI */
1460 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1461
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001462 /* Grab our interrupt */
1463 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1464 if (err) {
1465 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1466 goto err_irq;
1467 }
1468
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001469 /* Start things up */
1470 err = ftgmac100_init_all(priv, false);
1471 if (err) {
1472 netdev_err(netdev, "Failed to allocate packet buffers\n");
1473 goto err_alloc;
1474 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301475
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001476 if (netdev->phydev) {
1477 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001478 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001479 } else if (priv->use_ncsi) {
1480 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001481 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001482
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001483 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001484 err = ncsi_start_dev(priv->ndev);
1485 if (err)
1486 goto err_ncsi;
1487 }
1488
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001489 return 0;
1490
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001491 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001492 napi_disable(&priv->napi);
1493 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001494 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001495 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001496 free_irq(netdev->irq, netdev);
1497 err_irq:
1498 netif_napi_del(&priv->napi);
1499 err_hw:
1500 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001501 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001502 return err;
1503}
1504
1505static int ftgmac100_stop(struct net_device *netdev)
1506{
1507 struct ftgmac100 *priv = netdev_priv(netdev);
1508
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001509 /* Note about the reset task: We are called with the rtnl lock
1510 * held, so we are synchronized against the core of the reset
1511 * task. We must not try to synchronously cancel it otherwise
1512 * we can deadlock. But since it will test for netif_running()
1513 * which has already been cleared by the net core, we don't
1514 * anything special to do.
1515 */
1516
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001517 /* disable all interrupts */
1518 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1519
1520 netif_stop_queue(netdev);
1521 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001522 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001523 if (netdev->phydev)
1524 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001525 else if (priv->use_ncsi)
1526 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001527
1528 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001529 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001530 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001531 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001532
1533 return 0;
1534}
1535
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001536/* optional */
1537static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1538{
Gavin Shanbd466c32016-07-19 11:54:23 +10001539 if (!netdev->phydev)
1540 return -ENXIO;
1541
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001542 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001543}
1544
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001545static void ftgmac100_tx_timeout(struct net_device *netdev)
1546{
1547 struct ftgmac100 *priv = netdev_priv(netdev);
1548
1549 /* Disable all interrupts */
1550 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1551
1552 /* Do the reset outside of interrupt context */
1553 schedule_work(&priv->reset_task);
1554}
1555
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +10001556static int ftgmac100_set_features(struct net_device *netdev,
1557 netdev_features_t features)
1558{
1559 struct ftgmac100 *priv = netdev_priv(netdev);
1560 netdev_features_t changed = netdev->features ^ features;
1561
1562 if (!netif_running(netdev))
1563 return 0;
1564
1565 /* Update the vlan filtering bit */
1566 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
1567 u32 maccr;
1568
1569 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
1570 if (priv->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
1571 maccr |= FTGMAC100_MACCR_RM_VLAN;
1572 else
1573 maccr &= ~FTGMAC100_MACCR_RM_VLAN;
1574 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
1575 }
1576
1577 return 0;
1578}
1579
Benjamin Herrenschmidt030d9822017-04-18 08:37:02 +10001580#ifdef CONFIG_NET_POLL_CONTROLLER
1581static void ftgmac100_poll_controller(struct net_device *netdev)
1582{
1583 unsigned long flags;
1584
1585 local_irq_save(flags);
1586 ftgmac100_interrupt(netdev->irq, netdev);
1587 local_irq_restore(flags);
1588}
1589#endif
1590
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001591static const struct net_device_ops ftgmac100_netdev_ops = {
1592 .ndo_open = ftgmac100_open,
1593 .ndo_stop = ftgmac100_stop,
1594 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001595 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001596 .ndo_validate_addr = eth_validate_addr,
1597 .ndo_do_ioctl = ftgmac100_do_ioctl,
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001598 .ndo_tx_timeout = ftgmac100_tx_timeout,
Benjamin Herrenschmidtf48b3c02017-04-18 08:37:00 +10001599 .ndo_set_rx_mode = ftgmac100_set_rx_mode,
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +10001600 .ndo_set_features = ftgmac100_set_features,
Benjamin Herrenschmidt030d9822017-04-18 08:37:02 +10001601#ifdef CONFIG_NET_POLL_CONTROLLER
1602 .ndo_poll_controller = ftgmac100_poll_controller,
1603#endif
Samuel Mendoza-Jonas51564582017-08-28 16:18:43 +10001604 .ndo_vlan_rx_add_vid = ncsi_vlan_rx_add_vid,
1605 .ndo_vlan_rx_kill_vid = ncsi_vlan_rx_kill_vid,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001606};
1607
Gavin Shaneb418182016-07-19 11:54:21 +10001608static int ftgmac100_setup_mdio(struct net_device *netdev)
1609{
1610 struct ftgmac100 *priv = netdev_priv(netdev);
1611 struct platform_device *pdev = to_platform_device(priv->dev);
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +10001612 int phy_intf = PHY_INTERFACE_MODE_RGMII;
1613 struct device_node *np = pdev->dev.of_node;
Gavin Shaneb418182016-07-19 11:54:21 +10001614 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301615 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001616
1617 /* initialize mdio bus */
1618 priv->mii_bus = mdiobus_alloc();
1619 if (!priv->mii_bus)
1620 return -EIO;
1621
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301622 if (of_device_is_compatible(np, "aspeed,ast2400-mac") ||
1623 of_device_is_compatible(np, "aspeed,ast2500-mac")) {
1624 /* The AST2600 has a separate MDIO controller */
1625
1626 /* For the AST2400 and AST2500 this driver only supports the
1627 * old MDIO interface
1628 */
Joel Stanleye07dc632016-09-22 08:35:02 +09301629 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1630 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1631 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
YueHaibingf819cd92019-03-01 16:09:00 +08001632 }
Joel Stanleye07dc632016-09-22 08:35:02 +09301633
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +10001634 /* Get PHY mode from device-tree */
1635 if (np) {
1636 /* Default to RGMII. It's a gigabit part after all */
1637 phy_intf = of_get_phy_mode(np);
1638 if (phy_intf < 0)
1639 phy_intf = PHY_INTERFACE_MODE_RGMII;
1640
1641 /* Aspeed only supports these. I don't know about other IP
1642 * block vendors so I'm going to just let them through for
1643 * now. Note that this is only a warning if for some obscure
1644 * reason the DT really means to lie about it or it's a newer
1645 * part we don't know about.
1646 *
1647 * On the Aspeed SoC there are additionally straps and SCU
1648 * control bits that could tell us what the interface is
1649 * (or allow us to configure it while the IP block is held
1650 * in reset). For now I chose to keep this driver away from
1651 * those SoC specific bits and assume the device-tree is
1652 * right and the SCU has been configured properly by pinmux
1653 * or the firmware.
1654 */
1655 if (priv->is_aspeed &&
1656 phy_intf != PHY_INTERFACE_MODE_RMII &&
1657 phy_intf != PHY_INTERFACE_MODE_RGMII &&
1658 phy_intf != PHY_INTERFACE_MODE_RGMII_ID &&
1659 phy_intf != PHY_INTERFACE_MODE_RGMII_RXID &&
1660 phy_intf != PHY_INTERFACE_MODE_RGMII_TXID) {
1661 netdev_warn(netdev,
1662 "Unsupported PHY mode %s !\n",
1663 phy_modes(phy_intf));
1664 }
1665 }
1666
Gavin Shaneb418182016-07-19 11:54:21 +10001667 priv->mii_bus->name = "ftgmac100_mdio";
1668 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1669 pdev->name, pdev->id);
Benjamin Herrenschmidtd57b9db2017-07-24 16:59:07 +10001670 priv->mii_bus->parent = priv->dev;
Gavin Shaneb418182016-07-19 11:54:21 +10001671 priv->mii_bus->priv = priv->netdev;
1672 priv->mii_bus->read = ftgmac100_mdiobus_read;
1673 priv->mii_bus->write = ftgmac100_mdiobus_write;
1674
1675 for (i = 0; i < PHY_MAX_ADDR; i++)
1676 priv->mii_bus->irq[i] = PHY_POLL;
1677
1678 err = mdiobus_register(priv->mii_bus);
1679 if (err) {
1680 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1681 goto err_register_mdiobus;
1682 }
1683
Benjamin Herrenschmidtabcc3eb2017-04-18 08:37:03 +10001684 err = ftgmac100_mii_probe(priv, phy_intf);
Gavin Shaneb418182016-07-19 11:54:21 +10001685 if (err) {
1686 dev_err(priv->dev, "MII Probe failed!\n");
1687 goto err_mii_probe;
1688 }
1689
1690 return 0;
1691
1692err_mii_probe:
1693 mdiobus_unregister(priv->mii_bus);
1694err_register_mdiobus:
1695 mdiobus_free(priv->mii_bus);
1696 return err;
1697}
1698
1699static void ftgmac100_destroy_mdio(struct net_device *netdev)
1700{
1701 struct ftgmac100 *priv = netdev_priv(netdev);
1702
1703 if (!netdev->phydev)
1704 return;
1705
1706 phy_disconnect(netdev->phydev);
1707 mdiobus_unregister(priv->mii_bus);
1708 mdiobus_free(priv->mii_bus);
1709}
1710
Gavin Shanbd466c32016-07-19 11:54:23 +10001711static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1712{
1713 if (unlikely(nd->state != ncsi_dev_state_functional))
1714 return;
1715
Joel Stanley87975a02018-06-19 15:08:31 +09301716 netdev_dbg(nd->dev, "NCSI interface %s\n",
1717 nd->link_up ? "up" : "down");
Gavin Shanbd466c32016-07-19 11:54:23 +10001718}
1719
Joel Stanley4b70c622017-10-13 12:16:38 +08001720static void ftgmac100_setup_clk(struct ftgmac100 *priv)
1721{
1722 priv->clk = devm_clk_get(priv->dev, NULL);
1723 if (IS_ERR(priv->clk))
1724 return;
1725
1726 clk_prepare_enable(priv->clk);
1727
1728 /* Aspeed specifies a 100MHz clock is required for up to
1729 * 1000Mbit link speeds. As NCSI is limited to 100Mbit, 25MHz
1730 * is sufficient
1731 */
1732 clk_set_rate(priv->clk, priv->use_ncsi ? FTGMAC_25MHZ :
1733 FTGMAC_100MHZ);
1734}
1735
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001736static int ftgmac100_probe(struct platform_device *pdev)
1737{
1738 struct resource *res;
1739 int irq;
1740 struct net_device *netdev;
1741 struct ftgmac100 *priv;
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001742 struct device_node *np;
Gavin Shanbd466c32016-07-19 11:54:23 +10001743 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001744
1745 if (!pdev)
1746 return -ENODEV;
1747
1748 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1749 if (!res)
1750 return -ENXIO;
1751
1752 irq = platform_get_irq(pdev, 0);
1753 if (irq < 0)
1754 return irq;
1755
1756 /* setup net_device */
1757 netdev = alloc_etherdev(sizeof(*priv));
1758 if (!netdev) {
1759 err = -ENOMEM;
1760 goto err_alloc_etherdev;
1761 }
1762
1763 SET_NETDEV_DEV(netdev, &pdev->dev);
1764
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001765 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001766 netdev->netdev_ops = &ftgmac100_netdev_ops;
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001767 netdev->watchdog_timeo = 5 * HZ;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001768
1769 platform_set_drvdata(pdev, netdev);
1770
1771 /* setup private data */
1772 priv = netdev_priv(netdev);
1773 priv->netdev = netdev;
1774 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001775 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001776
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001777 /* map io memory */
1778 priv->res = request_mem_region(res->start, resource_size(res),
1779 dev_name(&pdev->dev));
1780 if (!priv->res) {
1781 dev_err(&pdev->dev, "Could not reserve memory region\n");
1782 err = -ENOMEM;
1783 goto err_req_mem;
1784 }
1785
1786 priv->base = ioremap(res->start, resource_size(res));
1787 if (!priv->base) {
1788 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1789 err = -EIO;
1790 goto err_ioremap;
1791 }
1792
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001793 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001794
Benjamin Herrenschmidt7c8e5142017-04-18 08:36:59 +10001795 /* Enable pause */
1796 priv->tx_pause = true;
1797 priv->rx_pause = true;
1798 priv->aneg_pause = true;
1799
Gavin Shan113ce102016-07-19 11:54:22 +10001800 /* MAC address from chip or random one */
Benjamin Herrenschmidtba1b1232017-04-12 13:27:06 +10001801 ftgmac100_initial_mac(priv);
Gavin Shan113ce102016-07-19 11:54:22 +10001802
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001803 np = pdev->dev.of_node;
1804 if (np && (of_device_is_compatible(np, "aspeed,ast2400-mac") ||
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301805 of_device_is_compatible(np, "aspeed,ast2500-mac") ||
1806 of_device_is_compatible(np, "aspeed,ast2600-mac"))) {
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301807 priv->rxdes0_edorr_mask = BIT(30);
1808 priv->txdes0_edotr_mask = BIT(30);
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001809 priv->is_aspeed = true;
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301810 } else {
1811 priv->rxdes0_edorr_mask = BIT(15);
1812 priv->txdes0_edotr_mask = BIT(15);
1813 }
1814
Benjamin Herrenschmidt78d28542017-04-12 13:27:02 +10001815 if (np && of_get_property(np, "use-ncsi", NULL)) {
Gavin Shanbd466c32016-07-19 11:54:23 +10001816 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1817 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1818 goto err_ncsi_dev;
1819 }
1820
1821 dev_info(&pdev->dev, "Using NCSI interface\n");
1822 priv->use_ncsi = true;
1823 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1824 if (!priv->ndev)
1825 goto err_ncsi_dev;
Andrew Jeffery39bfab82019-07-31 15:09:58 +09301826 } else if (np && of_get_property(np, "phy-handle", NULL)) {
1827 struct phy_device *phy;
1828
1829 phy = of_phy_get_and_connect(priv->netdev, np,
1830 &ftgmac100_adjust_link);
1831 if (!phy) {
1832 dev_err(&pdev->dev, "Failed to connect to phy\n");
1833 goto err_setup_mdio;
1834 }
1835
1836 /* Indicate that we support PAUSE frames (see comment in
1837 * Documentation/networking/phy.txt)
1838 */
1839 phy_support_asym_pause(phy);
1840
1841 /* Display what we found */
1842 phy_attached_info(phy);
1843 } else if (np && !of_get_child_by_name(np, "mdio")) {
1844 /* Support legacy ASPEED devicetree descriptions that decribe a
1845 * MAC with an embedded MDIO controller but have no "mdio"
1846 * child node. Automatically scan the MDIO bus for available
1847 * PHYs.
1848 */
Gavin Shanbd466c32016-07-19 11:54:23 +10001849 priv->use_ncsi = false;
1850 err = ftgmac100_setup_mdio(netdev);
1851 if (err)
1852 goto err_setup_mdio;
1853 }
1854
Joel Stanley4b70c622017-10-13 12:16:38 +08001855 if (priv->is_aspeed)
1856 ftgmac100_setup_clk(priv);
1857
Benjamin Herrenschmidt52d91382017-04-12 13:27:09 +10001858 /* Default ring sizes */
1859 priv->rx_q_entries = priv->new_rx_q_entries = DEF_RX_QUEUE_ENTRIES;
1860 priv->tx_q_entries = priv->new_tx_q_entries = DEF_TX_QUEUE_ENTRIES;
1861
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001862 /* Base feature set */
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001863 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_HW_CSUM |
Benjamin Herrenschmidt0fb99682017-04-18 08:37:01 +10001864 NETIF_F_GRO | NETIF_F_SG | NETIF_F_HW_VLAN_CTAG_RX |
1865 NETIF_F_HW_VLAN_CTAG_TX;
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001866
Samuel Mendoza-Jonas51564582017-08-28 16:18:43 +10001867 if (priv->use_ncsi)
1868 netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER;
1869
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001870 /* AST2400 doesn't have working HW checksum generation */
1871 if (np && (of_device_is_compatible(np, "aspeed,ast2400-mac")))
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001872 netdev->hw_features &= ~NETIF_F_HW_CSUM;
Benjamin Herrenschmidt6aff0bf2017-04-12 13:27:03 +10001873 if (np && of_get_property(np, "no-hw-checksum", NULL))
Benjamin Herrenschmidt8c3ed132017-04-12 13:27:04 +10001874 netdev->hw_features &= ~(NETIF_F_HW_CSUM | NETIF_F_RXCSUM);
1875 netdev->features |= netdev->hw_features;
Gavin Shanbd466c32016-07-19 11:54:23 +10001876
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001877 /* register network device */
1878 err = register_netdev(netdev);
1879 if (err) {
1880 dev_err(&pdev->dev, "Failed to register netdev\n");
1881 goto err_register_netdev;
1882 }
1883
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001884 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001885
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001886 return 0;
1887
Gavin Shanbd466c32016-07-19 11:54:23 +10001888err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001889err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001890 ftgmac100_destroy_mdio(netdev);
1891err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001892 iounmap(priv->base);
1893err_ioremap:
1894 release_resource(priv->res);
1895err_req_mem:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001896 free_netdev(netdev);
1897err_alloc_etherdev:
1898 return err;
1899}
1900
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001901static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001902{
1903 struct net_device *netdev;
1904 struct ftgmac100 *priv;
1905
1906 netdev = platform_get_drvdata(pdev);
1907 priv = netdev_priv(netdev);
1908
1909 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001910
Joel Stanley4b70c622017-10-13 12:16:38 +08001911 clk_disable_unprepare(priv->clk);
1912
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001913 /* There's a small chance the reset task will have been re-queued,
1914 * during stop, make sure it's gone before we free the structure.
1915 */
1916 cancel_work_sync(&priv->reset_task);
1917
Gavin Shaneb418182016-07-19 11:54:21 +10001918 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001919
1920 iounmap(priv->base);
1921 release_resource(priv->res);
1922
1923 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001924 free_netdev(netdev);
1925 return 0;
1926}
1927
Gavin Shanbb168e22016-07-19 11:54:24 +10001928static const struct of_device_id ftgmac100_of_match[] = {
1929 { .compatible = "faraday,ftgmac100" },
1930 { }
1931};
1932MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1933
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001934static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001935 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001936 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001937 .driver = {
1938 .name = DRV_NAME,
1939 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001940 },
1941};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001942module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001943
1944MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1945MODULE_DESCRIPTION("FTGMAC100 driver");
1946MODULE_LICENSE("GPL");