blob: fbc707626b3e9e6794400e41ba1b08916cdf8d4a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Paul Gortmaker9b9cf812015-05-01 20:13:42 -040018#include <linux/init.h>
19
Rob Herring6f6f6a72012-03-10 10:30:31 -060020#include <asm/assembler.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010021#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000022#include <asm/glue-df.h>
23#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/vfpmacros.h>
Rob Herring243c8652012-02-08 18:26:34 -060025#ifndef CONFIG_MULTI_IRQ_HANDLER
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/entry-macro.S>
Rob Herring243c8652012-02-08 18:26:34 -060027#endif
Russell Kingd6551e82006-06-21 13:31:52 +010028#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010029#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000030#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010031#include <asm/tls.h>
David Howells9f97da72012-03-28 18:30:01 +010032#include <asm/system_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010035#include <asm/entry-macro-multi.S>
Wang Nana0266c22015-01-05 19:29:25 +080036#include <asm/probes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38/*
Russell Kingd9600c92011-06-26 10:34:02 +010039 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010040 */
41 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010042#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010043 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010044 mov r0, sp
Russell King14327c62015-04-21 14:17:25 +010045 badr lr, 9997f
Marc Zyngierabeb24a2011-09-06 09:23:26 +010046 ldr pc, [r1]
47#else
Magnus Dammcd544ce2010-12-22 13:20:08 +010048 arch_irq_handler_default
Marc Zyngierabeb24a2011-09-06 09:23:26 +010049#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100509997:
Russell King187a51a2005-05-21 18:14:44 +010051 .endm
52
Russell Kingac8b9c12011-06-26 10:22:08 +010053 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010054 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010055#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010056 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010057 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010058 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010059#else
60 bl CPU_PABORT_HANDLER
61#endif
62 .endm
63
64 .macro dabt_helper
65
66 @
67 @ Call the processor-specific abort handler:
68 @
Russell Kingda740472011-06-26 16:01:26 +010069 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010070 @ r4 - aborted context pc
71 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010072 @
73 @ The abort handler must return the aborted address in r0, and
74 @ the fault status register in r1. r9 must be preserved.
75 @
76#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010077 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010078 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010079 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010080#else
81 bl CPU_DABORT_HANDLER
82#endif
83 .endm
84
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050085#ifdef CONFIG_KPROBES
86 .section .kprobes.text,"ax",%progbits
87#else
88 .text
89#endif
90
Russell King187a51a2005-05-21 18:14:44 +010091/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 * Invalid mode handlers
93 */
Russell Kingccea7a12005-05-31 22:22:32 +010094 .macro inv_entry, reason
Russell King5745eef2016-05-10 16:34:27 +010095 sub sp, sp, #PT_REGS_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010096 ARM( stmib sp, {r1 - lr} )
97 THUMB( stmia sp, {r0 - r12} )
98 THUMB( str sp, [sp, #S_SP] )
99 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 mov r1, #\reason
101 .endm
102
103__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100104 inv_entry BAD_PREFETCH
105 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100106ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100109 inv_entry BAD_DATA
110 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100111ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100114 inv_entry BAD_IRQ
115 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100116ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100119 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Russell Kingccea7a12005-05-31 22:22:32 +0100121 @
122 @ XXX fall through to common_invalid
123 @
124
125@
126@ common_invalid - generic code for failed exception (re-entrant version of handlers)
127@
128common_invalid:
129 zero_fp
130
131 ldmia r0, {r4 - r6}
132 add r0, sp, #S_PC @ here for interlock avoidance
133 mov r7, #-1 @ "" "" "" ""
134 str r4, [sp] @ save preserved r0
135 stmia r0, {r5 - r7} @ lr_<exception>,
136 @ cpsr_<exception>, "old_r0"
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100140ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142/*
143 * SVC mode handlers
144 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000145
146#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
147#define SPFIX(code...) code
148#else
149#define SPFIX(code...)
150#endif
151
Russell King2190fed2015-08-20 10:32:02 +0100152 .macro svc_entry, stack_hole=0, trace=1, uaccess=1
Catalin Marinasc4c57162009-02-16 11:42:09 +0100153 UNWIND(.fnstart )
154 UNWIND(.save {r0 - pc} )
Russell Kinge6a9dc62016-05-13 10:22:38 +0100155 sub sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
Catalin Marinasb86040a2009-07-24 12:32:54 +0100156#ifdef CONFIG_THUMB2_KERNEL
157 SPFIX( str r0, [sp] ) @ temporarily saved
158 SPFIX( mov r0, sp )
159 SPFIX( tst r0, #4 ) @ test original stack alignment
160 SPFIX( ldr r0, [sp] ) @ restored
161#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000162 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100163#endif
164 SPFIX( subeq sp, sp, #4 )
165 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100166
Russell Kingb059bdc2011-06-25 15:44:20 +0100167 ldmia r0, {r3 - r5}
168 add r7, sp, #S_SP - 4 @ here for interlock avoidance
169 mov r6, #-1 @ "" "" "" ""
Russell Kinge6a9dc62016-05-13 10:22:38 +0100170 add r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
Russell Kingb059bdc2011-06-25 15:44:20 +0100171 SPFIX( addeq r2, r2, #4 )
172 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100173 @ from the exception stack
174
Russell Kingb059bdc2011-06-25 15:44:20 +0100175 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177 @
178 @ We are now ready to fill in the remaining blanks on the stack:
179 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100180 @ r2 - sp_svc
181 @ r3 - lr_svc
182 @ r4 - lr_<exception>, already fixed up for correct return/restart
183 @ r5 - spsr_<exception>
184 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100186 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100187
Russell Kinge6978e42016-05-13 11:40:20 +0100188 get_thread_info tsk
189 ldr r0, [tsk, #TI_ADDR_LIMIT]
190 mov r1, #TASK_SIZE
191 str r1, [tsk, #TI_ADDR_LIMIT]
192 str r0, [sp, #SVC_ADDR_LIMIT]
193
Russell King2190fed2015-08-20 10:32:02 +0100194 uaccess_save r0
195 .if \uaccess
196 uaccess_disable r0
197 .endif
198
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100199 .if \trace
Russell Kingf2741b72011-06-25 17:35:19 +0100200#ifdef CONFIG_TRACE_IRQFLAGS
201 bl trace_hardirqs_off
202#endif
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100203 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 .endm
205
206 .align 5
207__dabt_svc:
Russell King2190fed2015-08-20 10:32:02 +0100208 svc_entry uaccess=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100210 dabt_helper
Marc Zyngiere16b31b2013-11-04 11:42:29 +0100211 THUMB( ldr r5, [sp, #S_PSR] ) @ potentially updated CPSR
Russell Kingb059bdc2011-06-25 15:44:20 +0100212 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100213 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100214ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 .align 5
217__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100218 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100219 irq_handler
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100222 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100223 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100224 teq r8, #0 @ if preempt count != 0
225 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 tst r0, #_TIF_NEED_RESCHED
227 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#endif
Russell King30891c92011-06-26 12:47:08 +0100229
Russell King9b56feb2013-03-28 12:57:40 +0000230 svc_exit r5, irq = 1 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100231 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100232ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 .ltorg
235
236#ifdef CONFIG_PREEMPT
237svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100238 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100240 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 tst r0, #_TIF_NEED_RESCHED
Russell King6ebbf2c2014-06-30 16:29:12 +0100242 reteq r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 b 1b
244#endif
245
Russell King15ac49b2012-07-30 19:42:10 +0100246__und_fault:
247 @ Correct the PC such that it is pointing at the instruction
248 @ which caused the fault. If the faulting instruction was ARM
249 @ the PC will be pointing at the next instruction, and have to
250 @ subtract 4. Otherwise, it is Thumb, and the PC will be
251 @ pointing at the second half of the Thumb instruction. We
252 @ have to subtract 2.
253 ldr r2, [r0, #S_PC]
254 sub r2, r2, r1
255 str r2, [r0, #S_PC]
256 b do_undefinstr
257ENDPROC(__und_fault)
258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 .align 5
260__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500261#ifdef CONFIG_KPROBES
262 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
263 @ it obviously needs free stack space which then will belong to
264 @ the saved context.
Wang Nana0266c22015-01-05 19:29:25 +0800265 svc_entry MAX_STACK_SIZE
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500266#else
Russell Kingccea7a12005-05-31 22:22:32 +0100267 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 @
270 @ call emulation code, which returns using r9 if it has emulated
271 @ the instruction, or the more conventional lr if we are to treat
272 @ this as a real undefined instruction
273 @
274 @ r0 - instruction
275 @
Russell King15ac49b2012-07-30 19:42:10 +0100276#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100277 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100278#else
Russell King15ac49b2012-07-30 19:42:10 +0100279 mov r1, #2
Russell Kingb059bdc2011-06-25 15:44:20 +0100280 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Dave Martin85519182011-08-19 17:59:27 +0100281 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
Russell King15ac49b2012-07-30 19:42:10 +0100282 blo __und_svc_fault
283 ldrh r9, [r4] @ bottom 16 bits
284 add r4, r4, #2
285 str r4, [sp, #S_PC]
286 orr r0, r9, r0, lsl #16
Catalin Marinas83e686e2009-09-18 23:27:07 +0100287#endif
Russell King14327c62015-04-21 14:17:25 +0100288 badr r9, __und_svc_finish
Russell Kingb059bdc2011-06-25 15:44:20 +0100289 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 bl call_fpe
291
Russell King15ac49b2012-07-30 19:42:10 +0100292 mov r1, #4 @ PC correction to apply
293__und_svc_fault:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 mov r0, sp @ struct pt_regs *regs
Russell King15ac49b2012-07-30 19:42:10 +0100295 bl __und_fault
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Russell King15ac49b2012-07-30 19:42:10 +0100297__und_svc_finish:
Russell King87eed3c2016-08-03 10:33:35 +0100298 get_thread_info tsk
Russell Kingb059bdc2011-06-25 15:44:20 +0100299 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
300 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100301 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100302ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304 .align 5
305__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100306 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100307 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100308 pabt_helper
Russell Kingb059bdc2011-06-25 15:44:20 +0100309 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100310 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100311ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313 .align 5
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100314__fiq_svc:
315 svc_entry trace=0
316 mov r0, sp @ struct pt_regs *regs
317 bl handle_fiq_as_nmi
318 svc_exit_via_fiq
319 UNWIND(.fnend )
320ENDPROC(__fiq_svc)
321
322 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100323.LCcralign:
324 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100325#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326.LCprocfns:
327 .word processor
328#endif
329.LCfp:
330 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332/*
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100333 * Abort mode handlers
334 */
335
336@
337@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode
338@ and reuses the same macros. However in abort mode we must also
339@ save/restore lr_abt and spsr_abt to make nested aborts safe.
340@
341 .align 5
342__fiq_abt:
343 svc_entry trace=0
344
345 ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
346 THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
347 THUMB( msr cpsr_c, r0 )
348 mov r1, lr @ Save lr_abt
349 mrs r2, spsr @ Save spsr_abt, abort is now safe
350 ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
351 THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
352 THUMB( msr cpsr_c, r0 )
353 stmfd sp!, {r1 - r2}
354
355 add r0, sp, #8 @ struct pt_regs *regs
356 bl handle_fiq_as_nmi
357
358 ldmfd sp!, {r1 - r2}
359 ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
360 THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
361 THUMB( msr cpsr_c, r0 )
362 mov lr, r1 @ Restore lr_abt, abort is unsafe
363 msr spsr_cxsf, r2 @ Restore spsr_abt
364 ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
365 THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
366 THUMB( msr cpsr_c, r0 )
367
368 svc_exit_via_fiq
369 UNWIND(.fnend )
370ENDPROC(__fiq_abt)
371
372/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000374 *
Russell King5745eef2016-05-10 16:34:27 +0100375 * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000377
Russell King5745eef2016-05-10 16:34:27 +0100378#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7)
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000379#error "sizeof(struct pt_regs) must be a multiple of 8"
380#endif
381
Russell King2190fed2015-08-20 10:32:02 +0100382 .macro usr_entry, trace=1, uaccess=1
Catalin Marinasc4c57162009-02-16 11:42:09 +0100383 UNWIND(.fnstart )
384 UNWIND(.cantunwind ) @ don't unwind the user space
Russell King5745eef2016-05-10 16:34:27 +0100385 sub sp, sp, #PT_REGS_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100386 ARM( stmib sp, {r1 - r12} )
387 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100388
Russell King195b58a2014-08-28 13:08:14 +0100389 ATRAP( mrc p15, 0, r7, c1, c0, 0)
390 ATRAP( ldr r8, .LCcralign)
391
Russell Kingb059bdc2011-06-25 15:44:20 +0100392 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100393 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100394 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100395
Russell Kingb059bdc2011-06-25 15:44:20 +0100396 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100397 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Russell King195b58a2014-08-28 13:08:14 +0100399 ATRAP( ldr r8, [r8, #0])
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 @
402 @ We are now ready to fill in the remaining blanks on the stack:
403 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100404 @ r4 - lr_<exception>, already fixed up for correct return/restart
405 @ r5 - spsr_<exception>
406 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 @
408 @ Also, separately save sp_usr and lr_usr
409 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100410 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100411 ARM( stmdb r0, {sp, lr}^ )
412 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Russell King2190fed2015-08-20 10:32:02 +0100414 .if \uaccess
415 uaccess_disable ip
416 .endif
417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 @ Enable the alignment trap while in kernel mode
Russell King195b58a2014-08-28 13:08:14 +0100419 ATRAP( teq r8, r7)
420 ATRAP( mcrne p15, 0, r8, c1, c0, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 @
423 @ Clear FP to mark the first stack frame
424 @
425 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100426
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100427 .if \trace
Russell King11b8b252015-07-03 12:42:36 +0100428#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingf2741b72011-06-25 17:35:19 +0100429 bl trace_hardirqs_off
430#endif
Kevin Hilmanb0088482013-03-28 22:54:40 +0100431 ct_user_exit save = 0
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100432 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 .endm
434
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100435 .macro kuser_cmpxchg_check
Russell Kingdb695c02015-09-21 19:34:28 +0100436#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS)
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100437#ifndef CONFIG_MMU
438#warning "NPTL on non MMU needs fixing"
439#else
440 @ Make sure our user space atomic helper is restarted
441 @ if it was interrupted in a critical region. Here we
442 @ perform a quick test inline since it should be false
443 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100444 cmp r4, #TASK_SIZE
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400445 blhs kuser_cmpxchg64_fixup
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100446#endif
447#endif
448 .endm
449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 .align 5
451__dabt_usr:
Russell King2190fed2015-08-20 10:32:02 +0100452 usr_entry uaccess=0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100453 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100455 dabt_helper
456 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100457 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100458ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460 .align 5
461__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100462 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100463 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100464 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100465 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100467 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100468 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100469ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471 .ltorg
472
473 .align 5
474__und_usr:
Russell King2190fed2015-08-20 10:32:02 +0100475 usr_entry uaccess=0
Russell Kingbc089602011-06-25 18:28:19 +0100476
Russell Kingb059bdc2011-06-25 15:44:20 +0100477 mov r2, r4
478 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Russell King15ac49b2012-07-30 19:42:10 +0100480 @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
481 @ faulting instruction depending on Thumb mode.
482 @ r3 = regs->ARM_cpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 @
Russell King15ac49b2012-07-30 19:42:10 +0100484 @ The emulation code returns using r9 if it has emulated the
485 @ instruction, or the more conventional lr if we are to treat
486 @ this as a real undefined instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 @
Russell King14327c62015-04-21 14:17:25 +0100488 badr r9, ret_from_exception
Russell King15ac49b2012-07-30 19:42:10 +0100489
Catalin Marinas1417a6b2014-04-22 16:14:29 +0100490 @ IRQs must be enabled before attempting to read the instruction from
491 @ user space since that could cause a page/translation fault if the
492 @ page table was modified by another CPU.
493 enable_irq
494
Paul Brookcb170a42008-04-18 22:43:08 +0100495 tst r3, #PSR_T_BIT @ Thumb mode?
Russell King15ac49b2012-07-30 19:42:10 +0100496 bne __und_usr_thumb
497 sub r4, r2, #4 @ ARM instr at LR - 4
4981: ldrt r0, [r4]
Ben Dooks457c2402013-02-12 18:59:57 +0000499 ARM_BE8(rev r0, r0) @ little endian instruction
500
Russell King2190fed2015-08-20 10:32:02 +0100501 uaccess_disable ip
502
Russell King15ac49b2012-07-30 19:42:10 +0100503 @ r0 = 32-bit ARM instruction which caused the exception
504 @ r2 = PC value for the following instruction (:= regs->ARM_pc)
505 @ r4 = PC value for the faulting instruction
506 @ lr = 32-bit undefined instruction function
Russell King14327c62015-04-21 14:17:25 +0100507 badr lr, __und_usr_fault_32
Russell King15ac49b2012-07-30 19:42:10 +0100508 b call_fpe
509
510__und_usr_thumb:
Paul Brookcb170a42008-04-18 22:43:08 +0100511 @ Thumb instruction
Russell King15ac49b2012-07-30 19:42:10 +0100512 sub r4, r2, #2 @ First half of thumb instr at LR - 2
Dave Martinef4c5362011-08-19 18:00:08 +0100513#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
514/*
515 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
516 * can never be supported in a single kernel, this code is not applicable at
517 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
518 * made about .arch directives.
519 */
520#if __LINUX_ARM_ARCH__ < 7
521/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
522#define NEED_CPU_ARCHITECTURE
523 ldr r5, .LCcpu_architecture
524 ldr r5, [r5]
525 cmp r5, #CPU_ARCH_ARMv7
Russell King15ac49b2012-07-30 19:42:10 +0100526 blo __und_usr_fault_16 @ 16bit undefined instruction
Dave Martinef4c5362011-08-19 18:00:08 +0100527/*
528 * The following code won't get run unless the running CPU really is v7, so
529 * coding round the lack of ldrht on older arches is pointless. Temporarily
530 * override the assembler target arch with the minimum required instead:
531 */
532 .arch armv6t2
533#endif
Russell King15ac49b2012-07-30 19:42:10 +01005342: ldrht r5, [r4]
Victor Kamenskyf8fe23e2014-01-21 06:45:11 +0100535ARM_BE8(rev16 r5, r5) @ little endian instruction
Dave Martin85519182011-08-19 17:59:27 +0100536 cmp r5, #0xe800 @ 32bit instruction if xx != 0
Russell King2190fed2015-08-20 10:32:02 +0100537 blo __und_usr_fault_16_pan @ 16bit undefined instruction
Russell King15ac49b2012-07-30 19:42:10 +01005383: ldrht r0, [r2]
Victor Kamenskyf8fe23e2014-01-21 06:45:11 +0100539ARM_BE8(rev16 r0, r0) @ little endian instruction
Russell King2190fed2015-08-20 10:32:02 +0100540 uaccess_disable ip
Paul Brookcb170a42008-04-18 22:43:08 +0100541 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
Russell King15ac49b2012-07-30 19:42:10 +0100542 str r2, [sp, #S_PC] @ it's a 2x16bit instr, update
Paul Brookcb170a42008-04-18 22:43:08 +0100543 orr r0, r0, r5, lsl #16
Russell King14327c62015-04-21 14:17:25 +0100544 badr lr, __und_usr_fault_32
Russell King15ac49b2012-07-30 19:42:10 +0100545 @ r0 = the two 16-bit Thumb instructions which caused the exception
546 @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
547 @ r4 = PC value for the first 16-bit Thumb instruction
548 @ lr = 32bit undefined instruction function
Dave Martinef4c5362011-08-19 18:00:08 +0100549
550#if __LINUX_ARM_ARCH__ < 7
551/* If the target arch was overridden, change it back: */
552#ifdef CONFIG_CPU_32v6K
553 .arch armv6k
Paul Brookcb170a42008-04-18 22:43:08 +0100554#else
Dave Martinef4c5362011-08-19 18:00:08 +0100555 .arch armv6
556#endif
557#endif /* __LINUX_ARM_ARCH__ < 7 */
558#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
Russell King15ac49b2012-07-30 19:42:10 +0100559 b __und_usr_fault_16
Paul Brookcb170a42008-04-18 22:43:08 +0100560#endif
Russell King15ac49b2012-07-30 19:42:10 +0100561 UNWIND(.fnend)
Catalin Marinas93ed3972008-08-28 11:22:32 +0100562ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564/*
Russell King15ac49b2012-07-30 19:42:10 +0100565 * The out of line fixup for the ldrt instructions above.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 */
Ard Biesheuvelc4a84ae2015-03-24 10:41:09 +0100567 .pushsection .text.fixup, "ax"
Will Deacon667d1b42012-06-15 16:49:58 +0100568 .align 2
Arun K S3780f7a2014-05-19 11:43:00 +01005694: str r4, [sp, #S_PC] @ retry current instruction
Russell King6ebbf2c2014-06-30 16:29:12 +0100570 ret r9
Russell King42604152010-04-19 10:15:03 +0100571 .popsection
572 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100573 .long 1b, 4b
Guennadi Liakhovetskic89cefe2011-11-22 23:42:12 +0100574#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
Paul Brookcb170a42008-04-18 22:43:08 +0100575 .long 2b, 4b
576 .long 3b, 4b
577#endif
Russell King42604152010-04-19 10:15:03 +0100578 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
580/*
581 * Check whether the instruction is a co-processor instruction.
582 * If yes, we need to call the relevant co-processor handler.
583 *
584 * Note that we don't do a full check here for the co-processor
585 * instructions; all instructions with bit 27 set are well
586 * defined. The only instructions that should fault are the
587 * co-processor instructions. However, we have to watch out
588 * for the ARM6/ARM7 SWI bug.
589 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100590 * NEON is a special case that has to be handled here. Not all
591 * NEON instructions are co-processor instructions, so we have
592 * to make a special case of checking for them. Plus, there's
593 * five groups of them, so we have a table of mask/opcode pairs
594 * to check against, and if any match then we branch off into the
595 * NEON handler code.
596 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 * Emulators may wish to make use of the following registers:
Russell King15ac49b2012-07-30 19:42:10 +0100598 * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
599 * r2 = PC value to resume execution after successful emulation
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000600 * r9 = normal "successful" return address
Russell King15ac49b2012-07-30 19:42:10 +0100601 * r10 = this threads thread_info structure
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000602 * lr = unrecognised instruction return address
Catalin Marinas1417a6b2014-04-22 16:14:29 +0100603 * IRQs enabled, FIQs enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 */
Paul Brookcb170a42008-04-18 22:43:08 +0100605 @
606 @ Fall-through from Thumb-2 __und_usr
607 @
608#ifdef CONFIG_NEON
Russell Kingd3f79582013-02-23 17:53:52 +0000609 get_thread_info r10 @ get current thread
Paul Brookcb170a42008-04-18 22:43:08 +0100610 adr r6, .LCneon_thumb_opcodes
611 b 2f
612#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613call_fpe:
Russell Kingd3f79582013-02-23 17:53:52 +0000614 get_thread_info r10 @ get current thread
Catalin Marinasb5872db2008-01-10 19:16:17 +0100615#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100616 adr r6, .LCneon_arm_opcodes
Russell Kingd3f79582013-02-23 17:53:52 +00006172: ldr r5, [r6], #4 @ mask value
Catalin Marinasb5872db2008-01-10 19:16:17 +0100618 ldr r7, [r6], #4 @ opcode bits matching in mask
Russell Kingd3f79582013-02-23 17:53:52 +0000619 cmp r5, #0 @ end mask?
620 beq 1f
621 and r8, r0, r5
Catalin Marinasb5872db2008-01-10 19:16:17 +0100622 cmp r8, r7 @ NEON instruction?
623 bne 2b
Catalin Marinasb5872db2008-01-10 19:16:17 +0100624 mov r7, #1
625 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
626 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
627 b do_vfp @ let VFP handler handle this
6281:
629#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100631 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Russell King6ebbf2c2014-06-30 16:29:12 +0100632 reteq lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100634 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 mov r7, #1
636 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100637 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
638 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639#ifdef CONFIG_IWMMXT
640 @ Test if we need to give access to iWMMXt coprocessors
641 ldr r5, [r10, #TI_FLAGS]
642 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
643 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
644 bcs iwmmxt_task_enable
645#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100646 ARM( add pc, pc, r8, lsr #6 )
647 THUMB( lsl r8, r8, #2 )
648 THUMB( add pc, r8 )
649 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Russell King6ebbf2c2014-06-30 16:29:12 +0100651 ret.w lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100652 W(b) do_fpe @ CP#1 (FPE)
653 W(b) do_fpe @ CP#2 (FPE)
Russell King6ebbf2c2014-06-30 16:29:12 +0100654 ret.w lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100655#ifdef CONFIG_CRUNCH
656 b crunch_task_enable @ CP#4 (MaverickCrunch)
657 b crunch_task_enable @ CP#5 (MaverickCrunch)
658 b crunch_task_enable @ CP#6 (MaverickCrunch)
659#else
Russell King6ebbf2c2014-06-30 16:29:12 +0100660 ret.w lr @ CP#4
661 ret.w lr @ CP#5
662 ret.w lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100663#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100664 ret.w lr @ CP#7
665 ret.w lr @ CP#8
666 ret.w lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100668 W(b) do_vfp @ CP#10 (VFP)
669 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670#else
Russell King6ebbf2c2014-06-30 16:29:12 +0100671 ret.w lr @ CP#10 (VFP)
672 ret.w lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100674 ret.w lr @ CP#12
675 ret.w lr @ CP#13
676 ret.w lr @ CP#14 (Debug)
677 ret.w lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Dave Martinef4c5362011-08-19 18:00:08 +0100679#ifdef NEED_CPU_ARCHITECTURE
680 .align 2
681.LCcpu_architecture:
682 .word __cpu_architecture
683#endif
684
Catalin Marinasb5872db2008-01-10 19:16:17 +0100685#ifdef CONFIG_NEON
686 .align 6
687
Paul Brookcb170a42008-04-18 22:43:08 +0100688.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100689 .word 0xfe000000 @ mask
690 .word 0xf2000000 @ opcode
691
692 .word 0xff100000 @ mask
693 .word 0xf4000000 @ opcode
694
695 .word 0x00000000 @ mask
696 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100697
698.LCneon_thumb_opcodes:
699 .word 0xef000000 @ mask
700 .word 0xef000000 @ opcode
701
702 .word 0xff100000 @ mask
703 .word 0xf9000000 @ opcode
704
705 .word 0x00000000 @ mask
706 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100707#endif
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709do_fpe:
710 ldr r4, .LCfp
711 add r10, r10, #TI_FPSTATE @ r10 = workspace
712 ldr pc, [r4] @ Call FP module USR entry point
713
714/*
715 * The FP module is called with these registers set:
716 * r0 = instruction
717 * r2 = PC+4
718 * r9 = normal "successful" return address
719 * r10 = FP workspace
720 * lr = unrecognised FP instruction return address
721 */
722
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100723 .pushsection .data
Russell King1abd3502017-07-26 12:49:31 +0100724 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725ENTRY(fp_enter)
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000726 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100727 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
Catalin Marinas83e686e2009-09-18 23:27:07 +0100729ENTRY(no_fp)
Russell King6ebbf2c2014-06-30 16:29:12 +0100730 ret lr
Catalin Marinas83e686e2009-09-18 23:27:07 +0100731ENDPROC(no_fp)
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000732
Russell King15ac49b2012-07-30 19:42:10 +0100733__und_usr_fault_32:
734 mov r1, #4
735 b 1f
Russell King2190fed2015-08-20 10:32:02 +0100736__und_usr_fault_16_pan:
737 uaccess_disable ip
Russell King15ac49b2012-07-30 19:42:10 +0100738__und_usr_fault_16:
739 mov r1, #2
Catalin Marinas1417a6b2014-04-22 16:14:29 +01007401: mov r0, sp
Russell King14327c62015-04-21 14:17:25 +0100741 badr lr, ret_from_exception
Russell King15ac49b2012-07-30 19:42:10 +0100742 b __und_fault
743ENDPROC(__und_usr_fault_32)
744ENDPROC(__und_usr_fault_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 .align 5
747__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100748 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100749 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100750 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100751 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /* fall through */
753/*
754 * This is the return code to user mode for abort handlers
755 */
756ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100757 UNWIND(.fnstart )
758 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 get_thread_info tsk
760 mov why, #0
761 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100762 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100763ENDPROC(__pabt_usr)
764ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100766 .align 5
767__fiq_usr:
768 usr_entry trace=0
769 kuser_cmpxchg_check
770 mov r0, sp @ struct pt_regs *regs
771 bl handle_fiq_as_nmi
772 get_thread_info tsk
773 restore_user_regs fast = 0, offset = 0
774 UNWIND(.fnend )
775ENDPROC(__fiq_usr)
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777/*
778 * Register switch for ARMv3 and ARMv4 processors
779 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
780 * previous and next are guaranteed not to be the same.
781 */
782ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100783 UNWIND(.fnstart )
784 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 add ip, r1, #TI_CPU_SAVE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100786 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
787 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
788 THUMB( str sp, [ip], #4 )
789 THUMB( str lr, [ip], #4 )
André Hentschela4780ad2013-06-18 23:23:26 +0100790 ldr r4, [r2, #TI_TP_VALUE]
791 ldr r5, [r2, #TI_TP_VALUE + 4]
Catalin Marinas247055a2010-09-13 16:03:21 +0100792#ifdef CONFIG_CPU_USE_DOMAINS
Russell King1eef5d22015-08-19 21:23:48 +0100793 mrc p15, 0, r6, c3, c0, 0 @ Get domain register
794 str r6, [r1, #TI_CPU_DOMAIN] @ Save old domain register
Russell Kingd6551e82006-06-21 13:31:52 +0100795 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000796#endif
André Hentschela4780ad2013-06-18 23:23:26 +0100797 switch_tls r1, r4, r5, r3, r7
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400798#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
799 ldr r7, [r2, #TI_TASK]
800 ldr r8, =__stack_chk_guard
Arnd Bergmannffa47aa2017-06-30 18:03:59 +0200801 .if (TSK_STACK_CANARY > IMM12_MASK)
802 add r7, r7, #TSK_STACK_CANARY & ~IMM12_MASK
803 .endif
804 ldr r7, [r7, #TSK_STACK_CANARY & IMM12_MASK]
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400805#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100806#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000808#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100809 mov r5, r0
810 add r4, r2, #TI_CPU_SAVE
811 ldr r0, =thread_notify_head
812 mov r1, #THREAD_NOTIFY_SWITCH
813 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400814#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
815 str r7, [r8]
816#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100817 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100818 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100819 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
820 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
821 THUMB( ldr sp, [ip], #4 )
822 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100823 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100824ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100827
828/*
829 * User helpers.
830 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100831 * Each segment is 32-byte aligned and will be moved to the top of the high
832 * vector page. New segments (if ever needed) must be added in front of
833 * existing ones. This mechanism should be used only for things that are
834 * really small and justified, and not be abused freely.
835 *
Nicolas Pitre37b83042011-06-19 23:36:03 -0400836 * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100837 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100838 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100839
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100840 .macro usr_ret, reg
841#ifdef CONFIG_ARM_THUMB
842 bx \reg
843#else
Russell King6ebbf2c2014-06-30 16:29:12 +0100844 ret \reg
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100845#endif
846 .endm
847
Russell King5b43e7a2013-07-04 11:32:04 +0100848 .macro kuser_pad, sym, size
849 .if (. - \sym) & 3
850 .rept 4 - (. - \sym) & 3
851 .byte 0
852 .endr
853 .endif
854 .rept (\size - (. - \sym)) / 4
855 .word 0xe7fddef1
856 .endr
857 .endm
858
Russell Kingf6f91b02013-07-23 18:37:00 +0100859#ifdef CONFIG_KUSER_HELPERS
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100860 .align 5
861 .globl __kuser_helper_start
862__kuser_helper_start:
863
864/*
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400865 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
866 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000867 */
868
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400869__kuser_cmpxchg64: @ 0xffff0f60
870
Russell Kingdb695c02015-09-21 19:34:28 +0100871#if defined(CONFIG_CPU_32v6K)
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400872
873 stmfd sp!, {r4, r5, r6, r7}
874 ldrd r4, r5, [r0] @ load old val
875 ldrd r6, r7, [r1] @ load new val
876 smp_dmb arm
8771: ldrexd r0, r1, [r2] @ load current val
878 eors r3, r0, r4 @ compare with oldval (1)
879 eoreqs r3, r1, r5 @ compare with oldval (2)
880 strexdeq r3, r6, r7, [r2] @ store newval if eq
881 teqeq r3, #1 @ success?
882 beq 1b @ if no then retry
883 smp_dmb arm
884 rsbs r0, r3, #0 @ set returned val and C flag
885 ldmfd sp!, {r4, r5, r6, r7}
Will Deacon5a97d0a2012-02-03 11:08:05 +0100886 usr_ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400887
888#elif !defined(CONFIG_SMP)
889
890#ifdef CONFIG_MMU
891
892 /*
893 * The only thing that can break atomicity in this cmpxchg64
894 * implementation is either an IRQ or a data abort exception
895 * causing another process/thread to be scheduled in the middle of
896 * the critical sequence. The same strategy as for cmpxchg is used.
897 */
898 stmfd sp!, {r4, r5, r6, lr}
899 ldmia r0, {r4, r5} @ load old val
900 ldmia r1, {r6, lr} @ load new val
9011: ldmia r2, {r0, r1} @ load current val
902 eors r3, r0, r4 @ compare with oldval (1)
903 eoreqs r3, r1, r5 @ compare with oldval (2)
9042: stmeqia r2, {r6, lr} @ store newval if eq
905 rsbs r0, r3, #0 @ set return val and C flag
906 ldmfd sp!, {r4, r5, r6, pc}
907
908 .text
909kuser_cmpxchg64_fixup:
910 @ Called from kuser_cmpxchg_fixup.
Russell King3ad55152011-07-22 23:09:07 +0100911 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400912 @ sp = saved regs. r7 and r8 are clobbered.
913 @ 1b = first critical insn, 2b = last critical insn.
Russell King3ad55152011-07-22 23:09:07 +0100914 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400915 mov r7, #0xffff0fff
916 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
Russell King3ad55152011-07-22 23:09:07 +0100917 subs r8, r4, r7
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400918 rsbcss r8, r8, #(2b - 1b)
919 strcs r7, [sp, #S_PC]
920#if __LINUX_ARM_ARCH__ < 6
921 bcc kuser_cmpxchg32_fixup
922#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100923 ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400924 .previous
925
926#else
927#warning "NPTL on non MMU needs fixing"
928 mov r0, #-1
929 adds r0, r0, #0
930 usr_ret lr
931#endif
932
933#else
934#error "incoherent kernel configuration"
935#endif
936
Russell King5b43e7a2013-07-04 11:32:04 +0100937 kuser_pad __kuser_cmpxchg64, 64
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400938
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000939__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100940 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100941 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000942
Russell King5b43e7a2013-07-04 11:32:04 +0100943 kuser_pad __kuser_memory_barrier, 32
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000944
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100945__kuser_cmpxchg: @ 0xffff0fc0
946
Russell Kingdb695c02015-09-21 19:34:28 +0100947#if __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100948
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000949#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100950
951 /*
952 * The only thing that can break atomicity in this cmpxchg
953 * implementation is either an IRQ or a data abort exception
954 * causing another process/thread to be scheduled in the middle
955 * of the critical sequence. To prevent this, code is added to
956 * the IRQ and data abort exception handlers to set the pc back
957 * to the beginning of the critical section if it is found to be
958 * within that critical section (see kuser_cmpxchg_fixup).
959 */
9601: ldr r3, [r2] @ load current val
961 subs r3, r3, r0 @ compare with oldval
9622: streq r1, [r2] @ store newval if eq
963 rsbs r0, r3, #0 @ set return val and C flag
964 usr_ret lr
965
966 .text
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400967kuser_cmpxchg32_fixup:
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100968 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100969 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100970 @ sp = saved regs. r7 and r8 are clobbered.
971 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100972 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100973 mov r7, #0xffff0fff
974 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100975 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100976 rsbcss r8, r8, #(2b - 1b)
977 strcs r7, [sp, #S_PC]
Russell King6ebbf2c2014-06-30 16:29:12 +0100978 ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100979 .previous
980
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000981#else
982#warning "NPTL on non MMU needs fixing"
983 mov r0, #-1
984 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100985 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100986#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100987
988#else
989
Dave Martined3768a2010-12-01 15:39:23 +0100990 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009911: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100992 subs r3, r3, r0
993 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100994 teqeq r3, #1
995 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100996 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100997 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100998 ALT_SMP(b __kuser_memory_barrier)
999 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001000
1001#endif
1002
Russell King5b43e7a2013-07-04 11:32:04 +01001003 kuser_pad __kuser_cmpxchg, 32
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001004
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001005__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001006 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +01001007 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001008 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
Russell King5b43e7a2013-07-04 11:32:04 +01001009 kuser_pad __kuser_get_tls, 16
1010 .rep 3
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001011 .word 0 @ 0xffff0ff0 software TLS value, then
1012 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001013
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001014__kuser_helper_version: @ 0xffff0ffc
1015 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1016
1017 .globl __kuser_helper_end
1018__kuser_helper_end:
1019
Russell Kingf6f91b02013-07-23 18:37:00 +01001020#endif
1021
Catalin Marinasb86040a2009-07-24 12:32:54 +01001022 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024/*
1025 * Vector stubs.
1026 *
Russell King19accfd2013-07-04 11:40:32 +01001027 * This code is copied to 0xffff1000 so we can use branches in the
1028 * vectors, rather than ldr's. Note that this code must not exceed
1029 * a page size.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 *
1031 * Common stub entry macro:
1032 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001033 *
1034 * SP points to a minimal amount of processor-private memory, the address
1035 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001037 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 .align 5
1039
1040vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 .if \correction
1042 sub lr, lr, #\correction
1043 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Russell Kingccea7a12005-05-31 22:22:32 +01001045 @
1046 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1047 @ (parent CPSR)
1048 @
1049 stmia sp, {r0, lr} @ save r0, lr
1050 mrs lr, spsr
1051 str lr, [sp, #8] @ save spsr
1052
1053 @
1054 @ Prepare for SVC32 mode. IRQs remain disabled.
1055 @
1056 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001057 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001058 msr spsr_cxsf, r0
1059
1060 @
1061 @ the branch table must immediately follow this code
1062 @
Russell Kingccea7a12005-05-31 22:22:32 +01001063 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001064 THUMB( adr r0, 1f )
1065 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001066 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001067 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001068 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001069ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001070
1071 .align 2
1072 @ handler addresses follow this label
10731:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 .endm
1075
Russell Kingb9b32bf2013-07-04 12:03:31 +01001076 .section .stubs, "ax", %progbits
Russell King19accfd2013-07-04 11:40:32 +01001077 @ This must be the first word
1078 .word vector_swi
1079
1080vector_rst:
1081 ARM( swi SYS_ERROR0 )
1082 THUMB( svc #0 )
1083 THUMB( nop )
1084 b vector_und
1085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086/*
1087 * Interrupt dispatcher
1088 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001089 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
1091 .long __irq_usr @ 0 (USR_26 / USR_32)
1092 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1093 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1094 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1095 .long __irq_invalid @ 4
1096 .long __irq_invalid @ 5
1097 .long __irq_invalid @ 6
1098 .long __irq_invalid @ 7
1099 .long __irq_invalid @ 8
1100 .long __irq_invalid @ 9
1101 .long __irq_invalid @ a
1102 .long __irq_invalid @ b
1103 .long __irq_invalid @ c
1104 .long __irq_invalid @ d
1105 .long __irq_invalid @ e
1106 .long __irq_invalid @ f
1107
1108/*
1109 * Data abort dispatcher
1110 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1111 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001112 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
1114 .long __dabt_usr @ 0 (USR_26 / USR_32)
1115 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1116 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1117 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1118 .long __dabt_invalid @ 4
1119 .long __dabt_invalid @ 5
1120 .long __dabt_invalid @ 6
1121 .long __dabt_invalid @ 7
1122 .long __dabt_invalid @ 8
1123 .long __dabt_invalid @ 9
1124 .long __dabt_invalid @ a
1125 .long __dabt_invalid @ b
1126 .long __dabt_invalid @ c
1127 .long __dabt_invalid @ d
1128 .long __dabt_invalid @ e
1129 .long __dabt_invalid @ f
1130
1131/*
1132 * Prefetch abort dispatcher
1133 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1134 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001135 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137 .long __pabt_usr @ 0 (USR_26 / USR_32)
1138 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1139 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1140 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1141 .long __pabt_invalid @ 4
1142 .long __pabt_invalid @ 5
1143 .long __pabt_invalid @ 6
1144 .long __pabt_invalid @ 7
1145 .long __pabt_invalid @ 8
1146 .long __pabt_invalid @ 9
1147 .long __pabt_invalid @ a
1148 .long __pabt_invalid @ b
1149 .long __pabt_invalid @ c
1150 .long __pabt_invalid @ d
1151 .long __pabt_invalid @ e
1152 .long __pabt_invalid @ f
1153
1154/*
1155 * Undef instr entry dispatcher
1156 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1157 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001158 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
1160 .long __und_usr @ 0 (USR_26 / USR_32)
1161 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1162 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1163 .long __und_svc @ 3 (SVC_26 / SVC_32)
1164 .long __und_invalid @ 4
1165 .long __und_invalid @ 5
1166 .long __und_invalid @ 6
1167 .long __und_invalid @ 7
1168 .long __und_invalid @ 8
1169 .long __und_invalid @ 9
1170 .long __und_invalid @ a
1171 .long __und_invalid @ b
1172 .long __und_invalid @ c
1173 .long __und_invalid @ d
1174 .long __und_invalid @ e
1175 .long __und_invalid @ f
1176
1177 .align 5
1178
1179/*=============================================================================
Russell King19accfd2013-07-04 11:40:32 +01001180 * Address exception handler
1181 *-----------------------------------------------------------------------------
1182 * These aren't too critical.
1183 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1184 */
1185
1186vector_addrexcptn:
1187 b vector_addrexcptn
1188
1189/*=============================================================================
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +01001190 * FIQ "NMI" handler
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 *-----------------------------------------------------------------------------
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +01001192 * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86
1193 * systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 */
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +01001195 vector_stub fiq, FIQ_MODE, 4
1196
1197 .long __fiq_usr @ 0 (USR_26 / USR_32)
1198 .long __fiq_svc @ 1 (FIQ_26 / FIQ_32)
1199 .long __fiq_svc @ 2 (IRQ_26 / IRQ_32)
1200 .long __fiq_svc @ 3 (SVC_26 / SVC_32)
1201 .long __fiq_svc @ 4
1202 .long __fiq_svc @ 5
1203 .long __fiq_svc @ 6
1204 .long __fiq_abt @ 7
1205 .long __fiq_svc @ 8
1206 .long __fiq_svc @ 9
1207 .long __fiq_svc @ a
1208 .long __fiq_svc @ b
1209 .long __fiq_svc @ c
1210 .long __fiq_svc @ d
1211 .long __fiq_svc @ e
1212 .long __fiq_svc @ f
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
Ard Biesheuvel31b96ca2016-02-10 11:41:08 +01001214 .globl vector_fiq
Russell Kinge39e3f32013-07-09 01:03:17 +01001215
Russell Kingb9b32bf2013-07-04 12:03:31 +01001216 .section .vectors, "ax", %progbits
Ard Biesheuvelb48da552016-02-05 10:04:47 +01001217.L__vectors_start:
Russell Kingb9b32bf2013-07-04 12:03:31 +01001218 W(b) vector_rst
1219 W(b) vector_und
Ard Biesheuvelb48da552016-02-05 10:04:47 +01001220 W(ldr) pc, .L__vectors_start + 0x1000
Russell Kingb9b32bf2013-07-04 12:03:31 +01001221 W(b) vector_pabt
1222 W(b) vector_dabt
1223 W(b) vector_addrexcptn
1224 W(b) vector_irq
1225 W(b) vector_fiq
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 .data
Russell King1abd3502017-07-26 12:49:31 +01001228 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 .globl cr_alignment
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231cr_alignment:
1232 .space 4
eric miao52108642010-12-13 09:42:34 +01001233
1234#ifdef CONFIG_MULTI_IRQ_HANDLER
1235 .globl handle_arch_irq
1236handle_arch_irq:
1237 .space 4
1238#endif