blob: 7e1ae91e5b1a96f4e398a43d95d57bc10f6677cd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Rob Herring6f6f6a72012-03-10 10:30:31 -060018#include <asm/assembler.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010019#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000020#include <asm/glue-df.h>
21#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/vfpmacros.h>
Rob Herring243c8652012-02-08 18:26:34 -060023#ifndef CONFIG_MULTI_IRQ_HANDLER
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/entry-macro.S>
Rob Herring243c8652012-02-08 18:26:34 -060025#endif
Russell Kingd6551e82006-06-21 13:31:52 +010026#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010027#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000028#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010029#include <asm/tls.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010033#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Russell Kingd9600c92011-06-26 10:34:02 +010036 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010037 */
38 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010039#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010040 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010041 mov r0, sp
eric miao52108642010-12-13 09:42:34 +010042 adr lr, BSYM(9997f)
Marc Zyngierabeb24a2011-09-06 09:23:26 +010043 ldr pc, [r1]
44#else
Magnus Dammcd544ce2010-12-22 13:20:08 +010045 arch_irq_handler_default
Marc Zyngierabeb24a2011-09-06 09:23:26 +010046#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100479997:
Russell King187a51a2005-05-21 18:14:44 +010048 .endm
49
Russell Kingac8b9c12011-06-26 10:22:08 +010050 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010051 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010052#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010053 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010054 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010055 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010056#else
57 bl CPU_PABORT_HANDLER
58#endif
59 .endm
60
61 .macro dabt_helper
62
63 @
64 @ Call the processor-specific abort handler:
65 @
Russell Kingda740472011-06-26 16:01:26 +010066 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010067 @ r4 - aborted context pc
68 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010069 @
70 @ The abort handler must return the aborted address in r0, and
71 @ the fault status register in r1. r9 must be preserved.
72 @
73#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010074 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010075 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010076 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010077#else
78 bl CPU_DABORT_HANDLER
79#endif
80 .endm
81
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050082#ifdef CONFIG_KPROBES
83 .section .kprobes.text,"ax",%progbits
84#else
85 .text
86#endif
87
Russell King187a51a2005-05-21 18:14:44 +010088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * Invalid mode handlers
90 */
Russell Kingccea7a12005-05-31 22:22:32 +010091 .macro inv_entry, reason
92 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010093 ARM( stmib sp, {r1 - lr} )
94 THUMB( stmia sp, {r0 - r12} )
95 THUMB( str sp, [sp, #S_SP] )
96 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 mov r1, #\reason
98 .endm
99
100__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100101 inv_entry BAD_PREFETCH
102 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100103ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100106 inv_entry BAD_DATA
107 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100108ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100111 inv_entry BAD_IRQ
112 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100113ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100116 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Russell Kingccea7a12005-05-31 22:22:32 +0100118 @
119 @ XXX fall through to common_invalid
120 @
121
122@
123@ common_invalid - generic code for failed exception (re-entrant version of handlers)
124@
125common_invalid:
126 zero_fp
127
128 ldmia r0, {r4 - r6}
129 add r0, sp, #S_PC @ here for interlock avoidance
130 mov r7, #-1 @ "" "" "" ""
131 str r4, [sp] @ save preserved r0
132 stmia r0, {r5 - r7} @ lr_<exception>,
133 @ cpsr_<exception>, "old_r0"
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100137ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/*
140 * SVC mode handlers
141 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000142
143#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
144#define SPFIX(code...) code
145#else
146#define SPFIX(code...)
147#endif
148
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500149 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100150 UNWIND(.fnstart )
151 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100152 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
153#ifdef CONFIG_THUMB2_KERNEL
154 SPFIX( str r0, [sp] ) @ temporarily saved
155 SPFIX( mov r0, sp )
156 SPFIX( tst r0, #4 ) @ test original stack alignment
157 SPFIX( ldr r0, [sp] ) @ restored
158#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000159 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100160#endif
161 SPFIX( subeq sp, sp, #4 )
162 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100163
Russell Kingb059bdc2011-06-25 15:44:20 +0100164 ldmia r0, {r3 - r5}
165 add r7, sp, #S_SP - 4 @ here for interlock avoidance
166 mov r6, #-1 @ "" "" "" ""
167 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
168 SPFIX( addeq r2, r2, #4 )
169 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100170 @ from the exception stack
171
Russell Kingb059bdc2011-06-25 15:44:20 +0100172 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 @
175 @ We are now ready to fill in the remaining blanks on the stack:
176 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100177 @ r2 - sp_svc
178 @ r3 - lr_svc
179 @ r4 - lr_<exception>, already fixed up for correct return/restart
180 @ r5 - spsr_<exception>
181 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100183 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100184
185#ifdef CONFIG_TRACE_IRQFLAGS
186 bl trace_hardirqs_off
187#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 .endm
189
190 .align 5
191__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100192 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100194 dabt_helper
Russell Kingb059bdc2011-06-25 15:44:20 +0100195 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100196 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100197ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199 .align 5
200__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100201 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100202 irq_handler
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100205 get_thread_info tsk
206 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100207 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100208 teq r8, #0 @ if preempt count != 0
209 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 tst r0, #_TIF_NEED_RESCHED
211 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#endif
Russell King30891c92011-06-26 12:47:08 +0100213
Russell King9b56feb2013-03-28 12:57:40 +0000214 svc_exit r5, irq = 1 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100215 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100216ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218 .ltorg
219
220#ifdef CONFIG_PREEMPT
221svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100222 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100224 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100226 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 b 1b
228#endif
229
Russell King15ac49b2012-07-30 19:42:10 +0100230__und_fault:
231 @ Correct the PC such that it is pointing at the instruction
232 @ which caused the fault. If the faulting instruction was ARM
233 @ the PC will be pointing at the next instruction, and have to
234 @ subtract 4. Otherwise, it is Thumb, and the PC will be
235 @ pointing at the second half of the Thumb instruction. We
236 @ have to subtract 2.
237 ldr r2, [r0, #S_PC]
238 sub r2, r2, r1
239 str r2, [r0, #S_PC]
240 b do_undefinstr
241ENDPROC(__und_fault)
242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 .align 5
244__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500245#ifdef CONFIG_KPROBES
246 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
247 @ it obviously needs free stack space which then will belong to
248 @ the saved context.
249 svc_entry 64
250#else
Russell Kingccea7a12005-05-31 22:22:32 +0100251 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500252#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 @
254 @ call emulation code, which returns using r9 if it has emulated
255 @ the instruction, or the more conventional lr if we are to treat
256 @ this as a real undefined instruction
257 @
258 @ r0 - instruction
259 @
Russell King15ac49b2012-07-30 19:42:10 +0100260#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100261 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100262#else
Russell King15ac49b2012-07-30 19:42:10 +0100263 mov r1, #2
Russell Kingb059bdc2011-06-25 15:44:20 +0100264 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Dave Martin85519182011-08-19 17:59:27 +0100265 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
Russell King15ac49b2012-07-30 19:42:10 +0100266 blo __und_svc_fault
267 ldrh r9, [r4] @ bottom 16 bits
268 add r4, r4, #2
269 str r4, [sp, #S_PC]
270 orr r0, r9, r0, lsl #16
Catalin Marinas83e686e2009-09-18 23:27:07 +0100271#endif
Russell King15ac49b2012-07-30 19:42:10 +0100272 adr r9, BSYM(__und_svc_finish)
Russell Kingb059bdc2011-06-25 15:44:20 +0100273 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 bl call_fpe
275
Russell King15ac49b2012-07-30 19:42:10 +0100276 mov r1, #4 @ PC correction to apply
277__und_svc_fault:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 mov r0, sp @ struct pt_regs *regs
Russell King15ac49b2012-07-30 19:42:10 +0100279 bl __und_fault
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Russell King15ac49b2012-07-30 19:42:10 +0100281__und_svc_finish:
Russell Kingb059bdc2011-06-25 15:44:20 +0100282 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
283 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100284 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100285ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
287 .align 5
288__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100289 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100290 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100291 pabt_helper
Russell Kingb059bdc2011-06-25 15:44:20 +0100292 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100293 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100294ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100297.LCcralign:
298 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100299#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300.LCprocfns:
301 .word processor
302#endif
303.LCfp:
304 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306/*
307 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000308 *
309 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000311
312#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
313#error "sizeof(struct pt_regs) must be a multiple of 8"
314#endif
315
Russell Kingccea7a12005-05-31 22:22:32 +0100316 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100317 UNWIND(.fnstart )
318 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100319 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100320 ARM( stmib sp, {r1 - r12} )
321 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100322
Russell Kingb059bdc2011-06-25 15:44:20 +0100323 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100324 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100325 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100326
Russell Kingb059bdc2011-06-25 15:44:20 +0100327 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100328 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 @
331 @ We are now ready to fill in the remaining blanks on the stack:
332 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100333 @ r4 - lr_<exception>, already fixed up for correct return/restart
334 @ r5 - spsr_<exception>
335 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 @
337 @ Also, separately save sp_usr and lr_usr
338 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100339 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100340 ARM( stmdb r0, {sp, lr}^ )
341 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
343 @
344 @ Enable the alignment trap while in kernel mode
345 @
Russell King49f680e2005-05-31 18:02:00 +0100346 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348 @
349 @ Clear FP to mark the first stack frame
350 @
351 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100352
353#ifdef CONFIG_IRQSOFF_TRACER
354 bl trace_hardirqs_off
355#endif
Kevin Hilmanb0088482013-03-28 22:54:40 +0100356 ct_user_exit save = 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 .endm
358
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100359 .macro kuser_cmpxchg_check
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400360#if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100361#ifndef CONFIG_MMU
362#warning "NPTL on non MMU needs fixing"
363#else
364 @ Make sure our user space atomic helper is restarted
365 @ if it was interrupted in a critical region. Here we
366 @ perform a quick test inline since it should be false
367 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100368 cmp r4, #TASK_SIZE
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400369 blhs kuser_cmpxchg64_fixup
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100370#endif
371#endif
372 .endm
373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 .align 5
375__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100376 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100377 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100379 dabt_helper
380 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100381 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100382ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 .align 5
385__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100386 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100387 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100388 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100389 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100391 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100392 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100393ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 .ltorg
396
397 .align 5
398__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100399 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100400
Russell Kingb059bdc2011-06-25 15:44:20 +0100401 mov r2, r4
402 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Russell King15ac49b2012-07-30 19:42:10 +0100404 @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
405 @ faulting instruction depending on Thumb mode.
406 @ r3 = regs->ARM_cpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 @
Russell King15ac49b2012-07-30 19:42:10 +0100408 @ The emulation code returns using r9 if it has emulated the
409 @ instruction, or the more conventional lr if we are to treat
410 @ this as a real undefined instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100412 adr r9, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100413
Paul Brookcb170a42008-04-18 22:43:08 +0100414 tst r3, #PSR_T_BIT @ Thumb mode?
Russell King15ac49b2012-07-30 19:42:10 +0100415 bne __und_usr_thumb
416 sub r4, r2, #4 @ ARM instr at LR - 4
4171: ldrt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100418#ifdef CONFIG_CPU_ENDIAN_BE8
Russell King15ac49b2012-07-30 19:42:10 +0100419 rev r0, r0 @ little endian instruction
Catalin Marinas26584852009-05-30 14:00:18 +0100420#endif
Russell King15ac49b2012-07-30 19:42:10 +0100421 @ r0 = 32-bit ARM instruction which caused the exception
422 @ r2 = PC value for the following instruction (:= regs->ARM_pc)
423 @ r4 = PC value for the faulting instruction
424 @ lr = 32-bit undefined instruction function
425 adr lr, BSYM(__und_usr_fault_32)
426 b call_fpe
427
428__und_usr_thumb:
Paul Brookcb170a42008-04-18 22:43:08 +0100429 @ Thumb instruction
Russell King15ac49b2012-07-30 19:42:10 +0100430 sub r4, r2, #2 @ First half of thumb instr at LR - 2
Dave Martinef4c5362011-08-19 18:00:08 +0100431#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
432/*
433 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
434 * can never be supported in a single kernel, this code is not applicable at
435 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
436 * made about .arch directives.
437 */
438#if __LINUX_ARM_ARCH__ < 7
439/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
440#define NEED_CPU_ARCHITECTURE
441 ldr r5, .LCcpu_architecture
442 ldr r5, [r5]
443 cmp r5, #CPU_ARCH_ARMv7
Russell King15ac49b2012-07-30 19:42:10 +0100444 blo __und_usr_fault_16 @ 16bit undefined instruction
Dave Martinef4c5362011-08-19 18:00:08 +0100445/*
446 * The following code won't get run unless the running CPU really is v7, so
447 * coding round the lack of ldrht on older arches is pointless. Temporarily
448 * override the assembler target arch with the minimum required instead:
449 */
450 .arch armv6t2
451#endif
Russell King15ac49b2012-07-30 19:42:10 +01004522: ldrht r5, [r4]
Dave Martin85519182011-08-19 17:59:27 +0100453 cmp r5, #0xe800 @ 32bit instruction if xx != 0
Russell King15ac49b2012-07-30 19:42:10 +0100454 blo __und_usr_fault_16 @ 16bit undefined instruction
4553: ldrht r0, [r2]
Paul Brookcb170a42008-04-18 22:43:08 +0100456 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
Russell King15ac49b2012-07-30 19:42:10 +0100457 str r2, [sp, #S_PC] @ it's a 2x16bit instr, update
Paul Brookcb170a42008-04-18 22:43:08 +0100458 orr r0, r0, r5, lsl #16
Russell King15ac49b2012-07-30 19:42:10 +0100459 adr lr, BSYM(__und_usr_fault_32)
460 @ r0 = the two 16-bit Thumb instructions which caused the exception
461 @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
462 @ r4 = PC value for the first 16-bit Thumb instruction
463 @ lr = 32bit undefined instruction function
Dave Martinef4c5362011-08-19 18:00:08 +0100464
465#if __LINUX_ARM_ARCH__ < 7
466/* If the target arch was overridden, change it back: */
467#ifdef CONFIG_CPU_32v6K
468 .arch armv6k
Paul Brookcb170a42008-04-18 22:43:08 +0100469#else
Dave Martinef4c5362011-08-19 18:00:08 +0100470 .arch armv6
471#endif
472#endif /* __LINUX_ARM_ARCH__ < 7 */
473#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
Russell King15ac49b2012-07-30 19:42:10 +0100474 b __und_usr_fault_16
Paul Brookcb170a42008-04-18 22:43:08 +0100475#endif
Russell King15ac49b2012-07-30 19:42:10 +0100476 UNWIND(.fnend)
Catalin Marinas93ed3972008-08-28 11:22:32 +0100477ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
Russell King15ac49b2012-07-30 19:42:10 +0100480 * The out of line fixup for the ldrt instructions above.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 */
Russell King42604152010-04-19 10:15:03 +0100482 .pushsection .fixup, "ax"
Will Deacon667d1b42012-06-15 16:49:58 +0100483 .align 2
Paul Brookcb170a42008-04-18 22:43:08 +01004844: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100485 .popsection
486 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100487 .long 1b, 4b
Guennadi Liakhovetskic89cefe2011-11-22 23:42:12 +0100488#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
Paul Brookcb170a42008-04-18 22:43:08 +0100489 .long 2b, 4b
490 .long 3b, 4b
491#endif
Russell King42604152010-04-19 10:15:03 +0100492 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
494/*
495 * Check whether the instruction is a co-processor instruction.
496 * If yes, we need to call the relevant co-processor handler.
497 *
498 * Note that we don't do a full check here for the co-processor
499 * instructions; all instructions with bit 27 set are well
500 * defined. The only instructions that should fault are the
501 * co-processor instructions. However, we have to watch out
502 * for the ARM6/ARM7 SWI bug.
503 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100504 * NEON is a special case that has to be handled here. Not all
505 * NEON instructions are co-processor instructions, so we have
506 * to make a special case of checking for them. Plus, there's
507 * five groups of them, so we have a table of mask/opcode pairs
508 * to check against, and if any match then we branch off into the
509 * NEON handler code.
510 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 * Emulators may wish to make use of the following registers:
Russell King15ac49b2012-07-30 19:42:10 +0100512 * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
513 * r2 = PC value to resume execution after successful emulation
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000514 * r9 = normal "successful" return address
Russell King15ac49b2012-07-30 19:42:10 +0100515 * r10 = this threads thread_info structure
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000516 * lr = unrecognised instruction return address
Russell King15ac49b2012-07-30 19:42:10 +0100517 * IRQs disabled, FIQs enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 */
Paul Brookcb170a42008-04-18 22:43:08 +0100519 @
520 @ Fall-through from Thumb-2 __und_usr
521 @
522#ifdef CONFIG_NEON
Russell Kingd3f79582013-02-23 17:53:52 +0000523 get_thread_info r10 @ get current thread
Paul Brookcb170a42008-04-18 22:43:08 +0100524 adr r6, .LCneon_thumb_opcodes
525 b 2f
526#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527call_fpe:
Russell Kingd3f79582013-02-23 17:53:52 +0000528 get_thread_info r10 @ get current thread
Catalin Marinasb5872db2008-01-10 19:16:17 +0100529#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100530 adr r6, .LCneon_arm_opcodes
Russell Kingd3f79582013-02-23 17:53:52 +00005312: ldr r5, [r6], #4 @ mask value
Catalin Marinasb5872db2008-01-10 19:16:17 +0100532 ldr r7, [r6], #4 @ opcode bits matching in mask
Russell Kingd3f79582013-02-23 17:53:52 +0000533 cmp r5, #0 @ end mask?
534 beq 1f
535 and r8, r0, r5
Catalin Marinasb5872db2008-01-10 19:16:17 +0100536 cmp r8, r7 @ NEON instruction?
537 bne 2b
Catalin Marinasb5872db2008-01-10 19:16:17 +0100538 mov r7, #1
539 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
540 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
541 b do_vfp @ let VFP handler handle this
5421:
543#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100545 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 moveq pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100548 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 mov r7, #1
550 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100551 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
552 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553#ifdef CONFIG_IWMMXT
554 @ Test if we need to give access to iWMMXt coprocessors
555 ldr r5, [r10, #TI_FLAGS]
556 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
557 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
558 bcs iwmmxt_task_enable
559#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100560 ARM( add pc, pc, r8, lsr #6 )
561 THUMB( lsl r8, r8, #2 )
562 THUMB( add pc, r8 )
563 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
Catalin Marinasa771fe62009-10-12 17:31:20 +0100565 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100566 W(b) do_fpe @ CP#1 (FPE)
567 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100568 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100569#ifdef CONFIG_CRUNCH
570 b crunch_task_enable @ CP#4 (MaverickCrunch)
571 b crunch_task_enable @ CP#5 (MaverickCrunch)
572 b crunch_task_enable @ CP#6 (MaverickCrunch)
573#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100574 movw_pc lr @ CP#4
575 movw_pc lr @ CP#5
576 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100577#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100578 movw_pc lr @ CP#7
579 movw_pc lr @ CP#8
580 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100582 W(b) do_vfp @ CP#10 (VFP)
583 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100585 movw_pc lr @ CP#10 (VFP)
586 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100588 movw_pc lr @ CP#12
589 movw_pc lr @ CP#13
590 movw_pc lr @ CP#14 (Debug)
591 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
Dave Martinef4c5362011-08-19 18:00:08 +0100593#ifdef NEED_CPU_ARCHITECTURE
594 .align 2
595.LCcpu_architecture:
596 .word __cpu_architecture
597#endif
598
Catalin Marinasb5872db2008-01-10 19:16:17 +0100599#ifdef CONFIG_NEON
600 .align 6
601
Paul Brookcb170a42008-04-18 22:43:08 +0100602.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100603 .word 0xfe000000 @ mask
604 .word 0xf2000000 @ opcode
605
606 .word 0xff100000 @ mask
607 .word 0xf4000000 @ opcode
608
609 .word 0x00000000 @ mask
610 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100611
612.LCneon_thumb_opcodes:
613 .word 0xef000000 @ mask
614 .word 0xef000000 @ opcode
615
616 .word 0xff100000 @ mask
617 .word 0xf9000000 @ opcode
618
619 .word 0x00000000 @ mask
620 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100621#endif
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000624 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 ldr r4, .LCfp
626 add r10, r10, #TI_FPSTATE @ r10 = workspace
627 ldr pc, [r4] @ Call FP module USR entry point
628
629/*
630 * The FP module is called with these registers set:
631 * r0 = instruction
632 * r2 = PC+4
633 * r9 = normal "successful" return address
634 * r10 = FP workspace
635 * lr = unrecognised FP instruction return address
636 */
637
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100638 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639ENTRY(fp_enter)
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000640 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100641 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Catalin Marinas83e686e2009-09-18 23:27:07 +0100643ENTRY(no_fp)
644 mov pc, lr
645ENDPROC(no_fp)
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000646
Russell King15ac49b2012-07-30 19:42:10 +0100647__und_usr_fault_32:
648 mov r1, #4
649 b 1f
650__und_usr_fault_16:
651 mov r1, #2
6521: enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100654 adr lr, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100655 b __und_fault
656ENDPROC(__und_usr_fault_32)
657ENDPROC(__und_usr_fault_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 .align 5
660__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100661 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100662 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100663 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100664 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /* fall through */
666/*
667 * This is the return code to user mode for abort handlers
668 */
669ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100670 UNWIND(.fnstart )
671 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 get_thread_info tsk
673 mov why, #0
674 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100675 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100676ENDPROC(__pabt_usr)
677ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679/*
680 * Register switch for ARMv3 and ARMv4 processors
681 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
682 * previous and next are guaranteed not to be the same.
683 */
684ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100685 UNWIND(.fnstart )
686 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 add ip, r1, #TI_CPU_SAVE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100688 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
689 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
690 THUMB( str sp, [ip], #4 )
691 THUMB( str lr, [ip], #4 )
André Hentschela4780ad2013-06-18 23:23:26 +0100692 ldr r4, [r2, #TI_TP_VALUE]
693 ldr r5, [r2, #TI_TP_VALUE + 4]
Catalin Marinas247055a2010-09-13 16:03:21 +0100694#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100695 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000696#endif
André Hentschela4780ad2013-06-18 23:23:26 +0100697 switch_tls r1, r4, r5, r3, r7
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400698#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
699 ldr r7, [r2, #TI_TASK]
700 ldr r8, =__stack_chk_guard
701 ldr r7, [r7, #TSK_STACK_CANARY]
702#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100703#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000705#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100706 mov r5, r0
707 add r4, r2, #TI_CPU_SAVE
708 ldr r0, =thread_notify_head
709 mov r1, #THREAD_NOTIFY_SWITCH
710 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400711#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
712 str r7, [r8]
713#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100714 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100715 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100716 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
717 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
718 THUMB( ldr sp, [ip], #4 )
719 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100720 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100721ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100724
725/*
726 * User helpers.
727 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100728 * Each segment is 32-byte aligned and will be moved to the top of the high
729 * vector page. New segments (if ever needed) must be added in front of
730 * existing ones. This mechanism should be used only for things that are
731 * really small and justified, and not be abused freely.
732 *
Nicolas Pitre37b83042011-06-19 23:36:03 -0400733 * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100734 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100735 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100736
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100737 .macro usr_ret, reg
738#ifdef CONFIG_ARM_THUMB
739 bx \reg
740#else
741 mov pc, \reg
742#endif
743 .endm
744
Russell King5b43e7a2013-07-04 11:32:04 +0100745 .macro kuser_pad, sym, size
746 .if (. - \sym) & 3
747 .rept 4 - (. - \sym) & 3
748 .byte 0
749 .endr
750 .endif
751 .rept (\size - (. - \sym)) / 4
752 .word 0xe7fddef1
753 .endr
754 .endm
755
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100756 .align 5
757 .globl __kuser_helper_start
758__kuser_helper_start:
759
760/*
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400761 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
762 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000763 */
764
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400765__kuser_cmpxchg64: @ 0xffff0f60
766
767#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
768
769 /*
770 * Poor you. No fast solution possible...
771 * The kernel itself must perform the operation.
772 * A special ghost syscall is used for that (see traps.c).
773 */
774 stmfd sp!, {r7, lr}
775 ldr r7, 1f @ it's 20 bits
776 swi __ARM_NR_cmpxchg64
777 ldmfd sp!, {r7, pc}
7781: .word __ARM_NR_cmpxchg64
779
780#elif defined(CONFIG_CPU_32v6K)
781
782 stmfd sp!, {r4, r5, r6, r7}
783 ldrd r4, r5, [r0] @ load old val
784 ldrd r6, r7, [r1] @ load new val
785 smp_dmb arm
7861: ldrexd r0, r1, [r2] @ load current val
787 eors r3, r0, r4 @ compare with oldval (1)
788 eoreqs r3, r1, r5 @ compare with oldval (2)
789 strexdeq r3, r6, r7, [r2] @ store newval if eq
790 teqeq r3, #1 @ success?
791 beq 1b @ if no then retry
792 smp_dmb arm
793 rsbs r0, r3, #0 @ set returned val and C flag
794 ldmfd sp!, {r4, r5, r6, r7}
Will Deacon5a97d0a2012-02-03 11:08:05 +0100795 usr_ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400796
797#elif !defined(CONFIG_SMP)
798
799#ifdef CONFIG_MMU
800
801 /*
802 * The only thing that can break atomicity in this cmpxchg64
803 * implementation is either an IRQ or a data abort exception
804 * causing another process/thread to be scheduled in the middle of
805 * the critical sequence. The same strategy as for cmpxchg is used.
806 */
807 stmfd sp!, {r4, r5, r6, lr}
808 ldmia r0, {r4, r5} @ load old val
809 ldmia r1, {r6, lr} @ load new val
8101: ldmia r2, {r0, r1} @ load current val
811 eors r3, r0, r4 @ compare with oldval (1)
812 eoreqs r3, r1, r5 @ compare with oldval (2)
8132: stmeqia r2, {r6, lr} @ store newval if eq
814 rsbs r0, r3, #0 @ set return val and C flag
815 ldmfd sp!, {r4, r5, r6, pc}
816
817 .text
818kuser_cmpxchg64_fixup:
819 @ Called from kuser_cmpxchg_fixup.
Russell King3ad55152011-07-22 23:09:07 +0100820 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400821 @ sp = saved regs. r7 and r8 are clobbered.
822 @ 1b = first critical insn, 2b = last critical insn.
Russell King3ad55152011-07-22 23:09:07 +0100823 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400824 mov r7, #0xffff0fff
825 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
Russell King3ad55152011-07-22 23:09:07 +0100826 subs r8, r4, r7
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400827 rsbcss r8, r8, #(2b - 1b)
828 strcs r7, [sp, #S_PC]
829#if __LINUX_ARM_ARCH__ < 6
830 bcc kuser_cmpxchg32_fixup
831#endif
832 mov pc, lr
833 .previous
834
835#else
836#warning "NPTL on non MMU needs fixing"
837 mov r0, #-1
838 adds r0, r0, #0
839 usr_ret lr
840#endif
841
842#else
843#error "incoherent kernel configuration"
844#endif
845
Russell King5b43e7a2013-07-04 11:32:04 +0100846 kuser_pad __kuser_cmpxchg64, 64
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400847
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000848__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100849 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100850 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000851
Russell King5b43e7a2013-07-04 11:32:04 +0100852 kuser_pad __kuser_memory_barrier, 32
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000853
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100854__kuser_cmpxchg: @ 0xffff0fc0
855
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100856#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100857
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100858 /*
859 * Poor you. No fast solution possible...
860 * The kernel itself must perform the operation.
861 * A special ghost syscall is used for that (see traps.c).
862 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000863 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100864 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000865 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000866 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008671: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100868
869#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100870
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000871#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100872
873 /*
874 * The only thing that can break atomicity in this cmpxchg
875 * implementation is either an IRQ or a data abort exception
876 * causing another process/thread to be scheduled in the middle
877 * of the critical sequence. To prevent this, code is added to
878 * the IRQ and data abort exception handlers to set the pc back
879 * to the beginning of the critical section if it is found to be
880 * within that critical section (see kuser_cmpxchg_fixup).
881 */
8821: ldr r3, [r2] @ load current val
883 subs r3, r3, r0 @ compare with oldval
8842: streq r1, [r2] @ store newval if eq
885 rsbs r0, r3, #0 @ set return val and C flag
886 usr_ret lr
887
888 .text
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400889kuser_cmpxchg32_fixup:
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100890 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100891 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100892 @ sp = saved regs. r7 and r8 are clobbered.
893 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100894 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100895 mov r7, #0xffff0fff
896 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100897 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100898 rsbcss r8, r8, #(2b - 1b)
899 strcs r7, [sp, #S_PC]
900 mov pc, lr
901 .previous
902
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000903#else
904#warning "NPTL on non MMU needs fixing"
905 mov r0, #-1
906 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100907 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100908#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100909
910#else
911
Dave Martined3768a2010-12-01 15:39:23 +0100912 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009131: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100914 subs r3, r3, r0
915 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100916 teqeq r3, #1
917 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100918 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100919 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100920 ALT_SMP(b __kuser_memory_barrier)
921 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100922
923#endif
924
Russell King5b43e7a2013-07-04 11:32:04 +0100925 kuser_pad __kuser_cmpxchg, 32
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100926
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100927__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100928 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100929 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100930 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
Russell King5b43e7a2013-07-04 11:32:04 +0100931 kuser_pad __kuser_get_tls, 16
932 .rep 3
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100933 .word 0 @ 0xffff0ff0 software TLS value, then
934 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100935
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100936__kuser_helper_version: @ 0xffff0ffc
937 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
938
939 .globl __kuser_helper_end
940__kuser_helper_end:
941
Catalin Marinasb86040a2009-07-24 12:32:54 +0100942 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944/*
945 * Vector stubs.
946 *
Russell King19accfd2013-07-04 11:40:32 +0100947 * This code is copied to 0xffff1000 so we can use branches in the
948 * vectors, rather than ldr's. Note that this code must not exceed
949 * a page size.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 *
951 * Common stub entry macro:
952 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +0100953 *
954 * SP points to a minimal amount of processor-private memory, the address
955 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000957 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 .align 5
959
960vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 .if \correction
962 sub lr, lr, #\correction
963 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
Russell Kingccea7a12005-05-31 22:22:32 +0100965 @
966 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
967 @ (parent CPSR)
968 @
969 stmia sp, {r0, lr} @ save r0, lr
970 mrs lr, spsr
971 str lr, [sp, #8] @ save spsr
972
973 @
974 @ Prepare for SVC32 mode. IRQs remain disabled.
975 @
976 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +0100977 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +0100978 msr spsr_cxsf, r0
979
980 @
981 @ the branch table must immediately follow this code
982 @
Russell Kingccea7a12005-05-31 22:22:32 +0100983 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +0100984 THUMB( adr r0, 1f )
985 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000986 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100987 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +0100988 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100989ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +0100990
991 .align 2
992 @ handler addresses follow this label
9931:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 .endm
995
Russell Kingb9b32bf2013-07-04 12:03:31 +0100996 .section .stubs, "ax", %progbits
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997__stubs_start:
Russell King19accfd2013-07-04 11:40:32 +0100998 @ This must be the first word
999 .word vector_swi
1000
1001vector_rst:
1002 ARM( swi SYS_ERROR0 )
1003 THUMB( svc #0 )
1004 THUMB( nop )
1005 b vector_und
1006
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007/*
1008 * Interrupt dispatcher
1009 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001010 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
1012 .long __irq_usr @ 0 (USR_26 / USR_32)
1013 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1014 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1015 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1016 .long __irq_invalid @ 4
1017 .long __irq_invalid @ 5
1018 .long __irq_invalid @ 6
1019 .long __irq_invalid @ 7
1020 .long __irq_invalid @ 8
1021 .long __irq_invalid @ 9
1022 .long __irq_invalid @ a
1023 .long __irq_invalid @ b
1024 .long __irq_invalid @ c
1025 .long __irq_invalid @ d
1026 .long __irq_invalid @ e
1027 .long __irq_invalid @ f
1028
1029/*
1030 * Data abort dispatcher
1031 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1032 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001033 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
1035 .long __dabt_usr @ 0 (USR_26 / USR_32)
1036 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1037 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1038 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1039 .long __dabt_invalid @ 4
1040 .long __dabt_invalid @ 5
1041 .long __dabt_invalid @ 6
1042 .long __dabt_invalid @ 7
1043 .long __dabt_invalid @ 8
1044 .long __dabt_invalid @ 9
1045 .long __dabt_invalid @ a
1046 .long __dabt_invalid @ b
1047 .long __dabt_invalid @ c
1048 .long __dabt_invalid @ d
1049 .long __dabt_invalid @ e
1050 .long __dabt_invalid @ f
1051
1052/*
1053 * Prefetch abort dispatcher
1054 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1055 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001056 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
1058 .long __pabt_usr @ 0 (USR_26 / USR_32)
1059 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1060 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1061 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1062 .long __pabt_invalid @ 4
1063 .long __pabt_invalid @ 5
1064 .long __pabt_invalid @ 6
1065 .long __pabt_invalid @ 7
1066 .long __pabt_invalid @ 8
1067 .long __pabt_invalid @ 9
1068 .long __pabt_invalid @ a
1069 .long __pabt_invalid @ b
1070 .long __pabt_invalid @ c
1071 .long __pabt_invalid @ d
1072 .long __pabt_invalid @ e
1073 .long __pabt_invalid @ f
1074
1075/*
1076 * Undef instr entry dispatcher
1077 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1078 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001079 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081 .long __und_usr @ 0 (USR_26 / USR_32)
1082 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1083 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1084 .long __und_svc @ 3 (SVC_26 / SVC_32)
1085 .long __und_invalid @ 4
1086 .long __und_invalid @ 5
1087 .long __und_invalid @ 6
1088 .long __und_invalid @ 7
1089 .long __und_invalid @ 8
1090 .long __und_invalid @ 9
1091 .long __und_invalid @ a
1092 .long __und_invalid @ b
1093 .long __und_invalid @ c
1094 .long __und_invalid @ d
1095 .long __und_invalid @ e
1096 .long __und_invalid @ f
1097
1098 .align 5
1099
1100/*=============================================================================
Russell King19accfd2013-07-04 11:40:32 +01001101 * Address exception handler
1102 *-----------------------------------------------------------------------------
1103 * These aren't too critical.
1104 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1105 */
1106
1107vector_addrexcptn:
1108 b vector_addrexcptn
1109
1110/*=============================================================================
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 * Undefined FIQs
1112 *-----------------------------------------------------------------------------
1113 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1114 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1115 * Basically to switch modes, we *HAVE* to clobber one register... brain
1116 * damage alert! I don't think that we can execute any code in here in any
1117 * other mode than FIQ... Ok you can switch to another mode, but you can't
1118 * get out of that mode without clobbering one register.
1119 */
1120vector_fiq:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 subs pc, lr, #4
1122
Russell Kingb9b32bf2013-07-04 12:03:31 +01001123 .section .vectors, "ax", %progbits
Russell King79335232005-04-26 15:17:42 +01001124__vectors_start:
Russell Kingb9b32bf2013-07-04 12:03:31 +01001125 W(b) vector_rst
1126 W(b) vector_und
1127 W(ldr) pc, __vectors_start + 0x1000
1128 W(b) vector_pabt
1129 W(b) vector_dabt
1130 W(b) vector_addrexcptn
1131 W(b) vector_irq
1132 W(b) vector_fiq
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
1134 .data
1135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 .globl cr_alignment
1137 .globl cr_no_alignment
1138cr_alignment:
1139 .space 4
1140cr_no_alignment:
1141 .space 4
eric miao52108642010-12-13 09:42:34 +01001142
1143#ifdef CONFIG_MULTI_IRQ_HANDLER
1144 .globl handle_arch_irq
1145handle_arch_irq:
1146 .space 4
1147#endif