blob: 346b24883911dc2296b518653c03b15a81edfc52 [file] [log] [blame]
john stultz5d0cf412006-06-26 00:25:12 -07001#include <linux/clocksource.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08002#include <linux/clockchips.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +02003#include <linux/interrupt.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -04004#include <linux/export.h>
Thomas Gleixner28769142007-10-12 23:04:06 +02005#include <linux/delay.h>
john stultz5d0cf412006-06-26 00:25:12 -07006#include <linux/errno.h>
Ralf Baechle334955e2011-06-01 19:04:57 +01007#include <linux/i8253.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09008#include <linux/slab.h>
john stultz5d0cf412006-06-26 00:25:12 -07009#include <linux/hpet.h>
10#include <linux/init.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070011#include <linux/cpu.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +020012#include <linux/pm.h>
13#include <linux/io.h>
john stultz5d0cf412006-06-26 00:25:12 -070014
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010015#include <asm/cpufeature.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080016#include <asm/irqdomain.h>
Thomas Gleixner28769142007-10-12 23:04:06 +020017#include <asm/fixmap.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +020018#include <asm/hpet.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010019#include <asm/time.h>
john stultz5d0cf412006-06-26 00:25:12 -070020
Ingo Molnar4588c1f2008-09-06 14:19:17 +020021#define HPET_MASK CLOCKSOURCE_MASK(32)
john stultz5d0cf412006-06-26 00:25:12 -070022
Pavel Machekb10db7f2008-01-30 13:30:00 +010023/* FSEC = 10^-15
24 NSEC = 10^-9 */
Ingo Molnar4588c1f2008-09-06 14:19:17 +020025#define FSEC_PER_NSEC 1000000L
john stultz5d0cf412006-06-26 00:25:12 -070026
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -070027#define HPET_DEV_USED_BIT 2
28#define HPET_DEV_USED (1 << HPET_DEV_USED_BIT)
29#define HPET_DEV_VALID 0x8
30#define HPET_DEV_FSB_CAP 0x1000
31#define HPET_DEV_PERI_CAP 0x2000
32
Thomas Gleixnerf1c18072010-12-13 12:43:23 +010033#define HPET_MIN_CYCLES 128
34#define HPET_MIN_PROG_DELTA (HPET_MIN_CYCLES + (HPET_MIN_CYCLES >> 1))
35
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080036/*
37 * HPET address is set in acpi/boot.c, when an ACPI entry exists
38 */
Ingo Molnar4588c1f2008-09-06 14:19:17 +020039unsigned long hpet_address;
Suresh Siddhac8bc6f32009-08-04 12:07:09 -070040u8 hpet_blockid; /* OS timer block num */
Jan Beulich3d45ac42015-10-19 04:35:44 -060041bool hpet_msi_disable;
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -080042
Ingo Molnare951e4a2008-11-25 08:42:01 +010043#ifdef CONFIG_PCI_MSI
Jan Beulich3d45ac42015-10-19 04:35:44 -060044static unsigned int hpet_num_timers;
Ingo Molnare951e4a2008-11-25 08:42:01 +010045#endif
Ingo Molnar4588c1f2008-09-06 14:19:17 +020046static void __iomem *hpet_virt_address;
john stultz5d0cf412006-06-26 00:25:12 -070047
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070048struct hpet_dev {
Ingo Molnar4588c1f2008-09-06 14:19:17 +020049 struct clock_event_device evt;
50 unsigned int num;
51 int cpu;
52 unsigned int irq;
53 unsigned int flags;
54 char name[10];
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070055};
56
Denys Vlasenkoa3819e32016-04-15 19:00:26 +020057static inline struct hpet_dev *EVT_TO_HPET_DEV(struct clock_event_device *evtdev)
Ferenc Wagner3f7787b2011-11-18 15:28:22 +010058{
59 return container_of(evtdev, struct hpet_dev, evt);
60}
61
Jan Beulich5946fa32009-08-19 08:44:24 +010062inline unsigned int hpet_readl(unsigned int a)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080063{
64 return readl(hpet_virt_address + a);
65}
66
Jan Beulich5946fa32009-08-19 08:44:24 +010067static inline void hpet_writel(unsigned int d, unsigned int a)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080068{
69 writel(d, hpet_virt_address + a);
70}
71
Thomas Gleixner28769142007-10-12 23:04:06 +020072#ifdef CONFIG_X86_64
Thomas Gleixner28769142007-10-12 23:04:06 +020073#include <asm/pgtable.h>
Yinghai Lu2387ce52008-07-13 14:50:56 -070074#endif
Thomas Gleixner28769142007-10-12 23:04:06 +020075
Thomas Gleixner06a24de2007-10-12 23:04:06 +020076static inline void hpet_set_mapping(void)
77{
78 hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE);
79}
80
81static inline void hpet_clear_mapping(void)
82{
83 iounmap(hpet_virt_address);
84 hpet_virt_address = NULL;
85}
86
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080087/*
88 * HPET command line enable / disable
89 */
Jan Beulich3d45ac42015-10-19 04:35:44 -060090bool boot_hpet_disable;
91bool hpet_force_user;
92static bool hpet_verbose;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080093
Ingo Molnar4588c1f2008-09-06 14:19:17 +020094static int __init hpet_setup(char *str)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080095{
Jan Beulichb2d6aba2012-04-02 15:17:36 +010096 while (str) {
97 char *next = strchr(str, ',');
98
99 if (next)
100 *next++ = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800101 if (!strncmp("disable", str, 7))
Jan Beulich3d45ac42015-10-19 04:35:44 -0600102 boot_hpet_disable = true;
Thomas Gleixnerb17530b2007-10-19 20:35:02 +0200103 if (!strncmp("force", str, 5))
Jan Beulich3d45ac42015-10-19 04:35:44 -0600104 hpet_force_user = true;
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100105 if (!strncmp("verbose", str, 7))
Jan Beulich3d45ac42015-10-19 04:35:44 -0600106 hpet_verbose = true;
Jan Beulichb2d6aba2012-04-02 15:17:36 +0100107 str = next;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800108 }
109 return 1;
110}
111__setup("hpet=", hpet_setup);
112
Thomas Gleixner28769142007-10-12 23:04:06 +0200113static int __init disable_hpet(char *str)
114{
Jan Beulich3d45ac42015-10-19 04:35:44 -0600115 boot_hpet_disable = true;
Thomas Gleixner28769142007-10-12 23:04:06 +0200116 return 1;
117}
118__setup("nohpet", disable_hpet);
119
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800120static inline int is_hpet_capable(void)
121{
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200122 return !boot_hpet_disable && hpet_address;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800123}
124
125/*
126 * HPET timer interrupt enable / disable
127 */
Jan Beulich3d45ac42015-10-19 04:35:44 -0600128static bool hpet_legacy_int_enabled;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800129
130/**
131 * is_hpet_enabled - check whether the hpet timer interrupt is enabled
132 */
133int is_hpet_enabled(void)
134{
135 return is_hpet_capable() && hpet_legacy_int_enabled;
136}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +0100137EXPORT_SYMBOL_GPL(is_hpet_enabled);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800138
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100139static void _hpet_print_config(const char *function, int line)
140{
141 u32 i, timers, l, h;
142 printk(KERN_INFO "hpet: %s(%d):\n", function, line);
143 l = hpet_readl(HPET_ID);
144 h = hpet_readl(HPET_PERIOD);
145 timers = ((l & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
146 printk(KERN_INFO "hpet: ID: 0x%x, PERIOD: 0x%x\n", l, h);
147 l = hpet_readl(HPET_CFG);
148 h = hpet_readl(HPET_STATUS);
149 printk(KERN_INFO "hpet: CFG: 0x%x, STATUS: 0x%x\n", l, h);
150 l = hpet_readl(HPET_COUNTER);
151 h = hpet_readl(HPET_COUNTER+4);
152 printk(KERN_INFO "hpet: COUNTER_l: 0x%x, COUNTER_h: 0x%x\n", l, h);
153
154 for (i = 0; i < timers; i++) {
155 l = hpet_readl(HPET_Tn_CFG(i));
156 h = hpet_readl(HPET_Tn_CFG(i)+4);
157 printk(KERN_INFO "hpet: T%d: CFG_l: 0x%x, CFG_h: 0x%x\n",
158 i, l, h);
159 l = hpet_readl(HPET_Tn_CMP(i));
160 h = hpet_readl(HPET_Tn_CMP(i)+4);
161 printk(KERN_INFO "hpet: T%d: CMP_l: 0x%x, CMP_h: 0x%x\n",
162 i, l, h);
163 l = hpet_readl(HPET_Tn_ROUTE(i));
164 h = hpet_readl(HPET_Tn_ROUTE(i)+4);
165 printk(KERN_INFO "hpet: T%d ROUTE_l: 0x%x, ROUTE_h: 0x%x\n",
166 i, l, h);
167 }
168}
169
170#define hpet_print_config() \
171do { \
172 if (hpet_verbose) \
Rasmus Villemoes02f1f212015-02-12 15:01:31 -0800173 _hpet_print_config(__func__, __LINE__); \
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100174} while (0)
175
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800176/*
177 * When the hpet driver (/dev/hpet) is enabled, we need to reserve
178 * timer 0 and timer 1 in case of RTC emulation.
179 */
180#ifdef CONFIG_HPET
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700181
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700182static void hpet_reserve_msi_timers(struct hpet_data *hd);
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700183
Jan Beulich5946fa32009-08-19 08:44:24 +0100184static void hpet_reserve_platform_timers(unsigned int id)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800185{
186 struct hpet __iomem *hpet = hpet_virt_address;
Balaji Rao37a47db82008-01-30 13:30:03 +0100187 struct hpet_timer __iomem *timer = &hpet->hpet_timers[2];
188 unsigned int nrtimers, i;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800189 struct hpet_data hd;
190
191 nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
192
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200193 memset(&hd, 0, sizeof(hd));
194 hd.hd_phys_address = hpet_address;
195 hd.hd_address = hpet;
196 hd.hd_nirqs = nrtimers;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800197 hpet_reserve_timer(&hd, 0);
198
199#ifdef CONFIG_HPET_EMULATE_RTC
200 hpet_reserve_timer(&hd, 1);
201#endif
Thomas Gleixner5761d642008-04-04 16:26:10 +0200202
David Brownell64a76f62008-07-29 12:47:38 -0700203 /*
204 * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254
205 * is wrong for i8259!) not the output IRQ. Many BIOS writers
206 * don't bother configuring *any* comparator interrupts.
207 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800208 hd.hd_irq[0] = HPET_LEGACY_8254;
209 hd.hd_irq[1] = HPET_LEGACY_RTC;
210
Ingo Molnarfc3fbc42008-04-27 14:04:14 +0200211 for (i = 2; i < nrtimers; timer++, i++) {
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200212 hd.hd_irq[i] = (readl(&timer->hpet_config) &
213 Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT;
Ingo Molnarfc3fbc42008-04-27 14:04:14 +0200214 }
Thomas Gleixner5761d642008-04-04 16:26:10 +0200215
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700216 hpet_reserve_msi_timers(&hd);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700217
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800218 hpet_alloc(&hd);
Thomas Gleixner5761d642008-04-04 16:26:10 +0200219
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800220}
221#else
Jan Beulich5946fa32009-08-19 08:44:24 +0100222static void hpet_reserve_platform_timers(unsigned int id) { }
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800223#endif
224
225/*
226 * Common hpet info
227 */
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000228static unsigned long hpet_freq;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800229
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530230static struct clock_event_device hpet_clockevent;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800231
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100232static void hpet_stop_counter(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800233{
Jan Beulich3d45ac42015-10-19 04:35:44 -0600234 u32 cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800235 cfg &= ~HPET_CFG_ENABLE;
236 hpet_writel(cfg, HPET_CFG);
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200237}
238
239static void hpet_reset_counter(void)
240{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800241 hpet_writel(0, HPET_COUNTER);
242 hpet_writel(0, HPET_COUNTER + 4);
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100243}
244
245static void hpet_start_counter(void)
246{
Jan Beulich5946fa32009-08-19 08:44:24 +0100247 unsigned int cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800248 cfg |= HPET_CFG_ENABLE;
249 hpet_writel(cfg, HPET_CFG);
250}
251
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100252static void hpet_restart_counter(void)
253{
254 hpet_stop_counter();
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200255 hpet_reset_counter();
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100256 hpet_start_counter();
257}
258
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200259static void hpet_resume_device(void)
260{
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200261 force_hpet_resume();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200262}
263
Magnus Damm17622332010-02-02 14:41:39 -0800264static void hpet_resume_counter(struct clocksource *cs)
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200265{
266 hpet_resume_device();
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100267 hpet_restart_counter();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200268}
269
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200270static void hpet_enable_legacy_int(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800271{
Jan Beulich5946fa32009-08-19 08:44:24 +0100272 unsigned int cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800273
274 cfg |= HPET_CFG_LEGACY;
275 hpet_writel(cfg, HPET_CFG);
Jan Beulich3d45ac42015-10-19 04:35:44 -0600276 hpet_legacy_int_enabled = true;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800277}
278
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200279static void hpet_legacy_clockevent_register(void)
280{
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200281 /* Start HPET legacy interrupts */
282 hpet_enable_legacy_int();
283
284 /*
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200285 * Start hpet with the boot cpu mask and make it
286 * global after the IO_APIC has been initialized.
287 */
Borislav Petkov803ff8a2017-06-20 11:31:54 +0200288 hpet_clockevent.cpumask = cpumask_of(boot_cpu_data.cpu_index);
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000289 clockevents_config_and_register(&hpet_clockevent, hpet_freq,
290 HPET_MIN_PROG_DELTA, 0x7FFFFFFF);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200291 global_clock_event = &hpet_clockevent;
292 printk(KERN_DEBUG "hpet clockevent registered\n");
293}
294
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530295static int hpet_set_periodic(struct clock_event_device *evt, int timer)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800296{
Jan Beulich5946fa32009-08-19 08:44:24 +0100297 unsigned int cfg, cmp, now;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800298 uint64_t delta;
299
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530300 hpet_stop_counter();
301 delta = ((uint64_t)(NSEC_PER_SEC / HZ)) * evt->mult;
302 delta >>= evt->shift;
303 now = hpet_readl(HPET_COUNTER);
304 cmp = now + (unsigned int)delta;
305 cfg = hpet_readl(HPET_Tn_CFG(timer));
306 cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC | HPET_TN_SETVAL |
307 HPET_TN_32BIT;
308 hpet_writel(cfg, HPET_Tn_CFG(timer));
309 hpet_writel(cmp, HPET_Tn_CMP(timer));
310 udelay(1);
311 /*
312 * HPET on AMD 81xx needs a second write (with HPET_TN_SETVAL
313 * cleared) to T0_CMP to set the period. The HPET_TN_SETVAL
314 * bit is automatically cleared after the first write.
315 * (See AMD-8111 HyperTransport I/O Hub Data Sheet,
316 * Publication # 24674)
317 */
318 hpet_writel((unsigned int)delta, HPET_Tn_CMP(timer));
319 hpet_start_counter();
320 hpet_print_config();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800321
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530322 return 0;
323}
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800324
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530325static int hpet_set_oneshot(struct clock_event_device *evt, int timer)
326{
327 unsigned int cfg;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700328
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530329 cfg = hpet_readl(HPET_Tn_CFG(timer));
330 cfg &= ~HPET_TN_PERIODIC;
331 cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
332 hpet_writel(cfg, HPET_Tn_CFG(timer));
333
334 return 0;
335}
336
337static int hpet_shutdown(struct clock_event_device *evt, int timer)
338{
339 unsigned int cfg;
340
341 cfg = hpet_readl(HPET_Tn_CFG(timer));
342 cfg &= ~HPET_TN_ENABLE;
343 hpet_writel(cfg, HPET_Tn_CFG(timer));
344
345 return 0;
346}
347
Thomas Gleixnerbb68cfe2017-07-31 22:07:09 +0200348static int hpet_resume(struct clock_event_device *evt)
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530349{
Thomas Gleixnerbb68cfe2017-07-31 22:07:09 +0200350 hpet_enable_legacy_int();
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530351 hpet_print_config();
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530352 return 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800353}
354
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700355static int hpet_next_event(unsigned long delta,
356 struct clock_event_device *evt, int timer)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800357{
Thomas Gleixnerf7676252008-09-06 03:03:32 +0200358 u32 cnt;
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200359 s32 res;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800360
361 cnt = hpet_readl(HPET_COUNTER);
Thomas Gleixnerf7676252008-09-06 03:03:32 +0200362 cnt += (u32) delta;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700363 hpet_writel(cnt, HPET_Tn_CMP(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800364
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200365 /*
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200366 * HPETs are a complete disaster. The compare register is
367 * based on a equal comparison and neither provides a less
368 * than or equal functionality (which would require to take
369 * the wraparound into account) nor a simple count down event
370 * mode. Further the write to the comparator register is
371 * delayed internally up to two HPET clock cycles in certain
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100372 * chipsets (ATI, ICH9,10). Some newer AMD chipsets have even
373 * longer delays. We worked around that by reading back the
374 * compare register, but that required another workaround for
375 * ICH9,10 chips where the first readout after write can
376 * return the old stale value. We already had a minimum
377 * programming delta of 5us enforced, but a NMI or SMI hitting
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200378 * between the counter readout and the comparator write can
379 * move us behind that point easily. Now instead of reading
380 * the compare register back several times, we make the ETIME
381 * decision based on the following: Return ETIME if the
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100382 * counter value after the write is less than HPET_MIN_CYCLES
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200383 * away from the event or if the counter is already ahead of
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100384 * the event. The minimum programming delta for the generic
385 * clockevents code is set to 1.5 * HPET_MIN_CYCLES.
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200386 */
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200387 res = (s32)(cnt - hpet_readl(HPET_COUNTER));
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200388
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100389 return res < HPET_MIN_CYCLES ? -ETIME : 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800390}
391
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530392static int hpet_legacy_shutdown(struct clock_event_device *evt)
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700393{
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530394 return hpet_shutdown(evt, 0);
395}
396
397static int hpet_legacy_set_oneshot(struct clock_event_device *evt)
398{
399 return hpet_set_oneshot(evt, 0);
400}
401
402static int hpet_legacy_set_periodic(struct clock_event_device *evt)
403{
404 return hpet_set_periodic(evt, 0);
405}
406
407static int hpet_legacy_resume(struct clock_event_device *evt)
408{
Thomas Gleixnerbb68cfe2017-07-31 22:07:09 +0200409 return hpet_resume(evt);
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700410}
411
412static int hpet_legacy_next_event(unsigned long delta,
413 struct clock_event_device *evt)
414{
415 return hpet_next_event(delta, evt, 0);
416}
417
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800418/*
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530419 * The hpet clock event device
420 */
421static struct clock_event_device hpet_clockevent = {
422 .name = "hpet",
423 .features = CLOCK_EVT_FEAT_PERIODIC |
424 CLOCK_EVT_FEAT_ONESHOT,
425 .set_state_periodic = hpet_legacy_set_periodic,
426 .set_state_oneshot = hpet_legacy_set_oneshot,
427 .set_state_shutdown = hpet_legacy_shutdown,
428 .tick_resume = hpet_legacy_resume,
429 .set_next_event = hpet_legacy_next_event,
430 .irq = 0,
431 .rating = 50,
432};
433
434/*
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700435 * HPET MSI Support
436 */
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700437#ifdef CONFIG_PCI_MSI
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700438
439static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev);
440static struct hpet_dev *hpet_devs;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800441static struct irq_domain *hpet_domain;
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700442
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200443void hpet_msi_unmask(struct irq_data *data)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700444{
Jiang Liuff96b4d2015-06-01 16:05:18 +0800445 struct hpet_dev *hdev = irq_data_get_irq_handler_data(data);
Jan Beulich5946fa32009-08-19 08:44:24 +0100446 unsigned int cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700447
448 /* unmask it */
449 cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
Jan Beulich6acf5a82012-11-02 14:02:40 +0000450 cfg |= HPET_TN_ENABLE | HPET_TN_FSB;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700451 hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
452}
453
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200454void hpet_msi_mask(struct irq_data *data)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700455{
Jiang Liuff96b4d2015-06-01 16:05:18 +0800456 struct hpet_dev *hdev = irq_data_get_irq_handler_data(data);
Jan Beulich5946fa32009-08-19 08:44:24 +0100457 unsigned int cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700458
459 /* mask it */
460 cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
Jan Beulich6acf5a82012-11-02 14:02:40 +0000461 cfg &= ~(HPET_TN_ENABLE | HPET_TN_FSB);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700462 hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
463}
464
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200465void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700466{
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700467 hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num));
468 hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4);
469}
470
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200471void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700472{
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700473 msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num));
474 msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4);
475 msg->address_hi = 0;
476}
477
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530478static int hpet_msi_shutdown(struct clock_event_device *evt)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700479{
480 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530481
482 return hpet_shutdown(evt, hdev->num);
483}
484
485static int hpet_msi_set_oneshot(struct clock_event_device *evt)
486{
487 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
488
489 return hpet_set_oneshot(evt, hdev->num);
490}
491
492static int hpet_msi_set_periodic(struct clock_event_device *evt)
493{
494 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
495
496 return hpet_set_periodic(evt, hdev->num);
497}
498
499static int hpet_msi_resume(struct clock_event_device *evt)
500{
501 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
Thomas Gleixnerbb68cfe2017-07-31 22:07:09 +0200502 struct irq_data *data = irq_get_irq_data(hdev->irq);
503 struct msi_msg msg;
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530504
Thomas Gleixnerbb68cfe2017-07-31 22:07:09 +0200505 /* Restore the MSI msg and unmask the interrupt */
506 irq_chip_compose_msi_msg(data, &msg);
507 hpet_msi_write(hdev, &msg);
508 hpet_msi_unmask(data);
509 return 0;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700510}
511
512static int hpet_msi_next_event(unsigned long delta,
513 struct clock_event_device *evt)
514{
515 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
516 return hpet_next_event(delta, evt, hdev->num);
517}
518
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700519static irqreturn_t hpet_interrupt_handler(int irq, void *data)
520{
521 struct hpet_dev *dev = (struct hpet_dev *)data;
522 struct clock_event_device *hevt = &dev->evt;
523
524 if (!hevt->event_handler) {
525 printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n",
526 dev->num);
527 return IRQ_HANDLED;
528 }
529
530 hevt->event_handler(hevt);
531 return IRQ_HANDLED;
532}
533
534static int hpet_setup_irq(struct hpet_dev *dev)
535{
536
537 if (request_irq(dev->irq, hpet_interrupt_handler,
Michael Opdenackerd20d2ef2014-03-04 21:35:05 +0100538 IRQF_TIMER | IRQF_NOBALANCING,
Thomas Gleixner507fa3a2009-06-14 17:46:01 +0200539 dev->name, dev))
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700540 return -1;
541
542 disable_irq(dev->irq);
Rusty Russell0de26522008-12-13 21:20:26 +1030543 irq_set_affinity(dev->irq, cpumask_of(dev->cpu));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700544 enable_irq(dev->irq);
545
Yinghai Luc81bba42008-09-25 11:53:11 -0700546 printk(KERN_DEBUG "hpet: %s irq %d for MSI\n",
547 dev->name, dev->irq);
548
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700549 return 0;
550}
551
552/* This should be called in specific @cpu */
553static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu)
554{
555 struct clock_event_device *evt = &hdev->evt;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700556
557 WARN_ON(cpu != smp_processor_id());
558 if (!(hdev->flags & HPET_DEV_VALID))
559 return;
560
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700561 hdev->cpu = cpu;
562 per_cpu(cpu_hpet_dev, cpu) = hdev;
563 evt->name = hdev->name;
564 hpet_setup_irq(hdev);
565 evt->irq = hdev->irq;
566
567 evt->rating = 110;
568 evt->features = CLOCK_EVT_FEAT_ONESHOT;
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530569 if (hdev->flags & HPET_DEV_PERI_CAP) {
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700570 evt->features |= CLOCK_EVT_FEAT_PERIODIC;
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530571 evt->set_state_periodic = hpet_msi_set_periodic;
572 }
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700573
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530574 evt->set_state_shutdown = hpet_msi_shutdown;
575 evt->set_state_oneshot = hpet_msi_set_oneshot;
576 evt->tick_resume = hpet_msi_resume;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700577 evt->set_next_event = hpet_msi_next_event;
Rusty Russell320ab2b2008-12-13 21:20:26 +1030578 evt->cpumask = cpumask_of(hdev->cpu);
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000579
580 clockevents_config_and_register(evt, hpet_freq, HPET_MIN_PROG_DELTA,
581 0x7FFFFFFF);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700582}
583
584#ifdef CONFIG_HPET
585/* Reserve at least one timer for userspace (/dev/hpet) */
586#define RESERVE_TIMERS 1
587#else
588#define RESERVE_TIMERS 0
589#endif
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700590
591static void hpet_msi_capability_lookup(unsigned int start_timer)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700592{
593 unsigned int id;
594 unsigned int num_timers;
595 unsigned int num_timers_used = 0;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800596 int i, irq;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700597
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -0800598 if (hpet_msi_disable)
599 return;
600
Shaohua Li39fe05e2009-08-12 11:16:12 +0800601 if (boot_cpu_has(X86_FEATURE_ARAT))
602 return;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700603 id = hpet_readl(HPET_ID);
604
605 num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);
606 num_timers++; /* Value read out starts from 0 */
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100607 hpet_print_config();
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700608
Jiang Liu3cb96f02015-04-13 14:11:34 +0800609 hpet_domain = hpet_create_irq_domain(hpet_blockid);
610 if (!hpet_domain)
611 return;
612
Kees Cook6396bb22018-06-12 14:03:40 -0700613 hpet_devs = kcalloc(num_timers, sizeof(struct hpet_dev), GFP_KERNEL);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700614 if (!hpet_devs)
615 return;
616
617 hpet_num_timers = num_timers;
618
619 for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) {
620 struct hpet_dev *hdev = &hpet_devs[num_timers_used];
Jan Beulich5946fa32009-08-19 08:44:24 +0100621 unsigned int cfg = hpet_readl(HPET_Tn_CFG(i));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700622
623 /* Only consider HPET timer with MSI support */
624 if (!(cfg & HPET_TN_FSB_CAP))
625 continue;
626
Thomas Gleixnercb17b2a2015-06-21 16:21:50 +0200627 hdev->flags = 0;
628 if (cfg & HPET_TN_PERIODIC_CAP)
629 hdev->flags |= HPET_DEV_PERI_CAP;
630 sprintf(hdev->name, "hpet%d", i);
631 hdev->num = i;
632
Jiang Liu3cb96f02015-04-13 14:11:34 +0800633 irq = hpet_assign_irq(hpet_domain, hdev, hdev->num);
Jiang Liubafac292015-06-20 11:50:50 +0200634 if (irq <= 0)
Jiang Liu3cb96f02015-04-13 14:11:34 +0800635 continue;
636
Jiang Liu3cb96f02015-04-13 14:11:34 +0800637 hdev->irq = irq;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700638 hdev->flags |= HPET_DEV_FSB_CAP;
639 hdev->flags |= HPET_DEV_VALID;
640 num_timers_used++;
641 if (num_timers_used == num_possible_cpus())
642 break;
643 }
644
645 printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n",
646 num_timers, num_timers_used);
647}
648
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700649#ifdef CONFIG_HPET
650static void hpet_reserve_msi_timers(struct hpet_data *hd)
651{
652 int i;
653
654 if (!hpet_devs)
655 return;
656
657 for (i = 0; i < hpet_num_timers; i++) {
658 struct hpet_dev *hdev = &hpet_devs[i];
659
660 if (!(hdev->flags & HPET_DEV_VALID))
661 continue;
662
663 hd->hd_irq[hdev->num] = hdev->irq;
664 hpet_reserve_timer(hd, hdev->num);
665 }
666}
667#endif
668
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700669static struct hpet_dev *hpet_get_unused_timer(void)
670{
671 int i;
672
673 if (!hpet_devs)
674 return NULL;
675
676 for (i = 0; i < hpet_num_timers; i++) {
677 struct hpet_dev *hdev = &hpet_devs[i];
678
679 if (!(hdev->flags & HPET_DEV_VALID))
680 continue;
681 if (test_and_set_bit(HPET_DEV_USED_BIT,
682 (unsigned long *)&hdev->flags))
683 continue;
684 return hdev;
685 }
686 return NULL;
687}
688
689struct hpet_work_struct {
690 struct delayed_work work;
691 struct completion complete;
692};
693
694static void hpet_work(struct work_struct *w)
695{
696 struct hpet_dev *hdev;
697 int cpu = smp_processor_id();
698 struct hpet_work_struct *hpet_work;
699
700 hpet_work = container_of(w, struct hpet_work_struct, work.work);
701
702 hdev = hpet_get_unused_timer();
703 if (hdev)
704 init_one_hpet_msi_clockevent(hdev, cpu);
705
706 complete(&hpet_work->complete);
707}
708
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +0000709static int hpet_cpuhp_online(unsigned int cpu)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700710{
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700711 struct hpet_work_struct work;
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +0000712
713 INIT_DELAYED_WORK_ONSTACK(&work.work, hpet_work);
714 init_completion(&work.complete);
715 /* FIXME: add schedule_work_on() */
716 schedule_delayed_work_on(cpu, &work.work, 0);
717 wait_for_completion(&work.complete);
718 destroy_delayed_work_on_stack(&work.work);
719 return 0;
720}
721
722static int hpet_cpuhp_dead(unsigned int cpu)
723{
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700724 struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu);
725
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +0000726 if (!hdev)
727 return 0;
728 free_irq(hdev->irq, hdev);
729 hdev->flags &= ~HPET_DEV_USED;
730 per_cpu(cpu_hpet_dev, cpu) = NULL;
731 return 0;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700732}
733#else
734
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700735static void hpet_msi_capability_lookup(unsigned int start_timer)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700736{
737 return;
738}
739
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700740#ifdef CONFIG_HPET
741static void hpet_reserve_msi_timers(struct hpet_data *hd)
742{
743 return;
744}
745#endif
746
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +0000747#define hpet_cpuhp_online NULL
748#define hpet_cpuhp_dead NULL
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700749
750#endif
751
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700752/*
john stultz6bb74df2007-03-05 00:30:50 -0800753 * Clock source related code
754 */
Waiman Longf99fd222016-09-06 13:22:10 -0400755#if defined(CONFIG_SMP) && defined(CONFIG_64BIT)
756/*
757 * Reading the HPET counter is a very slow operation. If a large number of
758 * CPUs are trying to access the HPET counter simultaneously, it can cause
759 * massive delay and slow down system performance dramatically. This may
760 * happen when HPET is the default clock source instead of TSC. For a
761 * really large system with hundreds of CPUs, the slowdown may be so
762 * severe that it may actually crash the system because of a NMI watchdog
763 * soft lockup, for example.
764 *
765 * If multiple CPUs are trying to access the HPET counter at the same time,
766 * we don't actually need to read the counter multiple times. Instead, the
767 * other CPUs can use the counter value read by the first CPU in the group.
768 *
769 * This special feature is only enabled on x86-64 systems. It is unlikely
770 * that 32-bit x86 systems will have enough CPUs to require this feature
771 * with its associated locking overhead. And we also need 64-bit atomic
772 * read.
773 *
774 * The lock and the hpet value are stored together and can be read in a
775 * single atomic 64-bit read. It is explicitly assumed that arch_spinlock_t
776 * is 32 bits in size.
777 */
778union hpet_lock {
779 struct {
780 arch_spinlock_t lock;
781 u32 value;
782 };
783 u64 lockval;
784};
785
786static union hpet_lock hpet __cacheline_aligned = {
787 { .lock = __ARCH_SPIN_LOCK_UNLOCKED, },
788};
789
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100790static u64 read_hpet(struct clocksource *cs)
Waiman Longf99fd222016-09-06 13:22:10 -0400791{
792 unsigned long flags;
793 union hpet_lock old, new;
794
795 BUILD_BUG_ON(sizeof(union hpet_lock) != 8);
796
797 /*
798 * Read HPET directly if in NMI.
799 */
800 if (in_nmi())
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100801 return (u64)hpet_readl(HPET_COUNTER);
Waiman Longf99fd222016-09-06 13:22:10 -0400802
803 /*
804 * Read the current state of the lock and HPET value atomically.
805 */
806 old.lockval = READ_ONCE(hpet.lockval);
807
808 if (arch_spin_is_locked(&old.lock))
809 goto contended;
810
811 local_irq_save(flags);
812 if (arch_spin_trylock(&hpet.lock)) {
813 new.value = hpet_readl(HPET_COUNTER);
814 /*
815 * Use WRITE_ONCE() to prevent store tearing.
816 */
817 WRITE_ONCE(hpet.value, new.value);
818 arch_spin_unlock(&hpet.lock);
819 local_irq_restore(flags);
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100820 return (u64)new.value;
Waiman Longf99fd222016-09-06 13:22:10 -0400821 }
822 local_irq_restore(flags);
823
824contended:
825 /*
826 * Contended case
827 * --------------
828 * Wait until the HPET value change or the lock is free to indicate
829 * its value is up-to-date.
830 *
831 * It is possible that old.value has already contained the latest
832 * HPET value while the lock holder was in the process of releasing
833 * the lock. Checking for lock state change will enable us to return
834 * the value immediately instead of waiting for the next HPET reader
835 * to come along.
836 */
837 do {
838 cpu_relax();
839 new.lockval = READ_ONCE(hpet.lockval);
840 } while ((new.value == old.value) && arch_spin_is_locked(&new.lock));
841
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100842 return (u64)new.value;
Waiman Longf99fd222016-09-06 13:22:10 -0400843}
844#else
845/*
846 * For UP or 32-bit.
847 */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100848static u64 read_hpet(struct clocksource *cs)
john stultz6bb74df2007-03-05 00:30:50 -0800849{
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100850 return (u64)hpet_readl(HPET_COUNTER);
john stultz6bb74df2007-03-05 00:30:50 -0800851}
Waiman Longf99fd222016-09-06 13:22:10 -0400852#endif
john stultz6bb74df2007-03-05 00:30:50 -0800853
854static struct clocksource clocksource_hpet = {
855 .name = "hpet",
856 .rating = 250,
857 .read = read_hpet,
858 .mask = HPET_MASK,
john stultz6bb74df2007-03-05 00:30:50 -0800859 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100860 .resume = hpet_resume_counter,
john stultz6bb74df2007-03-05 00:30:50 -0800861};
862
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200863static int hpet_clocksource_register(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800864{
Carlos R. Mafra6fd592d2008-05-05 20:11:22 -0300865 u64 start, now;
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100866 u64 t1;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800867
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800868 /* Start the counter */
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100869 hpet_restart_counter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800870
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200871 /* Verify whether hpet counter works */
Magnus Damm8e196082009-04-21 12:24:00 -0700872 t1 = hpet_readl(HPET_COUNTER);
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200873 start = rdtsc();
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200874
875 /*
876 * We don't know the TSC frequency yet, but waiting for
877 * 200000 TSC cycles is safe:
878 * 4 GHz == 50us
879 * 1 GHz == 200us
880 */
881 do {
882 rep_nop();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200883 now = rdtsc();
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200884 } while ((now - start) < 200000UL);
885
Magnus Damm8e196082009-04-21 12:24:00 -0700886 if (t1 == hpet_readl(HPET_COUNTER)) {
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200887 printk(KERN_WARNING
888 "HPET counter not counting. HPET disabled\n");
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200889 return -ENODEV;
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200890 }
891
John Stultzf12a15b2010-07-13 17:56:27 -0700892 clocksource_register_hz(&clocksource_hpet, (u32)hpet_freq);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200893 return 0;
894}
895
Jan Beulich396e2c62012-04-02 15:15:55 +0100896static u32 *hpet_boot_cfg;
897
Pavel Machekb02a7f22008-02-05 00:48:13 +0100898/**
899 * hpet_enable - Try to setup the HPET timer. Returns 1 on success.
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200900 */
901int __init hpet_enable(void)
902{
Jan Beulich396e2c62012-04-02 15:15:55 +0100903 u32 hpet_period, cfg, id;
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000904 u64 freq;
Jan Beulich396e2c62012-04-02 15:15:55 +0100905 unsigned int i, last;
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200906
907 if (!is_hpet_capable())
908 return 0;
909
910 hpet_set_mapping();
911
912 /*
913 * Read the period and check for a sane value:
914 */
915 hpet_period = hpet_readl(HPET_PERIOD);
Thomas Gleixnera6825f12008-08-14 12:17:06 +0200916
917 /*
918 * AMD SB700 based systems with spread spectrum enabled use a
919 * SMM based HPET emulation to provide proper frequency
920 * setting. The SMM code is initialized with the first HPET
921 * register access and takes some time to complete. During
922 * this time the config register reads 0xffffffff. We check
923 * for max. 1000 loops whether the config register reads a non
924 * 0xffffffff value to make sure that HPET is up and running
925 * before we go further. A counting loop is safe, as the HPET
926 * access takes thousands of CPU cycles. On non SB700 based
927 * machines this check is only done once and has no side
928 * effects.
929 */
930 for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) {
931 if (i == 1000) {
932 printk(KERN_WARNING
933 "HPET config register value = 0xFFFFFFFF. "
934 "Disabling HPET\n");
935 goto out_nohpet;
936 }
937 }
938
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200939 if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD)
940 goto out_nohpet;
941
942 /*
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000943 * The period is a femto seconds value. Convert it to a
944 * frequency.
945 */
946 freq = FSEC_PER_SEC;
947 do_div(freq, hpet_period);
948 hpet_freq = freq;
949
950 /*
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200951 * Read the HPET ID register to retrieve the IRQ routing
952 * information and the number of channels
953 */
954 id = hpet_readl(HPET_ID);
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100955 hpet_print_config();
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200956
Jan Beulich396e2c62012-04-02 15:15:55 +0100957 last = (id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT;
958
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200959#ifdef CONFIG_HPET_EMULATE_RTC
960 /*
961 * The legacy routing mode needs at least two channels, tick timer
962 * and the rtc emulation channel.
963 */
Jan Beulich396e2c62012-04-02 15:15:55 +0100964 if (!last)
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200965 goto out_nohpet;
966#endif
967
Jan Beulich396e2c62012-04-02 15:15:55 +0100968 cfg = hpet_readl(HPET_CFG);
Kees Cook6da2ec52018-06-12 13:55:00 -0700969 hpet_boot_cfg = kmalloc_array(last + 2, sizeof(*hpet_boot_cfg),
970 GFP_KERNEL);
Jan Beulich396e2c62012-04-02 15:15:55 +0100971 if (hpet_boot_cfg)
972 *hpet_boot_cfg = cfg;
973 else
974 pr_warn("HPET initial state will not be saved\n");
975 cfg &= ~(HPET_CFG_ENABLE | HPET_CFG_LEGACY);
Jan Beulich1b38a3a2012-05-25 11:40:09 +0100976 hpet_writel(cfg, HPET_CFG);
Jan Beulich396e2c62012-04-02 15:15:55 +0100977 if (cfg)
Joe Perches1de392f2018-05-10 08:45:30 -0700978 pr_warn("Unrecognized bits %#x set in global cfg\n", cfg);
Jan Beulich396e2c62012-04-02 15:15:55 +0100979
980 for (i = 0; i <= last; ++i) {
981 cfg = hpet_readl(HPET_Tn_CFG(i));
982 if (hpet_boot_cfg)
983 hpet_boot_cfg[i + 1] = cfg;
984 cfg &= ~(HPET_TN_ENABLE | HPET_TN_LEVEL | HPET_TN_FSB);
985 hpet_writel(cfg, HPET_Tn_CFG(i));
986 cfg &= ~(HPET_TN_PERIODIC | HPET_TN_PERIODIC_CAP
987 | HPET_TN_64BIT_CAP | HPET_TN_32BIT | HPET_TN_ROUTE
988 | HPET_TN_FSB | HPET_TN_FSB_CAP);
989 if (cfg)
Joe Perches1de392f2018-05-10 08:45:30 -0700990 pr_warn("Unrecognized bits %#x set in cfg#%u\n",
Jan Beulich396e2c62012-04-02 15:15:55 +0100991 cfg, i);
992 }
993 hpet_print_config();
994
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200995 if (hpet_clocksource_register())
996 goto out_nohpet;
997
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800998 if (id & HPET_ID_LEGSUP) {
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200999 hpet_legacy_clockevent_register();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001000 return 1;
1001 }
1002 return 0;
1003
1004out_nohpet:
Thomas Gleixner06a24de2007-10-12 23:04:06 +02001005 hpet_clear_mapping();
Janne Kulmalabacbe992008-12-16 13:39:57 +02001006 hpet_address = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001007 return 0;
1008}
1009
Thomas Gleixner28769142007-10-12 23:04:06 +02001010/*
1011 * Needs to be late, as the reserve_timer code calls kalloc !
1012 *
1013 * Not a problem on i386 as hpet_enable is called from late_time_init,
1014 * but on x86_64 it is necessary !
1015 */
1016static __init int hpet_late_init(void)
1017{
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +00001018 int ret;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -07001019
Venki Pallipadi59c69f22007-10-12 23:04:23 +02001020 if (boot_hpet_disable)
Thomas Gleixner28769142007-10-12 23:04:06 +02001021 return -ENODEV;
1022
Venki Pallipadi59c69f22007-10-12 23:04:23 +02001023 if (!hpet_address) {
1024 if (!force_hpet_address)
1025 return -ENODEV;
1026
1027 hpet_address = force_hpet_address;
1028 hpet_enable();
Venki Pallipadi59c69f22007-10-12 23:04:23 +02001029 }
1030
Jeremy Fitzhardinge39c04b52008-12-16 12:32:23 -08001031 if (!hpet_virt_address)
1032 return -ENODEV;
1033
Shaohua Li39fe05e2009-08-12 11:16:12 +08001034 if (hpet_readl(HPET_ID) & HPET_ID_LEGSUP)
1035 hpet_msi_capability_lookup(2);
1036 else
1037 hpet_msi_capability_lookup(0);
1038
Thomas Gleixner28769142007-10-12 23:04:06 +02001039 hpet_reserve_platform_timers(hpet_readl(HPET_ID));
Andreas Herrmannb98103a2009-02-21 00:09:47 +01001040 hpet_print_config();
Venki Pallipadi59c69f22007-10-12 23:04:23 +02001041
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -08001042 if (hpet_msi_disable)
1043 return 0;
1044
Shaohua Li39fe05e2009-08-12 11:16:12 +08001045 if (boot_cpu_has(X86_FEATURE_ARAT))
1046 return 0;
1047
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -07001048 /* This notifier should be called after workqueue is ready */
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001049 ret = cpuhp_setup_state(CPUHP_AP_X86_HPET_ONLINE, "x86/hpet:online",
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +00001050 hpet_cpuhp_online, NULL);
1051 if (ret)
1052 return ret;
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001053 ret = cpuhp_setup_state(CPUHP_X86_HPET_DEAD, "x86/hpet:dead", NULL,
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +00001054 hpet_cpuhp_dead);
1055 if (ret)
1056 goto err_cpuhp;
Thomas Gleixner28769142007-10-12 23:04:06 +02001057 return 0;
Sebastian Andrzej Siewior48d7f6c2016-07-13 17:16:30 +00001058
1059err_cpuhp:
1060 cpuhp_remove_state(CPUHP_AP_X86_HPET_ONLINE);
1061 return ret;
Thomas Gleixner28769142007-10-12 23:04:06 +02001062}
1063fs_initcall(hpet_late_init);
1064
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +01001065void hpet_disable(void)
1066{
Stefano Stabelliniff487802010-07-21 18:32:37 +01001067 if (is_hpet_capable() && hpet_virt_address) {
Jan Beulich396e2c62012-04-02 15:15:55 +01001068 unsigned int cfg = hpet_readl(HPET_CFG), id, last;
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +01001069
Jan Beulich396e2c62012-04-02 15:15:55 +01001070 if (hpet_boot_cfg)
1071 cfg = *hpet_boot_cfg;
1072 else if (hpet_legacy_int_enabled) {
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +01001073 cfg &= ~HPET_CFG_LEGACY;
Jan Beulich3d45ac42015-10-19 04:35:44 -06001074 hpet_legacy_int_enabled = false;
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +01001075 }
1076 cfg &= ~HPET_CFG_ENABLE;
1077 hpet_writel(cfg, HPET_CFG);
Jan Beulich396e2c62012-04-02 15:15:55 +01001078
1079 if (!hpet_boot_cfg)
1080 return;
1081
1082 id = hpet_readl(HPET_ID);
1083 last = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);
1084
1085 for (id = 0; id <= last; ++id)
1086 hpet_writel(hpet_boot_cfg[id + 1], HPET_Tn_CFG(id));
1087
1088 if (*hpet_boot_cfg & HPET_CFG_ENABLE)
1089 hpet_writel(*hpet_boot_cfg, HPET_CFG);
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +01001090 }
1091}
1092
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001093#ifdef CONFIG_HPET_EMULATE_RTC
1094
1095/* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET
1096 * is enabled, we support RTC interrupt functionality in software.
1097 * RTC has 3 kinds of interrupts:
1098 * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock
1099 * is updated
1100 * 2) Alarm Interrupt - generate an interrupt at a specific time of day
1101 * 3) Periodic Interrupt - generate periodic interrupt, with frequencies
1102 * 2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2)
1103 * (1) and (2) above are implemented using polling at a frequency of
1104 * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt
1105 * overhead. (DEFAULT_RTC_INT_FREQ)
1106 * For (3), we use interrupts at 64Hz or user specified periodic
1107 * frequency, whichever is higher.
1108 */
1109#include <linux/mc146818rtc.h>
1110#include <linux/rtc.h>
1111
1112#define DEFAULT_RTC_INT_FREQ 64
1113#define DEFAULT_RTC_SHIFT 6
1114#define RTC_NUM_INTS 1
1115
1116static unsigned long hpet_rtc_flags;
David Brownell7e2a31d2008-07-23 21:30:47 -07001117static int hpet_prev_update_sec;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001118static struct rtc_time hpet_alarm_time;
1119static unsigned long hpet_pie_count;
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001120static u32 hpet_t1_cmp;
Jan Beulich5946fa32009-08-19 08:44:24 +01001121static u32 hpet_default_delta;
1122static u32 hpet_pie_delta;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001123static unsigned long hpet_pie_limit;
1124
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001125static rtc_irq_handler irq_handler;
1126
1127/*
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001128 * Check that the hpet counter c1 is ahead of the c2
1129 */
1130static inline int hpet_cnt_ahead(u32 c1, u32 c2)
1131{
1132 return (s32)(c2 - c1) < 0;
1133}
1134
1135/*
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001136 * Registers a IRQ handler.
1137 */
1138int hpet_register_irq_handler(rtc_irq_handler handler)
1139{
1140 if (!is_hpet_enabled())
1141 return -ENODEV;
1142 if (irq_handler)
1143 return -EBUSY;
1144
1145 irq_handler = handler;
1146
1147 return 0;
1148}
1149EXPORT_SYMBOL_GPL(hpet_register_irq_handler);
1150
1151/*
1152 * Deregisters the IRQ handler registered with hpet_register_irq_handler()
1153 * and does cleanup.
1154 */
1155void hpet_unregister_irq_handler(rtc_irq_handler handler)
1156{
1157 if (!is_hpet_enabled())
1158 return;
1159
1160 irq_handler = NULL;
1161 hpet_rtc_flags = 0;
1162}
1163EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler);
1164
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001165/*
1166 * Timer 1 for RTC emulation. We use one shot mode, as periodic mode
1167 * is not supported by all HPET implementations for timer 1.
1168 *
1169 * hpet_rtc_timer_init() is called when the rtc is initialized.
1170 */
1171int hpet_rtc_timer_init(void)
1172{
Jan Beulich5946fa32009-08-19 08:44:24 +01001173 unsigned int cfg, cnt, delta;
1174 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001175
1176 if (!is_hpet_enabled())
1177 return 0;
1178
1179 if (!hpet_default_delta) {
1180 uint64_t clc;
1181
1182 clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
1183 clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT;
Jan Beulich5946fa32009-08-19 08:44:24 +01001184 hpet_default_delta = clc;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001185 }
1186
1187 if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
1188 delta = hpet_default_delta;
1189 else
1190 delta = hpet_pie_delta;
1191
1192 local_irq_save(flags);
1193
1194 cnt = delta + hpet_readl(HPET_COUNTER);
1195 hpet_writel(cnt, HPET_T1_CMP);
1196 hpet_t1_cmp = cnt;
1197
1198 cfg = hpet_readl(HPET_T1_CFG);
1199 cfg &= ~HPET_TN_PERIODIC;
1200 cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
1201 hpet_writel(cfg, HPET_T1_CFG);
1202
1203 local_irq_restore(flags);
1204
1205 return 1;
1206}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001207EXPORT_SYMBOL_GPL(hpet_rtc_timer_init);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001208
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001209static void hpet_disable_rtc_channel(void)
1210{
Jan Beulich3d45ac42015-10-19 04:35:44 -06001211 u32 cfg = hpet_readl(HPET_T1_CFG);
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001212 cfg &= ~HPET_TN_ENABLE;
1213 hpet_writel(cfg, HPET_T1_CFG);
1214}
1215
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001216/*
1217 * The functions below are called from rtc driver.
1218 * Return 0 if HPET is not being used.
1219 * Otherwise do the necessary changes and return 1.
1220 */
1221int hpet_mask_rtc_irq_bit(unsigned long bit_mask)
1222{
1223 if (!is_hpet_enabled())
1224 return 0;
1225
1226 hpet_rtc_flags &= ~bit_mask;
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001227 if (unlikely(!hpet_rtc_flags))
1228 hpet_disable_rtc_channel();
1229
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001230 return 1;
1231}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001232EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001233
1234int hpet_set_rtc_irq_bit(unsigned long bit_mask)
1235{
1236 unsigned long oldbits = hpet_rtc_flags;
1237
1238 if (!is_hpet_enabled())
1239 return 0;
1240
1241 hpet_rtc_flags |= bit_mask;
1242
David Brownell7e2a31d2008-07-23 21:30:47 -07001243 if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE))
1244 hpet_prev_update_sec = -1;
1245
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001246 if (!oldbits)
1247 hpet_rtc_timer_init();
1248
1249 return 1;
1250}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001251EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001252
1253int hpet_set_alarm_time(unsigned char hrs, unsigned char min,
1254 unsigned char sec)
1255{
1256 if (!is_hpet_enabled())
1257 return 0;
1258
1259 hpet_alarm_time.tm_hour = hrs;
1260 hpet_alarm_time.tm_min = min;
1261 hpet_alarm_time.tm_sec = sec;
1262
1263 return 1;
1264}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001265EXPORT_SYMBOL_GPL(hpet_set_alarm_time);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001266
1267int hpet_set_periodic_freq(unsigned long freq)
1268{
1269 uint64_t clc;
1270
1271 if (!is_hpet_enabled())
1272 return 0;
1273
1274 if (freq <= DEFAULT_RTC_INT_FREQ)
1275 hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq;
1276 else {
1277 clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
1278 do_div(clc, freq);
1279 clc >>= hpet_clockevent.shift;
Jan Beulich5946fa32009-08-19 08:44:24 +01001280 hpet_pie_delta = clc;
Alok Katariab4a5e8a2010-03-11 14:00:16 -08001281 hpet_pie_limit = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001282 }
1283 return 1;
1284}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001285EXPORT_SYMBOL_GPL(hpet_set_periodic_freq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001286
1287int hpet_rtc_dropped_irq(void)
1288{
1289 return is_hpet_enabled();
1290}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001291EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001292
1293static void hpet_rtc_timer_reinit(void)
1294{
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001295 unsigned int delta;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001296 int lost_ints = -1;
1297
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001298 if (unlikely(!hpet_rtc_flags))
1299 hpet_disable_rtc_channel();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001300
1301 if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
1302 delta = hpet_default_delta;
1303 else
1304 delta = hpet_pie_delta;
1305
1306 /*
1307 * Increment the comparator value until we are ahead of the
1308 * current count.
1309 */
1310 do {
1311 hpet_t1_cmp += delta;
1312 hpet_writel(hpet_t1_cmp, HPET_T1_CMP);
1313 lost_ints++;
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001314 } while (!hpet_cnt_ahead(hpet_t1_cmp, hpet_readl(HPET_COUNTER)));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001315
1316 if (lost_ints) {
1317 if (hpet_rtc_flags & RTC_PIE)
1318 hpet_pie_count += lost_ints;
1319 if (printk_ratelimit())
David Brownell7e2a31d2008-07-23 21:30:47 -07001320 printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n",
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001321 lost_ints);
1322 }
1323}
1324
1325irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id)
1326{
1327 struct rtc_time curr_time;
1328 unsigned long rtc_int_flag = 0;
1329
1330 hpet_rtc_timer_reinit();
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001331 memset(&curr_time, 0, sizeof(struct rtc_time));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001332
1333 if (hpet_rtc_flags & (RTC_UIE | RTC_AIE))
Arnd Bergmann22cc1ca2016-08-09 21:54:53 +02001334 mc146818_get_time(&curr_time);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001335
1336 if (hpet_rtc_flags & RTC_UIE &&
1337 curr_time.tm_sec != hpet_prev_update_sec) {
David Brownell7e2a31d2008-07-23 21:30:47 -07001338 if (hpet_prev_update_sec >= 0)
1339 rtc_int_flag = RTC_UF;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001340 hpet_prev_update_sec = curr_time.tm_sec;
1341 }
1342
1343 if (hpet_rtc_flags & RTC_PIE &&
1344 ++hpet_pie_count >= hpet_pie_limit) {
1345 rtc_int_flag |= RTC_PF;
1346 hpet_pie_count = 0;
1347 }
1348
Bernhard Walle8ee291f2008-01-15 16:44:38 +01001349 if (hpet_rtc_flags & RTC_AIE &&
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001350 (curr_time.tm_sec == hpet_alarm_time.tm_sec) &&
1351 (curr_time.tm_min == hpet_alarm_time.tm_min) &&
1352 (curr_time.tm_hour == hpet_alarm_time.tm_hour))
1353 rtc_int_flag |= RTC_AF;
1354
1355 if (rtc_int_flag) {
1356 rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8));
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001357 if (irq_handler)
1358 irq_handler(rtc_int_flag, dev_id);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001359 }
1360 return IRQ_HANDLED;
1361}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001362EXPORT_SYMBOL_GPL(hpet_rtc_interrupt);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001363#endif