john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 1 | #include <linux/clocksource.h> |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 2 | #include <linux/clockchips.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 3 | #include <linux/interrupt.h> |
Paul Gortmaker | 69c60c8 | 2011-05-26 12:22:53 -0400 | [diff] [blame] | 4 | #include <linux/export.h> |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 5 | #include <linux/delay.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 6 | #include <linux/errno.h> |
Ralf Baechle | 334955e | 2011-06-01 19:04:57 +0100 | [diff] [blame] | 7 | #include <linux/i8253.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 8 | #include <linux/slab.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 9 | #include <linux/hpet.h> |
| 10 | #include <linux/init.h> |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 11 | #include <linux/cpu.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 12 | #include <linux/pm.h> |
| 13 | #include <linux/io.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 14 | |
Borislav Petkov | cd4d09e | 2016-01-26 22:12:04 +0100 | [diff] [blame] | 15 | #include <asm/cpufeature.h> |
Jiang Liu | d746d1e | 2015-04-14 10:30:09 +0800 | [diff] [blame] | 16 | #include <asm/irqdomain.h> |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 17 | #include <asm/fixmap.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 18 | #include <asm/hpet.h> |
Ralf Baechle | 16f871b | 2011-06-01 19:05:06 +0100 | [diff] [blame] | 19 | #include <asm/time.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 20 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 21 | #define HPET_MASK CLOCKSOURCE_MASK(32) |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 22 | |
Pavel Machek | b10db7f | 2008-01-30 13:30:00 +0100 | [diff] [blame] | 23 | /* FSEC = 10^-15 |
| 24 | NSEC = 10^-9 */ |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 25 | #define FSEC_PER_NSEC 1000000L |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 26 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 27 | #define HPET_DEV_USED_BIT 2 |
| 28 | #define HPET_DEV_USED (1 << HPET_DEV_USED_BIT) |
| 29 | #define HPET_DEV_VALID 0x8 |
| 30 | #define HPET_DEV_FSB_CAP 0x1000 |
| 31 | #define HPET_DEV_PERI_CAP 0x2000 |
| 32 | |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 33 | #define HPET_MIN_CYCLES 128 |
| 34 | #define HPET_MIN_PROG_DELTA (HPET_MIN_CYCLES + (HPET_MIN_CYCLES >> 1)) |
| 35 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 36 | /* |
| 37 | * HPET address is set in acpi/boot.c, when an ACPI entry exists |
| 38 | */ |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 39 | unsigned long hpet_address; |
Suresh Siddha | c8bc6f3 | 2009-08-04 12:07:09 -0700 | [diff] [blame] | 40 | u8 hpet_blockid; /* OS timer block num */ |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 41 | bool hpet_msi_disable; |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 42 | |
Ingo Molnar | e951e4a | 2008-11-25 08:42:01 +0100 | [diff] [blame] | 43 | #ifdef CONFIG_PCI_MSI |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 44 | static unsigned int hpet_num_timers; |
Ingo Molnar | e951e4a | 2008-11-25 08:42:01 +0100 | [diff] [blame] | 45 | #endif |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 46 | static void __iomem *hpet_virt_address; |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 47 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 48 | struct hpet_dev { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 49 | struct clock_event_device evt; |
| 50 | unsigned int num; |
| 51 | int cpu; |
| 52 | unsigned int irq; |
| 53 | unsigned int flags; |
| 54 | char name[10]; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 55 | }; |
| 56 | |
Denys Vlasenko | a3819e3 | 2016-04-15 19:00:26 +0200 | [diff] [blame] | 57 | static inline struct hpet_dev *EVT_TO_HPET_DEV(struct clock_event_device *evtdev) |
Ferenc Wagner | 3f7787b | 2011-11-18 15:28:22 +0100 | [diff] [blame] | 58 | { |
| 59 | return container_of(evtdev, struct hpet_dev, evt); |
| 60 | } |
| 61 | |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 62 | inline unsigned int hpet_readl(unsigned int a) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 63 | { |
| 64 | return readl(hpet_virt_address + a); |
| 65 | } |
| 66 | |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 67 | static inline void hpet_writel(unsigned int d, unsigned int a) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 68 | { |
| 69 | writel(d, hpet_virt_address + a); |
| 70 | } |
| 71 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 72 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 73 | #include <asm/pgtable.h> |
Yinghai Lu | 2387ce5 | 2008-07-13 14:50:56 -0700 | [diff] [blame] | 74 | #endif |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 75 | |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 76 | static inline void hpet_set_mapping(void) |
| 77 | { |
| 78 | hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE); |
| 79 | } |
| 80 | |
| 81 | static inline void hpet_clear_mapping(void) |
| 82 | { |
| 83 | iounmap(hpet_virt_address); |
| 84 | hpet_virt_address = NULL; |
| 85 | } |
| 86 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 87 | /* |
| 88 | * HPET command line enable / disable |
| 89 | */ |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 90 | bool boot_hpet_disable; |
| 91 | bool hpet_force_user; |
| 92 | static bool hpet_verbose; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 93 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 94 | static int __init hpet_setup(char *str) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 95 | { |
Jan Beulich | b2d6aba | 2012-04-02 15:17:36 +0100 | [diff] [blame] | 96 | while (str) { |
| 97 | char *next = strchr(str, ','); |
| 98 | |
| 99 | if (next) |
| 100 | *next++ = 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 101 | if (!strncmp("disable", str, 7)) |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 102 | boot_hpet_disable = true; |
Thomas Gleixner | b17530b | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 103 | if (!strncmp("force", str, 5)) |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 104 | hpet_force_user = true; |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 105 | if (!strncmp("verbose", str, 7)) |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 106 | hpet_verbose = true; |
Jan Beulich | b2d6aba | 2012-04-02 15:17:36 +0100 | [diff] [blame] | 107 | str = next; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 108 | } |
| 109 | return 1; |
| 110 | } |
| 111 | __setup("hpet=", hpet_setup); |
| 112 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 113 | static int __init disable_hpet(char *str) |
| 114 | { |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 115 | boot_hpet_disable = true; |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 116 | return 1; |
| 117 | } |
| 118 | __setup("nohpet", disable_hpet); |
| 119 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 120 | static inline int is_hpet_capable(void) |
| 121 | { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 122 | return !boot_hpet_disable && hpet_address; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | /* |
| 126 | * HPET timer interrupt enable / disable |
| 127 | */ |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 128 | static bool hpet_legacy_int_enabled; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 129 | |
| 130 | /** |
| 131 | * is_hpet_enabled - check whether the hpet timer interrupt is enabled |
| 132 | */ |
| 133 | int is_hpet_enabled(void) |
| 134 | { |
| 135 | return is_hpet_capable() && hpet_legacy_int_enabled; |
| 136 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 137 | EXPORT_SYMBOL_GPL(is_hpet_enabled); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 138 | |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 139 | static void _hpet_print_config(const char *function, int line) |
| 140 | { |
| 141 | u32 i, timers, l, h; |
| 142 | printk(KERN_INFO "hpet: %s(%d):\n", function, line); |
| 143 | l = hpet_readl(HPET_ID); |
| 144 | h = hpet_readl(HPET_PERIOD); |
| 145 | timers = ((l & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1; |
| 146 | printk(KERN_INFO "hpet: ID: 0x%x, PERIOD: 0x%x\n", l, h); |
| 147 | l = hpet_readl(HPET_CFG); |
| 148 | h = hpet_readl(HPET_STATUS); |
| 149 | printk(KERN_INFO "hpet: CFG: 0x%x, STATUS: 0x%x\n", l, h); |
| 150 | l = hpet_readl(HPET_COUNTER); |
| 151 | h = hpet_readl(HPET_COUNTER+4); |
| 152 | printk(KERN_INFO "hpet: COUNTER_l: 0x%x, COUNTER_h: 0x%x\n", l, h); |
| 153 | |
| 154 | for (i = 0; i < timers; i++) { |
| 155 | l = hpet_readl(HPET_Tn_CFG(i)); |
| 156 | h = hpet_readl(HPET_Tn_CFG(i)+4); |
| 157 | printk(KERN_INFO "hpet: T%d: CFG_l: 0x%x, CFG_h: 0x%x\n", |
| 158 | i, l, h); |
| 159 | l = hpet_readl(HPET_Tn_CMP(i)); |
| 160 | h = hpet_readl(HPET_Tn_CMP(i)+4); |
| 161 | printk(KERN_INFO "hpet: T%d: CMP_l: 0x%x, CMP_h: 0x%x\n", |
| 162 | i, l, h); |
| 163 | l = hpet_readl(HPET_Tn_ROUTE(i)); |
| 164 | h = hpet_readl(HPET_Tn_ROUTE(i)+4); |
| 165 | printk(KERN_INFO "hpet: T%d ROUTE_l: 0x%x, ROUTE_h: 0x%x\n", |
| 166 | i, l, h); |
| 167 | } |
| 168 | } |
| 169 | |
| 170 | #define hpet_print_config() \ |
| 171 | do { \ |
| 172 | if (hpet_verbose) \ |
Rasmus Villemoes | 02f1f21 | 2015-02-12 15:01:31 -0800 | [diff] [blame] | 173 | _hpet_print_config(__func__, __LINE__); \ |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 174 | } while (0) |
| 175 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 176 | /* |
| 177 | * When the hpet driver (/dev/hpet) is enabled, we need to reserve |
| 178 | * timer 0 and timer 1 in case of RTC emulation. |
| 179 | */ |
| 180 | #ifdef CONFIG_HPET |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 181 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 182 | static void hpet_reserve_msi_timers(struct hpet_data *hd); |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 183 | |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 184 | static void hpet_reserve_platform_timers(unsigned int id) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 185 | { |
| 186 | struct hpet __iomem *hpet = hpet_virt_address; |
Balaji Rao | 37a47db8 | 2008-01-30 13:30:03 +0100 | [diff] [blame] | 187 | struct hpet_timer __iomem *timer = &hpet->hpet_timers[2]; |
| 188 | unsigned int nrtimers, i; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 189 | struct hpet_data hd; |
| 190 | |
| 191 | nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1; |
| 192 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 193 | memset(&hd, 0, sizeof(hd)); |
| 194 | hd.hd_phys_address = hpet_address; |
| 195 | hd.hd_address = hpet; |
| 196 | hd.hd_nirqs = nrtimers; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 197 | hpet_reserve_timer(&hd, 0); |
| 198 | |
| 199 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 200 | hpet_reserve_timer(&hd, 1); |
| 201 | #endif |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 202 | |
David Brownell | 64a76f6 | 2008-07-29 12:47:38 -0700 | [diff] [blame] | 203 | /* |
| 204 | * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254 |
| 205 | * is wrong for i8259!) not the output IRQ. Many BIOS writers |
| 206 | * don't bother configuring *any* comparator interrupts. |
| 207 | */ |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 208 | hd.hd_irq[0] = HPET_LEGACY_8254; |
| 209 | hd.hd_irq[1] = HPET_LEGACY_RTC; |
| 210 | |
Ingo Molnar | fc3fbc4 | 2008-04-27 14:04:14 +0200 | [diff] [blame] | 211 | for (i = 2; i < nrtimers; timer++, i++) { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 212 | hd.hd_irq[i] = (readl(&timer->hpet_config) & |
| 213 | Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT; |
Ingo Molnar | fc3fbc4 | 2008-04-27 14:04:14 +0200 | [diff] [blame] | 214 | } |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 215 | |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 216 | hpet_reserve_msi_timers(&hd); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 217 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 218 | hpet_alloc(&hd); |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 219 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 220 | } |
| 221 | #else |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 222 | static void hpet_reserve_platform_timers(unsigned int id) { } |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 223 | #endif |
| 224 | |
| 225 | /* |
| 226 | * Common hpet info |
| 227 | */ |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 228 | static unsigned long hpet_freq; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 229 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 230 | static struct clock_event_device hpet_clockevent; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 231 | |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 232 | static void hpet_stop_counter(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 233 | { |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 234 | u32 cfg = hpet_readl(HPET_CFG); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 235 | cfg &= ~HPET_CFG_ENABLE; |
| 236 | hpet_writel(cfg, HPET_CFG); |
Andreas Herrmann | 7a6f9cb | 2009-04-21 20:00:37 +0200 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | static void hpet_reset_counter(void) |
| 240 | { |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 241 | hpet_writel(0, HPET_COUNTER); |
| 242 | hpet_writel(0, HPET_COUNTER + 4); |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 243 | } |
| 244 | |
| 245 | static void hpet_start_counter(void) |
| 246 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 247 | unsigned int cfg = hpet_readl(HPET_CFG); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 248 | cfg |= HPET_CFG_ENABLE; |
| 249 | hpet_writel(cfg, HPET_CFG); |
| 250 | } |
| 251 | |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 252 | static void hpet_restart_counter(void) |
| 253 | { |
| 254 | hpet_stop_counter(); |
Andreas Herrmann | 7a6f9cb | 2009-04-21 20:00:37 +0200 | [diff] [blame] | 255 | hpet_reset_counter(); |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 256 | hpet_start_counter(); |
| 257 | } |
| 258 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 259 | static void hpet_resume_device(void) |
| 260 | { |
Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 261 | force_hpet_resume(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 262 | } |
| 263 | |
Magnus Damm | 1762233 | 2010-02-02 14:41:39 -0800 | [diff] [blame] | 264 | static void hpet_resume_counter(struct clocksource *cs) |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 265 | { |
| 266 | hpet_resume_device(); |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 267 | hpet_restart_counter(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 268 | } |
| 269 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 270 | static void hpet_enable_legacy_int(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 271 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 272 | unsigned int cfg = hpet_readl(HPET_CFG); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 273 | |
| 274 | cfg |= HPET_CFG_LEGACY; |
| 275 | hpet_writel(cfg, HPET_CFG); |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 276 | hpet_legacy_int_enabled = true; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 277 | } |
| 278 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 279 | static void hpet_legacy_clockevent_register(void) |
| 280 | { |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 281 | /* Start HPET legacy interrupts */ |
| 282 | hpet_enable_legacy_int(); |
| 283 | |
| 284 | /* |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 285 | * Start hpet with the boot cpu mask and make it |
| 286 | * global after the IO_APIC has been initialized. |
| 287 | */ |
Borislav Petkov | 803ff8a | 2017-06-20 11:31:54 +0200 | [diff] [blame] | 288 | hpet_clockevent.cpumask = cpumask_of(boot_cpu_data.cpu_index); |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 289 | clockevents_config_and_register(&hpet_clockevent, hpet_freq, |
| 290 | HPET_MIN_PROG_DELTA, 0x7FFFFFFF); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 291 | global_clock_event = &hpet_clockevent; |
| 292 | printk(KERN_DEBUG "hpet clockevent registered\n"); |
| 293 | } |
| 294 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 295 | static int hpet_set_periodic(struct clock_event_device *evt, int timer) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 296 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 297 | unsigned int cfg, cmp, now; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 298 | uint64_t delta; |
| 299 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 300 | hpet_stop_counter(); |
| 301 | delta = ((uint64_t)(NSEC_PER_SEC / HZ)) * evt->mult; |
| 302 | delta >>= evt->shift; |
| 303 | now = hpet_readl(HPET_COUNTER); |
| 304 | cmp = now + (unsigned int)delta; |
| 305 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
| 306 | cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC | HPET_TN_SETVAL | |
| 307 | HPET_TN_32BIT; |
| 308 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
| 309 | hpet_writel(cmp, HPET_Tn_CMP(timer)); |
| 310 | udelay(1); |
| 311 | /* |
| 312 | * HPET on AMD 81xx needs a second write (with HPET_TN_SETVAL |
| 313 | * cleared) to T0_CMP to set the period. The HPET_TN_SETVAL |
| 314 | * bit is automatically cleared after the first write. |
| 315 | * (See AMD-8111 HyperTransport I/O Hub Data Sheet, |
| 316 | * Publication # 24674) |
| 317 | */ |
| 318 | hpet_writel((unsigned int)delta, HPET_Tn_CMP(timer)); |
| 319 | hpet_start_counter(); |
| 320 | hpet_print_config(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 321 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 322 | return 0; |
| 323 | } |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 324 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 325 | static int hpet_set_oneshot(struct clock_event_device *evt, int timer) |
| 326 | { |
| 327 | unsigned int cfg; |
Thomas Gleixner | 18de5bc | 2007-07-21 04:37:34 -0700 | [diff] [blame] | 328 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 329 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
| 330 | cfg &= ~HPET_TN_PERIODIC; |
| 331 | cfg |= HPET_TN_ENABLE | HPET_TN_32BIT; |
| 332 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
| 333 | |
| 334 | return 0; |
| 335 | } |
| 336 | |
| 337 | static int hpet_shutdown(struct clock_event_device *evt, int timer) |
| 338 | { |
| 339 | unsigned int cfg; |
| 340 | |
| 341 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
| 342 | cfg &= ~HPET_TN_ENABLE; |
| 343 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
| 344 | |
| 345 | return 0; |
| 346 | } |
| 347 | |
Thomas Gleixner | bb68cfe | 2017-07-31 22:07:09 +0200 | [diff] [blame] | 348 | static int hpet_resume(struct clock_event_device *evt) |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 349 | { |
Thomas Gleixner | bb68cfe | 2017-07-31 22:07:09 +0200 | [diff] [blame] | 350 | hpet_enable_legacy_int(); |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 351 | hpet_print_config(); |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 352 | return 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 353 | } |
| 354 | |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 355 | static int hpet_next_event(unsigned long delta, |
| 356 | struct clock_event_device *evt, int timer) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 357 | { |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 358 | u32 cnt; |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 359 | s32 res; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 360 | |
| 361 | cnt = hpet_readl(HPET_COUNTER); |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 362 | cnt += (u32) delta; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 363 | hpet_writel(cnt, HPET_Tn_CMP(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 364 | |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 365 | /* |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 366 | * HPETs are a complete disaster. The compare register is |
| 367 | * based on a equal comparison and neither provides a less |
| 368 | * than or equal functionality (which would require to take |
| 369 | * the wraparound into account) nor a simple count down event |
| 370 | * mode. Further the write to the comparator register is |
| 371 | * delayed internally up to two HPET clock cycles in certain |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 372 | * chipsets (ATI, ICH9,10). Some newer AMD chipsets have even |
| 373 | * longer delays. We worked around that by reading back the |
| 374 | * compare register, but that required another workaround for |
| 375 | * ICH9,10 chips where the first readout after write can |
| 376 | * return the old stale value. We already had a minimum |
| 377 | * programming delta of 5us enforced, but a NMI or SMI hitting |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 378 | * between the counter readout and the comparator write can |
| 379 | * move us behind that point easily. Now instead of reading |
| 380 | * the compare register back several times, we make the ETIME |
| 381 | * decision based on the following: Return ETIME if the |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 382 | * counter value after the write is less than HPET_MIN_CYCLES |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 383 | * away from the event or if the counter is already ahead of |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 384 | * the event. The minimum programming delta for the generic |
| 385 | * clockevents code is set to 1.5 * HPET_MIN_CYCLES. |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 386 | */ |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 387 | res = (s32)(cnt - hpet_readl(HPET_COUNTER)); |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 388 | |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 389 | return res < HPET_MIN_CYCLES ? -ETIME : 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 390 | } |
| 391 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 392 | static int hpet_legacy_shutdown(struct clock_event_device *evt) |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 393 | { |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 394 | return hpet_shutdown(evt, 0); |
| 395 | } |
| 396 | |
| 397 | static int hpet_legacy_set_oneshot(struct clock_event_device *evt) |
| 398 | { |
| 399 | return hpet_set_oneshot(evt, 0); |
| 400 | } |
| 401 | |
| 402 | static int hpet_legacy_set_periodic(struct clock_event_device *evt) |
| 403 | { |
| 404 | return hpet_set_periodic(evt, 0); |
| 405 | } |
| 406 | |
| 407 | static int hpet_legacy_resume(struct clock_event_device *evt) |
| 408 | { |
Thomas Gleixner | bb68cfe | 2017-07-31 22:07:09 +0200 | [diff] [blame] | 409 | return hpet_resume(evt); |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 410 | } |
| 411 | |
| 412 | static int hpet_legacy_next_event(unsigned long delta, |
| 413 | struct clock_event_device *evt) |
| 414 | { |
| 415 | return hpet_next_event(delta, evt, 0); |
| 416 | } |
| 417 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 418 | /* |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 419 | * The hpet clock event device |
| 420 | */ |
| 421 | static struct clock_event_device hpet_clockevent = { |
| 422 | .name = "hpet", |
| 423 | .features = CLOCK_EVT_FEAT_PERIODIC | |
| 424 | CLOCK_EVT_FEAT_ONESHOT, |
| 425 | .set_state_periodic = hpet_legacy_set_periodic, |
| 426 | .set_state_oneshot = hpet_legacy_set_oneshot, |
| 427 | .set_state_shutdown = hpet_legacy_shutdown, |
| 428 | .tick_resume = hpet_legacy_resume, |
| 429 | .set_next_event = hpet_legacy_next_event, |
| 430 | .irq = 0, |
| 431 | .rating = 50, |
| 432 | }; |
| 433 | |
| 434 | /* |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 435 | * HPET MSI Support |
| 436 | */ |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 437 | #ifdef CONFIG_PCI_MSI |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 438 | |
| 439 | static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev); |
| 440 | static struct hpet_dev *hpet_devs; |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 441 | static struct irq_domain *hpet_domain; |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 442 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 443 | void hpet_msi_unmask(struct irq_data *data) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 444 | { |
Jiang Liu | ff96b4d | 2015-06-01 16:05:18 +0800 | [diff] [blame] | 445 | struct hpet_dev *hdev = irq_data_get_irq_handler_data(data); |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 446 | unsigned int cfg; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 447 | |
| 448 | /* unmask it */ |
| 449 | cfg = hpet_readl(HPET_Tn_CFG(hdev->num)); |
Jan Beulich | 6acf5a8 | 2012-11-02 14:02:40 +0000 | [diff] [blame] | 450 | cfg |= HPET_TN_ENABLE | HPET_TN_FSB; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 451 | hpet_writel(cfg, HPET_Tn_CFG(hdev->num)); |
| 452 | } |
| 453 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 454 | void hpet_msi_mask(struct irq_data *data) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 455 | { |
Jiang Liu | ff96b4d | 2015-06-01 16:05:18 +0800 | [diff] [blame] | 456 | struct hpet_dev *hdev = irq_data_get_irq_handler_data(data); |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 457 | unsigned int cfg; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 458 | |
| 459 | /* mask it */ |
| 460 | cfg = hpet_readl(HPET_Tn_CFG(hdev->num)); |
Jan Beulich | 6acf5a8 | 2012-11-02 14:02:40 +0000 | [diff] [blame] | 461 | cfg &= ~(HPET_TN_ENABLE | HPET_TN_FSB); |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 462 | hpet_writel(cfg, HPET_Tn_CFG(hdev->num)); |
| 463 | } |
| 464 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 465 | void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 466 | { |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 467 | hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num)); |
| 468 | hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4); |
| 469 | } |
| 470 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 471 | void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 472 | { |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 473 | msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num)); |
| 474 | msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4); |
| 475 | msg->address_hi = 0; |
| 476 | } |
| 477 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 478 | static int hpet_msi_shutdown(struct clock_event_device *evt) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 479 | { |
| 480 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 481 | |
| 482 | return hpet_shutdown(evt, hdev->num); |
| 483 | } |
| 484 | |
| 485 | static int hpet_msi_set_oneshot(struct clock_event_device *evt) |
| 486 | { |
| 487 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 488 | |
| 489 | return hpet_set_oneshot(evt, hdev->num); |
| 490 | } |
| 491 | |
| 492 | static int hpet_msi_set_periodic(struct clock_event_device *evt) |
| 493 | { |
| 494 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 495 | |
| 496 | return hpet_set_periodic(evt, hdev->num); |
| 497 | } |
| 498 | |
| 499 | static int hpet_msi_resume(struct clock_event_device *evt) |
| 500 | { |
| 501 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
Thomas Gleixner | bb68cfe | 2017-07-31 22:07:09 +0200 | [diff] [blame] | 502 | struct irq_data *data = irq_get_irq_data(hdev->irq); |
| 503 | struct msi_msg msg; |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 504 | |
Thomas Gleixner | bb68cfe | 2017-07-31 22:07:09 +0200 | [diff] [blame] | 505 | /* Restore the MSI msg and unmask the interrupt */ |
| 506 | irq_chip_compose_msi_msg(data, &msg); |
| 507 | hpet_msi_write(hdev, &msg); |
| 508 | hpet_msi_unmask(data); |
| 509 | return 0; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 510 | } |
| 511 | |
| 512 | static int hpet_msi_next_event(unsigned long delta, |
| 513 | struct clock_event_device *evt) |
| 514 | { |
| 515 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 516 | return hpet_next_event(delta, evt, hdev->num); |
| 517 | } |
| 518 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 519 | static irqreturn_t hpet_interrupt_handler(int irq, void *data) |
| 520 | { |
| 521 | struct hpet_dev *dev = (struct hpet_dev *)data; |
| 522 | struct clock_event_device *hevt = &dev->evt; |
| 523 | |
| 524 | if (!hevt->event_handler) { |
| 525 | printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n", |
| 526 | dev->num); |
| 527 | return IRQ_HANDLED; |
| 528 | } |
| 529 | |
| 530 | hevt->event_handler(hevt); |
| 531 | return IRQ_HANDLED; |
| 532 | } |
| 533 | |
| 534 | static int hpet_setup_irq(struct hpet_dev *dev) |
| 535 | { |
| 536 | |
| 537 | if (request_irq(dev->irq, hpet_interrupt_handler, |
Michael Opdenacker | d20d2ef | 2014-03-04 21:35:05 +0100 | [diff] [blame] | 538 | IRQF_TIMER | IRQF_NOBALANCING, |
Thomas Gleixner | 507fa3a | 2009-06-14 17:46:01 +0200 | [diff] [blame] | 539 | dev->name, dev)) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 540 | return -1; |
| 541 | |
| 542 | disable_irq(dev->irq); |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 543 | irq_set_affinity(dev->irq, cpumask_of(dev->cpu)); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 544 | enable_irq(dev->irq); |
| 545 | |
Yinghai Lu | c81bba4 | 2008-09-25 11:53:11 -0700 | [diff] [blame] | 546 | printk(KERN_DEBUG "hpet: %s irq %d for MSI\n", |
| 547 | dev->name, dev->irq); |
| 548 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 549 | return 0; |
| 550 | } |
| 551 | |
| 552 | /* This should be called in specific @cpu */ |
| 553 | static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu) |
| 554 | { |
| 555 | struct clock_event_device *evt = &hdev->evt; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 556 | |
| 557 | WARN_ON(cpu != smp_processor_id()); |
| 558 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 559 | return; |
| 560 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 561 | hdev->cpu = cpu; |
| 562 | per_cpu(cpu_hpet_dev, cpu) = hdev; |
| 563 | evt->name = hdev->name; |
| 564 | hpet_setup_irq(hdev); |
| 565 | evt->irq = hdev->irq; |
| 566 | |
| 567 | evt->rating = 110; |
| 568 | evt->features = CLOCK_EVT_FEAT_ONESHOT; |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 569 | if (hdev->flags & HPET_DEV_PERI_CAP) { |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 570 | evt->features |= CLOCK_EVT_FEAT_PERIODIC; |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 571 | evt->set_state_periodic = hpet_msi_set_periodic; |
| 572 | } |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 573 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 574 | evt->set_state_shutdown = hpet_msi_shutdown; |
| 575 | evt->set_state_oneshot = hpet_msi_set_oneshot; |
| 576 | evt->tick_resume = hpet_msi_resume; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 577 | evt->set_next_event = hpet_msi_next_event; |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 578 | evt->cpumask = cpumask_of(hdev->cpu); |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 579 | |
| 580 | clockevents_config_and_register(evt, hpet_freq, HPET_MIN_PROG_DELTA, |
| 581 | 0x7FFFFFFF); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 582 | } |
| 583 | |
| 584 | #ifdef CONFIG_HPET |
| 585 | /* Reserve at least one timer for userspace (/dev/hpet) */ |
| 586 | #define RESERVE_TIMERS 1 |
| 587 | #else |
| 588 | #define RESERVE_TIMERS 0 |
| 589 | #endif |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 590 | |
| 591 | static void hpet_msi_capability_lookup(unsigned int start_timer) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 592 | { |
| 593 | unsigned int id; |
| 594 | unsigned int num_timers; |
| 595 | unsigned int num_timers_used = 0; |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 596 | int i, irq; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 597 | |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 598 | if (hpet_msi_disable) |
| 599 | return; |
| 600 | |
Shaohua Li | 39fe05e | 2009-08-12 11:16:12 +0800 | [diff] [blame] | 601 | if (boot_cpu_has(X86_FEATURE_ARAT)) |
| 602 | return; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 603 | id = hpet_readl(HPET_ID); |
| 604 | |
| 605 | num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT); |
| 606 | num_timers++; /* Value read out starts from 0 */ |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 607 | hpet_print_config(); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 608 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 609 | hpet_domain = hpet_create_irq_domain(hpet_blockid); |
| 610 | if (!hpet_domain) |
| 611 | return; |
| 612 | |
Kees Cook | 6396bb2 | 2018-06-12 14:03:40 -0700 | [diff] [blame] | 613 | hpet_devs = kcalloc(num_timers, sizeof(struct hpet_dev), GFP_KERNEL); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 614 | if (!hpet_devs) |
| 615 | return; |
| 616 | |
| 617 | hpet_num_timers = num_timers; |
| 618 | |
| 619 | for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) { |
| 620 | struct hpet_dev *hdev = &hpet_devs[num_timers_used]; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 621 | unsigned int cfg = hpet_readl(HPET_Tn_CFG(i)); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 622 | |
| 623 | /* Only consider HPET timer with MSI support */ |
| 624 | if (!(cfg & HPET_TN_FSB_CAP)) |
| 625 | continue; |
| 626 | |
Thomas Gleixner | cb17b2a | 2015-06-21 16:21:50 +0200 | [diff] [blame] | 627 | hdev->flags = 0; |
| 628 | if (cfg & HPET_TN_PERIODIC_CAP) |
| 629 | hdev->flags |= HPET_DEV_PERI_CAP; |
| 630 | sprintf(hdev->name, "hpet%d", i); |
| 631 | hdev->num = i; |
| 632 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 633 | irq = hpet_assign_irq(hpet_domain, hdev, hdev->num); |
Jiang Liu | bafac29 | 2015-06-20 11:50:50 +0200 | [diff] [blame] | 634 | if (irq <= 0) |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 635 | continue; |
| 636 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 637 | hdev->irq = irq; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 638 | hdev->flags |= HPET_DEV_FSB_CAP; |
| 639 | hdev->flags |= HPET_DEV_VALID; |
| 640 | num_timers_used++; |
| 641 | if (num_timers_used == num_possible_cpus()) |
| 642 | break; |
| 643 | } |
| 644 | |
| 645 | printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n", |
| 646 | num_timers, num_timers_used); |
| 647 | } |
| 648 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 649 | #ifdef CONFIG_HPET |
| 650 | static void hpet_reserve_msi_timers(struct hpet_data *hd) |
| 651 | { |
| 652 | int i; |
| 653 | |
| 654 | if (!hpet_devs) |
| 655 | return; |
| 656 | |
| 657 | for (i = 0; i < hpet_num_timers; i++) { |
| 658 | struct hpet_dev *hdev = &hpet_devs[i]; |
| 659 | |
| 660 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 661 | continue; |
| 662 | |
| 663 | hd->hd_irq[hdev->num] = hdev->irq; |
| 664 | hpet_reserve_timer(hd, hdev->num); |
| 665 | } |
| 666 | } |
| 667 | #endif |
| 668 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 669 | static struct hpet_dev *hpet_get_unused_timer(void) |
| 670 | { |
| 671 | int i; |
| 672 | |
| 673 | if (!hpet_devs) |
| 674 | return NULL; |
| 675 | |
| 676 | for (i = 0; i < hpet_num_timers; i++) { |
| 677 | struct hpet_dev *hdev = &hpet_devs[i]; |
| 678 | |
| 679 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 680 | continue; |
| 681 | if (test_and_set_bit(HPET_DEV_USED_BIT, |
| 682 | (unsigned long *)&hdev->flags)) |
| 683 | continue; |
| 684 | return hdev; |
| 685 | } |
| 686 | return NULL; |
| 687 | } |
| 688 | |
| 689 | struct hpet_work_struct { |
| 690 | struct delayed_work work; |
| 691 | struct completion complete; |
| 692 | }; |
| 693 | |
| 694 | static void hpet_work(struct work_struct *w) |
| 695 | { |
| 696 | struct hpet_dev *hdev; |
| 697 | int cpu = smp_processor_id(); |
| 698 | struct hpet_work_struct *hpet_work; |
| 699 | |
| 700 | hpet_work = container_of(w, struct hpet_work_struct, work.work); |
| 701 | |
| 702 | hdev = hpet_get_unused_timer(); |
| 703 | if (hdev) |
| 704 | init_one_hpet_msi_clockevent(hdev, cpu); |
| 705 | |
| 706 | complete(&hpet_work->complete); |
| 707 | } |
| 708 | |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 709 | static int hpet_cpuhp_online(unsigned int cpu) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 710 | { |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 711 | struct hpet_work_struct work; |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 712 | |
| 713 | INIT_DELAYED_WORK_ONSTACK(&work.work, hpet_work); |
| 714 | init_completion(&work.complete); |
| 715 | /* FIXME: add schedule_work_on() */ |
| 716 | schedule_delayed_work_on(cpu, &work.work, 0); |
| 717 | wait_for_completion(&work.complete); |
| 718 | destroy_delayed_work_on_stack(&work.work); |
| 719 | return 0; |
| 720 | } |
| 721 | |
| 722 | static int hpet_cpuhp_dead(unsigned int cpu) |
| 723 | { |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 724 | struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu); |
| 725 | |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 726 | if (!hdev) |
| 727 | return 0; |
| 728 | free_irq(hdev->irq, hdev); |
| 729 | hdev->flags &= ~HPET_DEV_USED; |
| 730 | per_cpu(cpu_hpet_dev, cpu) = NULL; |
| 731 | return 0; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 732 | } |
| 733 | #else |
| 734 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 735 | static void hpet_msi_capability_lookup(unsigned int start_timer) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 736 | { |
| 737 | return; |
| 738 | } |
| 739 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 740 | #ifdef CONFIG_HPET |
| 741 | static void hpet_reserve_msi_timers(struct hpet_data *hd) |
| 742 | { |
| 743 | return; |
| 744 | } |
| 745 | #endif |
| 746 | |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 747 | #define hpet_cpuhp_online NULL |
| 748 | #define hpet_cpuhp_dead NULL |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 749 | |
| 750 | #endif |
| 751 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 752 | /* |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 753 | * Clock source related code |
| 754 | */ |
Waiman Long | f99fd22 | 2016-09-06 13:22:10 -0400 | [diff] [blame] | 755 | #if defined(CONFIG_SMP) && defined(CONFIG_64BIT) |
| 756 | /* |
| 757 | * Reading the HPET counter is a very slow operation. If a large number of |
| 758 | * CPUs are trying to access the HPET counter simultaneously, it can cause |
| 759 | * massive delay and slow down system performance dramatically. This may |
| 760 | * happen when HPET is the default clock source instead of TSC. For a |
| 761 | * really large system with hundreds of CPUs, the slowdown may be so |
| 762 | * severe that it may actually crash the system because of a NMI watchdog |
| 763 | * soft lockup, for example. |
| 764 | * |
| 765 | * If multiple CPUs are trying to access the HPET counter at the same time, |
| 766 | * we don't actually need to read the counter multiple times. Instead, the |
| 767 | * other CPUs can use the counter value read by the first CPU in the group. |
| 768 | * |
| 769 | * This special feature is only enabled on x86-64 systems. It is unlikely |
| 770 | * that 32-bit x86 systems will have enough CPUs to require this feature |
| 771 | * with its associated locking overhead. And we also need 64-bit atomic |
| 772 | * read. |
| 773 | * |
| 774 | * The lock and the hpet value are stored together and can be read in a |
| 775 | * single atomic 64-bit read. It is explicitly assumed that arch_spinlock_t |
| 776 | * is 32 bits in size. |
| 777 | */ |
| 778 | union hpet_lock { |
| 779 | struct { |
| 780 | arch_spinlock_t lock; |
| 781 | u32 value; |
| 782 | }; |
| 783 | u64 lockval; |
| 784 | }; |
| 785 | |
| 786 | static union hpet_lock hpet __cacheline_aligned = { |
| 787 | { .lock = __ARCH_SPIN_LOCK_UNLOCKED, }, |
| 788 | }; |
| 789 | |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 790 | static u64 read_hpet(struct clocksource *cs) |
Waiman Long | f99fd22 | 2016-09-06 13:22:10 -0400 | [diff] [blame] | 791 | { |
| 792 | unsigned long flags; |
| 793 | union hpet_lock old, new; |
| 794 | |
| 795 | BUILD_BUG_ON(sizeof(union hpet_lock) != 8); |
| 796 | |
| 797 | /* |
| 798 | * Read HPET directly if in NMI. |
| 799 | */ |
| 800 | if (in_nmi()) |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 801 | return (u64)hpet_readl(HPET_COUNTER); |
Waiman Long | f99fd22 | 2016-09-06 13:22:10 -0400 | [diff] [blame] | 802 | |
| 803 | /* |
| 804 | * Read the current state of the lock and HPET value atomically. |
| 805 | */ |
| 806 | old.lockval = READ_ONCE(hpet.lockval); |
| 807 | |
| 808 | if (arch_spin_is_locked(&old.lock)) |
| 809 | goto contended; |
| 810 | |
| 811 | local_irq_save(flags); |
| 812 | if (arch_spin_trylock(&hpet.lock)) { |
| 813 | new.value = hpet_readl(HPET_COUNTER); |
| 814 | /* |
| 815 | * Use WRITE_ONCE() to prevent store tearing. |
| 816 | */ |
| 817 | WRITE_ONCE(hpet.value, new.value); |
| 818 | arch_spin_unlock(&hpet.lock); |
| 819 | local_irq_restore(flags); |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 820 | return (u64)new.value; |
Waiman Long | f99fd22 | 2016-09-06 13:22:10 -0400 | [diff] [blame] | 821 | } |
| 822 | local_irq_restore(flags); |
| 823 | |
| 824 | contended: |
| 825 | /* |
| 826 | * Contended case |
| 827 | * -------------- |
| 828 | * Wait until the HPET value change or the lock is free to indicate |
| 829 | * its value is up-to-date. |
| 830 | * |
| 831 | * It is possible that old.value has already contained the latest |
| 832 | * HPET value while the lock holder was in the process of releasing |
| 833 | * the lock. Checking for lock state change will enable us to return |
| 834 | * the value immediately instead of waiting for the next HPET reader |
| 835 | * to come along. |
| 836 | */ |
| 837 | do { |
| 838 | cpu_relax(); |
| 839 | new.lockval = READ_ONCE(hpet.lockval); |
| 840 | } while ((new.value == old.value) && arch_spin_is_locked(&new.lock)); |
| 841 | |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 842 | return (u64)new.value; |
Waiman Long | f99fd22 | 2016-09-06 13:22:10 -0400 | [diff] [blame] | 843 | } |
| 844 | #else |
| 845 | /* |
| 846 | * For UP or 32-bit. |
| 847 | */ |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 848 | static u64 read_hpet(struct clocksource *cs) |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 849 | { |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 850 | return (u64)hpet_readl(HPET_COUNTER); |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 851 | } |
Waiman Long | f99fd22 | 2016-09-06 13:22:10 -0400 | [diff] [blame] | 852 | #endif |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 853 | |
| 854 | static struct clocksource clocksource_hpet = { |
| 855 | .name = "hpet", |
| 856 | .rating = 250, |
| 857 | .read = read_hpet, |
| 858 | .mask = HPET_MASK, |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 859 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 860 | .resume = hpet_resume_counter, |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 861 | }; |
| 862 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 863 | static int hpet_clocksource_register(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 864 | { |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 865 | u64 start, now; |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 866 | u64 t1; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 867 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 868 | /* Start the counter */ |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 869 | hpet_restart_counter(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 870 | |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 871 | /* Verify whether hpet counter works */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 872 | t1 = hpet_readl(HPET_COUNTER); |
Andy Lutomirski | 4ea1636 | 2015-06-25 18:44:07 +0200 | [diff] [blame] | 873 | start = rdtsc(); |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 874 | |
| 875 | /* |
| 876 | * We don't know the TSC frequency yet, but waiting for |
| 877 | * 200000 TSC cycles is safe: |
| 878 | * 4 GHz == 50us |
| 879 | * 1 GHz == 200us |
| 880 | */ |
| 881 | do { |
| 882 | rep_nop(); |
Andy Lutomirski | 4ea1636 | 2015-06-25 18:44:07 +0200 | [diff] [blame] | 883 | now = rdtsc(); |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 884 | } while ((now - start) < 200000UL); |
| 885 | |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 886 | if (t1 == hpet_readl(HPET_COUNTER)) { |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 887 | printk(KERN_WARNING |
| 888 | "HPET counter not counting. HPET disabled\n"); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 889 | return -ENODEV; |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 890 | } |
| 891 | |
John Stultz | f12a15b | 2010-07-13 17:56:27 -0700 | [diff] [blame] | 892 | clocksource_register_hz(&clocksource_hpet, (u32)hpet_freq); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 893 | return 0; |
| 894 | } |
| 895 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 896 | static u32 *hpet_boot_cfg; |
| 897 | |
Pavel Machek | b02a7f2 | 2008-02-05 00:48:13 +0100 | [diff] [blame] | 898 | /** |
| 899 | * hpet_enable - Try to setup the HPET timer. Returns 1 on success. |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 900 | */ |
| 901 | int __init hpet_enable(void) |
| 902 | { |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 903 | u32 hpet_period, cfg, id; |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 904 | u64 freq; |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 905 | unsigned int i, last; |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 906 | |
| 907 | if (!is_hpet_capable()) |
| 908 | return 0; |
| 909 | |
| 910 | hpet_set_mapping(); |
| 911 | |
| 912 | /* |
| 913 | * Read the period and check for a sane value: |
| 914 | */ |
| 915 | hpet_period = hpet_readl(HPET_PERIOD); |
Thomas Gleixner | a6825f1 | 2008-08-14 12:17:06 +0200 | [diff] [blame] | 916 | |
| 917 | /* |
| 918 | * AMD SB700 based systems with spread spectrum enabled use a |
| 919 | * SMM based HPET emulation to provide proper frequency |
| 920 | * setting. The SMM code is initialized with the first HPET |
| 921 | * register access and takes some time to complete. During |
| 922 | * this time the config register reads 0xffffffff. We check |
| 923 | * for max. 1000 loops whether the config register reads a non |
| 924 | * 0xffffffff value to make sure that HPET is up and running |
| 925 | * before we go further. A counting loop is safe, as the HPET |
| 926 | * access takes thousands of CPU cycles. On non SB700 based |
| 927 | * machines this check is only done once and has no side |
| 928 | * effects. |
| 929 | */ |
| 930 | for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) { |
| 931 | if (i == 1000) { |
| 932 | printk(KERN_WARNING |
| 933 | "HPET config register value = 0xFFFFFFFF. " |
| 934 | "Disabling HPET\n"); |
| 935 | goto out_nohpet; |
| 936 | } |
| 937 | } |
| 938 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 939 | if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD) |
| 940 | goto out_nohpet; |
| 941 | |
| 942 | /* |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 943 | * The period is a femto seconds value. Convert it to a |
| 944 | * frequency. |
| 945 | */ |
| 946 | freq = FSEC_PER_SEC; |
| 947 | do_div(freq, hpet_period); |
| 948 | hpet_freq = freq; |
| 949 | |
| 950 | /* |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 951 | * Read the HPET ID register to retrieve the IRQ routing |
| 952 | * information and the number of channels |
| 953 | */ |
| 954 | id = hpet_readl(HPET_ID); |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 955 | hpet_print_config(); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 956 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 957 | last = (id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT; |
| 958 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 959 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 960 | /* |
| 961 | * The legacy routing mode needs at least two channels, tick timer |
| 962 | * and the rtc emulation channel. |
| 963 | */ |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 964 | if (!last) |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 965 | goto out_nohpet; |
| 966 | #endif |
| 967 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 968 | cfg = hpet_readl(HPET_CFG); |
Kees Cook | 6da2ec5 | 2018-06-12 13:55:00 -0700 | [diff] [blame] | 969 | hpet_boot_cfg = kmalloc_array(last + 2, sizeof(*hpet_boot_cfg), |
| 970 | GFP_KERNEL); |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 971 | if (hpet_boot_cfg) |
| 972 | *hpet_boot_cfg = cfg; |
| 973 | else |
| 974 | pr_warn("HPET initial state will not be saved\n"); |
| 975 | cfg &= ~(HPET_CFG_ENABLE | HPET_CFG_LEGACY); |
Jan Beulich | 1b38a3a | 2012-05-25 11:40:09 +0100 | [diff] [blame] | 976 | hpet_writel(cfg, HPET_CFG); |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 977 | if (cfg) |
Joe Perches | 1de392f | 2018-05-10 08:45:30 -0700 | [diff] [blame] | 978 | pr_warn("Unrecognized bits %#x set in global cfg\n", cfg); |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 979 | |
| 980 | for (i = 0; i <= last; ++i) { |
| 981 | cfg = hpet_readl(HPET_Tn_CFG(i)); |
| 982 | if (hpet_boot_cfg) |
| 983 | hpet_boot_cfg[i + 1] = cfg; |
| 984 | cfg &= ~(HPET_TN_ENABLE | HPET_TN_LEVEL | HPET_TN_FSB); |
| 985 | hpet_writel(cfg, HPET_Tn_CFG(i)); |
| 986 | cfg &= ~(HPET_TN_PERIODIC | HPET_TN_PERIODIC_CAP |
| 987 | | HPET_TN_64BIT_CAP | HPET_TN_32BIT | HPET_TN_ROUTE |
| 988 | | HPET_TN_FSB | HPET_TN_FSB_CAP); |
| 989 | if (cfg) |
Joe Perches | 1de392f | 2018-05-10 08:45:30 -0700 | [diff] [blame] | 990 | pr_warn("Unrecognized bits %#x set in cfg#%u\n", |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 991 | cfg, i); |
| 992 | } |
| 993 | hpet_print_config(); |
| 994 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 995 | if (hpet_clocksource_register()) |
| 996 | goto out_nohpet; |
| 997 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 998 | if (id & HPET_ID_LEGSUP) { |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 999 | hpet_legacy_clockevent_register(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1000 | return 1; |
| 1001 | } |
| 1002 | return 0; |
| 1003 | |
| 1004 | out_nohpet: |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 1005 | hpet_clear_mapping(); |
Janne Kulmala | bacbe99 | 2008-12-16 13:39:57 +0200 | [diff] [blame] | 1006 | hpet_address = 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1007 | return 0; |
| 1008 | } |
| 1009 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 1010 | /* |
| 1011 | * Needs to be late, as the reserve_timer code calls kalloc ! |
| 1012 | * |
| 1013 | * Not a problem on i386 as hpet_enable is called from late_time_init, |
| 1014 | * but on x86_64 it is necessary ! |
| 1015 | */ |
| 1016 | static __init int hpet_late_init(void) |
| 1017 | { |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 1018 | int ret; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 1019 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1020 | if (boot_hpet_disable) |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 1021 | return -ENODEV; |
| 1022 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1023 | if (!hpet_address) { |
| 1024 | if (!force_hpet_address) |
| 1025 | return -ENODEV; |
| 1026 | |
| 1027 | hpet_address = force_hpet_address; |
| 1028 | hpet_enable(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1029 | } |
| 1030 | |
Jeremy Fitzhardinge | 39c04b5 | 2008-12-16 12:32:23 -0800 | [diff] [blame] | 1031 | if (!hpet_virt_address) |
| 1032 | return -ENODEV; |
| 1033 | |
Shaohua Li | 39fe05e | 2009-08-12 11:16:12 +0800 | [diff] [blame] | 1034 | if (hpet_readl(HPET_ID) & HPET_ID_LEGSUP) |
| 1035 | hpet_msi_capability_lookup(2); |
| 1036 | else |
| 1037 | hpet_msi_capability_lookup(0); |
| 1038 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 1039 | hpet_reserve_platform_timers(hpet_readl(HPET_ID)); |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 1040 | hpet_print_config(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1041 | |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 1042 | if (hpet_msi_disable) |
| 1043 | return 0; |
| 1044 | |
Shaohua Li | 39fe05e | 2009-08-12 11:16:12 +0800 | [diff] [blame] | 1045 | if (boot_cpu_has(X86_FEATURE_ARAT)) |
| 1046 | return 0; |
| 1047 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 1048 | /* This notifier should be called after workqueue is ready */ |
Thomas Gleixner | 73c1b41 | 2016-12-21 20:19:54 +0100 | [diff] [blame] | 1049 | ret = cpuhp_setup_state(CPUHP_AP_X86_HPET_ONLINE, "x86/hpet:online", |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 1050 | hpet_cpuhp_online, NULL); |
| 1051 | if (ret) |
| 1052 | return ret; |
Thomas Gleixner | 73c1b41 | 2016-12-21 20:19:54 +0100 | [diff] [blame] | 1053 | ret = cpuhp_setup_state(CPUHP_X86_HPET_DEAD, "x86/hpet:dead", NULL, |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 1054 | hpet_cpuhp_dead); |
| 1055 | if (ret) |
| 1056 | goto err_cpuhp; |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 1057 | return 0; |
Sebastian Andrzej Siewior | 48d7f6c | 2016-07-13 17:16:30 +0000 | [diff] [blame] | 1058 | |
| 1059 | err_cpuhp: |
| 1060 | cpuhp_remove_state(CPUHP_AP_X86_HPET_ONLINE); |
| 1061 | return ret; |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 1062 | } |
| 1063 | fs_initcall(hpet_late_init); |
| 1064 | |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 1065 | void hpet_disable(void) |
| 1066 | { |
Stefano Stabellini | ff48780 | 2010-07-21 18:32:37 +0100 | [diff] [blame] | 1067 | if (is_hpet_capable() && hpet_virt_address) { |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 1068 | unsigned int cfg = hpet_readl(HPET_CFG), id, last; |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 1069 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 1070 | if (hpet_boot_cfg) |
| 1071 | cfg = *hpet_boot_cfg; |
| 1072 | else if (hpet_legacy_int_enabled) { |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 1073 | cfg &= ~HPET_CFG_LEGACY; |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 1074 | hpet_legacy_int_enabled = false; |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 1075 | } |
| 1076 | cfg &= ~HPET_CFG_ENABLE; |
| 1077 | hpet_writel(cfg, HPET_CFG); |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 1078 | |
| 1079 | if (!hpet_boot_cfg) |
| 1080 | return; |
| 1081 | |
| 1082 | id = hpet_readl(HPET_ID); |
| 1083 | last = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT); |
| 1084 | |
| 1085 | for (id = 0; id <= last; ++id) |
| 1086 | hpet_writel(hpet_boot_cfg[id + 1], HPET_Tn_CFG(id)); |
| 1087 | |
| 1088 | if (*hpet_boot_cfg & HPET_CFG_ENABLE) |
| 1089 | hpet_writel(*hpet_boot_cfg, HPET_CFG); |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 1090 | } |
| 1091 | } |
| 1092 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1093 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 1094 | |
| 1095 | /* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET |
| 1096 | * is enabled, we support RTC interrupt functionality in software. |
| 1097 | * RTC has 3 kinds of interrupts: |
| 1098 | * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock |
| 1099 | * is updated |
| 1100 | * 2) Alarm Interrupt - generate an interrupt at a specific time of day |
| 1101 | * 3) Periodic Interrupt - generate periodic interrupt, with frequencies |
| 1102 | * 2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2) |
| 1103 | * (1) and (2) above are implemented using polling at a frequency of |
| 1104 | * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt |
| 1105 | * overhead. (DEFAULT_RTC_INT_FREQ) |
| 1106 | * For (3), we use interrupts at 64Hz or user specified periodic |
| 1107 | * frequency, whichever is higher. |
| 1108 | */ |
| 1109 | #include <linux/mc146818rtc.h> |
| 1110 | #include <linux/rtc.h> |
| 1111 | |
| 1112 | #define DEFAULT_RTC_INT_FREQ 64 |
| 1113 | #define DEFAULT_RTC_SHIFT 6 |
| 1114 | #define RTC_NUM_INTS 1 |
| 1115 | |
| 1116 | static unsigned long hpet_rtc_flags; |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1117 | static int hpet_prev_update_sec; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1118 | static struct rtc_time hpet_alarm_time; |
| 1119 | static unsigned long hpet_pie_count; |
Pavel Emelyanov | ff08f76 | 2009-02-04 13:40:31 +0300 | [diff] [blame] | 1120 | static u32 hpet_t1_cmp; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1121 | static u32 hpet_default_delta; |
| 1122 | static u32 hpet_pie_delta; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1123 | static unsigned long hpet_pie_limit; |
| 1124 | |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1125 | static rtc_irq_handler irq_handler; |
| 1126 | |
| 1127 | /* |
Pavel Emelyanov | ff08f76 | 2009-02-04 13:40:31 +0300 | [diff] [blame] | 1128 | * Check that the hpet counter c1 is ahead of the c2 |
| 1129 | */ |
| 1130 | static inline int hpet_cnt_ahead(u32 c1, u32 c2) |
| 1131 | { |
| 1132 | return (s32)(c2 - c1) < 0; |
| 1133 | } |
| 1134 | |
| 1135 | /* |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1136 | * Registers a IRQ handler. |
| 1137 | */ |
| 1138 | int hpet_register_irq_handler(rtc_irq_handler handler) |
| 1139 | { |
| 1140 | if (!is_hpet_enabled()) |
| 1141 | return -ENODEV; |
| 1142 | if (irq_handler) |
| 1143 | return -EBUSY; |
| 1144 | |
| 1145 | irq_handler = handler; |
| 1146 | |
| 1147 | return 0; |
| 1148 | } |
| 1149 | EXPORT_SYMBOL_GPL(hpet_register_irq_handler); |
| 1150 | |
| 1151 | /* |
| 1152 | * Deregisters the IRQ handler registered with hpet_register_irq_handler() |
| 1153 | * and does cleanup. |
| 1154 | */ |
| 1155 | void hpet_unregister_irq_handler(rtc_irq_handler handler) |
| 1156 | { |
| 1157 | if (!is_hpet_enabled()) |
| 1158 | return; |
| 1159 | |
| 1160 | irq_handler = NULL; |
| 1161 | hpet_rtc_flags = 0; |
| 1162 | } |
| 1163 | EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler); |
| 1164 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1165 | /* |
| 1166 | * Timer 1 for RTC emulation. We use one shot mode, as periodic mode |
| 1167 | * is not supported by all HPET implementations for timer 1. |
| 1168 | * |
| 1169 | * hpet_rtc_timer_init() is called when the rtc is initialized. |
| 1170 | */ |
| 1171 | int hpet_rtc_timer_init(void) |
| 1172 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1173 | unsigned int cfg, cnt, delta; |
| 1174 | unsigned long flags; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1175 | |
| 1176 | if (!is_hpet_enabled()) |
| 1177 | return 0; |
| 1178 | |
| 1179 | if (!hpet_default_delta) { |
| 1180 | uint64_t clc; |
| 1181 | |
| 1182 | clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC; |
| 1183 | clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1184 | hpet_default_delta = clc; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1185 | } |
| 1186 | |
| 1187 | if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit) |
| 1188 | delta = hpet_default_delta; |
| 1189 | else |
| 1190 | delta = hpet_pie_delta; |
| 1191 | |
| 1192 | local_irq_save(flags); |
| 1193 | |
| 1194 | cnt = delta + hpet_readl(HPET_COUNTER); |
| 1195 | hpet_writel(cnt, HPET_T1_CMP); |
| 1196 | hpet_t1_cmp = cnt; |
| 1197 | |
| 1198 | cfg = hpet_readl(HPET_T1_CFG); |
| 1199 | cfg &= ~HPET_TN_PERIODIC; |
| 1200 | cfg |= HPET_TN_ENABLE | HPET_TN_32BIT; |
| 1201 | hpet_writel(cfg, HPET_T1_CFG); |
| 1202 | |
| 1203 | local_irq_restore(flags); |
| 1204 | |
| 1205 | return 1; |
| 1206 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1207 | EXPORT_SYMBOL_GPL(hpet_rtc_timer_init); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1208 | |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1209 | static void hpet_disable_rtc_channel(void) |
| 1210 | { |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame] | 1211 | u32 cfg = hpet_readl(HPET_T1_CFG); |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1212 | cfg &= ~HPET_TN_ENABLE; |
| 1213 | hpet_writel(cfg, HPET_T1_CFG); |
| 1214 | } |
| 1215 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1216 | /* |
| 1217 | * The functions below are called from rtc driver. |
| 1218 | * Return 0 if HPET is not being used. |
| 1219 | * Otherwise do the necessary changes and return 1. |
| 1220 | */ |
| 1221 | int hpet_mask_rtc_irq_bit(unsigned long bit_mask) |
| 1222 | { |
| 1223 | if (!is_hpet_enabled()) |
| 1224 | return 0; |
| 1225 | |
| 1226 | hpet_rtc_flags &= ~bit_mask; |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1227 | if (unlikely(!hpet_rtc_flags)) |
| 1228 | hpet_disable_rtc_channel(); |
| 1229 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1230 | return 1; |
| 1231 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1232 | EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1233 | |
| 1234 | int hpet_set_rtc_irq_bit(unsigned long bit_mask) |
| 1235 | { |
| 1236 | unsigned long oldbits = hpet_rtc_flags; |
| 1237 | |
| 1238 | if (!is_hpet_enabled()) |
| 1239 | return 0; |
| 1240 | |
| 1241 | hpet_rtc_flags |= bit_mask; |
| 1242 | |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1243 | if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE)) |
| 1244 | hpet_prev_update_sec = -1; |
| 1245 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1246 | if (!oldbits) |
| 1247 | hpet_rtc_timer_init(); |
| 1248 | |
| 1249 | return 1; |
| 1250 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1251 | EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1252 | |
| 1253 | int hpet_set_alarm_time(unsigned char hrs, unsigned char min, |
| 1254 | unsigned char sec) |
| 1255 | { |
| 1256 | if (!is_hpet_enabled()) |
| 1257 | return 0; |
| 1258 | |
| 1259 | hpet_alarm_time.tm_hour = hrs; |
| 1260 | hpet_alarm_time.tm_min = min; |
| 1261 | hpet_alarm_time.tm_sec = sec; |
| 1262 | |
| 1263 | return 1; |
| 1264 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1265 | EXPORT_SYMBOL_GPL(hpet_set_alarm_time); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1266 | |
| 1267 | int hpet_set_periodic_freq(unsigned long freq) |
| 1268 | { |
| 1269 | uint64_t clc; |
| 1270 | |
| 1271 | if (!is_hpet_enabled()) |
| 1272 | return 0; |
| 1273 | |
| 1274 | if (freq <= DEFAULT_RTC_INT_FREQ) |
| 1275 | hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq; |
| 1276 | else { |
| 1277 | clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC; |
| 1278 | do_div(clc, freq); |
| 1279 | clc >>= hpet_clockevent.shift; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1280 | hpet_pie_delta = clc; |
Alok Kataria | b4a5e8a | 2010-03-11 14:00:16 -0800 | [diff] [blame] | 1281 | hpet_pie_limit = 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1282 | } |
| 1283 | return 1; |
| 1284 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1285 | EXPORT_SYMBOL_GPL(hpet_set_periodic_freq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1286 | |
| 1287 | int hpet_rtc_dropped_irq(void) |
| 1288 | { |
| 1289 | return is_hpet_enabled(); |
| 1290 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1291 | EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1292 | |
| 1293 | static void hpet_rtc_timer_reinit(void) |
| 1294 | { |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1295 | unsigned int delta; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1296 | int lost_ints = -1; |
| 1297 | |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1298 | if (unlikely(!hpet_rtc_flags)) |
| 1299 | hpet_disable_rtc_channel(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1300 | |
| 1301 | if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit) |
| 1302 | delta = hpet_default_delta; |
| 1303 | else |
| 1304 | delta = hpet_pie_delta; |
| 1305 | |
| 1306 | /* |
| 1307 | * Increment the comparator value until we are ahead of the |
| 1308 | * current count. |
| 1309 | */ |
| 1310 | do { |
| 1311 | hpet_t1_cmp += delta; |
| 1312 | hpet_writel(hpet_t1_cmp, HPET_T1_CMP); |
| 1313 | lost_ints++; |
Pavel Emelyanov | ff08f76 | 2009-02-04 13:40:31 +0300 | [diff] [blame] | 1314 | } while (!hpet_cnt_ahead(hpet_t1_cmp, hpet_readl(HPET_COUNTER))); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1315 | |
| 1316 | if (lost_ints) { |
| 1317 | if (hpet_rtc_flags & RTC_PIE) |
| 1318 | hpet_pie_count += lost_ints; |
| 1319 | if (printk_ratelimit()) |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1320 | printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n", |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1321 | lost_ints); |
| 1322 | } |
| 1323 | } |
| 1324 | |
| 1325 | irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id) |
| 1326 | { |
| 1327 | struct rtc_time curr_time; |
| 1328 | unsigned long rtc_int_flag = 0; |
| 1329 | |
| 1330 | hpet_rtc_timer_reinit(); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1331 | memset(&curr_time, 0, sizeof(struct rtc_time)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1332 | |
| 1333 | if (hpet_rtc_flags & (RTC_UIE | RTC_AIE)) |
Arnd Bergmann | 22cc1ca | 2016-08-09 21:54:53 +0200 | [diff] [blame] | 1334 | mc146818_get_time(&curr_time); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1335 | |
| 1336 | if (hpet_rtc_flags & RTC_UIE && |
| 1337 | curr_time.tm_sec != hpet_prev_update_sec) { |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1338 | if (hpet_prev_update_sec >= 0) |
| 1339 | rtc_int_flag = RTC_UF; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1340 | hpet_prev_update_sec = curr_time.tm_sec; |
| 1341 | } |
| 1342 | |
| 1343 | if (hpet_rtc_flags & RTC_PIE && |
| 1344 | ++hpet_pie_count >= hpet_pie_limit) { |
| 1345 | rtc_int_flag |= RTC_PF; |
| 1346 | hpet_pie_count = 0; |
| 1347 | } |
| 1348 | |
Bernhard Walle | 8ee291f | 2008-01-15 16:44:38 +0100 | [diff] [blame] | 1349 | if (hpet_rtc_flags & RTC_AIE && |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1350 | (curr_time.tm_sec == hpet_alarm_time.tm_sec) && |
| 1351 | (curr_time.tm_min == hpet_alarm_time.tm_min) && |
| 1352 | (curr_time.tm_hour == hpet_alarm_time.tm_hour)) |
| 1353 | rtc_int_flag |= RTC_AF; |
| 1354 | |
| 1355 | if (rtc_int_flag) { |
| 1356 | rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8)); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1357 | if (irq_handler) |
| 1358 | irq_handler(rtc_int_flag, dev_id); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1359 | } |
| 1360 | return IRQ_HANDLED; |
| 1361 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1362 | EXPORT_SYMBOL_GPL(hpet_rtc_interrupt); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1363 | #endif |