john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 1 | #include <linux/clocksource.h> |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 2 | #include <linux/clockchips.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 3 | #include <linux/interrupt.h> |
Paul Gortmaker | 69c60c8 | 2011-05-26 12:22:53 -0400 | [diff] [blame] | 4 | #include <linux/export.h> |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 5 | #include <linux/delay.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 6 | #include <linux/errno.h> |
Ralf Baechle | 334955e | 2011-06-01 19:04:57 +0100 | [diff] [blame] | 7 | #include <linux/i8253.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 8 | #include <linux/slab.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 9 | #include <linux/hpet.h> |
| 10 | #include <linux/init.h> |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 11 | #include <linux/cpu.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 12 | #include <linux/pm.h> |
| 13 | #include <linux/io.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 14 | |
Jiang Liu | d746d1e | 2015-04-14 10:30:09 +0800 | [diff] [blame] | 15 | #include <asm/irqdomain.h> |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 16 | #include <asm/fixmap.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 17 | #include <asm/hpet.h> |
Ralf Baechle | 16f871b | 2011-06-01 19:05:06 +0100 | [diff] [blame] | 18 | #include <asm/time.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 19 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 20 | #define HPET_MASK CLOCKSOURCE_MASK(32) |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 21 | |
Pavel Machek | b10db7f | 2008-01-30 13:30:00 +0100 | [diff] [blame] | 22 | /* FSEC = 10^-15 |
| 23 | NSEC = 10^-9 */ |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 24 | #define FSEC_PER_NSEC 1000000L |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 25 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 26 | #define HPET_DEV_USED_BIT 2 |
| 27 | #define HPET_DEV_USED (1 << HPET_DEV_USED_BIT) |
| 28 | #define HPET_DEV_VALID 0x8 |
| 29 | #define HPET_DEV_FSB_CAP 0x1000 |
| 30 | #define HPET_DEV_PERI_CAP 0x2000 |
| 31 | |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 32 | #define HPET_MIN_CYCLES 128 |
| 33 | #define HPET_MIN_PROG_DELTA (HPET_MIN_CYCLES + (HPET_MIN_CYCLES >> 1)) |
| 34 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 35 | /* |
| 36 | * HPET address is set in acpi/boot.c, when an ACPI entry exists |
| 37 | */ |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 38 | unsigned long hpet_address; |
Suresh Siddha | c8bc6f3 | 2009-08-04 12:07:09 -0700 | [diff] [blame] | 39 | u8 hpet_blockid; /* OS timer block num */ |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 40 | bool hpet_msi_disable; |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 41 | |
Ingo Molnar | e951e4a | 2008-11-25 08:42:01 +0100 | [diff] [blame] | 42 | #ifdef CONFIG_PCI_MSI |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 43 | static unsigned int hpet_num_timers; |
Ingo Molnar | e951e4a | 2008-11-25 08:42:01 +0100 | [diff] [blame] | 44 | #endif |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 45 | static void __iomem *hpet_virt_address; |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 46 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 47 | struct hpet_dev { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 48 | struct clock_event_device evt; |
| 49 | unsigned int num; |
| 50 | int cpu; |
| 51 | unsigned int irq; |
| 52 | unsigned int flags; |
| 53 | char name[10]; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 54 | }; |
| 55 | |
Ferenc Wagner | 3f7787b | 2011-11-18 15:28:22 +0100 | [diff] [blame] | 56 | inline struct hpet_dev *EVT_TO_HPET_DEV(struct clock_event_device *evtdev) |
| 57 | { |
| 58 | return container_of(evtdev, struct hpet_dev, evt); |
| 59 | } |
| 60 | |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 61 | inline unsigned int hpet_readl(unsigned int a) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 62 | { |
| 63 | return readl(hpet_virt_address + a); |
| 64 | } |
| 65 | |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 66 | static inline void hpet_writel(unsigned int d, unsigned int a) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 67 | { |
| 68 | writel(d, hpet_virt_address + a); |
| 69 | } |
| 70 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 71 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 72 | #include <asm/pgtable.h> |
Yinghai Lu | 2387ce5 | 2008-07-13 14:50:56 -0700 | [diff] [blame] | 73 | #endif |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 74 | |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 75 | static inline void hpet_set_mapping(void) |
| 76 | { |
| 77 | hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE); |
| 78 | } |
| 79 | |
| 80 | static inline void hpet_clear_mapping(void) |
| 81 | { |
| 82 | iounmap(hpet_virt_address); |
| 83 | hpet_virt_address = NULL; |
| 84 | } |
| 85 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 86 | /* |
| 87 | * HPET command line enable / disable |
| 88 | */ |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 89 | bool boot_hpet_disable; |
| 90 | bool hpet_force_user; |
| 91 | static bool hpet_verbose; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 92 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 93 | static int __init hpet_setup(char *str) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 94 | { |
Jan Beulich | b2d6aba | 2012-04-02 15:17:36 +0100 | [diff] [blame] | 95 | while (str) { |
| 96 | char *next = strchr(str, ','); |
| 97 | |
| 98 | if (next) |
| 99 | *next++ = 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 100 | if (!strncmp("disable", str, 7)) |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 101 | boot_hpet_disable = true; |
Thomas Gleixner | b17530b | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 102 | if (!strncmp("force", str, 5)) |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 103 | hpet_force_user = true; |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 104 | if (!strncmp("verbose", str, 7)) |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 105 | hpet_verbose = true; |
Jan Beulich | b2d6aba | 2012-04-02 15:17:36 +0100 | [diff] [blame] | 106 | str = next; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 107 | } |
| 108 | return 1; |
| 109 | } |
| 110 | __setup("hpet=", hpet_setup); |
| 111 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 112 | static int __init disable_hpet(char *str) |
| 113 | { |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 114 | boot_hpet_disable = true; |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 115 | return 1; |
| 116 | } |
| 117 | __setup("nohpet", disable_hpet); |
| 118 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 119 | static inline int is_hpet_capable(void) |
| 120 | { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 121 | return !boot_hpet_disable && hpet_address; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | /* |
| 125 | * HPET timer interrupt enable / disable |
| 126 | */ |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 127 | static bool hpet_legacy_int_enabled; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 128 | |
| 129 | /** |
| 130 | * is_hpet_enabled - check whether the hpet timer interrupt is enabled |
| 131 | */ |
| 132 | int is_hpet_enabled(void) |
| 133 | { |
| 134 | return is_hpet_capable() && hpet_legacy_int_enabled; |
| 135 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 136 | EXPORT_SYMBOL_GPL(is_hpet_enabled); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 137 | |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 138 | static void _hpet_print_config(const char *function, int line) |
| 139 | { |
| 140 | u32 i, timers, l, h; |
| 141 | printk(KERN_INFO "hpet: %s(%d):\n", function, line); |
| 142 | l = hpet_readl(HPET_ID); |
| 143 | h = hpet_readl(HPET_PERIOD); |
| 144 | timers = ((l & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1; |
| 145 | printk(KERN_INFO "hpet: ID: 0x%x, PERIOD: 0x%x\n", l, h); |
| 146 | l = hpet_readl(HPET_CFG); |
| 147 | h = hpet_readl(HPET_STATUS); |
| 148 | printk(KERN_INFO "hpet: CFG: 0x%x, STATUS: 0x%x\n", l, h); |
| 149 | l = hpet_readl(HPET_COUNTER); |
| 150 | h = hpet_readl(HPET_COUNTER+4); |
| 151 | printk(KERN_INFO "hpet: COUNTER_l: 0x%x, COUNTER_h: 0x%x\n", l, h); |
| 152 | |
| 153 | for (i = 0; i < timers; i++) { |
| 154 | l = hpet_readl(HPET_Tn_CFG(i)); |
| 155 | h = hpet_readl(HPET_Tn_CFG(i)+4); |
| 156 | printk(KERN_INFO "hpet: T%d: CFG_l: 0x%x, CFG_h: 0x%x\n", |
| 157 | i, l, h); |
| 158 | l = hpet_readl(HPET_Tn_CMP(i)); |
| 159 | h = hpet_readl(HPET_Tn_CMP(i)+4); |
| 160 | printk(KERN_INFO "hpet: T%d: CMP_l: 0x%x, CMP_h: 0x%x\n", |
| 161 | i, l, h); |
| 162 | l = hpet_readl(HPET_Tn_ROUTE(i)); |
| 163 | h = hpet_readl(HPET_Tn_ROUTE(i)+4); |
| 164 | printk(KERN_INFO "hpet: T%d ROUTE_l: 0x%x, ROUTE_h: 0x%x\n", |
| 165 | i, l, h); |
| 166 | } |
| 167 | } |
| 168 | |
| 169 | #define hpet_print_config() \ |
| 170 | do { \ |
| 171 | if (hpet_verbose) \ |
Rasmus Villemoes | 02f1f21 | 2015-02-12 15:01:31 -0800 | [diff] [blame] | 172 | _hpet_print_config(__func__, __LINE__); \ |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 173 | } while (0) |
| 174 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 175 | /* |
| 176 | * When the hpet driver (/dev/hpet) is enabled, we need to reserve |
| 177 | * timer 0 and timer 1 in case of RTC emulation. |
| 178 | */ |
| 179 | #ifdef CONFIG_HPET |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 180 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 181 | static void hpet_reserve_msi_timers(struct hpet_data *hd); |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 182 | |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 183 | static void hpet_reserve_platform_timers(unsigned int id) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 184 | { |
| 185 | struct hpet __iomem *hpet = hpet_virt_address; |
Balaji Rao | 37a47db8 | 2008-01-30 13:30:03 +0100 | [diff] [blame] | 186 | struct hpet_timer __iomem *timer = &hpet->hpet_timers[2]; |
| 187 | unsigned int nrtimers, i; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 188 | struct hpet_data hd; |
| 189 | |
| 190 | nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1; |
| 191 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 192 | memset(&hd, 0, sizeof(hd)); |
| 193 | hd.hd_phys_address = hpet_address; |
| 194 | hd.hd_address = hpet; |
| 195 | hd.hd_nirqs = nrtimers; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 196 | hpet_reserve_timer(&hd, 0); |
| 197 | |
| 198 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 199 | hpet_reserve_timer(&hd, 1); |
| 200 | #endif |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 201 | |
David Brownell | 64a76f6 | 2008-07-29 12:47:38 -0700 | [diff] [blame] | 202 | /* |
| 203 | * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254 |
| 204 | * is wrong for i8259!) not the output IRQ. Many BIOS writers |
| 205 | * don't bother configuring *any* comparator interrupts. |
| 206 | */ |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 207 | hd.hd_irq[0] = HPET_LEGACY_8254; |
| 208 | hd.hd_irq[1] = HPET_LEGACY_RTC; |
| 209 | |
Ingo Molnar | fc3fbc4 | 2008-04-27 14:04:14 +0200 | [diff] [blame] | 210 | for (i = 2; i < nrtimers; timer++, i++) { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 211 | hd.hd_irq[i] = (readl(&timer->hpet_config) & |
| 212 | Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT; |
Ingo Molnar | fc3fbc4 | 2008-04-27 14:04:14 +0200 | [diff] [blame] | 213 | } |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 214 | |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 215 | hpet_reserve_msi_timers(&hd); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 216 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 217 | hpet_alloc(&hd); |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 218 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 219 | } |
| 220 | #else |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 221 | static void hpet_reserve_platform_timers(unsigned int id) { } |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 222 | #endif |
| 223 | |
| 224 | /* |
| 225 | * Common hpet info |
| 226 | */ |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 227 | static unsigned long hpet_freq; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 228 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 229 | static struct clock_event_device hpet_clockevent; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 230 | |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 231 | static void hpet_stop_counter(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 232 | { |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 233 | u32 cfg = hpet_readl(HPET_CFG); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 234 | cfg &= ~HPET_CFG_ENABLE; |
| 235 | hpet_writel(cfg, HPET_CFG); |
Andreas Herrmann | 7a6f9cb | 2009-04-21 20:00:37 +0200 | [diff] [blame] | 236 | } |
| 237 | |
| 238 | static void hpet_reset_counter(void) |
| 239 | { |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 240 | hpet_writel(0, HPET_COUNTER); |
| 241 | hpet_writel(0, HPET_COUNTER + 4); |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | static void hpet_start_counter(void) |
| 245 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 246 | unsigned int cfg = hpet_readl(HPET_CFG); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 247 | cfg |= HPET_CFG_ENABLE; |
| 248 | hpet_writel(cfg, HPET_CFG); |
| 249 | } |
| 250 | |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 251 | static void hpet_restart_counter(void) |
| 252 | { |
| 253 | hpet_stop_counter(); |
Andreas Herrmann | 7a6f9cb | 2009-04-21 20:00:37 +0200 | [diff] [blame] | 254 | hpet_reset_counter(); |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 255 | hpet_start_counter(); |
| 256 | } |
| 257 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 258 | static void hpet_resume_device(void) |
| 259 | { |
Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 260 | force_hpet_resume(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 261 | } |
| 262 | |
Magnus Damm | 1762233 | 2010-02-02 14:41:39 -0800 | [diff] [blame] | 263 | static void hpet_resume_counter(struct clocksource *cs) |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 264 | { |
| 265 | hpet_resume_device(); |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 266 | hpet_restart_counter(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 267 | } |
| 268 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 269 | static void hpet_enable_legacy_int(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 270 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 271 | unsigned int cfg = hpet_readl(HPET_CFG); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 272 | |
| 273 | cfg |= HPET_CFG_LEGACY; |
| 274 | hpet_writel(cfg, HPET_CFG); |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 275 | hpet_legacy_int_enabled = true; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 276 | } |
| 277 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 278 | static void hpet_legacy_clockevent_register(void) |
| 279 | { |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 280 | /* Start HPET legacy interrupts */ |
| 281 | hpet_enable_legacy_int(); |
| 282 | |
| 283 | /* |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 284 | * Start hpet with the boot cpu mask and make it |
| 285 | * global after the IO_APIC has been initialized. |
| 286 | */ |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 287 | hpet_clockevent.cpumask = cpumask_of(smp_processor_id()); |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 288 | clockevents_config_and_register(&hpet_clockevent, hpet_freq, |
| 289 | HPET_MIN_PROG_DELTA, 0x7FFFFFFF); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 290 | global_clock_event = &hpet_clockevent; |
| 291 | printk(KERN_DEBUG "hpet clockevent registered\n"); |
| 292 | } |
| 293 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 294 | static int hpet_set_periodic(struct clock_event_device *evt, int timer) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 295 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 296 | unsigned int cfg, cmp, now; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 297 | uint64_t delta; |
| 298 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 299 | hpet_stop_counter(); |
| 300 | delta = ((uint64_t)(NSEC_PER_SEC / HZ)) * evt->mult; |
| 301 | delta >>= evt->shift; |
| 302 | now = hpet_readl(HPET_COUNTER); |
| 303 | cmp = now + (unsigned int)delta; |
| 304 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
| 305 | cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC | HPET_TN_SETVAL | |
| 306 | HPET_TN_32BIT; |
| 307 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
| 308 | hpet_writel(cmp, HPET_Tn_CMP(timer)); |
| 309 | udelay(1); |
| 310 | /* |
| 311 | * HPET on AMD 81xx needs a second write (with HPET_TN_SETVAL |
| 312 | * cleared) to T0_CMP to set the period. The HPET_TN_SETVAL |
| 313 | * bit is automatically cleared after the first write. |
| 314 | * (See AMD-8111 HyperTransport I/O Hub Data Sheet, |
| 315 | * Publication # 24674) |
| 316 | */ |
| 317 | hpet_writel((unsigned int)delta, HPET_Tn_CMP(timer)); |
| 318 | hpet_start_counter(); |
| 319 | hpet_print_config(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 320 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 321 | return 0; |
| 322 | } |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 323 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 324 | static int hpet_set_oneshot(struct clock_event_device *evt, int timer) |
| 325 | { |
| 326 | unsigned int cfg; |
Thomas Gleixner | 18de5bc | 2007-07-21 04:37:34 -0700 | [diff] [blame] | 327 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 328 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
| 329 | cfg &= ~HPET_TN_PERIODIC; |
| 330 | cfg |= HPET_TN_ENABLE | HPET_TN_32BIT; |
| 331 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
| 332 | |
| 333 | return 0; |
| 334 | } |
| 335 | |
| 336 | static int hpet_shutdown(struct clock_event_device *evt, int timer) |
| 337 | { |
| 338 | unsigned int cfg; |
| 339 | |
| 340 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
| 341 | cfg &= ~HPET_TN_ENABLE; |
| 342 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
| 343 | |
| 344 | return 0; |
| 345 | } |
| 346 | |
| 347 | static int hpet_resume(struct clock_event_device *evt, int timer) |
| 348 | { |
| 349 | if (!timer) { |
| 350 | hpet_enable_legacy_int(); |
| 351 | } else { |
| 352 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 353 | |
| 354 | irq_domain_activate_irq(irq_get_irq_data(hdev->irq)); |
| 355 | disable_irq(hdev->irq); |
| 356 | irq_set_affinity(hdev->irq, cpumask_of(hdev->cpu)); |
| 357 | enable_irq(hdev->irq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 358 | } |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 359 | hpet_print_config(); |
| 360 | |
| 361 | return 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 362 | } |
| 363 | |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 364 | static int hpet_next_event(unsigned long delta, |
| 365 | struct clock_event_device *evt, int timer) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 366 | { |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 367 | u32 cnt; |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 368 | s32 res; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 369 | |
| 370 | cnt = hpet_readl(HPET_COUNTER); |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 371 | cnt += (u32) delta; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 372 | hpet_writel(cnt, HPET_Tn_CMP(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 373 | |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 374 | /* |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 375 | * HPETs are a complete disaster. The compare register is |
| 376 | * based on a equal comparison and neither provides a less |
| 377 | * than or equal functionality (which would require to take |
| 378 | * the wraparound into account) nor a simple count down event |
| 379 | * mode. Further the write to the comparator register is |
| 380 | * delayed internally up to two HPET clock cycles in certain |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 381 | * chipsets (ATI, ICH9,10). Some newer AMD chipsets have even |
| 382 | * longer delays. We worked around that by reading back the |
| 383 | * compare register, but that required another workaround for |
| 384 | * ICH9,10 chips where the first readout after write can |
| 385 | * return the old stale value. We already had a minimum |
| 386 | * programming delta of 5us enforced, but a NMI or SMI hitting |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 387 | * between the counter readout and the comparator write can |
| 388 | * move us behind that point easily. Now instead of reading |
| 389 | * the compare register back several times, we make the ETIME |
| 390 | * decision based on the following: Return ETIME if the |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 391 | * counter value after the write is less than HPET_MIN_CYCLES |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 392 | * away from the event or if the counter is already ahead of |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 393 | * the event. The minimum programming delta for the generic |
| 394 | * clockevents code is set to 1.5 * HPET_MIN_CYCLES. |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 395 | */ |
Thomas Gleixner | 995bd3b | 2010-09-15 15:11:57 +0200 | [diff] [blame] | 396 | res = (s32)(cnt - hpet_readl(HPET_COUNTER)); |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 397 | |
Thomas Gleixner | f1c1807 | 2010-12-13 12:43:23 +0100 | [diff] [blame] | 398 | return res < HPET_MIN_CYCLES ? -ETIME : 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 399 | } |
| 400 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 401 | static int hpet_legacy_shutdown(struct clock_event_device *evt) |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 402 | { |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 403 | return hpet_shutdown(evt, 0); |
| 404 | } |
| 405 | |
| 406 | static int hpet_legacy_set_oneshot(struct clock_event_device *evt) |
| 407 | { |
| 408 | return hpet_set_oneshot(evt, 0); |
| 409 | } |
| 410 | |
| 411 | static int hpet_legacy_set_periodic(struct clock_event_device *evt) |
| 412 | { |
| 413 | return hpet_set_periodic(evt, 0); |
| 414 | } |
| 415 | |
| 416 | static int hpet_legacy_resume(struct clock_event_device *evt) |
| 417 | { |
| 418 | return hpet_resume(evt, 0); |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 419 | } |
| 420 | |
| 421 | static int hpet_legacy_next_event(unsigned long delta, |
| 422 | struct clock_event_device *evt) |
| 423 | { |
| 424 | return hpet_next_event(delta, evt, 0); |
| 425 | } |
| 426 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 427 | /* |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 428 | * The hpet clock event device |
| 429 | */ |
| 430 | static struct clock_event_device hpet_clockevent = { |
| 431 | .name = "hpet", |
| 432 | .features = CLOCK_EVT_FEAT_PERIODIC | |
| 433 | CLOCK_EVT_FEAT_ONESHOT, |
| 434 | .set_state_periodic = hpet_legacy_set_periodic, |
| 435 | .set_state_oneshot = hpet_legacy_set_oneshot, |
| 436 | .set_state_shutdown = hpet_legacy_shutdown, |
| 437 | .tick_resume = hpet_legacy_resume, |
| 438 | .set_next_event = hpet_legacy_next_event, |
| 439 | .irq = 0, |
| 440 | .rating = 50, |
| 441 | }; |
| 442 | |
| 443 | /* |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 444 | * HPET MSI Support |
| 445 | */ |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 446 | #ifdef CONFIG_PCI_MSI |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 447 | |
| 448 | static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev); |
| 449 | static struct hpet_dev *hpet_devs; |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 450 | static struct irq_domain *hpet_domain; |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 451 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 452 | void hpet_msi_unmask(struct irq_data *data) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 453 | { |
Jiang Liu | ff96b4d | 2015-06-01 16:05:18 +0800 | [diff] [blame] | 454 | struct hpet_dev *hdev = irq_data_get_irq_handler_data(data); |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 455 | unsigned int cfg; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 456 | |
| 457 | /* unmask it */ |
| 458 | cfg = hpet_readl(HPET_Tn_CFG(hdev->num)); |
Jan Beulich | 6acf5a8 | 2012-11-02 14:02:40 +0000 | [diff] [blame] | 459 | cfg |= HPET_TN_ENABLE | HPET_TN_FSB; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 460 | hpet_writel(cfg, HPET_Tn_CFG(hdev->num)); |
| 461 | } |
| 462 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 463 | void hpet_msi_mask(struct irq_data *data) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 464 | { |
Jiang Liu | ff96b4d | 2015-06-01 16:05:18 +0800 | [diff] [blame] | 465 | struct hpet_dev *hdev = irq_data_get_irq_handler_data(data); |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 466 | unsigned int cfg; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 467 | |
| 468 | /* mask it */ |
| 469 | cfg = hpet_readl(HPET_Tn_CFG(hdev->num)); |
Jan Beulich | 6acf5a8 | 2012-11-02 14:02:40 +0000 | [diff] [blame] | 470 | cfg &= ~(HPET_TN_ENABLE | HPET_TN_FSB); |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 471 | hpet_writel(cfg, HPET_Tn_CFG(hdev->num)); |
| 472 | } |
| 473 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 474 | void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 475 | { |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 476 | hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num)); |
| 477 | hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4); |
| 478 | } |
| 479 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 480 | void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 481 | { |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 482 | msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num)); |
| 483 | msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4); |
| 484 | msg->address_hi = 0; |
| 485 | } |
| 486 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 487 | static int hpet_msi_shutdown(struct clock_event_device *evt) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 488 | { |
| 489 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 490 | |
| 491 | return hpet_shutdown(evt, hdev->num); |
| 492 | } |
| 493 | |
| 494 | static int hpet_msi_set_oneshot(struct clock_event_device *evt) |
| 495 | { |
| 496 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 497 | |
| 498 | return hpet_set_oneshot(evt, hdev->num); |
| 499 | } |
| 500 | |
| 501 | static int hpet_msi_set_periodic(struct clock_event_device *evt) |
| 502 | { |
| 503 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 504 | |
| 505 | return hpet_set_periodic(evt, hdev->num); |
| 506 | } |
| 507 | |
| 508 | static int hpet_msi_resume(struct clock_event_device *evt) |
| 509 | { |
| 510 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 511 | |
| 512 | return hpet_resume(evt, hdev->num); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | static int hpet_msi_next_event(unsigned long delta, |
| 516 | struct clock_event_device *evt) |
| 517 | { |
| 518 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 519 | return hpet_next_event(delta, evt, hdev->num); |
| 520 | } |
| 521 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 522 | static irqreturn_t hpet_interrupt_handler(int irq, void *data) |
| 523 | { |
| 524 | struct hpet_dev *dev = (struct hpet_dev *)data; |
| 525 | struct clock_event_device *hevt = &dev->evt; |
| 526 | |
| 527 | if (!hevt->event_handler) { |
| 528 | printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n", |
| 529 | dev->num); |
| 530 | return IRQ_HANDLED; |
| 531 | } |
| 532 | |
| 533 | hevt->event_handler(hevt); |
| 534 | return IRQ_HANDLED; |
| 535 | } |
| 536 | |
| 537 | static int hpet_setup_irq(struct hpet_dev *dev) |
| 538 | { |
| 539 | |
| 540 | if (request_irq(dev->irq, hpet_interrupt_handler, |
Michael Opdenacker | d20d2ef | 2014-03-04 21:35:05 +0100 | [diff] [blame] | 541 | IRQF_TIMER | IRQF_NOBALANCING, |
Thomas Gleixner | 507fa3a | 2009-06-14 17:46:01 +0200 | [diff] [blame] | 542 | dev->name, dev)) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 543 | return -1; |
| 544 | |
| 545 | disable_irq(dev->irq); |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 546 | irq_set_affinity(dev->irq, cpumask_of(dev->cpu)); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 547 | enable_irq(dev->irq); |
| 548 | |
Yinghai Lu | c81bba4 | 2008-09-25 11:53:11 -0700 | [diff] [blame] | 549 | printk(KERN_DEBUG "hpet: %s irq %d for MSI\n", |
| 550 | dev->name, dev->irq); |
| 551 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 552 | return 0; |
| 553 | } |
| 554 | |
| 555 | /* This should be called in specific @cpu */ |
| 556 | static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu) |
| 557 | { |
| 558 | struct clock_event_device *evt = &hdev->evt; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 559 | |
| 560 | WARN_ON(cpu != smp_processor_id()); |
| 561 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 562 | return; |
| 563 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 564 | hdev->cpu = cpu; |
| 565 | per_cpu(cpu_hpet_dev, cpu) = hdev; |
| 566 | evt->name = hdev->name; |
| 567 | hpet_setup_irq(hdev); |
| 568 | evt->irq = hdev->irq; |
| 569 | |
| 570 | evt->rating = 110; |
| 571 | evt->features = CLOCK_EVT_FEAT_ONESHOT; |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 572 | if (hdev->flags & HPET_DEV_PERI_CAP) { |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 573 | evt->features |= CLOCK_EVT_FEAT_PERIODIC; |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 574 | evt->set_state_periodic = hpet_msi_set_periodic; |
| 575 | } |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 576 | |
Viresh Kumar | c8b5db7 | 2015-07-16 16:28:45 +0530 | [diff] [blame] | 577 | evt->set_state_shutdown = hpet_msi_shutdown; |
| 578 | evt->set_state_oneshot = hpet_msi_set_oneshot; |
| 579 | evt->tick_resume = hpet_msi_resume; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 580 | evt->set_next_event = hpet_msi_next_event; |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 581 | evt->cpumask = cpumask_of(hdev->cpu); |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 582 | |
| 583 | clockevents_config_and_register(evt, hpet_freq, HPET_MIN_PROG_DELTA, |
| 584 | 0x7FFFFFFF); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 585 | } |
| 586 | |
| 587 | #ifdef CONFIG_HPET |
| 588 | /* Reserve at least one timer for userspace (/dev/hpet) */ |
| 589 | #define RESERVE_TIMERS 1 |
| 590 | #else |
| 591 | #define RESERVE_TIMERS 0 |
| 592 | #endif |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 593 | |
| 594 | static void hpet_msi_capability_lookup(unsigned int start_timer) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 595 | { |
| 596 | unsigned int id; |
| 597 | unsigned int num_timers; |
| 598 | unsigned int num_timers_used = 0; |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 599 | int i, irq; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 600 | |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 601 | if (hpet_msi_disable) |
| 602 | return; |
| 603 | |
Shaohua Li | 39fe05e | 2009-08-12 11:16:12 +0800 | [diff] [blame] | 604 | if (boot_cpu_has(X86_FEATURE_ARAT)) |
| 605 | return; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 606 | id = hpet_readl(HPET_ID); |
| 607 | |
| 608 | num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT); |
| 609 | num_timers++; /* Value read out starts from 0 */ |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 610 | hpet_print_config(); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 611 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 612 | hpet_domain = hpet_create_irq_domain(hpet_blockid); |
| 613 | if (!hpet_domain) |
| 614 | return; |
| 615 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 616 | hpet_devs = kzalloc(sizeof(struct hpet_dev) * num_timers, GFP_KERNEL); |
| 617 | if (!hpet_devs) |
| 618 | return; |
| 619 | |
| 620 | hpet_num_timers = num_timers; |
| 621 | |
| 622 | for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) { |
| 623 | struct hpet_dev *hdev = &hpet_devs[num_timers_used]; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 624 | unsigned int cfg = hpet_readl(HPET_Tn_CFG(i)); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 625 | |
| 626 | /* Only consider HPET timer with MSI support */ |
| 627 | if (!(cfg & HPET_TN_FSB_CAP)) |
| 628 | continue; |
| 629 | |
Thomas Gleixner | cb17b2a | 2015-06-21 16:21:50 +0200 | [diff] [blame] | 630 | hdev->flags = 0; |
| 631 | if (cfg & HPET_TN_PERIODIC_CAP) |
| 632 | hdev->flags |= HPET_DEV_PERI_CAP; |
| 633 | sprintf(hdev->name, "hpet%d", i); |
| 634 | hdev->num = i; |
| 635 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 636 | irq = hpet_assign_irq(hpet_domain, hdev, hdev->num); |
Jiang Liu | bafac29 | 2015-06-20 11:50:50 +0200 | [diff] [blame] | 637 | if (irq <= 0) |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 638 | continue; |
| 639 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 640 | hdev->irq = irq; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 641 | hdev->flags |= HPET_DEV_FSB_CAP; |
| 642 | hdev->flags |= HPET_DEV_VALID; |
| 643 | num_timers_used++; |
| 644 | if (num_timers_used == num_possible_cpus()) |
| 645 | break; |
| 646 | } |
| 647 | |
| 648 | printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n", |
| 649 | num_timers, num_timers_used); |
| 650 | } |
| 651 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 652 | #ifdef CONFIG_HPET |
| 653 | static void hpet_reserve_msi_timers(struct hpet_data *hd) |
| 654 | { |
| 655 | int i; |
| 656 | |
| 657 | if (!hpet_devs) |
| 658 | return; |
| 659 | |
| 660 | for (i = 0; i < hpet_num_timers; i++) { |
| 661 | struct hpet_dev *hdev = &hpet_devs[i]; |
| 662 | |
| 663 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 664 | continue; |
| 665 | |
| 666 | hd->hd_irq[hdev->num] = hdev->irq; |
| 667 | hpet_reserve_timer(hd, hdev->num); |
| 668 | } |
| 669 | } |
| 670 | #endif |
| 671 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 672 | static struct hpet_dev *hpet_get_unused_timer(void) |
| 673 | { |
| 674 | int i; |
| 675 | |
| 676 | if (!hpet_devs) |
| 677 | return NULL; |
| 678 | |
| 679 | for (i = 0; i < hpet_num_timers; i++) { |
| 680 | struct hpet_dev *hdev = &hpet_devs[i]; |
| 681 | |
| 682 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 683 | continue; |
| 684 | if (test_and_set_bit(HPET_DEV_USED_BIT, |
| 685 | (unsigned long *)&hdev->flags)) |
| 686 | continue; |
| 687 | return hdev; |
| 688 | } |
| 689 | return NULL; |
| 690 | } |
| 691 | |
| 692 | struct hpet_work_struct { |
| 693 | struct delayed_work work; |
| 694 | struct completion complete; |
| 695 | }; |
| 696 | |
| 697 | static void hpet_work(struct work_struct *w) |
| 698 | { |
| 699 | struct hpet_dev *hdev; |
| 700 | int cpu = smp_processor_id(); |
| 701 | struct hpet_work_struct *hpet_work; |
| 702 | |
| 703 | hpet_work = container_of(w, struct hpet_work_struct, work.work); |
| 704 | |
| 705 | hdev = hpet_get_unused_timer(); |
| 706 | if (hdev) |
| 707 | init_one_hpet_msi_clockevent(hdev, cpu); |
| 708 | |
| 709 | complete(&hpet_work->complete); |
| 710 | } |
| 711 | |
| 712 | static int hpet_cpuhp_notify(struct notifier_block *n, |
| 713 | unsigned long action, void *hcpu) |
| 714 | { |
| 715 | unsigned long cpu = (unsigned long)hcpu; |
| 716 | struct hpet_work_struct work; |
| 717 | struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu); |
| 718 | |
| 719 | switch (action & 0xf) { |
| 720 | case CPU_ONLINE: |
Andrew Morton | ca1cab3 | 2010-10-26 14:22:34 -0700 | [diff] [blame] | 721 | INIT_DELAYED_WORK_ONSTACK(&work.work, hpet_work); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 722 | init_completion(&work.complete); |
| 723 | /* FIXME: add schedule_work_on() */ |
| 724 | schedule_delayed_work_on(cpu, &work.work, 0); |
| 725 | wait_for_completion(&work.complete); |
Thomas Gleixner | b712c8d | 2014-03-23 14:20:45 +0000 | [diff] [blame] | 726 | destroy_delayed_work_on_stack(&work.work); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 727 | break; |
| 728 | case CPU_DEAD: |
| 729 | if (hdev) { |
| 730 | free_irq(hdev->irq, hdev); |
| 731 | hdev->flags &= ~HPET_DEV_USED; |
| 732 | per_cpu(cpu_hpet_dev, cpu) = NULL; |
| 733 | } |
| 734 | break; |
| 735 | } |
| 736 | return NOTIFY_OK; |
| 737 | } |
| 738 | #else |
| 739 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 740 | static void hpet_msi_capability_lookup(unsigned int start_timer) |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 741 | { |
| 742 | return; |
| 743 | } |
| 744 | |
Venki Pallipadi | 5f79f2f | 2008-09-24 10:03:17 -0700 | [diff] [blame] | 745 | #ifdef CONFIG_HPET |
| 746 | static void hpet_reserve_msi_timers(struct hpet_data *hd) |
| 747 | { |
| 748 | return; |
| 749 | } |
| 750 | #endif |
| 751 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 752 | static int hpet_cpuhp_notify(struct notifier_block *n, |
| 753 | unsigned long action, void *hcpu) |
| 754 | { |
| 755 | return NOTIFY_OK; |
| 756 | } |
| 757 | |
| 758 | #endif |
| 759 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 760 | /* |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 761 | * Clock source related code |
| 762 | */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 763 | static cycle_t read_hpet(struct clocksource *cs) |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 764 | { |
| 765 | return (cycle_t)hpet_readl(HPET_COUNTER); |
| 766 | } |
| 767 | |
| 768 | static struct clocksource clocksource_hpet = { |
| 769 | .name = "hpet", |
| 770 | .rating = 250, |
| 771 | .read = read_hpet, |
| 772 | .mask = HPET_MASK, |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 773 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 774 | .resume = hpet_resume_counter, |
Andy Lutomirski | 98d0ac3 | 2011-07-14 06:47:22 -0400 | [diff] [blame] | 775 | .archdata = { .vclock_mode = VCLOCK_HPET }, |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 776 | }; |
| 777 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 778 | static int hpet_clocksource_register(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 779 | { |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 780 | u64 start, now; |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 781 | cycle_t t1; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 782 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 783 | /* Start the counter */ |
Andreas Herrmann | 8d6f0c8 | 2009-02-21 00:10:44 +0100 | [diff] [blame] | 784 | hpet_restart_counter(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 785 | |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 786 | /* Verify whether hpet counter works */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 787 | t1 = hpet_readl(HPET_COUNTER); |
Andy Lutomirski | 4ea1636 | 2015-06-25 18:44:07 +0200 | [diff] [blame] | 788 | start = rdtsc(); |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 789 | |
| 790 | /* |
| 791 | * We don't know the TSC frequency yet, but waiting for |
| 792 | * 200000 TSC cycles is safe: |
| 793 | * 4 GHz == 50us |
| 794 | * 1 GHz == 200us |
| 795 | */ |
| 796 | do { |
| 797 | rep_nop(); |
Andy Lutomirski | 4ea1636 | 2015-06-25 18:44:07 +0200 | [diff] [blame] | 798 | now = rdtsc(); |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 799 | } while ((now - start) < 200000UL); |
| 800 | |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 801 | if (t1 == hpet_readl(HPET_COUNTER)) { |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 802 | printk(KERN_WARNING |
| 803 | "HPET counter not counting. HPET disabled\n"); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 804 | return -ENODEV; |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 805 | } |
| 806 | |
John Stultz | f12a15b | 2010-07-13 17:56:27 -0700 | [diff] [blame] | 807 | clocksource_register_hz(&clocksource_hpet, (u32)hpet_freq); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 808 | return 0; |
| 809 | } |
| 810 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 811 | static u32 *hpet_boot_cfg; |
| 812 | |
Pavel Machek | b02a7f2 | 2008-02-05 00:48:13 +0100 | [diff] [blame] | 813 | /** |
| 814 | * hpet_enable - Try to setup the HPET timer. Returns 1 on success. |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 815 | */ |
| 816 | int __init hpet_enable(void) |
| 817 | { |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 818 | u32 hpet_period, cfg, id; |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 819 | u64 freq; |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 820 | unsigned int i, last; |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 821 | |
| 822 | if (!is_hpet_capable()) |
| 823 | return 0; |
| 824 | |
| 825 | hpet_set_mapping(); |
| 826 | |
| 827 | /* |
| 828 | * Read the period and check for a sane value: |
| 829 | */ |
| 830 | hpet_period = hpet_readl(HPET_PERIOD); |
Thomas Gleixner | a6825f1 | 2008-08-14 12:17:06 +0200 | [diff] [blame] | 831 | |
| 832 | /* |
| 833 | * AMD SB700 based systems with spread spectrum enabled use a |
| 834 | * SMM based HPET emulation to provide proper frequency |
| 835 | * setting. The SMM code is initialized with the first HPET |
| 836 | * register access and takes some time to complete. During |
| 837 | * this time the config register reads 0xffffffff. We check |
| 838 | * for max. 1000 loops whether the config register reads a non |
| 839 | * 0xffffffff value to make sure that HPET is up and running |
| 840 | * before we go further. A counting loop is safe, as the HPET |
| 841 | * access takes thousands of CPU cycles. On non SB700 based |
| 842 | * machines this check is only done once and has no side |
| 843 | * effects. |
| 844 | */ |
| 845 | for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) { |
| 846 | if (i == 1000) { |
| 847 | printk(KERN_WARNING |
| 848 | "HPET config register value = 0xFFFFFFFF. " |
| 849 | "Disabling HPET\n"); |
| 850 | goto out_nohpet; |
| 851 | } |
| 852 | } |
| 853 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 854 | if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD) |
| 855 | goto out_nohpet; |
| 856 | |
| 857 | /* |
Thomas Gleixner | ab0e08f | 2011-05-18 21:33:43 +0000 | [diff] [blame] | 858 | * The period is a femto seconds value. Convert it to a |
| 859 | * frequency. |
| 860 | */ |
| 861 | freq = FSEC_PER_SEC; |
| 862 | do_div(freq, hpet_period); |
| 863 | hpet_freq = freq; |
| 864 | |
| 865 | /* |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 866 | * Read the HPET ID register to retrieve the IRQ routing |
| 867 | * information and the number of channels |
| 868 | */ |
| 869 | id = hpet_readl(HPET_ID); |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 870 | hpet_print_config(); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 871 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 872 | last = (id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT; |
| 873 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 874 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 875 | /* |
| 876 | * The legacy routing mode needs at least two channels, tick timer |
| 877 | * and the rtc emulation channel. |
| 878 | */ |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 879 | if (!last) |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 880 | goto out_nohpet; |
| 881 | #endif |
| 882 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 883 | cfg = hpet_readl(HPET_CFG); |
| 884 | hpet_boot_cfg = kmalloc((last + 2) * sizeof(*hpet_boot_cfg), |
| 885 | GFP_KERNEL); |
| 886 | if (hpet_boot_cfg) |
| 887 | *hpet_boot_cfg = cfg; |
| 888 | else |
| 889 | pr_warn("HPET initial state will not be saved\n"); |
| 890 | cfg &= ~(HPET_CFG_ENABLE | HPET_CFG_LEGACY); |
Jan Beulich | 1b38a3a | 2012-05-25 11:40:09 +0100 | [diff] [blame] | 891 | hpet_writel(cfg, HPET_CFG); |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 892 | if (cfg) |
| 893 | pr_warn("HPET: Unrecognized bits %#x set in global cfg\n", |
| 894 | cfg); |
| 895 | |
| 896 | for (i = 0; i <= last; ++i) { |
| 897 | cfg = hpet_readl(HPET_Tn_CFG(i)); |
| 898 | if (hpet_boot_cfg) |
| 899 | hpet_boot_cfg[i + 1] = cfg; |
| 900 | cfg &= ~(HPET_TN_ENABLE | HPET_TN_LEVEL | HPET_TN_FSB); |
| 901 | hpet_writel(cfg, HPET_Tn_CFG(i)); |
| 902 | cfg &= ~(HPET_TN_PERIODIC | HPET_TN_PERIODIC_CAP |
| 903 | | HPET_TN_64BIT_CAP | HPET_TN_32BIT | HPET_TN_ROUTE |
| 904 | | HPET_TN_FSB | HPET_TN_FSB_CAP); |
| 905 | if (cfg) |
| 906 | pr_warn("HPET: Unrecognized bits %#x set in cfg#%u\n", |
| 907 | cfg, i); |
| 908 | } |
| 909 | hpet_print_config(); |
| 910 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 911 | if (hpet_clocksource_register()) |
| 912 | goto out_nohpet; |
| 913 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 914 | if (id & HPET_ID_LEGSUP) { |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 915 | hpet_legacy_clockevent_register(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 916 | return 1; |
| 917 | } |
| 918 | return 0; |
| 919 | |
| 920 | out_nohpet: |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 921 | hpet_clear_mapping(); |
Janne Kulmala | bacbe99 | 2008-12-16 13:39:57 +0200 | [diff] [blame] | 922 | hpet_address = 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 923 | return 0; |
| 924 | } |
| 925 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 926 | /* |
| 927 | * Needs to be late, as the reserve_timer code calls kalloc ! |
| 928 | * |
| 929 | * Not a problem on i386 as hpet_enable is called from late_time_init, |
| 930 | * but on x86_64 it is necessary ! |
| 931 | */ |
| 932 | static __init int hpet_late_init(void) |
| 933 | { |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 934 | int cpu; |
| 935 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 936 | if (boot_hpet_disable) |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 937 | return -ENODEV; |
| 938 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 939 | if (!hpet_address) { |
| 940 | if (!force_hpet_address) |
| 941 | return -ENODEV; |
| 942 | |
| 943 | hpet_address = force_hpet_address; |
| 944 | hpet_enable(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 945 | } |
| 946 | |
Jeremy Fitzhardinge | 39c04b5 | 2008-12-16 12:32:23 -0800 | [diff] [blame] | 947 | if (!hpet_virt_address) |
| 948 | return -ENODEV; |
| 949 | |
Shaohua Li | 39fe05e | 2009-08-12 11:16:12 +0800 | [diff] [blame] | 950 | if (hpet_readl(HPET_ID) & HPET_ID_LEGSUP) |
| 951 | hpet_msi_capability_lookup(2); |
| 952 | else |
| 953 | hpet_msi_capability_lookup(0); |
| 954 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 955 | hpet_reserve_platform_timers(hpet_readl(HPET_ID)); |
Andreas Herrmann | b98103a | 2009-02-21 00:09:47 +0100 | [diff] [blame] | 956 | hpet_print_config(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 957 | |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 958 | if (hpet_msi_disable) |
| 959 | return 0; |
| 960 | |
Shaohua Li | 39fe05e | 2009-08-12 11:16:12 +0800 | [diff] [blame] | 961 | if (boot_cpu_has(X86_FEATURE_ARAT)) |
| 962 | return 0; |
| 963 | |
Srivatsa S. Bhat | 9014ad2 | 2014-03-11 02:08:36 +0530 | [diff] [blame] | 964 | cpu_notifier_register_begin(); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 965 | for_each_online_cpu(cpu) { |
| 966 | hpet_cpuhp_notify(NULL, CPU_ONLINE, (void *)(long)cpu); |
| 967 | } |
| 968 | |
| 969 | /* This notifier should be called after workqueue is ready */ |
Srivatsa S. Bhat | 9014ad2 | 2014-03-11 02:08:36 +0530 | [diff] [blame] | 970 | __hotcpu_notifier(hpet_cpuhp_notify, -20); |
| 971 | cpu_notifier_register_done(); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 972 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 973 | return 0; |
| 974 | } |
| 975 | fs_initcall(hpet_late_init); |
| 976 | |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 977 | void hpet_disable(void) |
| 978 | { |
Stefano Stabellini | ff48780 | 2010-07-21 18:32:37 +0100 | [diff] [blame] | 979 | if (is_hpet_capable() && hpet_virt_address) { |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 980 | unsigned int cfg = hpet_readl(HPET_CFG), id, last; |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 981 | |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 982 | if (hpet_boot_cfg) |
| 983 | cfg = *hpet_boot_cfg; |
| 984 | else if (hpet_legacy_int_enabled) { |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 985 | cfg &= ~HPET_CFG_LEGACY; |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 986 | hpet_legacy_int_enabled = false; |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 987 | } |
| 988 | cfg &= ~HPET_CFG_ENABLE; |
| 989 | hpet_writel(cfg, HPET_CFG); |
Jan Beulich | 396e2c6 | 2012-04-02 15:15:55 +0100 | [diff] [blame] | 990 | |
| 991 | if (!hpet_boot_cfg) |
| 992 | return; |
| 993 | |
| 994 | id = hpet_readl(HPET_ID); |
| 995 | last = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT); |
| 996 | |
| 997 | for (id = 0; id <= last; ++id) |
| 998 | hpet_writel(hpet_boot_cfg[id + 1], HPET_Tn_CFG(id)); |
| 999 | |
| 1000 | if (*hpet_boot_cfg & HPET_CFG_ENABLE) |
| 1001 | hpet_writel(*hpet_boot_cfg, HPET_CFG); |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 1002 | } |
| 1003 | } |
| 1004 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1005 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 1006 | |
| 1007 | /* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET |
| 1008 | * is enabled, we support RTC interrupt functionality in software. |
| 1009 | * RTC has 3 kinds of interrupts: |
| 1010 | * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock |
| 1011 | * is updated |
| 1012 | * 2) Alarm Interrupt - generate an interrupt at a specific time of day |
| 1013 | * 3) Periodic Interrupt - generate periodic interrupt, with frequencies |
| 1014 | * 2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2) |
| 1015 | * (1) and (2) above are implemented using polling at a frequency of |
| 1016 | * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt |
| 1017 | * overhead. (DEFAULT_RTC_INT_FREQ) |
| 1018 | * For (3), we use interrupts at 64Hz or user specified periodic |
| 1019 | * frequency, whichever is higher. |
| 1020 | */ |
| 1021 | #include <linux/mc146818rtc.h> |
| 1022 | #include <linux/rtc.h> |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1023 | #include <asm/rtc.h> |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1024 | |
| 1025 | #define DEFAULT_RTC_INT_FREQ 64 |
| 1026 | #define DEFAULT_RTC_SHIFT 6 |
| 1027 | #define RTC_NUM_INTS 1 |
| 1028 | |
| 1029 | static unsigned long hpet_rtc_flags; |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1030 | static int hpet_prev_update_sec; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1031 | static struct rtc_time hpet_alarm_time; |
| 1032 | static unsigned long hpet_pie_count; |
Pavel Emelyanov | ff08f76 | 2009-02-04 13:40:31 +0300 | [diff] [blame] | 1033 | static u32 hpet_t1_cmp; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1034 | static u32 hpet_default_delta; |
| 1035 | static u32 hpet_pie_delta; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1036 | static unsigned long hpet_pie_limit; |
| 1037 | |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1038 | static rtc_irq_handler irq_handler; |
| 1039 | |
| 1040 | /* |
Pavel Emelyanov | ff08f76 | 2009-02-04 13:40:31 +0300 | [diff] [blame] | 1041 | * Check that the hpet counter c1 is ahead of the c2 |
| 1042 | */ |
| 1043 | static inline int hpet_cnt_ahead(u32 c1, u32 c2) |
| 1044 | { |
| 1045 | return (s32)(c2 - c1) < 0; |
| 1046 | } |
| 1047 | |
| 1048 | /* |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1049 | * Registers a IRQ handler. |
| 1050 | */ |
| 1051 | int hpet_register_irq_handler(rtc_irq_handler handler) |
| 1052 | { |
| 1053 | if (!is_hpet_enabled()) |
| 1054 | return -ENODEV; |
| 1055 | if (irq_handler) |
| 1056 | return -EBUSY; |
| 1057 | |
| 1058 | irq_handler = handler; |
| 1059 | |
| 1060 | return 0; |
| 1061 | } |
| 1062 | EXPORT_SYMBOL_GPL(hpet_register_irq_handler); |
| 1063 | |
| 1064 | /* |
| 1065 | * Deregisters the IRQ handler registered with hpet_register_irq_handler() |
| 1066 | * and does cleanup. |
| 1067 | */ |
| 1068 | void hpet_unregister_irq_handler(rtc_irq_handler handler) |
| 1069 | { |
| 1070 | if (!is_hpet_enabled()) |
| 1071 | return; |
| 1072 | |
| 1073 | irq_handler = NULL; |
| 1074 | hpet_rtc_flags = 0; |
| 1075 | } |
| 1076 | EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler); |
| 1077 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1078 | /* |
| 1079 | * Timer 1 for RTC emulation. We use one shot mode, as periodic mode |
| 1080 | * is not supported by all HPET implementations for timer 1. |
| 1081 | * |
| 1082 | * hpet_rtc_timer_init() is called when the rtc is initialized. |
| 1083 | */ |
| 1084 | int hpet_rtc_timer_init(void) |
| 1085 | { |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1086 | unsigned int cfg, cnt, delta; |
| 1087 | unsigned long flags; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1088 | |
| 1089 | if (!is_hpet_enabled()) |
| 1090 | return 0; |
| 1091 | |
| 1092 | if (!hpet_default_delta) { |
| 1093 | uint64_t clc; |
| 1094 | |
| 1095 | clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC; |
| 1096 | clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1097 | hpet_default_delta = clc; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1098 | } |
| 1099 | |
| 1100 | if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit) |
| 1101 | delta = hpet_default_delta; |
| 1102 | else |
| 1103 | delta = hpet_pie_delta; |
| 1104 | |
| 1105 | local_irq_save(flags); |
| 1106 | |
| 1107 | cnt = delta + hpet_readl(HPET_COUNTER); |
| 1108 | hpet_writel(cnt, HPET_T1_CMP); |
| 1109 | hpet_t1_cmp = cnt; |
| 1110 | |
| 1111 | cfg = hpet_readl(HPET_T1_CFG); |
| 1112 | cfg &= ~HPET_TN_PERIODIC; |
| 1113 | cfg |= HPET_TN_ENABLE | HPET_TN_32BIT; |
| 1114 | hpet_writel(cfg, HPET_T1_CFG); |
| 1115 | |
| 1116 | local_irq_restore(flags); |
| 1117 | |
| 1118 | return 1; |
| 1119 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1120 | EXPORT_SYMBOL_GPL(hpet_rtc_timer_init); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1121 | |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1122 | static void hpet_disable_rtc_channel(void) |
| 1123 | { |
Jan Beulich | 3d45ac4 | 2015-10-19 04:35:44 -0600 | [diff] [blame^] | 1124 | u32 cfg = hpet_readl(HPET_T1_CFG); |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1125 | cfg &= ~HPET_TN_ENABLE; |
| 1126 | hpet_writel(cfg, HPET_T1_CFG); |
| 1127 | } |
| 1128 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1129 | /* |
| 1130 | * The functions below are called from rtc driver. |
| 1131 | * Return 0 if HPET is not being used. |
| 1132 | * Otherwise do the necessary changes and return 1. |
| 1133 | */ |
| 1134 | int hpet_mask_rtc_irq_bit(unsigned long bit_mask) |
| 1135 | { |
| 1136 | if (!is_hpet_enabled()) |
| 1137 | return 0; |
| 1138 | |
| 1139 | hpet_rtc_flags &= ~bit_mask; |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1140 | if (unlikely(!hpet_rtc_flags)) |
| 1141 | hpet_disable_rtc_channel(); |
| 1142 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1143 | return 1; |
| 1144 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1145 | EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1146 | |
| 1147 | int hpet_set_rtc_irq_bit(unsigned long bit_mask) |
| 1148 | { |
| 1149 | unsigned long oldbits = hpet_rtc_flags; |
| 1150 | |
| 1151 | if (!is_hpet_enabled()) |
| 1152 | return 0; |
| 1153 | |
| 1154 | hpet_rtc_flags |= bit_mask; |
| 1155 | |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1156 | if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE)) |
| 1157 | hpet_prev_update_sec = -1; |
| 1158 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1159 | if (!oldbits) |
| 1160 | hpet_rtc_timer_init(); |
| 1161 | |
| 1162 | return 1; |
| 1163 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1164 | EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1165 | |
| 1166 | int hpet_set_alarm_time(unsigned char hrs, unsigned char min, |
| 1167 | unsigned char sec) |
| 1168 | { |
| 1169 | if (!is_hpet_enabled()) |
| 1170 | return 0; |
| 1171 | |
| 1172 | hpet_alarm_time.tm_hour = hrs; |
| 1173 | hpet_alarm_time.tm_min = min; |
| 1174 | hpet_alarm_time.tm_sec = sec; |
| 1175 | |
| 1176 | return 1; |
| 1177 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1178 | EXPORT_SYMBOL_GPL(hpet_set_alarm_time); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1179 | |
| 1180 | int hpet_set_periodic_freq(unsigned long freq) |
| 1181 | { |
| 1182 | uint64_t clc; |
| 1183 | |
| 1184 | if (!is_hpet_enabled()) |
| 1185 | return 0; |
| 1186 | |
| 1187 | if (freq <= DEFAULT_RTC_INT_FREQ) |
| 1188 | hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq; |
| 1189 | else { |
| 1190 | clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC; |
| 1191 | do_div(clc, freq); |
| 1192 | clc >>= hpet_clockevent.shift; |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 1193 | hpet_pie_delta = clc; |
Alok Kataria | b4a5e8a | 2010-03-11 14:00:16 -0800 | [diff] [blame] | 1194 | hpet_pie_limit = 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1195 | } |
| 1196 | return 1; |
| 1197 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1198 | EXPORT_SYMBOL_GPL(hpet_set_periodic_freq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1199 | |
| 1200 | int hpet_rtc_dropped_irq(void) |
| 1201 | { |
| 1202 | return is_hpet_enabled(); |
| 1203 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1204 | EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1205 | |
| 1206 | static void hpet_rtc_timer_reinit(void) |
| 1207 | { |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1208 | unsigned int delta; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1209 | int lost_ints = -1; |
| 1210 | |
Mark Langsdorf | 2ded6e6 | 2011-11-18 16:33:06 +0100 | [diff] [blame] | 1211 | if (unlikely(!hpet_rtc_flags)) |
| 1212 | hpet_disable_rtc_channel(); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1213 | |
| 1214 | if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit) |
| 1215 | delta = hpet_default_delta; |
| 1216 | else |
| 1217 | delta = hpet_pie_delta; |
| 1218 | |
| 1219 | /* |
| 1220 | * Increment the comparator value until we are ahead of the |
| 1221 | * current count. |
| 1222 | */ |
| 1223 | do { |
| 1224 | hpet_t1_cmp += delta; |
| 1225 | hpet_writel(hpet_t1_cmp, HPET_T1_CMP); |
| 1226 | lost_ints++; |
Pavel Emelyanov | ff08f76 | 2009-02-04 13:40:31 +0300 | [diff] [blame] | 1227 | } while (!hpet_cnt_ahead(hpet_t1_cmp, hpet_readl(HPET_COUNTER))); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1228 | |
| 1229 | if (lost_ints) { |
| 1230 | if (hpet_rtc_flags & RTC_PIE) |
| 1231 | hpet_pie_count += lost_ints; |
| 1232 | if (printk_ratelimit()) |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1233 | printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n", |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1234 | lost_ints); |
| 1235 | } |
| 1236 | } |
| 1237 | |
| 1238 | irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id) |
| 1239 | { |
| 1240 | struct rtc_time curr_time; |
| 1241 | unsigned long rtc_int_flag = 0; |
| 1242 | |
| 1243 | hpet_rtc_timer_reinit(); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1244 | memset(&curr_time, 0, sizeof(struct rtc_time)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1245 | |
| 1246 | if (hpet_rtc_flags & (RTC_UIE | RTC_AIE)) |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1247 | get_rtc_time(&curr_time); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1248 | |
| 1249 | if (hpet_rtc_flags & RTC_UIE && |
| 1250 | curr_time.tm_sec != hpet_prev_update_sec) { |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1251 | if (hpet_prev_update_sec >= 0) |
| 1252 | rtc_int_flag = RTC_UF; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1253 | hpet_prev_update_sec = curr_time.tm_sec; |
| 1254 | } |
| 1255 | |
| 1256 | if (hpet_rtc_flags & RTC_PIE && |
| 1257 | ++hpet_pie_count >= hpet_pie_limit) { |
| 1258 | rtc_int_flag |= RTC_PF; |
| 1259 | hpet_pie_count = 0; |
| 1260 | } |
| 1261 | |
Bernhard Walle | 8ee291f | 2008-01-15 16:44:38 +0100 | [diff] [blame] | 1262 | if (hpet_rtc_flags & RTC_AIE && |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1263 | (curr_time.tm_sec == hpet_alarm_time.tm_sec) && |
| 1264 | (curr_time.tm_min == hpet_alarm_time.tm_min) && |
| 1265 | (curr_time.tm_hour == hpet_alarm_time.tm_hour)) |
| 1266 | rtc_int_flag |= RTC_AF; |
| 1267 | |
| 1268 | if (rtc_int_flag) { |
| 1269 | rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8)); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1270 | if (irq_handler) |
| 1271 | irq_handler(rtc_int_flag, dev_id); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1272 | } |
| 1273 | return IRQ_HANDLED; |
| 1274 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1275 | EXPORT_SYMBOL_GPL(hpet_rtc_interrupt); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1276 | #endif |