blob: b8e6ff5cd5d055892715af36f1e9b72340f7b18c [file] [log] [blame]
john stultz5d0cf412006-06-26 00:25:12 -07001#include <linux/clocksource.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08002#include <linux/clockchips.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +02003#include <linux/interrupt.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -04004#include <linux/export.h>
Thomas Gleixner28769142007-10-12 23:04:06 +02005#include <linux/delay.h>
john stultz5d0cf412006-06-26 00:25:12 -07006#include <linux/errno.h>
Ralf Baechle334955e2011-06-01 19:04:57 +01007#include <linux/i8253.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09008#include <linux/slab.h>
john stultz5d0cf412006-06-26 00:25:12 -07009#include <linux/hpet.h>
10#include <linux/init.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070011#include <linux/cpu.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +020012#include <linux/pm.h>
13#include <linux/io.h>
john stultz5d0cf412006-06-26 00:25:12 -070014
Jiang Liud746d1e2015-04-14 10:30:09 +080015#include <asm/irqdomain.h>
Thomas Gleixner28769142007-10-12 23:04:06 +020016#include <asm/fixmap.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +020017#include <asm/hpet.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010018#include <asm/time.h>
john stultz5d0cf412006-06-26 00:25:12 -070019
Ingo Molnar4588c1f2008-09-06 14:19:17 +020020#define HPET_MASK CLOCKSOURCE_MASK(32)
john stultz5d0cf412006-06-26 00:25:12 -070021
Pavel Machekb10db7f2008-01-30 13:30:00 +010022/* FSEC = 10^-15
23 NSEC = 10^-9 */
Ingo Molnar4588c1f2008-09-06 14:19:17 +020024#define FSEC_PER_NSEC 1000000L
john stultz5d0cf412006-06-26 00:25:12 -070025
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -070026#define HPET_DEV_USED_BIT 2
27#define HPET_DEV_USED (1 << HPET_DEV_USED_BIT)
28#define HPET_DEV_VALID 0x8
29#define HPET_DEV_FSB_CAP 0x1000
30#define HPET_DEV_PERI_CAP 0x2000
31
Thomas Gleixnerf1c18072010-12-13 12:43:23 +010032#define HPET_MIN_CYCLES 128
33#define HPET_MIN_PROG_DELTA (HPET_MIN_CYCLES + (HPET_MIN_CYCLES >> 1))
34
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080035/*
36 * HPET address is set in acpi/boot.c, when an ACPI entry exists
37 */
Ingo Molnar4588c1f2008-09-06 14:19:17 +020038unsigned long hpet_address;
Suresh Siddhac8bc6f32009-08-04 12:07:09 -070039u8 hpet_blockid; /* OS timer block num */
Jan Beulich3d45ac42015-10-19 04:35:44 -060040bool hpet_msi_disable;
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -080041
Ingo Molnare951e4a2008-11-25 08:42:01 +010042#ifdef CONFIG_PCI_MSI
Jan Beulich3d45ac42015-10-19 04:35:44 -060043static unsigned int hpet_num_timers;
Ingo Molnare951e4a2008-11-25 08:42:01 +010044#endif
Ingo Molnar4588c1f2008-09-06 14:19:17 +020045static void __iomem *hpet_virt_address;
john stultz5d0cf412006-06-26 00:25:12 -070046
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070047struct hpet_dev {
Ingo Molnar4588c1f2008-09-06 14:19:17 +020048 struct clock_event_device evt;
49 unsigned int num;
50 int cpu;
51 unsigned int irq;
52 unsigned int flags;
53 char name[10];
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070054};
55
Ferenc Wagner3f7787b2011-11-18 15:28:22 +010056inline struct hpet_dev *EVT_TO_HPET_DEV(struct clock_event_device *evtdev)
57{
58 return container_of(evtdev, struct hpet_dev, evt);
59}
60
Jan Beulich5946fa32009-08-19 08:44:24 +010061inline unsigned int hpet_readl(unsigned int a)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080062{
63 return readl(hpet_virt_address + a);
64}
65
Jan Beulich5946fa32009-08-19 08:44:24 +010066static inline void hpet_writel(unsigned int d, unsigned int a)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080067{
68 writel(d, hpet_virt_address + a);
69}
70
Thomas Gleixner28769142007-10-12 23:04:06 +020071#ifdef CONFIG_X86_64
Thomas Gleixner28769142007-10-12 23:04:06 +020072#include <asm/pgtable.h>
Yinghai Lu2387ce52008-07-13 14:50:56 -070073#endif
Thomas Gleixner28769142007-10-12 23:04:06 +020074
Thomas Gleixner06a24de2007-10-12 23:04:06 +020075static inline void hpet_set_mapping(void)
76{
77 hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE);
78}
79
80static inline void hpet_clear_mapping(void)
81{
82 iounmap(hpet_virt_address);
83 hpet_virt_address = NULL;
84}
85
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080086/*
87 * HPET command line enable / disable
88 */
Jan Beulich3d45ac42015-10-19 04:35:44 -060089bool boot_hpet_disable;
90bool hpet_force_user;
91static bool hpet_verbose;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080092
Ingo Molnar4588c1f2008-09-06 14:19:17 +020093static int __init hpet_setup(char *str)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080094{
Jan Beulichb2d6aba2012-04-02 15:17:36 +010095 while (str) {
96 char *next = strchr(str, ',');
97
98 if (next)
99 *next++ = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800100 if (!strncmp("disable", str, 7))
Jan Beulich3d45ac42015-10-19 04:35:44 -0600101 boot_hpet_disable = true;
Thomas Gleixnerb17530b2007-10-19 20:35:02 +0200102 if (!strncmp("force", str, 5))
Jan Beulich3d45ac42015-10-19 04:35:44 -0600103 hpet_force_user = true;
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100104 if (!strncmp("verbose", str, 7))
Jan Beulich3d45ac42015-10-19 04:35:44 -0600105 hpet_verbose = true;
Jan Beulichb2d6aba2012-04-02 15:17:36 +0100106 str = next;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800107 }
108 return 1;
109}
110__setup("hpet=", hpet_setup);
111
Thomas Gleixner28769142007-10-12 23:04:06 +0200112static int __init disable_hpet(char *str)
113{
Jan Beulich3d45ac42015-10-19 04:35:44 -0600114 boot_hpet_disable = true;
Thomas Gleixner28769142007-10-12 23:04:06 +0200115 return 1;
116}
117__setup("nohpet", disable_hpet);
118
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800119static inline int is_hpet_capable(void)
120{
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200121 return !boot_hpet_disable && hpet_address;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800122}
123
124/*
125 * HPET timer interrupt enable / disable
126 */
Jan Beulich3d45ac42015-10-19 04:35:44 -0600127static bool hpet_legacy_int_enabled;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800128
129/**
130 * is_hpet_enabled - check whether the hpet timer interrupt is enabled
131 */
132int is_hpet_enabled(void)
133{
134 return is_hpet_capable() && hpet_legacy_int_enabled;
135}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +0100136EXPORT_SYMBOL_GPL(is_hpet_enabled);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800137
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100138static void _hpet_print_config(const char *function, int line)
139{
140 u32 i, timers, l, h;
141 printk(KERN_INFO "hpet: %s(%d):\n", function, line);
142 l = hpet_readl(HPET_ID);
143 h = hpet_readl(HPET_PERIOD);
144 timers = ((l & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
145 printk(KERN_INFO "hpet: ID: 0x%x, PERIOD: 0x%x\n", l, h);
146 l = hpet_readl(HPET_CFG);
147 h = hpet_readl(HPET_STATUS);
148 printk(KERN_INFO "hpet: CFG: 0x%x, STATUS: 0x%x\n", l, h);
149 l = hpet_readl(HPET_COUNTER);
150 h = hpet_readl(HPET_COUNTER+4);
151 printk(KERN_INFO "hpet: COUNTER_l: 0x%x, COUNTER_h: 0x%x\n", l, h);
152
153 for (i = 0; i < timers; i++) {
154 l = hpet_readl(HPET_Tn_CFG(i));
155 h = hpet_readl(HPET_Tn_CFG(i)+4);
156 printk(KERN_INFO "hpet: T%d: CFG_l: 0x%x, CFG_h: 0x%x\n",
157 i, l, h);
158 l = hpet_readl(HPET_Tn_CMP(i));
159 h = hpet_readl(HPET_Tn_CMP(i)+4);
160 printk(KERN_INFO "hpet: T%d: CMP_l: 0x%x, CMP_h: 0x%x\n",
161 i, l, h);
162 l = hpet_readl(HPET_Tn_ROUTE(i));
163 h = hpet_readl(HPET_Tn_ROUTE(i)+4);
164 printk(KERN_INFO "hpet: T%d ROUTE_l: 0x%x, ROUTE_h: 0x%x\n",
165 i, l, h);
166 }
167}
168
169#define hpet_print_config() \
170do { \
171 if (hpet_verbose) \
Rasmus Villemoes02f1f212015-02-12 15:01:31 -0800172 _hpet_print_config(__func__, __LINE__); \
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100173} while (0)
174
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800175/*
176 * When the hpet driver (/dev/hpet) is enabled, we need to reserve
177 * timer 0 and timer 1 in case of RTC emulation.
178 */
179#ifdef CONFIG_HPET
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700180
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700181static void hpet_reserve_msi_timers(struct hpet_data *hd);
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700182
Jan Beulich5946fa32009-08-19 08:44:24 +0100183static void hpet_reserve_platform_timers(unsigned int id)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800184{
185 struct hpet __iomem *hpet = hpet_virt_address;
Balaji Rao37a47db82008-01-30 13:30:03 +0100186 struct hpet_timer __iomem *timer = &hpet->hpet_timers[2];
187 unsigned int nrtimers, i;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800188 struct hpet_data hd;
189
190 nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
191
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200192 memset(&hd, 0, sizeof(hd));
193 hd.hd_phys_address = hpet_address;
194 hd.hd_address = hpet;
195 hd.hd_nirqs = nrtimers;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800196 hpet_reserve_timer(&hd, 0);
197
198#ifdef CONFIG_HPET_EMULATE_RTC
199 hpet_reserve_timer(&hd, 1);
200#endif
Thomas Gleixner5761d642008-04-04 16:26:10 +0200201
David Brownell64a76f62008-07-29 12:47:38 -0700202 /*
203 * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254
204 * is wrong for i8259!) not the output IRQ. Many BIOS writers
205 * don't bother configuring *any* comparator interrupts.
206 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800207 hd.hd_irq[0] = HPET_LEGACY_8254;
208 hd.hd_irq[1] = HPET_LEGACY_RTC;
209
Ingo Molnarfc3fbc42008-04-27 14:04:14 +0200210 for (i = 2; i < nrtimers; timer++, i++) {
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200211 hd.hd_irq[i] = (readl(&timer->hpet_config) &
212 Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT;
Ingo Molnarfc3fbc42008-04-27 14:04:14 +0200213 }
Thomas Gleixner5761d642008-04-04 16:26:10 +0200214
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700215 hpet_reserve_msi_timers(&hd);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700216
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800217 hpet_alloc(&hd);
Thomas Gleixner5761d642008-04-04 16:26:10 +0200218
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800219}
220#else
Jan Beulich5946fa32009-08-19 08:44:24 +0100221static void hpet_reserve_platform_timers(unsigned int id) { }
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800222#endif
223
224/*
225 * Common hpet info
226 */
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000227static unsigned long hpet_freq;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800228
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530229static struct clock_event_device hpet_clockevent;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800230
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100231static void hpet_stop_counter(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800232{
Jan Beulich3d45ac42015-10-19 04:35:44 -0600233 u32 cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800234 cfg &= ~HPET_CFG_ENABLE;
235 hpet_writel(cfg, HPET_CFG);
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200236}
237
238static void hpet_reset_counter(void)
239{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800240 hpet_writel(0, HPET_COUNTER);
241 hpet_writel(0, HPET_COUNTER + 4);
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100242}
243
244static void hpet_start_counter(void)
245{
Jan Beulich5946fa32009-08-19 08:44:24 +0100246 unsigned int cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800247 cfg |= HPET_CFG_ENABLE;
248 hpet_writel(cfg, HPET_CFG);
249}
250
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100251static void hpet_restart_counter(void)
252{
253 hpet_stop_counter();
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200254 hpet_reset_counter();
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100255 hpet_start_counter();
256}
257
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200258static void hpet_resume_device(void)
259{
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200260 force_hpet_resume();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200261}
262
Magnus Damm17622332010-02-02 14:41:39 -0800263static void hpet_resume_counter(struct clocksource *cs)
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200264{
265 hpet_resume_device();
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100266 hpet_restart_counter();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200267}
268
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200269static void hpet_enable_legacy_int(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800270{
Jan Beulich5946fa32009-08-19 08:44:24 +0100271 unsigned int cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800272
273 cfg |= HPET_CFG_LEGACY;
274 hpet_writel(cfg, HPET_CFG);
Jan Beulich3d45ac42015-10-19 04:35:44 -0600275 hpet_legacy_int_enabled = true;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800276}
277
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200278static void hpet_legacy_clockevent_register(void)
279{
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200280 /* Start HPET legacy interrupts */
281 hpet_enable_legacy_int();
282
283 /*
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200284 * Start hpet with the boot cpu mask and make it
285 * global after the IO_APIC has been initialized.
286 */
Rusty Russell320ab2b2008-12-13 21:20:26 +1030287 hpet_clockevent.cpumask = cpumask_of(smp_processor_id());
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000288 clockevents_config_and_register(&hpet_clockevent, hpet_freq,
289 HPET_MIN_PROG_DELTA, 0x7FFFFFFF);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200290 global_clock_event = &hpet_clockevent;
291 printk(KERN_DEBUG "hpet clockevent registered\n");
292}
293
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530294static int hpet_set_periodic(struct clock_event_device *evt, int timer)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800295{
Jan Beulich5946fa32009-08-19 08:44:24 +0100296 unsigned int cfg, cmp, now;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800297 uint64_t delta;
298
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530299 hpet_stop_counter();
300 delta = ((uint64_t)(NSEC_PER_SEC / HZ)) * evt->mult;
301 delta >>= evt->shift;
302 now = hpet_readl(HPET_COUNTER);
303 cmp = now + (unsigned int)delta;
304 cfg = hpet_readl(HPET_Tn_CFG(timer));
305 cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC | HPET_TN_SETVAL |
306 HPET_TN_32BIT;
307 hpet_writel(cfg, HPET_Tn_CFG(timer));
308 hpet_writel(cmp, HPET_Tn_CMP(timer));
309 udelay(1);
310 /*
311 * HPET on AMD 81xx needs a second write (with HPET_TN_SETVAL
312 * cleared) to T0_CMP to set the period. The HPET_TN_SETVAL
313 * bit is automatically cleared after the first write.
314 * (See AMD-8111 HyperTransport I/O Hub Data Sheet,
315 * Publication # 24674)
316 */
317 hpet_writel((unsigned int)delta, HPET_Tn_CMP(timer));
318 hpet_start_counter();
319 hpet_print_config();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800320
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530321 return 0;
322}
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800323
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530324static int hpet_set_oneshot(struct clock_event_device *evt, int timer)
325{
326 unsigned int cfg;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700327
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530328 cfg = hpet_readl(HPET_Tn_CFG(timer));
329 cfg &= ~HPET_TN_PERIODIC;
330 cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
331 hpet_writel(cfg, HPET_Tn_CFG(timer));
332
333 return 0;
334}
335
336static int hpet_shutdown(struct clock_event_device *evt, int timer)
337{
338 unsigned int cfg;
339
340 cfg = hpet_readl(HPET_Tn_CFG(timer));
341 cfg &= ~HPET_TN_ENABLE;
342 hpet_writel(cfg, HPET_Tn_CFG(timer));
343
344 return 0;
345}
346
347static int hpet_resume(struct clock_event_device *evt, int timer)
348{
349 if (!timer) {
350 hpet_enable_legacy_int();
351 } else {
352 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
353
354 irq_domain_activate_irq(irq_get_irq_data(hdev->irq));
355 disable_irq(hdev->irq);
356 irq_set_affinity(hdev->irq, cpumask_of(hdev->cpu));
357 enable_irq(hdev->irq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800358 }
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530359 hpet_print_config();
360
361 return 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800362}
363
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700364static int hpet_next_event(unsigned long delta,
365 struct clock_event_device *evt, int timer)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800366{
Thomas Gleixnerf7676252008-09-06 03:03:32 +0200367 u32 cnt;
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200368 s32 res;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800369
370 cnt = hpet_readl(HPET_COUNTER);
Thomas Gleixnerf7676252008-09-06 03:03:32 +0200371 cnt += (u32) delta;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700372 hpet_writel(cnt, HPET_Tn_CMP(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800373
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200374 /*
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200375 * HPETs are a complete disaster. The compare register is
376 * based on a equal comparison and neither provides a less
377 * than or equal functionality (which would require to take
378 * the wraparound into account) nor a simple count down event
379 * mode. Further the write to the comparator register is
380 * delayed internally up to two HPET clock cycles in certain
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100381 * chipsets (ATI, ICH9,10). Some newer AMD chipsets have even
382 * longer delays. We worked around that by reading back the
383 * compare register, but that required another workaround for
384 * ICH9,10 chips where the first readout after write can
385 * return the old stale value. We already had a minimum
386 * programming delta of 5us enforced, but a NMI or SMI hitting
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200387 * between the counter readout and the comparator write can
388 * move us behind that point easily. Now instead of reading
389 * the compare register back several times, we make the ETIME
390 * decision based on the following: Return ETIME if the
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100391 * counter value after the write is less than HPET_MIN_CYCLES
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200392 * away from the event or if the counter is already ahead of
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100393 * the event. The minimum programming delta for the generic
394 * clockevents code is set to 1.5 * HPET_MIN_CYCLES.
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200395 */
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200396 res = (s32)(cnt - hpet_readl(HPET_COUNTER));
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200397
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100398 return res < HPET_MIN_CYCLES ? -ETIME : 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800399}
400
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530401static int hpet_legacy_shutdown(struct clock_event_device *evt)
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700402{
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530403 return hpet_shutdown(evt, 0);
404}
405
406static int hpet_legacy_set_oneshot(struct clock_event_device *evt)
407{
408 return hpet_set_oneshot(evt, 0);
409}
410
411static int hpet_legacy_set_periodic(struct clock_event_device *evt)
412{
413 return hpet_set_periodic(evt, 0);
414}
415
416static int hpet_legacy_resume(struct clock_event_device *evt)
417{
418 return hpet_resume(evt, 0);
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700419}
420
421static int hpet_legacy_next_event(unsigned long delta,
422 struct clock_event_device *evt)
423{
424 return hpet_next_event(delta, evt, 0);
425}
426
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800427/*
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530428 * The hpet clock event device
429 */
430static struct clock_event_device hpet_clockevent = {
431 .name = "hpet",
432 .features = CLOCK_EVT_FEAT_PERIODIC |
433 CLOCK_EVT_FEAT_ONESHOT,
434 .set_state_periodic = hpet_legacy_set_periodic,
435 .set_state_oneshot = hpet_legacy_set_oneshot,
436 .set_state_shutdown = hpet_legacy_shutdown,
437 .tick_resume = hpet_legacy_resume,
438 .set_next_event = hpet_legacy_next_event,
439 .irq = 0,
440 .rating = 50,
441};
442
443/*
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700444 * HPET MSI Support
445 */
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700446#ifdef CONFIG_PCI_MSI
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700447
448static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev);
449static struct hpet_dev *hpet_devs;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800450static struct irq_domain *hpet_domain;
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700451
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200452void hpet_msi_unmask(struct irq_data *data)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700453{
Jiang Liuff96b4d2015-06-01 16:05:18 +0800454 struct hpet_dev *hdev = irq_data_get_irq_handler_data(data);
Jan Beulich5946fa32009-08-19 08:44:24 +0100455 unsigned int cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700456
457 /* unmask it */
458 cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
Jan Beulich6acf5a82012-11-02 14:02:40 +0000459 cfg |= HPET_TN_ENABLE | HPET_TN_FSB;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700460 hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
461}
462
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200463void hpet_msi_mask(struct irq_data *data)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700464{
Jiang Liuff96b4d2015-06-01 16:05:18 +0800465 struct hpet_dev *hdev = irq_data_get_irq_handler_data(data);
Jan Beulich5946fa32009-08-19 08:44:24 +0100466 unsigned int cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700467
468 /* mask it */
469 cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
Jan Beulich6acf5a82012-11-02 14:02:40 +0000470 cfg &= ~(HPET_TN_ENABLE | HPET_TN_FSB);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700471 hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
472}
473
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200474void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700475{
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700476 hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num));
477 hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4);
478}
479
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200480void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700481{
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700482 msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num));
483 msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4);
484 msg->address_hi = 0;
485}
486
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530487static int hpet_msi_shutdown(struct clock_event_device *evt)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700488{
489 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530490
491 return hpet_shutdown(evt, hdev->num);
492}
493
494static int hpet_msi_set_oneshot(struct clock_event_device *evt)
495{
496 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
497
498 return hpet_set_oneshot(evt, hdev->num);
499}
500
501static int hpet_msi_set_periodic(struct clock_event_device *evt)
502{
503 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
504
505 return hpet_set_periodic(evt, hdev->num);
506}
507
508static int hpet_msi_resume(struct clock_event_device *evt)
509{
510 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
511
512 return hpet_resume(evt, hdev->num);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700513}
514
515static int hpet_msi_next_event(unsigned long delta,
516 struct clock_event_device *evt)
517{
518 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
519 return hpet_next_event(delta, evt, hdev->num);
520}
521
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700522static irqreturn_t hpet_interrupt_handler(int irq, void *data)
523{
524 struct hpet_dev *dev = (struct hpet_dev *)data;
525 struct clock_event_device *hevt = &dev->evt;
526
527 if (!hevt->event_handler) {
528 printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n",
529 dev->num);
530 return IRQ_HANDLED;
531 }
532
533 hevt->event_handler(hevt);
534 return IRQ_HANDLED;
535}
536
537static int hpet_setup_irq(struct hpet_dev *dev)
538{
539
540 if (request_irq(dev->irq, hpet_interrupt_handler,
Michael Opdenackerd20d2ef2014-03-04 21:35:05 +0100541 IRQF_TIMER | IRQF_NOBALANCING,
Thomas Gleixner507fa3a2009-06-14 17:46:01 +0200542 dev->name, dev))
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700543 return -1;
544
545 disable_irq(dev->irq);
Rusty Russell0de26522008-12-13 21:20:26 +1030546 irq_set_affinity(dev->irq, cpumask_of(dev->cpu));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700547 enable_irq(dev->irq);
548
Yinghai Luc81bba42008-09-25 11:53:11 -0700549 printk(KERN_DEBUG "hpet: %s irq %d for MSI\n",
550 dev->name, dev->irq);
551
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700552 return 0;
553}
554
555/* This should be called in specific @cpu */
556static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu)
557{
558 struct clock_event_device *evt = &hdev->evt;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700559
560 WARN_ON(cpu != smp_processor_id());
561 if (!(hdev->flags & HPET_DEV_VALID))
562 return;
563
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700564 hdev->cpu = cpu;
565 per_cpu(cpu_hpet_dev, cpu) = hdev;
566 evt->name = hdev->name;
567 hpet_setup_irq(hdev);
568 evt->irq = hdev->irq;
569
570 evt->rating = 110;
571 evt->features = CLOCK_EVT_FEAT_ONESHOT;
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530572 if (hdev->flags & HPET_DEV_PERI_CAP) {
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700573 evt->features |= CLOCK_EVT_FEAT_PERIODIC;
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530574 evt->set_state_periodic = hpet_msi_set_periodic;
575 }
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700576
Viresh Kumarc8b5db72015-07-16 16:28:45 +0530577 evt->set_state_shutdown = hpet_msi_shutdown;
578 evt->set_state_oneshot = hpet_msi_set_oneshot;
579 evt->tick_resume = hpet_msi_resume;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700580 evt->set_next_event = hpet_msi_next_event;
Rusty Russell320ab2b2008-12-13 21:20:26 +1030581 evt->cpumask = cpumask_of(hdev->cpu);
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000582
583 clockevents_config_and_register(evt, hpet_freq, HPET_MIN_PROG_DELTA,
584 0x7FFFFFFF);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700585}
586
587#ifdef CONFIG_HPET
588/* Reserve at least one timer for userspace (/dev/hpet) */
589#define RESERVE_TIMERS 1
590#else
591#define RESERVE_TIMERS 0
592#endif
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700593
594static void hpet_msi_capability_lookup(unsigned int start_timer)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700595{
596 unsigned int id;
597 unsigned int num_timers;
598 unsigned int num_timers_used = 0;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800599 int i, irq;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700600
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -0800601 if (hpet_msi_disable)
602 return;
603
Shaohua Li39fe05e2009-08-12 11:16:12 +0800604 if (boot_cpu_has(X86_FEATURE_ARAT))
605 return;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700606 id = hpet_readl(HPET_ID);
607
608 num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);
609 num_timers++; /* Value read out starts from 0 */
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100610 hpet_print_config();
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700611
Jiang Liu3cb96f02015-04-13 14:11:34 +0800612 hpet_domain = hpet_create_irq_domain(hpet_blockid);
613 if (!hpet_domain)
614 return;
615
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700616 hpet_devs = kzalloc(sizeof(struct hpet_dev) * num_timers, GFP_KERNEL);
617 if (!hpet_devs)
618 return;
619
620 hpet_num_timers = num_timers;
621
622 for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) {
623 struct hpet_dev *hdev = &hpet_devs[num_timers_used];
Jan Beulich5946fa32009-08-19 08:44:24 +0100624 unsigned int cfg = hpet_readl(HPET_Tn_CFG(i));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700625
626 /* Only consider HPET timer with MSI support */
627 if (!(cfg & HPET_TN_FSB_CAP))
628 continue;
629
Thomas Gleixnercb17b2a2015-06-21 16:21:50 +0200630 hdev->flags = 0;
631 if (cfg & HPET_TN_PERIODIC_CAP)
632 hdev->flags |= HPET_DEV_PERI_CAP;
633 sprintf(hdev->name, "hpet%d", i);
634 hdev->num = i;
635
Jiang Liu3cb96f02015-04-13 14:11:34 +0800636 irq = hpet_assign_irq(hpet_domain, hdev, hdev->num);
Jiang Liubafac292015-06-20 11:50:50 +0200637 if (irq <= 0)
Jiang Liu3cb96f02015-04-13 14:11:34 +0800638 continue;
639
Jiang Liu3cb96f02015-04-13 14:11:34 +0800640 hdev->irq = irq;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700641 hdev->flags |= HPET_DEV_FSB_CAP;
642 hdev->flags |= HPET_DEV_VALID;
643 num_timers_used++;
644 if (num_timers_used == num_possible_cpus())
645 break;
646 }
647
648 printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n",
649 num_timers, num_timers_used);
650}
651
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700652#ifdef CONFIG_HPET
653static void hpet_reserve_msi_timers(struct hpet_data *hd)
654{
655 int i;
656
657 if (!hpet_devs)
658 return;
659
660 for (i = 0; i < hpet_num_timers; i++) {
661 struct hpet_dev *hdev = &hpet_devs[i];
662
663 if (!(hdev->flags & HPET_DEV_VALID))
664 continue;
665
666 hd->hd_irq[hdev->num] = hdev->irq;
667 hpet_reserve_timer(hd, hdev->num);
668 }
669}
670#endif
671
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700672static struct hpet_dev *hpet_get_unused_timer(void)
673{
674 int i;
675
676 if (!hpet_devs)
677 return NULL;
678
679 for (i = 0; i < hpet_num_timers; i++) {
680 struct hpet_dev *hdev = &hpet_devs[i];
681
682 if (!(hdev->flags & HPET_DEV_VALID))
683 continue;
684 if (test_and_set_bit(HPET_DEV_USED_BIT,
685 (unsigned long *)&hdev->flags))
686 continue;
687 return hdev;
688 }
689 return NULL;
690}
691
692struct hpet_work_struct {
693 struct delayed_work work;
694 struct completion complete;
695};
696
697static void hpet_work(struct work_struct *w)
698{
699 struct hpet_dev *hdev;
700 int cpu = smp_processor_id();
701 struct hpet_work_struct *hpet_work;
702
703 hpet_work = container_of(w, struct hpet_work_struct, work.work);
704
705 hdev = hpet_get_unused_timer();
706 if (hdev)
707 init_one_hpet_msi_clockevent(hdev, cpu);
708
709 complete(&hpet_work->complete);
710}
711
712static int hpet_cpuhp_notify(struct notifier_block *n,
713 unsigned long action, void *hcpu)
714{
715 unsigned long cpu = (unsigned long)hcpu;
716 struct hpet_work_struct work;
717 struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu);
718
719 switch (action & 0xf) {
720 case CPU_ONLINE:
Andrew Mortonca1cab32010-10-26 14:22:34 -0700721 INIT_DELAYED_WORK_ONSTACK(&work.work, hpet_work);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700722 init_completion(&work.complete);
723 /* FIXME: add schedule_work_on() */
724 schedule_delayed_work_on(cpu, &work.work, 0);
725 wait_for_completion(&work.complete);
Thomas Gleixnerb712c8d2014-03-23 14:20:45 +0000726 destroy_delayed_work_on_stack(&work.work);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700727 break;
728 case CPU_DEAD:
729 if (hdev) {
730 free_irq(hdev->irq, hdev);
731 hdev->flags &= ~HPET_DEV_USED;
732 per_cpu(cpu_hpet_dev, cpu) = NULL;
733 }
734 break;
735 }
736 return NOTIFY_OK;
737}
738#else
739
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700740static void hpet_msi_capability_lookup(unsigned int start_timer)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700741{
742 return;
743}
744
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700745#ifdef CONFIG_HPET
746static void hpet_reserve_msi_timers(struct hpet_data *hd)
747{
748 return;
749}
750#endif
751
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700752static int hpet_cpuhp_notify(struct notifier_block *n,
753 unsigned long action, void *hcpu)
754{
755 return NOTIFY_OK;
756}
757
758#endif
759
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700760/*
john stultz6bb74df2007-03-05 00:30:50 -0800761 * Clock source related code
762 */
Magnus Damm8e196082009-04-21 12:24:00 -0700763static cycle_t read_hpet(struct clocksource *cs)
john stultz6bb74df2007-03-05 00:30:50 -0800764{
765 return (cycle_t)hpet_readl(HPET_COUNTER);
766}
767
768static struct clocksource clocksource_hpet = {
769 .name = "hpet",
770 .rating = 250,
771 .read = read_hpet,
772 .mask = HPET_MASK,
john stultz6bb74df2007-03-05 00:30:50 -0800773 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100774 .resume = hpet_resume_counter,
Andy Lutomirski98d0ac32011-07-14 06:47:22 -0400775 .archdata = { .vclock_mode = VCLOCK_HPET },
john stultz6bb74df2007-03-05 00:30:50 -0800776};
777
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200778static int hpet_clocksource_register(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800779{
Carlos R. Mafra6fd592d2008-05-05 20:11:22 -0300780 u64 start, now;
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200781 cycle_t t1;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800782
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800783 /* Start the counter */
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100784 hpet_restart_counter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800785
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200786 /* Verify whether hpet counter works */
Magnus Damm8e196082009-04-21 12:24:00 -0700787 t1 = hpet_readl(HPET_COUNTER);
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200788 start = rdtsc();
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200789
790 /*
791 * We don't know the TSC frequency yet, but waiting for
792 * 200000 TSC cycles is safe:
793 * 4 GHz == 50us
794 * 1 GHz == 200us
795 */
796 do {
797 rep_nop();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200798 now = rdtsc();
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200799 } while ((now - start) < 200000UL);
800
Magnus Damm8e196082009-04-21 12:24:00 -0700801 if (t1 == hpet_readl(HPET_COUNTER)) {
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200802 printk(KERN_WARNING
803 "HPET counter not counting. HPET disabled\n");
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200804 return -ENODEV;
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200805 }
806
John Stultzf12a15b2010-07-13 17:56:27 -0700807 clocksource_register_hz(&clocksource_hpet, (u32)hpet_freq);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200808 return 0;
809}
810
Jan Beulich396e2c62012-04-02 15:15:55 +0100811static u32 *hpet_boot_cfg;
812
Pavel Machekb02a7f22008-02-05 00:48:13 +0100813/**
814 * hpet_enable - Try to setup the HPET timer. Returns 1 on success.
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200815 */
816int __init hpet_enable(void)
817{
Jan Beulich396e2c62012-04-02 15:15:55 +0100818 u32 hpet_period, cfg, id;
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000819 u64 freq;
Jan Beulich396e2c62012-04-02 15:15:55 +0100820 unsigned int i, last;
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200821
822 if (!is_hpet_capable())
823 return 0;
824
825 hpet_set_mapping();
826
827 /*
828 * Read the period and check for a sane value:
829 */
830 hpet_period = hpet_readl(HPET_PERIOD);
Thomas Gleixnera6825f12008-08-14 12:17:06 +0200831
832 /*
833 * AMD SB700 based systems with spread spectrum enabled use a
834 * SMM based HPET emulation to provide proper frequency
835 * setting. The SMM code is initialized with the first HPET
836 * register access and takes some time to complete. During
837 * this time the config register reads 0xffffffff. We check
838 * for max. 1000 loops whether the config register reads a non
839 * 0xffffffff value to make sure that HPET is up and running
840 * before we go further. A counting loop is safe, as the HPET
841 * access takes thousands of CPU cycles. On non SB700 based
842 * machines this check is only done once and has no side
843 * effects.
844 */
845 for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) {
846 if (i == 1000) {
847 printk(KERN_WARNING
848 "HPET config register value = 0xFFFFFFFF. "
849 "Disabling HPET\n");
850 goto out_nohpet;
851 }
852 }
853
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200854 if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD)
855 goto out_nohpet;
856
857 /*
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000858 * The period is a femto seconds value. Convert it to a
859 * frequency.
860 */
861 freq = FSEC_PER_SEC;
862 do_div(freq, hpet_period);
863 hpet_freq = freq;
864
865 /*
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200866 * Read the HPET ID register to retrieve the IRQ routing
867 * information and the number of channels
868 */
869 id = hpet_readl(HPET_ID);
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100870 hpet_print_config();
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200871
Jan Beulich396e2c62012-04-02 15:15:55 +0100872 last = (id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT;
873
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200874#ifdef CONFIG_HPET_EMULATE_RTC
875 /*
876 * The legacy routing mode needs at least two channels, tick timer
877 * and the rtc emulation channel.
878 */
Jan Beulich396e2c62012-04-02 15:15:55 +0100879 if (!last)
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200880 goto out_nohpet;
881#endif
882
Jan Beulich396e2c62012-04-02 15:15:55 +0100883 cfg = hpet_readl(HPET_CFG);
884 hpet_boot_cfg = kmalloc((last + 2) * sizeof(*hpet_boot_cfg),
885 GFP_KERNEL);
886 if (hpet_boot_cfg)
887 *hpet_boot_cfg = cfg;
888 else
889 pr_warn("HPET initial state will not be saved\n");
890 cfg &= ~(HPET_CFG_ENABLE | HPET_CFG_LEGACY);
Jan Beulich1b38a3a2012-05-25 11:40:09 +0100891 hpet_writel(cfg, HPET_CFG);
Jan Beulich396e2c62012-04-02 15:15:55 +0100892 if (cfg)
893 pr_warn("HPET: Unrecognized bits %#x set in global cfg\n",
894 cfg);
895
896 for (i = 0; i <= last; ++i) {
897 cfg = hpet_readl(HPET_Tn_CFG(i));
898 if (hpet_boot_cfg)
899 hpet_boot_cfg[i + 1] = cfg;
900 cfg &= ~(HPET_TN_ENABLE | HPET_TN_LEVEL | HPET_TN_FSB);
901 hpet_writel(cfg, HPET_Tn_CFG(i));
902 cfg &= ~(HPET_TN_PERIODIC | HPET_TN_PERIODIC_CAP
903 | HPET_TN_64BIT_CAP | HPET_TN_32BIT | HPET_TN_ROUTE
904 | HPET_TN_FSB | HPET_TN_FSB_CAP);
905 if (cfg)
906 pr_warn("HPET: Unrecognized bits %#x set in cfg#%u\n",
907 cfg, i);
908 }
909 hpet_print_config();
910
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200911 if (hpet_clocksource_register())
912 goto out_nohpet;
913
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800914 if (id & HPET_ID_LEGSUP) {
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200915 hpet_legacy_clockevent_register();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800916 return 1;
917 }
918 return 0;
919
920out_nohpet:
Thomas Gleixner06a24de2007-10-12 23:04:06 +0200921 hpet_clear_mapping();
Janne Kulmalabacbe992008-12-16 13:39:57 +0200922 hpet_address = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800923 return 0;
924}
925
Thomas Gleixner28769142007-10-12 23:04:06 +0200926/*
927 * Needs to be late, as the reserve_timer code calls kalloc !
928 *
929 * Not a problem on i386 as hpet_enable is called from late_time_init,
930 * but on x86_64 it is necessary !
931 */
932static __init int hpet_late_init(void)
933{
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700934 int cpu;
935
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200936 if (boot_hpet_disable)
Thomas Gleixner28769142007-10-12 23:04:06 +0200937 return -ENODEV;
938
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200939 if (!hpet_address) {
940 if (!force_hpet_address)
941 return -ENODEV;
942
943 hpet_address = force_hpet_address;
944 hpet_enable();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200945 }
946
Jeremy Fitzhardinge39c04b52008-12-16 12:32:23 -0800947 if (!hpet_virt_address)
948 return -ENODEV;
949
Shaohua Li39fe05e2009-08-12 11:16:12 +0800950 if (hpet_readl(HPET_ID) & HPET_ID_LEGSUP)
951 hpet_msi_capability_lookup(2);
952 else
953 hpet_msi_capability_lookup(0);
954
Thomas Gleixner28769142007-10-12 23:04:06 +0200955 hpet_reserve_platform_timers(hpet_readl(HPET_ID));
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100956 hpet_print_config();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200957
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -0800958 if (hpet_msi_disable)
959 return 0;
960
Shaohua Li39fe05e2009-08-12 11:16:12 +0800961 if (boot_cpu_has(X86_FEATURE_ARAT))
962 return 0;
963
Srivatsa S. Bhat9014ad22014-03-11 02:08:36 +0530964 cpu_notifier_register_begin();
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700965 for_each_online_cpu(cpu) {
966 hpet_cpuhp_notify(NULL, CPU_ONLINE, (void *)(long)cpu);
967 }
968
969 /* This notifier should be called after workqueue is ready */
Srivatsa S. Bhat9014ad22014-03-11 02:08:36 +0530970 __hotcpu_notifier(hpet_cpuhp_notify, -20);
971 cpu_notifier_register_done();
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700972
Thomas Gleixner28769142007-10-12 23:04:06 +0200973 return 0;
974}
975fs_initcall(hpet_late_init);
976
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +0100977void hpet_disable(void)
978{
Stefano Stabelliniff487802010-07-21 18:32:37 +0100979 if (is_hpet_capable() && hpet_virt_address) {
Jan Beulich396e2c62012-04-02 15:15:55 +0100980 unsigned int cfg = hpet_readl(HPET_CFG), id, last;
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +0100981
Jan Beulich396e2c62012-04-02 15:15:55 +0100982 if (hpet_boot_cfg)
983 cfg = *hpet_boot_cfg;
984 else if (hpet_legacy_int_enabled) {
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +0100985 cfg &= ~HPET_CFG_LEGACY;
Jan Beulich3d45ac42015-10-19 04:35:44 -0600986 hpet_legacy_int_enabled = false;
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +0100987 }
988 cfg &= ~HPET_CFG_ENABLE;
989 hpet_writel(cfg, HPET_CFG);
Jan Beulich396e2c62012-04-02 15:15:55 +0100990
991 if (!hpet_boot_cfg)
992 return;
993
994 id = hpet_readl(HPET_ID);
995 last = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);
996
997 for (id = 0; id <= last; ++id)
998 hpet_writel(hpet_boot_cfg[id + 1], HPET_Tn_CFG(id));
999
1000 if (*hpet_boot_cfg & HPET_CFG_ENABLE)
1001 hpet_writel(*hpet_boot_cfg, HPET_CFG);
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +01001002 }
1003}
1004
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001005#ifdef CONFIG_HPET_EMULATE_RTC
1006
1007/* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET
1008 * is enabled, we support RTC interrupt functionality in software.
1009 * RTC has 3 kinds of interrupts:
1010 * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock
1011 * is updated
1012 * 2) Alarm Interrupt - generate an interrupt at a specific time of day
1013 * 3) Periodic Interrupt - generate periodic interrupt, with frequencies
1014 * 2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2)
1015 * (1) and (2) above are implemented using polling at a frequency of
1016 * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt
1017 * overhead. (DEFAULT_RTC_INT_FREQ)
1018 * For (3), we use interrupts at 64Hz or user specified periodic
1019 * frequency, whichever is higher.
1020 */
1021#include <linux/mc146818rtc.h>
1022#include <linux/rtc.h>
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001023#include <asm/rtc.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001024
1025#define DEFAULT_RTC_INT_FREQ 64
1026#define DEFAULT_RTC_SHIFT 6
1027#define RTC_NUM_INTS 1
1028
1029static unsigned long hpet_rtc_flags;
David Brownell7e2a31d2008-07-23 21:30:47 -07001030static int hpet_prev_update_sec;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001031static struct rtc_time hpet_alarm_time;
1032static unsigned long hpet_pie_count;
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001033static u32 hpet_t1_cmp;
Jan Beulich5946fa32009-08-19 08:44:24 +01001034static u32 hpet_default_delta;
1035static u32 hpet_pie_delta;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001036static unsigned long hpet_pie_limit;
1037
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001038static rtc_irq_handler irq_handler;
1039
1040/*
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001041 * Check that the hpet counter c1 is ahead of the c2
1042 */
1043static inline int hpet_cnt_ahead(u32 c1, u32 c2)
1044{
1045 return (s32)(c2 - c1) < 0;
1046}
1047
1048/*
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001049 * Registers a IRQ handler.
1050 */
1051int hpet_register_irq_handler(rtc_irq_handler handler)
1052{
1053 if (!is_hpet_enabled())
1054 return -ENODEV;
1055 if (irq_handler)
1056 return -EBUSY;
1057
1058 irq_handler = handler;
1059
1060 return 0;
1061}
1062EXPORT_SYMBOL_GPL(hpet_register_irq_handler);
1063
1064/*
1065 * Deregisters the IRQ handler registered with hpet_register_irq_handler()
1066 * and does cleanup.
1067 */
1068void hpet_unregister_irq_handler(rtc_irq_handler handler)
1069{
1070 if (!is_hpet_enabled())
1071 return;
1072
1073 irq_handler = NULL;
1074 hpet_rtc_flags = 0;
1075}
1076EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler);
1077
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001078/*
1079 * Timer 1 for RTC emulation. We use one shot mode, as periodic mode
1080 * is not supported by all HPET implementations for timer 1.
1081 *
1082 * hpet_rtc_timer_init() is called when the rtc is initialized.
1083 */
1084int hpet_rtc_timer_init(void)
1085{
Jan Beulich5946fa32009-08-19 08:44:24 +01001086 unsigned int cfg, cnt, delta;
1087 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001088
1089 if (!is_hpet_enabled())
1090 return 0;
1091
1092 if (!hpet_default_delta) {
1093 uint64_t clc;
1094
1095 clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
1096 clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT;
Jan Beulich5946fa32009-08-19 08:44:24 +01001097 hpet_default_delta = clc;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001098 }
1099
1100 if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
1101 delta = hpet_default_delta;
1102 else
1103 delta = hpet_pie_delta;
1104
1105 local_irq_save(flags);
1106
1107 cnt = delta + hpet_readl(HPET_COUNTER);
1108 hpet_writel(cnt, HPET_T1_CMP);
1109 hpet_t1_cmp = cnt;
1110
1111 cfg = hpet_readl(HPET_T1_CFG);
1112 cfg &= ~HPET_TN_PERIODIC;
1113 cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
1114 hpet_writel(cfg, HPET_T1_CFG);
1115
1116 local_irq_restore(flags);
1117
1118 return 1;
1119}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001120EXPORT_SYMBOL_GPL(hpet_rtc_timer_init);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001121
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001122static void hpet_disable_rtc_channel(void)
1123{
Jan Beulich3d45ac42015-10-19 04:35:44 -06001124 u32 cfg = hpet_readl(HPET_T1_CFG);
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001125 cfg &= ~HPET_TN_ENABLE;
1126 hpet_writel(cfg, HPET_T1_CFG);
1127}
1128
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001129/*
1130 * The functions below are called from rtc driver.
1131 * Return 0 if HPET is not being used.
1132 * Otherwise do the necessary changes and return 1.
1133 */
1134int hpet_mask_rtc_irq_bit(unsigned long bit_mask)
1135{
1136 if (!is_hpet_enabled())
1137 return 0;
1138
1139 hpet_rtc_flags &= ~bit_mask;
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001140 if (unlikely(!hpet_rtc_flags))
1141 hpet_disable_rtc_channel();
1142
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001143 return 1;
1144}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001145EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001146
1147int hpet_set_rtc_irq_bit(unsigned long bit_mask)
1148{
1149 unsigned long oldbits = hpet_rtc_flags;
1150
1151 if (!is_hpet_enabled())
1152 return 0;
1153
1154 hpet_rtc_flags |= bit_mask;
1155
David Brownell7e2a31d2008-07-23 21:30:47 -07001156 if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE))
1157 hpet_prev_update_sec = -1;
1158
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001159 if (!oldbits)
1160 hpet_rtc_timer_init();
1161
1162 return 1;
1163}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001164EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001165
1166int hpet_set_alarm_time(unsigned char hrs, unsigned char min,
1167 unsigned char sec)
1168{
1169 if (!is_hpet_enabled())
1170 return 0;
1171
1172 hpet_alarm_time.tm_hour = hrs;
1173 hpet_alarm_time.tm_min = min;
1174 hpet_alarm_time.tm_sec = sec;
1175
1176 return 1;
1177}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001178EXPORT_SYMBOL_GPL(hpet_set_alarm_time);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001179
1180int hpet_set_periodic_freq(unsigned long freq)
1181{
1182 uint64_t clc;
1183
1184 if (!is_hpet_enabled())
1185 return 0;
1186
1187 if (freq <= DEFAULT_RTC_INT_FREQ)
1188 hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq;
1189 else {
1190 clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
1191 do_div(clc, freq);
1192 clc >>= hpet_clockevent.shift;
Jan Beulich5946fa32009-08-19 08:44:24 +01001193 hpet_pie_delta = clc;
Alok Katariab4a5e8a2010-03-11 14:00:16 -08001194 hpet_pie_limit = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001195 }
1196 return 1;
1197}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001198EXPORT_SYMBOL_GPL(hpet_set_periodic_freq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001199
1200int hpet_rtc_dropped_irq(void)
1201{
1202 return is_hpet_enabled();
1203}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001204EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001205
1206static void hpet_rtc_timer_reinit(void)
1207{
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001208 unsigned int delta;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001209 int lost_ints = -1;
1210
Mark Langsdorf2ded6e62011-11-18 16:33:06 +01001211 if (unlikely(!hpet_rtc_flags))
1212 hpet_disable_rtc_channel();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001213
1214 if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
1215 delta = hpet_default_delta;
1216 else
1217 delta = hpet_pie_delta;
1218
1219 /*
1220 * Increment the comparator value until we are ahead of the
1221 * current count.
1222 */
1223 do {
1224 hpet_t1_cmp += delta;
1225 hpet_writel(hpet_t1_cmp, HPET_T1_CMP);
1226 lost_ints++;
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001227 } while (!hpet_cnt_ahead(hpet_t1_cmp, hpet_readl(HPET_COUNTER)));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001228
1229 if (lost_ints) {
1230 if (hpet_rtc_flags & RTC_PIE)
1231 hpet_pie_count += lost_ints;
1232 if (printk_ratelimit())
David Brownell7e2a31d2008-07-23 21:30:47 -07001233 printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n",
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001234 lost_ints);
1235 }
1236}
1237
1238irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id)
1239{
1240 struct rtc_time curr_time;
1241 unsigned long rtc_int_flag = 0;
1242
1243 hpet_rtc_timer_reinit();
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001244 memset(&curr_time, 0, sizeof(struct rtc_time));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001245
1246 if (hpet_rtc_flags & (RTC_UIE | RTC_AIE))
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001247 get_rtc_time(&curr_time);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001248
1249 if (hpet_rtc_flags & RTC_UIE &&
1250 curr_time.tm_sec != hpet_prev_update_sec) {
David Brownell7e2a31d2008-07-23 21:30:47 -07001251 if (hpet_prev_update_sec >= 0)
1252 rtc_int_flag = RTC_UF;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001253 hpet_prev_update_sec = curr_time.tm_sec;
1254 }
1255
1256 if (hpet_rtc_flags & RTC_PIE &&
1257 ++hpet_pie_count >= hpet_pie_limit) {
1258 rtc_int_flag |= RTC_PF;
1259 hpet_pie_count = 0;
1260 }
1261
Bernhard Walle8ee291f2008-01-15 16:44:38 +01001262 if (hpet_rtc_flags & RTC_AIE &&
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001263 (curr_time.tm_sec == hpet_alarm_time.tm_sec) &&
1264 (curr_time.tm_min == hpet_alarm_time.tm_min) &&
1265 (curr_time.tm_hour == hpet_alarm_time.tm_hour))
1266 rtc_int_flag |= RTC_AF;
1267
1268 if (rtc_int_flag) {
1269 rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8));
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001270 if (irq_handler)
1271 irq_handler(rtc_int_flag, dev_id);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001272 }
1273 return IRQ_HANDLED;
1274}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001275EXPORT_SYMBOL_GPL(hpet_rtc_interrupt);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001276#endif