Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 2 | /* |
Eric Miao | 38f539a | 2009-01-20 12:09:06 +0800 | [diff] [blame] | 3 | * linux/arch/arm/plat-pxa/gpio.c |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 4 | * |
| 5 | * Generic PXA GPIO handling |
| 6 | * |
| 7 | * Author: Nicolas Pitre |
| 8 | * Created: Jun 15, 2001 |
| 9 | * Copyright: MontaVista Software Inc. |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 10 | */ |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 11 | #include <linux/module.h> |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 12 | #include <linux/clk.h> |
| 13 | #include <linux/err.h> |
Linus Walleij | 84bf021 | 2018-05-24 14:32:09 +0200 | [diff] [blame] | 14 | #include <linux/gpio/driver.h> |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 15 | #include <linux/gpio-pxa.h> |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 16 | #include <linux/init.h> |
Rob Herring | ae4f4cf | 2015-01-26 22:46:04 -0600 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 18 | #include <linux/irq.h> |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 19 | #include <linux/irqdomain.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 20 | #include <linux/irqchip/chained_irq.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 21 | #include <linux/io.h> |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 22 | #include <linux/of.h> |
| 23 | #include <linux/of_device.h> |
Robert Jarzmik | a770d94 | 2015-12-12 23:55:21 +0100 | [diff] [blame] | 24 | #include <linux/pinctrl/consumer.h> |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 25 | #include <linux/platform_device.h> |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 26 | #include <linux/syscore_ops.h> |
Daniel Mack | 4aa7826 | 2009-06-19 22:56:09 +0200 | [diff] [blame] | 27 | #include <linux/slab.h> |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 28 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 29 | /* |
| 30 | * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with |
| 31 | * one set of registers. The register offsets are organized below: |
| 32 | * |
| 33 | * GPLR GPDR GPSR GPCR GRER GFER GEDR |
| 34 | * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048 |
| 35 | * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C |
| 36 | * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050 |
| 37 | * |
| 38 | * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148 |
| 39 | * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C |
| 40 | * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150 |
| 41 | * |
Rob Herring | 684bba2 | 2015-01-26 22:46:06 -0600 | [diff] [blame] | 42 | * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248 |
| 43 | * |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 44 | * NOTE: |
| 45 | * BANK 3 is only available on PXA27x and later processors. |
Rob Herring | 684bba2 | 2015-01-26 22:46:06 -0600 | [diff] [blame] | 46 | * BANK 4 and 5 are only available on PXA935, PXA1928 |
| 47 | * BANK 6 is only available on PXA1928 |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 48 | */ |
| 49 | |
| 50 | #define GPLR_OFFSET 0x00 |
| 51 | #define GPDR_OFFSET 0x0C |
| 52 | #define GPSR_OFFSET 0x18 |
| 53 | #define GPCR_OFFSET 0x24 |
| 54 | #define GRER_OFFSET 0x30 |
| 55 | #define GFER_OFFSET 0x3C |
| 56 | #define GEDR_OFFSET 0x48 |
| 57 | #define GAFR_OFFSET 0x54 |
Haojian Zhuang | be24168 | 2011-10-17 21:07:15 +0800 | [diff] [blame] | 58 | #define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */ |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 59 | |
Rob Herring | 1e970b7 | 2015-03-02 15:30:58 -0600 | [diff] [blame] | 60 | #define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2) |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 61 | |
Eric Miao | 3b8e285 | 2009-01-07 11:30:49 +0800 | [diff] [blame] | 62 | int pxa_last_gpio; |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 63 | static int irq_base; |
Eric Miao | 3b8e285 | 2009-01-07 11:30:49 +0800 | [diff] [blame] | 64 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 65 | struct pxa_gpio_bank { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 66 | void __iomem *regbase; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 67 | unsigned long irq_mask; |
| 68 | unsigned long irq_edge_rise; |
| 69 | unsigned long irq_edge_fall; |
| 70 | |
| 71 | #ifdef CONFIG_PM |
| 72 | unsigned long saved_gplr; |
| 73 | unsigned long saved_gpdr; |
| 74 | unsigned long saved_grer; |
| 75 | unsigned long saved_gfer; |
| 76 | #endif |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 77 | }; |
| 78 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 79 | struct pxa_gpio_chip { |
| 80 | struct device *dev; |
| 81 | struct gpio_chip chip; |
| 82 | struct pxa_gpio_bank *banks; |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 83 | struct irq_domain *irqdomain; |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 84 | |
| 85 | int irq0; |
| 86 | int irq1; |
| 87 | int (*set_wake)(unsigned int gpio, unsigned int on); |
| 88 | }; |
| 89 | |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 90 | enum pxa_gpio_type { |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 91 | PXA25X_GPIO = 0, |
| 92 | PXA26X_GPIO, |
| 93 | PXA27X_GPIO, |
| 94 | PXA3XX_GPIO, |
| 95 | PXA93X_GPIO, |
| 96 | MMP_GPIO = 0x10, |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 97 | MMP2_GPIO, |
Rob Herring | 684bba2 | 2015-01-26 22:46:06 -0600 | [diff] [blame] | 98 | PXA1928_GPIO, |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 99 | }; |
| 100 | |
| 101 | struct pxa_gpio_id { |
| 102 | enum pxa_gpio_type type; |
| 103 | int gpio_nums; |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 104 | }; |
| 105 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 106 | static DEFINE_SPINLOCK(gpio_lock); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 107 | static struct pxa_gpio_chip *pxa_gpio_chip; |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 108 | static enum pxa_gpio_type gpio_type; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 109 | |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 110 | static struct pxa_gpio_id pxa25x_id = { |
| 111 | .type = PXA25X_GPIO, |
| 112 | .gpio_nums = 85, |
| 113 | }; |
| 114 | |
| 115 | static struct pxa_gpio_id pxa26x_id = { |
| 116 | .type = PXA26X_GPIO, |
| 117 | .gpio_nums = 90, |
| 118 | }; |
| 119 | |
| 120 | static struct pxa_gpio_id pxa27x_id = { |
| 121 | .type = PXA27X_GPIO, |
| 122 | .gpio_nums = 121, |
| 123 | }; |
| 124 | |
| 125 | static struct pxa_gpio_id pxa3xx_id = { |
| 126 | .type = PXA3XX_GPIO, |
| 127 | .gpio_nums = 128, |
| 128 | }; |
| 129 | |
| 130 | static struct pxa_gpio_id pxa93x_id = { |
| 131 | .type = PXA93X_GPIO, |
| 132 | .gpio_nums = 192, |
| 133 | }; |
| 134 | |
| 135 | static struct pxa_gpio_id mmp_id = { |
| 136 | .type = MMP_GPIO, |
| 137 | .gpio_nums = 128, |
| 138 | }; |
| 139 | |
| 140 | static struct pxa_gpio_id mmp2_id = { |
| 141 | .type = MMP2_GPIO, |
| 142 | .gpio_nums = 192, |
| 143 | }; |
| 144 | |
Rob Herring | 684bba2 | 2015-01-26 22:46:06 -0600 | [diff] [blame] | 145 | static struct pxa_gpio_id pxa1928_id = { |
| 146 | .type = PXA1928_GPIO, |
| 147 | .gpio_nums = 224, |
| 148 | }; |
| 149 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 150 | #define for_each_gpio_bank(i, b, pc) \ |
| 151 | for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 152 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 153 | static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 154 | { |
Linus Walleij | 81d0c31 | 2015-12-07 11:42:22 +0100 | [diff] [blame] | 155 | struct pxa_gpio_chip *pxa_chip = gpiochip_get_data(c); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 156 | |
| 157 | return pxa_chip; |
| 158 | } |
Linus Walleij | 81d0c31 | 2015-12-07 11:42:22 +0100 | [diff] [blame] | 159 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 160 | static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio) |
| 161 | { |
Linus Walleij | 81d0c31 | 2015-12-07 11:42:22 +0100 | [diff] [blame] | 162 | struct pxa_gpio_chip *p = gpiochip_get_data(c); |
| 163 | struct pxa_gpio_bank *bank = p->banks + (gpio / 32); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 164 | |
| 165 | return bank->regbase; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 166 | } |
| 167 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 168 | static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c, |
| 169 | unsigned gpio) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 170 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 171 | return chip_to_pxachip(c)->banks + gpio / 32; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 172 | } |
| 173 | |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 174 | static inline int gpio_is_pxa_type(int type) |
| 175 | { |
| 176 | return (type & MMP_GPIO) == 0; |
| 177 | } |
| 178 | |
| 179 | static inline int gpio_is_mmp_type(int type) |
| 180 | { |
| 181 | return (type & MMP_GPIO) != 0; |
| 182 | } |
| 183 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 184 | /* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted, |
| 185 | * as well as their Alternate Function value being '1' for GPIO in GAFRx. |
| 186 | */ |
| 187 | static inline int __gpio_is_inverted(int gpio) |
| 188 | { |
| 189 | if ((gpio_type == PXA26X_GPIO) && (gpio > 85)) |
| 190 | return 1; |
| 191 | return 0; |
| 192 | } |
| 193 | |
| 194 | /* |
| 195 | * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate |
| 196 | * function of a GPIO, and GPDRx cannot be altered once configured. It |
| 197 | * is attributed as "occupied" here (I know this terminology isn't |
| 198 | * accurate, you are welcome to propose a better one :-) |
| 199 | */ |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 200 | static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio) |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 201 | { |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 202 | void __iomem *base; |
| 203 | unsigned long gafr = 0, gpdr = 0; |
| 204 | int ret, af = 0, dir = 0; |
| 205 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 206 | base = gpio_bank_base(&pchip->chip, gpio); |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 207 | gpdr = readl_relaxed(base + GPDR_OFFSET); |
| 208 | |
| 209 | switch (gpio_type) { |
| 210 | case PXA25X_GPIO: |
| 211 | case PXA26X_GPIO: |
| 212 | case PXA27X_GPIO: |
| 213 | gafr = readl_relaxed(base + GAFR_OFFSET); |
| 214 | af = (gafr >> ((gpio & 0xf) * 2)) & 0x3; |
| 215 | dir = gpdr & GPIO_bit(gpio); |
| 216 | |
| 217 | if (__gpio_is_inverted(gpio)) |
| 218 | ret = (af != 1) || (dir == 0); |
| 219 | else |
| 220 | ret = (af != 0) || (dir != 0); |
| 221 | break; |
| 222 | default: |
| 223 | ret = gpdr & GPIO_bit(gpio); |
| 224 | break; |
| 225 | } |
| 226 | return ret; |
| 227 | } |
| 228 | |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 229 | int pxa_irq_to_gpio(int irq) |
| 230 | { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 231 | struct pxa_gpio_chip *pchip = pxa_gpio_chip; |
| 232 | int irq_gpio0; |
| 233 | |
| 234 | irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0); |
| 235 | if (irq_gpio0 > 0) |
| 236 | return irq - irq_gpio0; |
| 237 | |
| 238 | return irq_gpio0; |
| 239 | } |
| 240 | |
Daniel Mack | 9dabfdd | 2018-07-13 18:15:38 +0200 | [diff] [blame] | 241 | static bool pxa_gpio_has_pinctrl(void) |
| 242 | { |
| 243 | switch (gpio_type) { |
| 244 | case PXA3XX_GPIO: |
Lubomir Rintel | af14b2c | 2019-02-14 00:06:18 +0100 | [diff] [blame] | 245 | case MMP2_GPIO: |
Daniel Mack | 9dabfdd | 2018-07-13 18:15:38 +0200 | [diff] [blame] | 246 | return false; |
| 247 | |
| 248 | default: |
| 249 | return true; |
| 250 | } |
| 251 | } |
| 252 | |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 253 | static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset) |
| 254 | { |
| 255 | struct pxa_gpio_chip *pchip = chip_to_pxachip(chip); |
| 256 | |
| 257 | return irq_find_mapping(pchip->irqdomain, offset); |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 258 | } |
| 259 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 260 | static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset) |
| 261 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 262 | void __iomem *base = gpio_bank_base(chip, offset); |
| 263 | uint32_t value, mask = GPIO_bit(offset); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 264 | unsigned long flags; |
Robert Jarzmik | a770d94 | 2015-12-12 23:55:21 +0100 | [diff] [blame] | 265 | int ret; |
| 266 | |
Daniel Mack | 9dabfdd | 2018-07-13 18:15:38 +0200 | [diff] [blame] | 267 | if (pxa_gpio_has_pinctrl()) { |
| 268 | ret = pinctrl_gpio_direction_input(chip->base + offset); |
Robert Jarzmik | 70cdb6a | 2018-11-15 18:16:38 +0100 | [diff] [blame] | 269 | if (ret) |
| 270 | return ret; |
Daniel Mack | 9dabfdd | 2018-07-13 18:15:38 +0200 | [diff] [blame] | 271 | } |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 272 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 273 | spin_lock_irqsave(&gpio_lock, flags); |
| 274 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 275 | value = readl_relaxed(base + GPDR_OFFSET); |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 276 | if (__gpio_is_inverted(chip->base + offset)) |
| 277 | value |= mask; |
| 278 | else |
| 279 | value &= ~mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 280 | writel_relaxed(value, base + GPDR_OFFSET); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 281 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 282 | spin_unlock_irqrestore(&gpio_lock, flags); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 283 | return 0; |
| 284 | } |
| 285 | |
| 286 | static int pxa_gpio_direction_output(struct gpio_chip *chip, |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 287 | unsigned offset, int value) |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 288 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 289 | void __iomem *base = gpio_bank_base(chip, offset); |
| 290 | uint32_t tmp, mask = GPIO_bit(offset); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 291 | unsigned long flags; |
Robert Jarzmik | a770d94 | 2015-12-12 23:55:21 +0100 | [diff] [blame] | 292 | int ret; |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 293 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 294 | writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET)); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 295 | |
Daniel Mack | 9dabfdd | 2018-07-13 18:15:38 +0200 | [diff] [blame] | 296 | if (pxa_gpio_has_pinctrl()) { |
| 297 | ret = pinctrl_gpio_direction_output(chip->base + offset); |
| 298 | if (ret) |
| 299 | return ret; |
| 300 | } |
Robert Jarzmik | a770d94 | 2015-12-12 23:55:21 +0100 | [diff] [blame] | 301 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 302 | spin_lock_irqsave(&gpio_lock, flags); |
| 303 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 304 | tmp = readl_relaxed(base + GPDR_OFFSET); |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 305 | if (__gpio_is_inverted(chip->base + offset)) |
| 306 | tmp &= ~mask; |
| 307 | else |
| 308 | tmp |= mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 309 | writel_relaxed(tmp, base + GPDR_OFFSET); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 310 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 311 | spin_unlock_irqrestore(&gpio_lock, flags); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 312 | return 0; |
| 313 | } |
| 314 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 315 | static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset) |
| 316 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 317 | void __iomem *base = gpio_bank_base(chip, offset); |
| 318 | u32 gplr = readl_relaxed(base + GPLR_OFFSET); |
| 319 | |
| 320 | return !!(gplr & GPIO_bit(offset)); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 321 | } |
| 322 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 323 | static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
| 324 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 325 | void __iomem *base = gpio_bank_base(chip, offset); |
| 326 | |
| 327 | writel_relaxed(GPIO_bit(offset), |
| 328 | base + (value ? GPSR_OFFSET : GPCR_OFFSET)); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 329 | } |
| 330 | |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 331 | #ifdef CONFIG_OF_GPIO |
| 332 | static int pxa_gpio_of_xlate(struct gpio_chip *gc, |
| 333 | const struct of_phandle_args *gpiospec, |
| 334 | u32 *flags) |
| 335 | { |
| 336 | if (gpiospec->args[0] > pxa_last_gpio) |
| 337 | return -EINVAL; |
| 338 | |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 339 | if (flags) |
| 340 | *flags = gpiospec->args[1]; |
| 341 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 342 | return gpiospec->args[0]; |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 343 | } |
| 344 | #endif |
| 345 | |
Andy Shevchenko | 45a541a | 2021-12-06 15:18:51 +0200 | [diff] [blame] | 346 | static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio, void __iomem *regbase) |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 347 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 348 | int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32); |
| 349 | struct pxa_gpio_bank *bank; |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 350 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 351 | pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks), |
| 352 | GFP_KERNEL); |
| 353 | if (!pchip->banks) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 354 | return -ENOMEM; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 355 | |
Andy Shevchenko | 45a541a | 2021-12-06 15:18:51 +0200 | [diff] [blame] | 356 | pchip->chip.parent = pchip->dev; |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 357 | pchip->chip.label = "gpio-pxa"; |
| 358 | pchip->chip.direction_input = pxa_gpio_direction_input; |
| 359 | pchip->chip.direction_output = pxa_gpio_direction_output; |
| 360 | pchip->chip.get = pxa_gpio_get; |
| 361 | pchip->chip.set = pxa_gpio_set; |
| 362 | pchip->chip.to_irq = pxa_gpio_to_irq; |
| 363 | pchip->chip.ngpio = ngpio; |
Thierry Reding | f0254b5 | 2020-04-01 22:05:26 +0200 | [diff] [blame] | 364 | pchip->chip.request = gpiochip_generic_request; |
| 365 | pchip->chip.free = gpiochip_generic_free; |
Daniel Mack | 9dabfdd | 2018-07-13 18:15:38 +0200 | [diff] [blame] | 366 | |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 367 | #ifdef CONFIG_OF_GPIO |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 368 | pchip->chip.of_xlate = pxa_gpio_of_xlate; |
| 369 | pchip->chip.of_gpio_n_cells = 2; |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 370 | #endif |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 371 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 372 | for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) { |
| 373 | bank = pchip->banks + i; |
| 374 | bank->regbase = regbase + BANK_OFF(i); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 375 | } |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 376 | |
Linus Walleij | 81d0c31 | 2015-12-07 11:42:22 +0100 | [diff] [blame] | 377 | return gpiochip_add_data(&pchip->chip, pchip); |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 378 | } |
| 379 | |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 380 | /* Update only those GRERx and GFERx edge detection register bits if those |
| 381 | * bits are set in c->irq_mask |
| 382 | */ |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 383 | static inline void update_edge_detect(struct pxa_gpio_bank *c) |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 384 | { |
| 385 | uint32_t grer, gfer; |
| 386 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 387 | grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask; |
| 388 | gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask; |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 389 | grer |= c->irq_edge_rise & c->irq_mask; |
| 390 | gfer |= c->irq_edge_fall & c->irq_mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 391 | writel_relaxed(grer, c->regbase + GRER_OFFSET); |
| 392 | writel_relaxed(gfer, c->regbase + GFER_OFFSET); |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 393 | } |
| 394 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 395 | static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 396 | { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 397 | struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d); |
| 398 | unsigned int gpio = irqd_to_hwirq(d); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 399 | struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 400 | unsigned long gpdr, mask = GPIO_bit(gpio); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 401 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 402 | if (type == IRQ_TYPE_PROBE) { |
| 403 | /* Don't mess with enabled GPIOs using preconfigured edges or |
| 404 | * GPIOs set to alternate function or to output during probe |
| 405 | */ |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 406 | if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio)) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 407 | return 0; |
eric miao | 689c04a | 2008-03-04 17:18:38 +0800 | [diff] [blame] | 408 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 409 | if (__gpio_is_occupied(pchip, gpio)) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 410 | return 0; |
eric miao | 689c04a | 2008-03-04 17:18:38 +0800 | [diff] [blame] | 411 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 412 | type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 413 | } |
| 414 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 415 | gpdr = readl_relaxed(c->regbase + GPDR_OFFSET); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 416 | |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 417 | if (__gpio_is_inverted(gpio)) |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 418 | writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET); |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 419 | else |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 420 | writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 421 | |
| 422 | if (type & IRQ_TYPE_EDGE_RISING) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 423 | c->irq_edge_rise |= mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 424 | else |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 425 | c->irq_edge_rise &= ~mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 426 | |
| 427 | if (type & IRQ_TYPE_EDGE_FALLING) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 428 | c->irq_edge_fall |= mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 429 | else |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 430 | c->irq_edge_fall &= ~mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 431 | |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 432 | update_edge_detect(c); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 433 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 434 | pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio, |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 435 | ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""), |
| 436 | ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : "")); |
| 437 | return 0; |
| 438 | } |
| 439 | |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 440 | static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 441 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 442 | int loop, gpio, n, handled = 0; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 443 | unsigned long gedr; |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 444 | struct pxa_gpio_chip *pchip = d; |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 445 | struct pxa_gpio_bank *c; |
Chao Xie | 0d2ee5d | 2012-07-31 14:13:09 +0800 | [diff] [blame] | 446 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 447 | do { |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 448 | loop = 0; |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 449 | for_each_gpio_bank(gpio, c, pchip) { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 450 | gedr = readl_relaxed(c->regbase + GEDR_OFFSET); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 451 | gedr = gedr & c->irq_mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 452 | writel_relaxed(gedr, c->regbase + GEDR_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 453 | |
Wei Yongjun | d724f1c | 2012-09-14 10:36:59 +0800 | [diff] [blame] | 454 | for_each_set_bit(n, &gedr, BITS_PER_LONG) { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 455 | loop = 1; |
| 456 | |
Marc Zyngier | dbd1c54 | 2021-05-04 17:42:18 +0100 | [diff] [blame] | 457 | generic_handle_domain_irq(pchip->irqdomain, |
| 458 | gpio + n); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 459 | } |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 460 | } |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 461 | handled += loop; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 462 | } while (loop); |
Chao Xie | 0d2ee5d | 2012-07-31 14:13:09 +0800 | [diff] [blame] | 463 | |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 464 | return handled ? IRQ_HANDLED : IRQ_NONE; |
| 465 | } |
| 466 | |
| 467 | static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d) |
| 468 | { |
| 469 | struct pxa_gpio_chip *pchip = d; |
| 470 | |
| 471 | if (in_irq == pchip->irq0) { |
Marc Zyngier | dbd1c54 | 2021-05-04 17:42:18 +0100 | [diff] [blame] | 472 | generic_handle_domain_irq(pchip->irqdomain, 0); |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 473 | } else if (in_irq == pchip->irq1) { |
Marc Zyngier | dbd1c54 | 2021-05-04 17:42:18 +0100 | [diff] [blame] | 474 | generic_handle_domain_irq(pchip->irqdomain, 1); |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 475 | } else { |
| 476 | pr_err("%s() unknown irq %d\n", __func__, in_irq); |
| 477 | return IRQ_NONE; |
| 478 | } |
| 479 | return IRQ_HANDLED; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 480 | } |
| 481 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 482 | static void pxa_ack_muxed_gpio(struct irq_data *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 483 | { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 484 | struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d); |
| 485 | unsigned int gpio = irqd_to_hwirq(d); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 486 | void __iomem *base = gpio_bank_base(&pchip->chip, gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 487 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 488 | writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 489 | } |
| 490 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 491 | static void pxa_mask_muxed_gpio(struct irq_data *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 492 | { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 493 | struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d); |
| 494 | unsigned int gpio = irqd_to_hwirq(d); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 495 | struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio); |
| 496 | void __iomem *base = gpio_bank_base(&pchip->chip, gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 497 | uint32_t grer, gfer; |
| 498 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 499 | b->irq_mask &= ~GPIO_bit(gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 500 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 501 | grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio); |
| 502 | gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio); |
| 503 | writel_relaxed(grer, base + GRER_OFFSET); |
| 504 | writel_relaxed(gfer, base + GFER_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 505 | } |
| 506 | |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 507 | static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on) |
| 508 | { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 509 | struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d); |
| 510 | unsigned int gpio = irqd_to_hwirq(d); |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 511 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 512 | if (pchip->set_wake) |
| 513 | return pchip->set_wake(gpio, on); |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 514 | else |
| 515 | return 0; |
| 516 | } |
| 517 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 518 | static void pxa_unmask_muxed_gpio(struct irq_data *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 519 | { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 520 | struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d); |
| 521 | unsigned int gpio = irqd_to_hwirq(d); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 522 | struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 523 | |
| 524 | c->irq_mask |= GPIO_bit(gpio); |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 525 | update_edge_detect(c); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 526 | } |
| 527 | |
| 528 | static struct irq_chip pxa_muxed_gpio_chip = { |
| 529 | .name = "GPIO", |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 530 | .irq_ack = pxa_ack_muxed_gpio, |
| 531 | .irq_mask = pxa_mask_muxed_gpio, |
| 532 | .irq_unmask = pxa_unmask_muxed_gpio, |
| 533 | .irq_set_type = pxa_gpio_irq_type, |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 534 | .irq_set_wake = pxa_gpio_set_wake, |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 535 | }; |
| 536 | |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 537 | static int pxa_gpio_nums(struct platform_device *pdev) |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 538 | { |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 539 | const struct platform_device_id *id = platform_get_device_id(pdev); |
| 540 | struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data; |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 541 | int count = 0; |
| 542 | |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 543 | switch (pxa_id->type) { |
| 544 | case PXA25X_GPIO: |
| 545 | case PXA26X_GPIO: |
| 546 | case PXA27X_GPIO: |
| 547 | case PXA3XX_GPIO: |
| 548 | case PXA93X_GPIO: |
| 549 | case MMP_GPIO: |
| 550 | case MMP2_GPIO: |
Rob Herring | 684bba2 | 2015-01-26 22:46:06 -0600 | [diff] [blame] | 551 | case PXA1928_GPIO: |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 552 | gpio_type = pxa_id->type; |
| 553 | count = pxa_id->gpio_nums - 1; |
| 554 | break; |
| 555 | default: |
| 556 | count = -EINVAL; |
| 557 | break; |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 558 | } |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 559 | return count; |
| 560 | } |
| 561 | |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 562 | static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq, |
| 563 | irq_hw_number_t hw) |
| 564 | { |
| 565 | irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip, |
| 566 | handle_edge_irq); |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 567 | irq_set_chip_data(irq, d->host_data); |
Rob Herring | 23393d4 | 2015-07-27 15:55:16 -0500 | [diff] [blame] | 568 | irq_set_noprobe(irq); |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 569 | return 0; |
| 570 | } |
| 571 | |
YueHaibing | 1e9aa2a | 2019-04-16 22:56:12 +0800 | [diff] [blame] | 572 | static const struct irq_domain_ops pxa_irq_domain_ops = { |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 573 | .map = pxa_irq_domain_map, |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 574 | .xlate = irq_domain_xlate_twocell, |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 575 | }; |
| 576 | |
Robert Jarzmik | 0440091 | 2015-12-18 21:40:40 +0100 | [diff] [blame] | 577 | #ifdef CONFIG_OF |
| 578 | static const struct of_device_id pxa_gpio_dt_ids[] = { |
| 579 | { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, }, |
| 580 | { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, }, |
| 581 | { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, }, |
| 582 | { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, }, |
| 583 | { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, }, |
| 584 | { .compatible = "marvell,mmp-gpio", .data = &mmp_id, }, |
| 585 | { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, }, |
| 586 | { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, }, |
| 587 | {} |
| 588 | }; |
| 589 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 590 | static int pxa_gpio_probe_dt(struct platform_device *pdev, |
| 591 | struct pxa_gpio_chip *pchip) |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 592 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 593 | int nr_gpios; |
Haojian Zhuang | f873117 | 2013-04-09 22:27:50 +0800 | [diff] [blame] | 594 | const struct pxa_gpio_id *gpio_id; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 595 | |
Thierry Reding | 8357759 | 2018-04-30 09:38:15 +0200 | [diff] [blame] | 596 | gpio_id = of_device_get_match_data(&pdev->dev); |
Haojian Zhuang | f873117 | 2013-04-09 22:27:50 +0800 | [diff] [blame] | 597 | gpio_type = gpio_id->type; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 598 | |
Haojian Zhuang | f873117 | 2013-04-09 22:27:50 +0800 | [diff] [blame] | 599 | nr_gpios = gpio_id->gpio_nums; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 600 | pxa_last_gpio = nr_gpios - 1; |
| 601 | |
Bartosz Golaszewski | bda61a19 | 2017-03-04 17:23:35 +0100 | [diff] [blame] | 602 | irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, nr_gpios, 0); |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 603 | if (irq_base < 0) { |
| 604 | dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n"); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 605 | return irq_base; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 606 | } |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 607 | return irq_base; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 608 | } |
| 609 | #else |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 610 | #define pxa_gpio_probe_dt(pdev, pchip) (-1) |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 611 | #endif |
| 612 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 613 | static int pxa_gpio_probe(struct platform_device *pdev) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 614 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 615 | struct pxa_gpio_chip *pchip; |
| 616 | struct pxa_gpio_bank *c; |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 617 | struct clk *clk; |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 618 | struct pxa_gpio_platform_data *info; |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 619 | void __iomem *gpio_reg_base; |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 620 | int gpio, ret; |
Wei Yongjun | ae61bac | 2018-08-01 01:40:31 +0000 | [diff] [blame] | 621 | int irq0 = 0, irq1 = 0, irq_mux; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 622 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 623 | pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL); |
| 624 | if (!pchip) |
| 625 | return -ENOMEM; |
| 626 | pchip->dev = &pdev->dev; |
| 627 | |
Haojian Zhuang | b8f649f | 2013-04-09 18:12:04 +0800 | [diff] [blame] | 628 | info = dev_get_platdata(&pdev->dev); |
| 629 | if (info) { |
| 630 | irq_base = info->irq_base; |
| 631 | if (irq_base <= 0) |
| 632 | return -EINVAL; |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 633 | pxa_last_gpio = pxa_gpio_nums(pdev); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 634 | pchip->set_wake = info->gpio_set_wake; |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 635 | } else { |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 636 | irq_base = pxa_gpio_probe_dt(pdev, pchip); |
| 637 | if (irq_base < 0) |
Haojian Zhuang | b8f649f | 2013-04-09 18:12:04 +0800 | [diff] [blame] | 638 | return -EINVAL; |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 639 | } |
| 640 | |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 641 | if (!pxa_last_gpio) |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 642 | return -EINVAL; |
| 643 | |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 644 | pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node, |
| 645 | pxa_last_gpio + 1, irq_base, |
| 646 | 0, &pxa_irq_domain_ops, pchip); |
Dan Carpenter | 41d107a | 2016-01-05 12:56:37 +0300 | [diff] [blame] | 647 | if (!pchip->irqdomain) |
| 648 | return -ENOMEM; |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 649 | |
Lubomir Rintel | a630fe3 | 2020-01-28 22:08:45 +0100 | [diff] [blame] | 650 | irq0 = platform_get_irq_byname_optional(pdev, "gpio0"); |
| 651 | irq1 = platform_get_irq_byname_optional(pdev, "gpio1"); |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 652 | irq_mux = platform_get_irq_byname(pdev, "gpio_mux"); |
| 653 | if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0) |
| 654 | || (irq_mux <= 0)) |
| 655 | return -EINVAL; |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 656 | |
| 657 | pchip->irq0 = irq0; |
| 658 | pchip->irq1 = irq1; |
Enrico Weigelt, metux IT consult | 542c25b | 2019-03-11 19:55:04 +0100 | [diff] [blame] | 659 | |
| 660 | gpio_reg_base = devm_platform_ioremap_resource(pdev, 0); |
Tiezhu Yang | 558ab2e | 2020-05-22 12:12:19 +0800 | [diff] [blame] | 661 | if (IS_ERR(gpio_reg_base)) |
| 662 | return PTR_ERR(gpio_reg_base); |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 663 | |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 664 | clk = clk_get(&pdev->dev, NULL); |
| 665 | if (IS_ERR(clk)) { |
| 666 | dev_err(&pdev->dev, "Error %ld to get gpio clock\n", |
| 667 | PTR_ERR(clk)); |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 668 | return PTR_ERR(clk); |
| 669 | } |
Julia Lawall | 6ab49f4 | 2012-08-26 18:00:55 +0200 | [diff] [blame] | 670 | ret = clk_prepare_enable(clk); |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 671 | if (ret) { |
| 672 | clk_put(clk); |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 673 | return ret; |
| 674 | } |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 675 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 676 | /* Initialize GPIO chips */ |
Andy Shevchenko | 45a541a | 2021-12-06 15:18:51 +0200 | [diff] [blame] | 677 | ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, gpio_reg_base); |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 678 | if (ret) { |
| 679 | clk_put(clk); |
| 680 | return ret; |
| 681 | } |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 682 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 683 | /* clear all GPIO edge detects */ |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 684 | for_each_gpio_bank(gpio, c, pchip) { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 685 | writel_relaxed(0, c->regbase + GFER_OFFSET); |
| 686 | writel_relaxed(0, c->regbase + GRER_OFFSET); |
Laurent Navet | e37f4af | 2013-03-20 13:15:59 +0100 | [diff] [blame] | 687 | writel_relaxed(~0, c->regbase + GEDR_OFFSET); |
Haojian Zhuang | be24168 | 2011-10-17 21:07:15 +0800 | [diff] [blame] | 688 | /* unmask GPIO edge detect for AP side */ |
| 689 | if (gpio_is_mmp_type(gpio_type)) |
| 690 | writel_relaxed(~0, c->regbase + ED_MASK_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 691 | } |
| 692 | |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 693 | if (irq0 > 0) { |
| 694 | ret = devm_request_irq(&pdev->dev, |
| 695 | irq0, pxa_gpio_direct_handler, 0, |
| 696 | "gpio-0", pchip); |
| 697 | if (ret) |
| 698 | dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n", |
| 699 | ret); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 700 | } |
Robert Jarzmik | 384ca3c | 2015-11-28 22:37:44 +0100 | [diff] [blame] | 701 | if (irq1 > 0) { |
| 702 | ret = devm_request_irq(&pdev->dev, |
| 703 | irq1, pxa_gpio_direct_handler, 0, |
| 704 | "gpio-1", pchip); |
| 705 | if (ret) |
| 706 | dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n", |
| 707 | ret); |
| 708 | } |
| 709 | ret = devm_request_irq(&pdev->dev, |
| 710 | irq_mux, pxa_gpio_demux_handler, 0, |
| 711 | "gpio-mux", pchip); |
| 712 | if (ret) |
| 713 | dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n", |
| 714 | ret); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 715 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 716 | pxa_gpio_chip = pchip; |
Rob Herring | ae4f4cf | 2015-01-26 22:46:04 -0600 | [diff] [blame] | 717 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 718 | return 0; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 719 | } |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 720 | |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 721 | static const struct platform_device_id gpio_id_table[] = { |
| 722 | { "pxa25x-gpio", (unsigned long)&pxa25x_id }, |
| 723 | { "pxa26x-gpio", (unsigned long)&pxa26x_id }, |
| 724 | { "pxa27x-gpio", (unsigned long)&pxa27x_id }, |
| 725 | { "pxa3xx-gpio", (unsigned long)&pxa3xx_id }, |
| 726 | { "pxa93x-gpio", (unsigned long)&pxa93x_id }, |
| 727 | { "mmp-gpio", (unsigned long)&mmp_id }, |
| 728 | { "mmp2-gpio", (unsigned long)&mmp2_id }, |
Rob Herring | 684bba2 | 2015-01-26 22:46:06 -0600 | [diff] [blame] | 729 | { "pxa1928-gpio", (unsigned long)&pxa1928_id }, |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 730 | { }, |
| 731 | }; |
| 732 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 733 | static struct platform_driver pxa_gpio_driver = { |
| 734 | .probe = pxa_gpio_probe, |
| 735 | .driver = { |
| 736 | .name = "pxa-gpio", |
Arnd Bergmann | f43e04e | 2012-08-13 14:36:10 +0000 | [diff] [blame] | 737 | .of_match_table = of_match_ptr(pxa_gpio_dt_ids), |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 738 | }, |
Haojian Zhuang | 2cab029 | 2013-04-07 16:44:33 +0800 | [diff] [blame] | 739 | .id_table = gpio_id_table, |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 740 | }; |
Linus Walleij | cf3fa17 | 2013-04-24 21:41:20 +0200 | [diff] [blame] | 741 | |
Robert Jarzmik | eae122b | 2015-11-13 21:22:38 +0100 | [diff] [blame] | 742 | static int __init pxa_gpio_legacy_init(void) |
Linus Walleij | cf3fa17 | 2013-04-24 21:41:20 +0200 | [diff] [blame] | 743 | { |
Robert Jarzmik | eae122b | 2015-11-13 21:22:38 +0100 | [diff] [blame] | 744 | if (of_have_populated_dt()) |
| 745 | return 0; |
| 746 | |
Linus Walleij | cf3fa17 | 2013-04-24 21:41:20 +0200 | [diff] [blame] | 747 | return platform_driver_register(&pxa_gpio_driver); |
| 748 | } |
Robert Jarzmik | eae122b | 2015-11-13 21:22:38 +0100 | [diff] [blame] | 749 | postcore_initcall(pxa_gpio_legacy_init); |
| 750 | |
| 751 | static int __init pxa_gpio_dt_init(void) |
| 752 | { |
| 753 | if (of_have_populated_dt()) |
| 754 | return platform_driver_register(&pxa_gpio_driver); |
| 755 | |
| 756 | return 0; |
| 757 | } |
| 758 | device_initcall(pxa_gpio_dt_init); |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 759 | |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 760 | #ifdef CONFIG_PM |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 761 | static int pxa_gpio_suspend(void) |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 762 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 763 | struct pxa_gpio_chip *pchip = pxa_gpio_chip; |
| 764 | struct pxa_gpio_bank *c; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 765 | int gpio; |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 766 | |
Robert Jarzmik | 9ce3ebe | 2018-08-25 10:44:17 +0200 | [diff] [blame] | 767 | if (!pchip) |
| 768 | return 0; |
| 769 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 770 | for_each_gpio_bank(gpio, c, pchip) { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 771 | c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET); |
| 772 | c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET); |
| 773 | c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET); |
| 774 | c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 775 | |
| 776 | /* Clear GPIO transition detect bits */ |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 777 | writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 778 | } |
| 779 | return 0; |
| 780 | } |
| 781 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 782 | static void pxa_gpio_resume(void) |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 783 | { |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 784 | struct pxa_gpio_chip *pchip = pxa_gpio_chip; |
| 785 | struct pxa_gpio_bank *c; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 786 | int gpio; |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 787 | |
Robert Jarzmik | 9ce3ebe | 2018-08-25 10:44:17 +0200 | [diff] [blame] | 788 | if (!pchip) |
| 789 | return; |
| 790 | |
Robert Jarzmik | fc0589c | 2015-11-28 22:37:42 +0100 | [diff] [blame] | 791 | for_each_gpio_bank(gpio, c, pchip) { |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 792 | /* restore level with set/clear */ |
Laurent Navet | e37f4af | 2013-03-20 13:15:59 +0100 | [diff] [blame] | 793 | writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET); |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 794 | writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 795 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 796 | writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET); |
| 797 | writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET); |
| 798 | writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 799 | } |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 800 | } |
| 801 | #else |
| 802 | #define pxa_gpio_suspend NULL |
| 803 | #define pxa_gpio_resume NULL |
| 804 | #endif |
| 805 | |
YueHaibing | 1e9aa2a | 2019-04-16 22:56:12 +0800 | [diff] [blame] | 806 | static struct syscore_ops pxa_gpio_syscore_ops = { |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 807 | .suspend = pxa_gpio_suspend, |
| 808 | .resume = pxa_gpio_resume, |
| 809 | }; |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 810 | |
| 811 | static int __init pxa_gpio_sysinit(void) |
| 812 | { |
| 813 | register_syscore_ops(&pxa_gpio_syscore_ops); |
| 814 | return 0; |
| 815 | } |
| 816 | postcore_initcall(pxa_gpio_sysinit); |