blob: 9888b62f37afbadf0ee9d022c4e4ceb0faddd99e [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08002/*
Eric Miao38f539a2009-01-20 12:09:06 +08003 * linux/arch/arm/plat-pxa/gpio.c
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08004 *
5 * Generic PXA GPIO handling
6 *
7 * Author: Nicolas Pitre
8 * Created: Jun 15, 2001
9 * Copyright: MontaVista Software Inc.
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080010 */
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080011#include <linux/module.h>
Haojian Zhuang389eda12011-10-17 21:26:55 +080012#include <linux/clk.h>
13#include <linux/err.h>
Linus Walleij84bf0212018-05-24 14:32:09 +020014#include <linux/gpio/driver.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080015#include <linux/gpio-pxa.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080016#include <linux/init.h>
Rob Herringae4f4cf2015-01-26 22:46:04 -060017#include <linux/interrupt.h>
eric miaoe3630db2008-03-04 11:42:26 +080018#include <linux/irq.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080019#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000020#include <linux/irqchip/chained_irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080022#include <linux/of.h>
23#include <linux/of_device.h>
Robert Jarzmika770d942015-12-12 23:55:21 +010024#include <linux/pinctrl/consumer.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080025#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020026#include <linux/syscore_ops.h>
Daniel Mack4aa78262009-06-19 22:56:09 +020027#include <linux/slab.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080028
Haojian Zhuang157d2642011-10-17 20:37:52 +080029/*
30 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
31 * one set of registers. The register offsets are organized below:
32 *
33 * GPLR GPDR GPSR GPCR GRER GFER GEDR
34 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
35 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
36 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
37 *
38 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
39 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
40 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
41 *
Rob Herring684bba22015-01-26 22:46:06 -060042 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
43 *
Haojian Zhuang157d2642011-10-17 20:37:52 +080044 * NOTE:
45 * BANK 3 is only available on PXA27x and later processors.
Rob Herring684bba22015-01-26 22:46:06 -060046 * BANK 4 and 5 are only available on PXA935, PXA1928
47 * BANK 6 is only available on PXA1928
Haojian Zhuang157d2642011-10-17 20:37:52 +080048 */
49
50#define GPLR_OFFSET 0x00
51#define GPDR_OFFSET 0x0C
52#define GPSR_OFFSET 0x18
53#define GPCR_OFFSET 0x24
54#define GRER_OFFSET 0x30
55#define GFER_OFFSET 0x3C
56#define GEDR_OFFSET 0x48
57#define GAFR_OFFSET 0x54
Haojian Zhuangbe241682011-10-17 21:07:15 +080058#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
Haojian Zhuang157d2642011-10-17 20:37:52 +080059
Rob Herring1e970b72015-03-02 15:30:58 -060060#define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080061
Eric Miao3b8e2852009-01-07 11:30:49 +080062int pxa_last_gpio;
Daniel Mack9450be72012-07-22 16:55:44 +020063static int irq_base;
Eric Miao3b8e2852009-01-07 11:30:49 +080064
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010065struct pxa_gpio_bank {
Eric Miao0807da52009-01-07 18:01:51 +080066 void __iomem *regbase;
Eric Miao0807da52009-01-07 18:01:51 +080067 unsigned long irq_mask;
68 unsigned long irq_edge_rise;
69 unsigned long irq_edge_fall;
70
71#ifdef CONFIG_PM
72 unsigned long saved_gplr;
73 unsigned long saved_gpdr;
74 unsigned long saved_grer;
75 unsigned long saved_gfer;
76#endif
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080077};
78
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010079struct pxa_gpio_chip {
80 struct device *dev;
81 struct gpio_chip chip;
82 struct pxa_gpio_bank *banks;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +010083 struct irq_domain *irqdomain;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010084
85 int irq0;
86 int irq1;
87 int (*set_wake)(unsigned int gpio, unsigned int on);
88};
89
Haojian Zhuang2cab0292013-04-07 16:44:33 +080090enum pxa_gpio_type {
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080091 PXA25X_GPIO = 0,
92 PXA26X_GPIO,
93 PXA27X_GPIO,
94 PXA3XX_GPIO,
95 PXA93X_GPIO,
96 MMP_GPIO = 0x10,
Haojian Zhuang2cab0292013-04-07 16:44:33 +080097 MMP2_GPIO,
Rob Herring684bba22015-01-26 22:46:06 -060098 PXA1928_GPIO,
Haojian Zhuang2cab0292013-04-07 16:44:33 +080099};
100
101struct pxa_gpio_id {
102 enum pxa_gpio_type type;
103 int gpio_nums;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800104};
105
Eric Miao0807da52009-01-07 18:01:51 +0800106static DEFINE_SPINLOCK(gpio_lock);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100107static struct pxa_gpio_chip *pxa_gpio_chip;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800108static enum pxa_gpio_type gpio_type;
Eric Miao0807da52009-01-07 18:01:51 +0800109
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800110static struct pxa_gpio_id pxa25x_id = {
111 .type = PXA25X_GPIO,
112 .gpio_nums = 85,
113};
114
115static struct pxa_gpio_id pxa26x_id = {
116 .type = PXA26X_GPIO,
117 .gpio_nums = 90,
118};
119
120static struct pxa_gpio_id pxa27x_id = {
121 .type = PXA27X_GPIO,
122 .gpio_nums = 121,
123};
124
125static struct pxa_gpio_id pxa3xx_id = {
126 .type = PXA3XX_GPIO,
127 .gpio_nums = 128,
128};
129
130static struct pxa_gpio_id pxa93x_id = {
131 .type = PXA93X_GPIO,
132 .gpio_nums = 192,
133};
134
135static struct pxa_gpio_id mmp_id = {
136 .type = MMP_GPIO,
137 .gpio_nums = 128,
138};
139
140static struct pxa_gpio_id mmp2_id = {
141 .type = MMP2_GPIO,
142 .gpio_nums = 192,
143};
144
Rob Herring684bba22015-01-26 22:46:06 -0600145static struct pxa_gpio_id pxa1928_id = {
146 .type = PXA1928_GPIO,
147 .gpio_nums = 224,
148};
149
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100150#define for_each_gpio_bank(i, b, pc) \
151 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
Eric Miao0807da52009-01-07 18:01:51 +0800152
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100153static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
Eric Miao0807da52009-01-07 18:01:51 +0800154{
Linus Walleij81d0c312015-12-07 11:42:22 +0100155 struct pxa_gpio_chip *pxa_chip = gpiochip_get_data(c);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100156
157 return pxa_chip;
158}
Linus Walleij81d0c312015-12-07 11:42:22 +0100159
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100160static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
161{
Linus Walleij81d0c312015-12-07 11:42:22 +0100162 struct pxa_gpio_chip *p = gpiochip_get_data(c);
163 struct pxa_gpio_bank *bank = p->banks + (gpio / 32);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100164
165 return bank->regbase;
Eric Miao0807da52009-01-07 18:01:51 +0800166}
167
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100168static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
169 unsigned gpio)
Eric Miao0807da52009-01-07 18:01:51 +0800170{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100171 return chip_to_pxachip(c)->banks + gpio / 32;
Eric Miao0807da52009-01-07 18:01:51 +0800172}
173
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800174static inline int gpio_is_pxa_type(int type)
175{
176 return (type & MMP_GPIO) == 0;
177}
178
179static inline int gpio_is_mmp_type(int type)
180{
181 return (type & MMP_GPIO) != 0;
182}
183
Haojian Zhuang157d2642011-10-17 20:37:52 +0800184/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
185 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
186 */
187static inline int __gpio_is_inverted(int gpio)
188{
189 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
190 return 1;
191 return 0;
192}
193
194/*
195 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
196 * function of a GPIO, and GPDRx cannot be altered once configured. It
197 * is attributed as "occupied" here (I know this terminology isn't
198 * accurate, you are welcome to propose a better one :-)
199 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100200static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800201{
Haojian Zhuang157d2642011-10-17 20:37:52 +0800202 void __iomem *base;
203 unsigned long gafr = 0, gpdr = 0;
204 int ret, af = 0, dir = 0;
205
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100206 base = gpio_bank_base(&pchip->chip, gpio);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800207 gpdr = readl_relaxed(base + GPDR_OFFSET);
208
209 switch (gpio_type) {
210 case PXA25X_GPIO:
211 case PXA26X_GPIO:
212 case PXA27X_GPIO:
213 gafr = readl_relaxed(base + GAFR_OFFSET);
214 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
215 dir = gpdr & GPIO_bit(gpio);
216
217 if (__gpio_is_inverted(gpio))
218 ret = (af != 1) || (dir == 0);
219 else
220 ret = (af != 0) || (dir != 0);
221 break;
222 default:
223 ret = gpdr & GPIO_bit(gpio);
224 break;
225 }
226 return ret;
227}
228
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800229int pxa_irq_to_gpio(int irq)
230{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100231 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
232 int irq_gpio0;
233
234 irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
235 if (irq_gpio0 > 0)
236 return irq - irq_gpio0;
237
238 return irq_gpio0;
239}
240
Daniel Mack9dabfdd2018-07-13 18:15:38 +0200241static bool pxa_gpio_has_pinctrl(void)
242{
243 switch (gpio_type) {
244 case PXA3XX_GPIO:
Lubomir Rintelaf14b2c2019-02-14 00:06:18 +0100245 case MMP2_GPIO:
Daniel Mack9dabfdd2018-07-13 18:15:38 +0200246 return false;
247
248 default:
249 return true;
250 }
251}
252
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100253static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
254{
255 struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
256
257 return irq_find_mapping(pchip->irqdomain, offset);
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800258}
259
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800260static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
261{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100262 void __iomem *base = gpio_bank_base(chip, offset);
263 uint32_t value, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800264 unsigned long flags;
Robert Jarzmika770d942015-12-12 23:55:21 +0100265 int ret;
266
Daniel Mack9dabfdd2018-07-13 18:15:38 +0200267 if (pxa_gpio_has_pinctrl()) {
268 ret = pinctrl_gpio_direction_input(chip->base + offset);
Robert Jarzmik70cdb6a2018-11-15 18:16:38 +0100269 if (ret)
270 return ret;
Daniel Mack9dabfdd2018-07-13 18:15:38 +0200271 }
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800272
Eric Miao0807da52009-01-07 18:01:51 +0800273 spin_lock_irqsave(&gpio_lock, flags);
274
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800275 value = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800276 if (__gpio_is_inverted(chip->base + offset))
277 value |= mask;
278 else
279 value &= ~mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800280 writel_relaxed(value, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800281
Eric Miao0807da52009-01-07 18:01:51 +0800282 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800283 return 0;
284}
285
286static int pxa_gpio_direction_output(struct gpio_chip *chip,
Eric Miao0807da52009-01-07 18:01:51 +0800287 unsigned offset, int value)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800288{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100289 void __iomem *base = gpio_bank_base(chip, offset);
290 uint32_t tmp, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800291 unsigned long flags;
Robert Jarzmika770d942015-12-12 23:55:21 +0100292 int ret;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800293
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800294 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Eric Miao0807da52009-01-07 18:01:51 +0800295
Daniel Mack9dabfdd2018-07-13 18:15:38 +0200296 if (pxa_gpio_has_pinctrl()) {
297 ret = pinctrl_gpio_direction_output(chip->base + offset);
298 if (ret)
299 return ret;
300 }
Robert Jarzmika770d942015-12-12 23:55:21 +0100301
Eric Miao0807da52009-01-07 18:01:51 +0800302 spin_lock_irqsave(&gpio_lock, flags);
303
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800304 tmp = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800305 if (__gpio_is_inverted(chip->base + offset))
306 tmp &= ~mask;
307 else
308 tmp |= mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800309 writel_relaxed(tmp, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800310
Eric Miao0807da52009-01-07 18:01:51 +0800311 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800312 return 0;
313}
314
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800315static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
316{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100317 void __iomem *base = gpio_bank_base(chip, offset);
318 u32 gplr = readl_relaxed(base + GPLR_OFFSET);
319
320 return !!(gplr & GPIO_bit(offset));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800321}
322
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800323static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
324{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100325 void __iomem *base = gpio_bank_base(chip, offset);
326
327 writel_relaxed(GPIO_bit(offset),
328 base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800329}
330
Daniel Mack72121572012-07-25 17:35:39 +0200331#ifdef CONFIG_OF_GPIO
332static int pxa_gpio_of_xlate(struct gpio_chip *gc,
333 const struct of_phandle_args *gpiospec,
334 u32 *flags)
335{
336 if (gpiospec->args[0] > pxa_last_gpio)
337 return -EINVAL;
338
Daniel Mack72121572012-07-25 17:35:39 +0200339 if (flags)
340 *flags = gpiospec->args[1];
341
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100342 return gpiospec->args[0];
Daniel Mack72121572012-07-25 17:35:39 +0200343}
344#endif
345
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100346static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio,
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100347 struct device_node *np, void __iomem *regbase)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800348{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100349 int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
350 struct pxa_gpio_bank *bank;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800351
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100352 pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
353 GFP_KERNEL);
354 if (!pchip->banks)
Eric Miao0807da52009-01-07 18:01:51 +0800355 return -ENOMEM;
Eric Miao0807da52009-01-07 18:01:51 +0800356
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100357 pchip->chip.label = "gpio-pxa";
358 pchip->chip.direction_input = pxa_gpio_direction_input;
359 pchip->chip.direction_output = pxa_gpio_direction_output;
360 pchip->chip.get = pxa_gpio_get;
361 pchip->chip.set = pxa_gpio_set;
362 pchip->chip.to_irq = pxa_gpio_to_irq;
363 pchip->chip.ngpio = ngpio;
Daniel Mack9dabfdd2018-07-13 18:15:38 +0200364
365 if (pxa_gpio_has_pinctrl()) {
366 pchip->chip.request = gpiochip_generic_request;
367 pchip->chip.free = gpiochip_generic_free;
368 }
369
Daniel Mack72121572012-07-25 17:35:39 +0200370#ifdef CONFIG_OF_GPIO
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100371 pchip->chip.of_node = np;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100372 pchip->chip.of_xlate = pxa_gpio_of_xlate;
373 pchip->chip.of_gpio_n_cells = 2;
Daniel Mack72121572012-07-25 17:35:39 +0200374#endif
Eric Miao0807da52009-01-07 18:01:51 +0800375
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100376 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
377 bank = pchip->banks + i;
378 bank->regbase = regbase + BANK_OFF(i);
Eric Miao0807da52009-01-07 18:01:51 +0800379 }
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100380
Linus Walleij81d0c312015-12-07 11:42:22 +0100381 return gpiochip_add_data(&pchip->chip, pchip);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800382}
383
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800384/* Update only those GRERx and GFERx edge detection register bits if those
385 * bits are set in c->irq_mask
386 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100387static inline void update_edge_detect(struct pxa_gpio_bank *c)
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800388{
389 uint32_t grer, gfer;
390
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800391 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
392 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800393 grer |= c->irq_edge_rise & c->irq_mask;
394 gfer |= c->irq_edge_fall & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800395 writel_relaxed(grer, c->regbase + GRER_OFFSET);
396 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800397}
398
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100399static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
eric miaoe3630db2008-03-04 11:42:26 +0800400{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100401 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
402 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100403 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800404 unsigned long gpdr, mask = GPIO_bit(gpio);
eric miaoe3630db2008-03-04 11:42:26 +0800405
eric miaoe3630db2008-03-04 11:42:26 +0800406 if (type == IRQ_TYPE_PROBE) {
407 /* Don't mess with enabled GPIOs using preconfigured edges or
408 * GPIOs set to alternate function or to output during probe
409 */
Eric Miao0807da52009-01-07 18:01:51 +0800410 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800411 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800412
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100413 if (__gpio_is_occupied(pchip, gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800414 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800415
eric miaoe3630db2008-03-04 11:42:26 +0800416 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
417 }
418
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800419 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800420
Eric Miao067455a2008-11-26 18:12:04 +0800421 if (__gpio_is_inverted(gpio))
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800422 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800423 else
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800424 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800425
426 if (type & IRQ_TYPE_EDGE_RISING)
Eric Miao0807da52009-01-07 18:01:51 +0800427 c->irq_edge_rise |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800428 else
Eric Miao0807da52009-01-07 18:01:51 +0800429 c->irq_edge_rise &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800430
431 if (type & IRQ_TYPE_EDGE_FALLING)
Eric Miao0807da52009-01-07 18:01:51 +0800432 c->irq_edge_fall |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800433 else
Eric Miao0807da52009-01-07 18:01:51 +0800434 c->irq_edge_fall &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800435
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800436 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800437
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100438 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
eric miaoe3630db2008-03-04 11:42:26 +0800439 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
440 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
441 return 0;
442}
443
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100444static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
eric miaoe3630db2008-03-04 11:42:26 +0800445{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100446 int loop, gpio, n, handled = 0;
Eric Miao0807da52009-01-07 18:01:51 +0800447 unsigned long gedr;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100448 struct pxa_gpio_chip *pchip = d;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100449 struct pxa_gpio_bank *c;
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800450
eric miaoe3630db2008-03-04 11:42:26 +0800451 do {
eric miaoe3630db2008-03-04 11:42:26 +0800452 loop = 0;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100453 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800454 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800455 gedr = gedr & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800456 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800457
Wei Yongjund724f1c2012-09-14 10:36:59 +0800458 for_each_set_bit(n, &gedr, BITS_PER_LONG) {
Eric Miao0807da52009-01-07 18:01:51 +0800459 loop = 1;
460
Grygorii Strashko64fcf3b2017-07-08 17:44:12 -0500461 generic_handle_irq(
462 irq_find_mapping(pchip->irqdomain,
463 gpio + n));
Eric Miao0807da52009-01-07 18:01:51 +0800464 }
eric miaoe3630db2008-03-04 11:42:26 +0800465 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100466 handled += loop;
eric miaoe3630db2008-03-04 11:42:26 +0800467 } while (loop);
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800468
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100469 return handled ? IRQ_HANDLED : IRQ_NONE;
470}
471
472static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
473{
474 struct pxa_gpio_chip *pchip = d;
475
476 if (in_irq == pchip->irq0) {
Grygorii Strashko64fcf3b2017-07-08 17:44:12 -0500477 generic_handle_irq(irq_find_mapping(pchip->irqdomain, 0));
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100478 } else if (in_irq == pchip->irq1) {
Grygorii Strashko64fcf3b2017-07-08 17:44:12 -0500479 generic_handle_irq(irq_find_mapping(pchip->irqdomain, 1));
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100480 } else {
481 pr_err("%s() unknown irq %d\n", __func__, in_irq);
482 return IRQ_NONE;
483 }
484 return IRQ_HANDLED;
eric miaoe3630db2008-03-04 11:42:26 +0800485}
486
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100487static void pxa_ack_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800488{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100489 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
490 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100491 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800492
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100493 writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800494}
495
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100496static void pxa_mask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800497{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100498 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
499 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100500 struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
501 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800502 uint32_t grer, gfer;
503
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100504 b->irq_mask &= ~GPIO_bit(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800505
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100506 grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
507 gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
508 writel_relaxed(grer, base + GRER_OFFSET);
509 writel_relaxed(gfer, base + GFER_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800510}
511
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200512static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
513{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100514 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
515 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200516
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100517 if (pchip->set_wake)
518 return pchip->set_wake(gpio, on);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200519 else
520 return 0;
521}
522
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100523static void pxa_unmask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800524{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100525 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
526 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100527 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800528
529 c->irq_mask |= GPIO_bit(gpio);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800530 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800531}
532
533static struct irq_chip pxa_muxed_gpio_chip = {
534 .name = "GPIO",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100535 .irq_ack = pxa_ack_muxed_gpio,
536 .irq_mask = pxa_mask_muxed_gpio,
537 .irq_unmask = pxa_unmask_muxed_gpio,
538 .irq_set_type = pxa_gpio_irq_type,
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200539 .irq_set_wake = pxa_gpio_set_wake,
eric miaoe3630db2008-03-04 11:42:26 +0800540};
541
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800542static int pxa_gpio_nums(struct platform_device *pdev)
Haojian Zhuang478e2232011-10-14 16:44:07 +0800543{
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800544 const struct platform_device_id *id = platform_get_device_id(pdev);
545 struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800546 int count = 0;
547
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800548 switch (pxa_id->type) {
549 case PXA25X_GPIO:
550 case PXA26X_GPIO:
551 case PXA27X_GPIO:
552 case PXA3XX_GPIO:
553 case PXA93X_GPIO:
554 case MMP_GPIO:
555 case MMP2_GPIO:
Rob Herring684bba22015-01-26 22:46:06 -0600556 case PXA1928_GPIO:
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800557 gpio_type = pxa_id->type;
558 count = pxa_id->gpio_nums - 1;
559 break;
560 default:
561 count = -EINVAL;
562 break;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800563 }
Haojian Zhuang478e2232011-10-14 16:44:07 +0800564 return count;
565}
566
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800567static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
568 irq_hw_number_t hw)
569{
570 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
571 handle_edge_irq);
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100572 irq_set_chip_data(irq, d->host_data);
Rob Herring23393d42015-07-27 15:55:16 -0500573 irq_set_noprobe(irq);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800574 return 0;
575}
576
YueHaibing1e9aa2a2019-04-16 22:56:12 +0800577static const struct irq_domain_ops pxa_irq_domain_ops = {
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800578 .map = pxa_irq_domain_map,
Daniel Mack72121572012-07-25 17:35:39 +0200579 .xlate = irq_domain_xlate_twocell,
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800580};
581
Robert Jarzmik04400912015-12-18 21:40:40 +0100582#ifdef CONFIG_OF
583static const struct of_device_id pxa_gpio_dt_ids[] = {
584 { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
585 { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
586 { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
587 { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
588 { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
589 { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
590 { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
591 { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
592 {}
593};
594
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100595static int pxa_gpio_probe_dt(struct platform_device *pdev,
596 struct pxa_gpio_chip *pchip)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800597{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100598 int nr_gpios;
Haojian Zhuangf8731172013-04-09 22:27:50 +0800599 const struct pxa_gpio_id *gpio_id;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800600
Thierry Reding83577592018-04-30 09:38:15 +0200601 gpio_id = of_device_get_match_data(&pdev->dev);
Haojian Zhuangf8731172013-04-09 22:27:50 +0800602 gpio_type = gpio_id->type;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800603
Haojian Zhuangf8731172013-04-09 22:27:50 +0800604 nr_gpios = gpio_id->gpio_nums;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800605 pxa_last_gpio = nr_gpios - 1;
606
Bartosz Golaszewskibda61a192017-03-04 17:23:35 +0100607 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, nr_gpios, 0);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800608 if (irq_base < 0) {
609 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100610 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800611 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100612 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800613}
614#else
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100615#define pxa_gpio_probe_dt(pdev, pchip) (-1)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800616#endif
617
Bill Pemberton38363092012-11-19 13:22:34 -0500618static int pxa_gpio_probe(struct platform_device *pdev)
eric miaoe3630db2008-03-04 11:42:26 +0800619{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100620 struct pxa_gpio_chip *pchip;
621 struct pxa_gpio_bank *c;
Haojian Zhuang389eda12011-10-17 21:26:55 +0800622 struct clk *clk;
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200623 struct pxa_gpio_platform_data *info;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100624 void __iomem *gpio_reg_base;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100625 int gpio, ret;
Wei Yongjunae61bac2018-08-01 01:40:31 +0000626 int irq0 = 0, irq1 = 0, irq_mux;
eric miaoe3630db2008-03-04 11:42:26 +0800627
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100628 pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
629 if (!pchip)
630 return -ENOMEM;
631 pchip->dev = &pdev->dev;
632
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800633 info = dev_get_platdata(&pdev->dev);
634 if (info) {
635 irq_base = info->irq_base;
636 if (irq_base <= 0)
637 return -EINVAL;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800638 pxa_last_gpio = pxa_gpio_nums(pdev);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100639 pchip->set_wake = info->gpio_set_wake;
Daniel Mack9450be72012-07-22 16:55:44 +0200640 } else {
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100641 irq_base = pxa_gpio_probe_dt(pdev, pchip);
642 if (irq_base < 0)
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800643 return -EINVAL;
Daniel Mack9450be72012-07-22 16:55:44 +0200644 }
645
Haojian Zhuang478e2232011-10-14 16:44:07 +0800646 if (!pxa_last_gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800647 return -EINVAL;
648
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100649 pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
650 pxa_last_gpio + 1, irq_base,
651 0, &pxa_irq_domain_ops, pchip);
Dan Carpenter41d107a2016-01-05 12:56:37 +0300652 if (!pchip->irqdomain)
653 return -ENOMEM;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100654
Haojian Zhuang157d2642011-10-17 20:37:52 +0800655 irq0 = platform_get_irq_byname(pdev, "gpio0");
656 irq1 = platform_get_irq_byname(pdev, "gpio1");
657 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
658 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
659 || (irq_mux <= 0))
660 return -EINVAL;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100661
662 pchip->irq0 = irq0;
663 pchip->irq1 = irq1;
Enrico Weigelt, metux IT consult542c25b2019-03-11 19:55:04 +0100664
665 gpio_reg_base = devm_platform_ioremap_resource(pdev, 0);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800666 if (!gpio_reg_base)
667 return -EINVAL;
668
Haojian Zhuang389eda12011-10-17 21:26:55 +0800669 clk = clk_get(&pdev->dev, NULL);
670 if (IS_ERR(clk)) {
671 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
672 PTR_ERR(clk));
Haojian Zhuang389eda12011-10-17 21:26:55 +0800673 return PTR_ERR(clk);
674 }
Julia Lawall6ab49f42012-08-26 18:00:55 +0200675 ret = clk_prepare_enable(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800676 if (ret) {
677 clk_put(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800678 return ret;
679 }
Haojian Zhuang389eda12011-10-17 21:26:55 +0800680
Eric Miao0807da52009-01-07 18:01:51 +0800681 /* Initialize GPIO chips */
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100682 ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, pdev->dev.of_node,
683 gpio_reg_base);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100684 if (ret) {
685 clk_put(clk);
686 return ret;
687 }
Eric Miao0807da52009-01-07 18:01:51 +0800688
eric miaoe3630db2008-03-04 11:42:26 +0800689 /* clear all GPIO edge detects */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100690 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800691 writel_relaxed(0, c->regbase + GFER_OFFSET);
692 writel_relaxed(0, c->regbase + GRER_OFFSET);
Laurent Navete37f4af2013-03-20 13:15:59 +0100693 writel_relaxed(~0, c->regbase + GEDR_OFFSET);
Haojian Zhuangbe241682011-10-17 21:07:15 +0800694 /* unmask GPIO edge detect for AP side */
695 if (gpio_is_mmp_type(gpio_type))
696 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800697 }
698
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100699 if (irq0 > 0) {
700 ret = devm_request_irq(&pdev->dev,
701 irq0, pxa_gpio_direct_handler, 0,
702 "gpio-0", pchip);
703 if (ret)
704 dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
705 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800706 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100707 if (irq1 > 0) {
708 ret = devm_request_irq(&pdev->dev,
709 irq1, pxa_gpio_direct_handler, 0,
710 "gpio-1", pchip);
711 if (ret)
712 dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
713 ret);
714 }
715 ret = devm_request_irq(&pdev->dev,
716 irq_mux, pxa_gpio_demux_handler, 0,
717 "gpio-mux", pchip);
718 if (ret)
719 dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
720 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800721
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100722 pxa_gpio_chip = pchip;
Rob Herringae4f4cf2015-01-26 22:46:04 -0600723
Haojian Zhuang157d2642011-10-17 20:37:52 +0800724 return 0;
eric miaoe3630db2008-03-04 11:42:26 +0800725}
eric miao663707c2008-03-04 16:13:58 +0800726
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800727static const struct platform_device_id gpio_id_table[] = {
728 { "pxa25x-gpio", (unsigned long)&pxa25x_id },
729 { "pxa26x-gpio", (unsigned long)&pxa26x_id },
730 { "pxa27x-gpio", (unsigned long)&pxa27x_id },
731 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
732 { "pxa93x-gpio", (unsigned long)&pxa93x_id },
733 { "mmp-gpio", (unsigned long)&mmp_id },
734 { "mmp2-gpio", (unsigned long)&mmp2_id },
Rob Herring684bba22015-01-26 22:46:06 -0600735 { "pxa1928-gpio", (unsigned long)&pxa1928_id },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800736 { },
737};
738
Haojian Zhuang157d2642011-10-17 20:37:52 +0800739static struct platform_driver pxa_gpio_driver = {
740 .probe = pxa_gpio_probe,
741 .driver = {
742 .name = "pxa-gpio",
Arnd Bergmannf43e04e2012-08-13 14:36:10 +0000743 .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
Haojian Zhuang157d2642011-10-17 20:37:52 +0800744 },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800745 .id_table = gpio_id_table,
Haojian Zhuang157d2642011-10-17 20:37:52 +0800746};
Linus Walleijcf3fa172013-04-24 21:41:20 +0200747
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100748static int __init pxa_gpio_legacy_init(void)
Linus Walleijcf3fa172013-04-24 21:41:20 +0200749{
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100750 if (of_have_populated_dt())
751 return 0;
752
Linus Walleijcf3fa172013-04-24 21:41:20 +0200753 return platform_driver_register(&pxa_gpio_driver);
754}
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100755postcore_initcall(pxa_gpio_legacy_init);
756
757static int __init pxa_gpio_dt_init(void)
758{
759 if (of_have_populated_dt())
760 return platform_driver_register(&pxa_gpio_driver);
761
762 return 0;
763}
764device_initcall(pxa_gpio_dt_init);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800765
eric miao663707c2008-03-04 16:13:58 +0800766#ifdef CONFIG_PM
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200767static int pxa_gpio_suspend(void)
eric miao663707c2008-03-04 16:13:58 +0800768{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100769 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
770 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800771 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800772
Robert Jarzmik9ce3ebe2018-08-25 10:44:17 +0200773 if (!pchip)
774 return 0;
775
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100776 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800777 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
778 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
779 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
780 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800781
782 /* Clear GPIO transition detect bits */
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800783 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800784 }
785 return 0;
786}
787
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200788static void pxa_gpio_resume(void)
eric miao663707c2008-03-04 16:13:58 +0800789{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100790 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
791 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800792 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800793
Robert Jarzmik9ce3ebe2018-08-25 10:44:17 +0200794 if (!pchip)
795 return;
796
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100797 for_each_gpio_bank(gpio, c, pchip) {
eric miao663707c2008-03-04 16:13:58 +0800798 /* restore level with set/clear */
Laurent Navete37f4af2013-03-20 13:15:59 +0100799 writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800800 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800801
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800802 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
803 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
804 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800805 }
eric miao663707c2008-03-04 16:13:58 +0800806}
807#else
808#define pxa_gpio_suspend NULL
809#define pxa_gpio_resume NULL
810#endif
811
YueHaibing1e9aa2a2019-04-16 22:56:12 +0800812static struct syscore_ops pxa_gpio_syscore_ops = {
eric miao663707c2008-03-04 16:13:58 +0800813 .suspend = pxa_gpio_suspend,
814 .resume = pxa_gpio_resume,
815};
Haojian Zhuang157d2642011-10-17 20:37:52 +0800816
817static int __init pxa_gpio_sysinit(void)
818{
819 register_syscore_ops(&pxa_gpio_syscore_ops);
820 return 0;
821}
822postcore_initcall(pxa_gpio_sysinit);